kvm_host.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This header defines architecture specific interfaces, x86 version
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2. See
  7. * the COPYING file in the top-level directory.
  8. *
  9. */
  10. #ifndef _ASM_X86_KVM_HOST_H
  11. #define _ASM_X86_KVM_HOST_H
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/mmu_notifier.h>
  15. #include <linux/tracepoint.h>
  16. #include <linux/cpumask.h>
  17. #include <linux/irq_work.h>
  18. #include <linux/kvm.h>
  19. #include <linux/kvm_para.h>
  20. #include <linux/kvm_types.h>
  21. #include <linux/perf_event.h>
  22. #include <asm/pvclock-abi.h>
  23. #include <asm/desc.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/msr-index.h>
  26. #include <asm/asm.h>
  27. #define KVM_MAX_VCPUS 254
  28. #define KVM_SOFT_MAX_VCPUS 160
  29. #define KVM_MEMORY_SLOTS 32
  30. /* memory slots that does not exposed to userspace */
  31. #define KVM_PRIVATE_MEM_SLOTS 4
  32. #define KVM_MEM_SLOTS_NUM (KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS)
  33. #define KVM_MMIO_SIZE 16
  34. #define KVM_PIO_PAGE_OFFSET 1
  35. #define KVM_COALESCED_MMIO_PAGE_OFFSET 2
  36. #define CR0_RESERVED_BITS \
  37. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  38. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  39. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  40. #define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
  41. #define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
  42. #define CR3_PCID_ENABLED_RESERVED_BITS 0xFFFFFF0000000000ULL
  43. #define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
  44. 0xFFFFFF0000000000ULL)
  45. #define CR4_RESERVED_BITS \
  46. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  47. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  48. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
  49. | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_RDWRGSFS \
  50. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  51. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  52. #define INVALID_PAGE (~(hpa_t)0)
  53. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  54. #define UNMAPPED_GVA (~(gpa_t)0)
  55. /* KVM Hugepage definitions for x86 */
  56. #define KVM_NR_PAGE_SIZES 3
  57. #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
  58. #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
  59. #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
  60. #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
  61. #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
  62. #define SELECTOR_TI_MASK (1 << 2)
  63. #define SELECTOR_RPL_MASK 0x03
  64. #define IOPL_SHIFT 12
  65. #define KVM_PERMILLE_MMU_PAGES 20
  66. #define KVM_MIN_ALLOC_MMU_PAGES 64
  67. #define KVM_MMU_HASH_SHIFT 10
  68. #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
  69. #define KVM_MIN_FREE_MMU_PAGES 5
  70. #define KVM_REFILL_PAGES 25
  71. #define KVM_MAX_CPUID_ENTRIES 80
  72. #define KVM_NR_FIXED_MTRR_REGION 88
  73. #define KVM_NR_VAR_MTRR 8
  74. #define ASYNC_PF_PER_VCPU 64
  75. extern raw_spinlock_t kvm_lock;
  76. extern struct list_head vm_list;
  77. struct kvm_vcpu;
  78. struct kvm;
  79. struct kvm_async_pf;
  80. enum kvm_reg {
  81. VCPU_REGS_RAX = 0,
  82. VCPU_REGS_RCX = 1,
  83. VCPU_REGS_RDX = 2,
  84. VCPU_REGS_RBX = 3,
  85. VCPU_REGS_RSP = 4,
  86. VCPU_REGS_RBP = 5,
  87. VCPU_REGS_RSI = 6,
  88. VCPU_REGS_RDI = 7,
  89. #ifdef CONFIG_X86_64
  90. VCPU_REGS_R8 = 8,
  91. VCPU_REGS_R9 = 9,
  92. VCPU_REGS_R10 = 10,
  93. VCPU_REGS_R11 = 11,
  94. VCPU_REGS_R12 = 12,
  95. VCPU_REGS_R13 = 13,
  96. VCPU_REGS_R14 = 14,
  97. VCPU_REGS_R15 = 15,
  98. #endif
  99. VCPU_REGS_RIP,
  100. NR_VCPU_REGS
  101. };
  102. enum kvm_reg_ex {
  103. VCPU_EXREG_PDPTR = NR_VCPU_REGS,
  104. VCPU_EXREG_CR3,
  105. VCPU_EXREG_RFLAGS,
  106. VCPU_EXREG_CPL,
  107. VCPU_EXREG_SEGMENTS,
  108. };
  109. enum {
  110. VCPU_SREG_ES,
  111. VCPU_SREG_CS,
  112. VCPU_SREG_SS,
  113. VCPU_SREG_DS,
  114. VCPU_SREG_FS,
  115. VCPU_SREG_GS,
  116. VCPU_SREG_TR,
  117. VCPU_SREG_LDTR,
  118. };
  119. #include <asm/kvm_emulate.h>
  120. #define KVM_NR_MEM_OBJS 40
  121. #define KVM_NR_DB_REGS 4
  122. #define DR6_BD (1 << 13)
  123. #define DR6_BS (1 << 14)
  124. #define DR6_FIXED_1 0xffff0ff0
  125. #define DR6_VOLATILE 0x0000e00f
  126. #define DR7_BP_EN_MASK 0x000000ff
  127. #define DR7_GE (1 << 9)
  128. #define DR7_GD (1 << 13)
  129. #define DR7_FIXED_1 0x00000400
  130. #define DR7_VOLATILE 0xffff23ff
  131. /* apic attention bits */
  132. #define KVM_APIC_CHECK_VAPIC 0
  133. /*
  134. * The following bit is set with PV-EOI, unset on EOI.
  135. * We detect PV-EOI changes by guest by comparing
  136. * this bit with PV-EOI in guest memory.
  137. * See the implementation in apic_update_pv_eoi.
  138. */
  139. #define KVM_APIC_PV_EOI_PENDING 1
  140. /*
  141. * We don't want allocation failures within the mmu code, so we preallocate
  142. * enough memory for a single page fault in a cache.
  143. */
  144. struct kvm_mmu_memory_cache {
  145. int nobjs;
  146. void *objects[KVM_NR_MEM_OBJS];
  147. };
  148. /*
  149. * kvm_mmu_page_role, below, is defined as:
  150. *
  151. * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
  152. * bits 4:7 - page table level for this shadow (1-4)
  153. * bits 8:9 - page table quadrant for 2-level guests
  154. * bit 16 - direct mapping of virtual to physical mapping at gfn
  155. * used for real mode and two-dimensional paging
  156. * bits 17:19 - common access permissions for all ptes in this shadow page
  157. */
  158. union kvm_mmu_page_role {
  159. unsigned word;
  160. struct {
  161. unsigned level:4;
  162. unsigned cr4_pae:1;
  163. unsigned quadrant:2;
  164. unsigned pad_for_nice_hex_output:6;
  165. unsigned direct:1;
  166. unsigned access:3;
  167. unsigned invalid:1;
  168. unsigned nxe:1;
  169. unsigned cr0_wp:1;
  170. unsigned smep_andnot_wp:1;
  171. };
  172. };
  173. struct kvm_mmu_page {
  174. struct list_head link;
  175. struct hlist_node hash_link;
  176. /*
  177. * The following two entries are used to key the shadow page in the
  178. * hash table.
  179. */
  180. gfn_t gfn;
  181. union kvm_mmu_page_role role;
  182. u64 *spt;
  183. /* hold the gfn of each spte inside spt */
  184. gfn_t *gfns;
  185. /*
  186. * One bit set per slot which has memory
  187. * in this shadow page.
  188. */
  189. DECLARE_BITMAP(slot_bitmap, KVM_MEM_SLOTS_NUM);
  190. bool unsync;
  191. int root_count; /* Currently serving as active root */
  192. unsigned int unsync_children;
  193. unsigned long parent_ptes; /* Reverse mapping for parent_pte */
  194. DECLARE_BITMAP(unsync_child_bitmap, 512);
  195. #ifdef CONFIG_X86_32
  196. int clear_spte_count;
  197. #endif
  198. int write_flooding_count;
  199. };
  200. struct kvm_pio_request {
  201. unsigned long count;
  202. int in;
  203. int port;
  204. int size;
  205. };
  206. /*
  207. * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
  208. * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
  209. * mode.
  210. */
  211. struct kvm_mmu {
  212. void (*new_cr3)(struct kvm_vcpu *vcpu);
  213. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
  214. unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
  215. u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
  216. int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
  217. bool prefault);
  218. void (*inject_page_fault)(struct kvm_vcpu *vcpu,
  219. struct x86_exception *fault);
  220. void (*free)(struct kvm_vcpu *vcpu);
  221. gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
  222. struct x86_exception *exception);
  223. gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
  224. int (*sync_page)(struct kvm_vcpu *vcpu,
  225. struct kvm_mmu_page *sp);
  226. void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
  227. void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  228. u64 *spte, const void *pte);
  229. hpa_t root_hpa;
  230. int root_level;
  231. int shadow_root_level;
  232. union kvm_mmu_page_role base_role;
  233. bool direct_map;
  234. /*
  235. * Bitmap; bit set = permission fault
  236. * Byte index: page fault error code [4:1]
  237. * Bit index: pte permissions in ACC_* format
  238. */
  239. u8 permissions[16];
  240. u64 *pae_root;
  241. u64 *lm_root;
  242. u64 rsvd_bits_mask[2][4];
  243. /*
  244. * Bitmap: bit set = last pte in walk
  245. * index[0:1]: level (zero-based)
  246. * index[2]: pte.ps
  247. */
  248. u8 last_pte_bitmap;
  249. bool nx;
  250. u64 pdptrs[4]; /* pae */
  251. };
  252. enum pmc_type {
  253. KVM_PMC_GP = 0,
  254. KVM_PMC_FIXED,
  255. };
  256. struct kvm_pmc {
  257. enum pmc_type type;
  258. u8 idx;
  259. u64 counter;
  260. u64 eventsel;
  261. struct perf_event *perf_event;
  262. struct kvm_vcpu *vcpu;
  263. };
  264. struct kvm_pmu {
  265. unsigned nr_arch_gp_counters;
  266. unsigned nr_arch_fixed_counters;
  267. unsigned available_event_types;
  268. u64 fixed_ctr_ctrl;
  269. u64 global_ctrl;
  270. u64 global_status;
  271. u64 global_ovf_ctrl;
  272. u64 counter_bitmask[2];
  273. u64 global_ctrl_mask;
  274. u8 version;
  275. struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
  276. struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
  277. struct irq_work irq_work;
  278. u64 reprogram_pmi;
  279. };
  280. struct kvm_vcpu_arch {
  281. /*
  282. * rip and regs accesses must go through
  283. * kvm_{register,rip}_{read,write} functions.
  284. */
  285. unsigned long regs[NR_VCPU_REGS];
  286. u32 regs_avail;
  287. u32 regs_dirty;
  288. unsigned long cr0;
  289. unsigned long cr0_guest_owned_bits;
  290. unsigned long cr2;
  291. unsigned long cr3;
  292. unsigned long cr4;
  293. unsigned long cr4_guest_owned_bits;
  294. unsigned long cr8;
  295. u32 hflags;
  296. u64 efer;
  297. u64 apic_base;
  298. struct kvm_lapic *apic; /* kernel irqchip context */
  299. unsigned long apic_attention;
  300. int32_t apic_arb_prio;
  301. int mp_state;
  302. int sipi_vector;
  303. u64 ia32_misc_enable_msr;
  304. bool tpr_access_reporting;
  305. /*
  306. * Paging state of the vcpu
  307. *
  308. * If the vcpu runs in guest mode with two level paging this still saves
  309. * the paging mode of the l1 guest. This context is always used to
  310. * handle faults.
  311. */
  312. struct kvm_mmu mmu;
  313. /*
  314. * Paging state of an L2 guest (used for nested npt)
  315. *
  316. * This context will save all necessary information to walk page tables
  317. * of the an L2 guest. This context is only initialized for page table
  318. * walking and not for faulting since we never handle l2 page faults on
  319. * the host.
  320. */
  321. struct kvm_mmu nested_mmu;
  322. /*
  323. * Pointer to the mmu context currently used for
  324. * gva_to_gpa translations.
  325. */
  326. struct kvm_mmu *walk_mmu;
  327. struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
  328. struct kvm_mmu_memory_cache mmu_page_cache;
  329. struct kvm_mmu_memory_cache mmu_page_header_cache;
  330. struct fpu guest_fpu;
  331. u64 xcr0;
  332. struct kvm_pio_request pio;
  333. void *pio_data;
  334. u8 event_exit_inst_len;
  335. struct kvm_queued_exception {
  336. bool pending;
  337. bool has_error_code;
  338. bool reinject;
  339. u8 nr;
  340. u32 error_code;
  341. } exception;
  342. struct kvm_queued_interrupt {
  343. bool pending;
  344. bool soft;
  345. u8 nr;
  346. } interrupt;
  347. int halt_request; /* real mode on Intel only */
  348. int cpuid_nent;
  349. struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
  350. /* emulate context */
  351. struct x86_emulate_ctxt emulate_ctxt;
  352. bool emulate_regs_need_sync_to_vcpu;
  353. bool emulate_regs_need_sync_from_vcpu;
  354. int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
  355. gpa_t time;
  356. struct pvclock_vcpu_time_info hv_clock;
  357. unsigned int hw_tsc_khz;
  358. unsigned int time_offset;
  359. struct page *time_page;
  360. /* set guest stopped flag in pvclock flags field */
  361. bool pvclock_set_guest_stopped_request;
  362. struct {
  363. u64 msr_val;
  364. u64 last_steal;
  365. u64 accum_steal;
  366. struct gfn_to_hva_cache stime;
  367. struct kvm_steal_time steal;
  368. } st;
  369. u64 last_guest_tsc;
  370. u64 last_kernel_ns;
  371. u64 last_host_tsc;
  372. u64 tsc_offset_adjustment;
  373. u64 this_tsc_nsec;
  374. u64 this_tsc_write;
  375. u8 this_tsc_generation;
  376. bool tsc_catchup;
  377. bool tsc_always_catchup;
  378. s8 virtual_tsc_shift;
  379. u32 virtual_tsc_mult;
  380. u32 virtual_tsc_khz;
  381. atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
  382. unsigned nmi_pending; /* NMI queued after currently running handler */
  383. bool nmi_injected; /* Trying to inject an NMI this entry */
  384. struct mtrr_state_type mtrr_state;
  385. u32 pat;
  386. int switch_db_regs;
  387. unsigned long db[KVM_NR_DB_REGS];
  388. unsigned long dr6;
  389. unsigned long dr7;
  390. unsigned long eff_db[KVM_NR_DB_REGS];
  391. unsigned long guest_debug_dr7;
  392. u64 mcg_cap;
  393. u64 mcg_status;
  394. u64 mcg_ctl;
  395. u64 *mce_banks;
  396. /* Cache MMIO info */
  397. u64 mmio_gva;
  398. unsigned access;
  399. gfn_t mmio_gfn;
  400. struct kvm_pmu pmu;
  401. /* used for guest single stepping over the given code position */
  402. unsigned long singlestep_rip;
  403. /* fields used by HYPER-V emulation */
  404. u64 hv_vapic;
  405. cpumask_var_t wbinvd_dirty_mask;
  406. unsigned long last_retry_eip;
  407. unsigned long last_retry_addr;
  408. struct {
  409. bool halted;
  410. gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
  411. struct gfn_to_hva_cache data;
  412. u64 msr_val;
  413. u32 id;
  414. bool send_user_only;
  415. } apf;
  416. /* OSVW MSRs (AMD only) */
  417. struct {
  418. u64 length;
  419. u64 status;
  420. } osvw;
  421. struct {
  422. u64 msr_val;
  423. struct gfn_to_hva_cache data;
  424. } pv_eoi;
  425. };
  426. struct kvm_lpage_info {
  427. int write_count;
  428. };
  429. struct kvm_arch_memory_slot {
  430. unsigned long *rmap[KVM_NR_PAGE_SIZES];
  431. struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
  432. };
  433. struct kvm_apic_map {
  434. struct rcu_head rcu;
  435. u8 ldr_bits;
  436. /* fields bellow are used to decode ldr values in different modes */
  437. u32 cid_shift, cid_mask, lid_mask;
  438. struct kvm_lapic *phys_map[256];
  439. /* first index is cluster id second is cpu id in a cluster */
  440. struct kvm_lapic *logical_map[16][16];
  441. };
  442. struct kvm_arch {
  443. unsigned int n_used_mmu_pages;
  444. unsigned int n_requested_mmu_pages;
  445. unsigned int n_max_mmu_pages;
  446. unsigned int indirect_shadow_pages;
  447. struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
  448. /*
  449. * Hash table of struct kvm_mmu_page.
  450. */
  451. struct list_head active_mmu_pages;
  452. struct list_head assigned_dev_head;
  453. struct iommu_domain *iommu_domain;
  454. int iommu_flags;
  455. struct kvm_pic *vpic;
  456. struct kvm_ioapic *vioapic;
  457. struct kvm_pit *vpit;
  458. int vapics_in_nmi_mode;
  459. struct mutex apic_map_lock;
  460. struct kvm_apic_map *apic_map;
  461. unsigned int tss_addr;
  462. struct page *apic_access_page;
  463. gpa_t wall_clock;
  464. struct page *ept_identity_pagetable;
  465. bool ept_identity_pagetable_done;
  466. gpa_t ept_identity_map_addr;
  467. unsigned long irq_sources_bitmap;
  468. s64 kvmclock_offset;
  469. raw_spinlock_t tsc_write_lock;
  470. u64 last_tsc_nsec;
  471. u64 last_tsc_write;
  472. u32 last_tsc_khz;
  473. u64 cur_tsc_nsec;
  474. u64 cur_tsc_write;
  475. u64 cur_tsc_offset;
  476. u8 cur_tsc_generation;
  477. struct kvm_xen_hvm_config xen_hvm_config;
  478. /* fields used by HYPER-V emulation */
  479. u64 hv_guest_os_id;
  480. u64 hv_hypercall;
  481. #ifdef CONFIG_KVM_MMU_AUDIT
  482. int audit_point;
  483. #endif
  484. };
  485. struct kvm_vm_stat {
  486. u32 mmu_shadow_zapped;
  487. u32 mmu_pte_write;
  488. u32 mmu_pte_updated;
  489. u32 mmu_pde_zapped;
  490. u32 mmu_flooded;
  491. u32 mmu_recycled;
  492. u32 mmu_cache_miss;
  493. u32 mmu_unsync;
  494. u32 remote_tlb_flush;
  495. u32 lpages;
  496. };
  497. struct kvm_vcpu_stat {
  498. u32 pf_fixed;
  499. u32 pf_guest;
  500. u32 tlb_flush;
  501. u32 invlpg;
  502. u32 exits;
  503. u32 io_exits;
  504. u32 mmio_exits;
  505. u32 signal_exits;
  506. u32 irq_window_exits;
  507. u32 nmi_window_exits;
  508. u32 halt_exits;
  509. u32 halt_wakeup;
  510. u32 request_irq_exits;
  511. u32 irq_exits;
  512. u32 host_state_reload;
  513. u32 efer_reload;
  514. u32 fpu_reload;
  515. u32 insn_emulation;
  516. u32 insn_emulation_fail;
  517. u32 hypercalls;
  518. u32 irq_injections;
  519. u32 nmi_injections;
  520. };
  521. struct x86_instruction_info;
  522. struct kvm_x86_ops {
  523. int (*cpu_has_kvm_support)(void); /* __init */
  524. int (*disabled_by_bios)(void); /* __init */
  525. int (*hardware_enable)(void *dummy);
  526. void (*hardware_disable)(void *dummy);
  527. void (*check_processor_compatibility)(void *rtn);
  528. int (*hardware_setup)(void); /* __init */
  529. void (*hardware_unsetup)(void); /* __exit */
  530. bool (*cpu_has_accelerated_tpr)(void);
  531. void (*cpuid_update)(struct kvm_vcpu *vcpu);
  532. /* Create, but do not attach this VCPU */
  533. struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
  534. void (*vcpu_free)(struct kvm_vcpu *vcpu);
  535. int (*vcpu_reset)(struct kvm_vcpu *vcpu);
  536. void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
  537. void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
  538. void (*vcpu_put)(struct kvm_vcpu *vcpu);
  539. void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
  540. int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
  541. int (*set_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
  542. u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
  543. void (*get_segment)(struct kvm_vcpu *vcpu,
  544. struct kvm_segment *var, int seg);
  545. int (*get_cpl)(struct kvm_vcpu *vcpu);
  546. void (*set_segment)(struct kvm_vcpu *vcpu,
  547. struct kvm_segment *var, int seg);
  548. void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
  549. void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
  550. void (*decache_cr3)(struct kvm_vcpu *vcpu);
  551. void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
  552. void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
  553. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  554. int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
  555. void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
  556. void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  557. void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  558. void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  559. void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  560. void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
  561. void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
  562. unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
  563. void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
  564. void (*fpu_activate)(struct kvm_vcpu *vcpu);
  565. void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
  566. void (*tlb_flush)(struct kvm_vcpu *vcpu);
  567. void (*run)(struct kvm_vcpu *vcpu);
  568. int (*handle_exit)(struct kvm_vcpu *vcpu);
  569. void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
  570. void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
  571. u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
  572. void (*patch_hypercall)(struct kvm_vcpu *vcpu,
  573. unsigned char *hypercall_addr);
  574. void (*set_irq)(struct kvm_vcpu *vcpu);
  575. void (*set_nmi)(struct kvm_vcpu *vcpu);
  576. void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
  577. bool has_error_code, u32 error_code,
  578. bool reinject);
  579. void (*cancel_injection)(struct kvm_vcpu *vcpu);
  580. int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
  581. int (*nmi_allowed)(struct kvm_vcpu *vcpu);
  582. bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
  583. void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
  584. void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
  585. void (*enable_irq_window)(struct kvm_vcpu *vcpu);
  586. void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
  587. int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
  588. int (*get_tdp_level)(void);
  589. u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
  590. int (*get_lpage_level)(void);
  591. bool (*rdtscp_supported)(void);
  592. bool (*invpcid_supported)(void);
  593. void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
  594. void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  595. void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
  596. bool (*has_wbinvd_exit)(void);
  597. void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
  598. void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
  599. u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
  600. u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu);
  601. void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
  602. int (*check_intercept)(struct kvm_vcpu *vcpu,
  603. struct x86_instruction_info *info,
  604. enum x86_intercept_stage stage);
  605. };
  606. struct kvm_arch_async_pf {
  607. u32 token;
  608. gfn_t gfn;
  609. unsigned long cr3;
  610. bool direct_map;
  611. };
  612. extern struct kvm_x86_ops *kvm_x86_ops;
  613. static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
  614. s64 adjustment)
  615. {
  616. kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
  617. }
  618. static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
  619. {
  620. kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
  621. }
  622. int kvm_mmu_module_init(void);
  623. void kvm_mmu_module_exit(void);
  624. void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
  625. int kvm_mmu_create(struct kvm_vcpu *vcpu);
  626. int kvm_mmu_setup(struct kvm_vcpu *vcpu);
  627. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  628. u64 dirty_mask, u64 nx_mask, u64 x_mask);
  629. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
  630. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
  631. void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
  632. struct kvm_memory_slot *slot,
  633. gfn_t gfn_offset, unsigned long mask);
  634. void kvm_mmu_zap_all(struct kvm *kvm);
  635. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
  636. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
  637. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
  638. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  639. const void *val, int bytes);
  640. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
  641. extern bool tdp_enabled;
  642. u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
  643. /* control of guest tsc rate supported? */
  644. extern bool kvm_has_tsc_control;
  645. /* minimum supported tsc_khz for guests */
  646. extern u32 kvm_min_guest_tsc_khz;
  647. /* maximum supported tsc_khz for guests */
  648. extern u32 kvm_max_guest_tsc_khz;
  649. enum emulation_result {
  650. EMULATE_DONE, /* no further processing */
  651. EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
  652. EMULATE_FAIL, /* can't emulate this instruction */
  653. };
  654. #define EMULTYPE_NO_DECODE (1 << 0)
  655. #define EMULTYPE_TRAP_UD (1 << 1)
  656. #define EMULTYPE_SKIP (1 << 2)
  657. #define EMULTYPE_RETRY (1 << 3)
  658. int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
  659. int emulation_type, void *insn, int insn_len);
  660. static inline int emulate_instruction(struct kvm_vcpu *vcpu,
  661. int emulation_type)
  662. {
  663. return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
  664. }
  665. void kvm_enable_efer_bits(u64);
  666. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
  667. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
  668. struct x86_emulate_ctxt;
  669. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
  670. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
  671. int kvm_emulate_halt(struct kvm_vcpu *vcpu);
  672. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
  673. void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
  674. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
  675. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
  676. int reason, bool has_error_code, u32 error_code);
  677. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
  678. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  679. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  680. int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
  681. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
  682. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
  683. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
  684. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
  685. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
  686. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
  687. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
  688. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  689. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
  690. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
  691. bool kvm_rdpmc(struct kvm_vcpu *vcpu);
  692. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  693. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  694. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  695. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  696. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
  697. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  698. gfn_t gfn, void *data, int offset, int len,
  699. u32 access);
  700. void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
  701. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
  702. static inline int __kvm_irq_line_state(unsigned long *irq_state,
  703. int irq_source_id, int level)
  704. {
  705. /* Logical OR for level trig interrupt */
  706. if (level)
  707. __set_bit(irq_source_id, irq_state);
  708. else
  709. __clear_bit(irq_source_id, irq_state);
  710. return !!(*irq_state);
  711. }
  712. int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
  713. void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
  714. void kvm_inject_nmi(struct kvm_vcpu *vcpu);
  715. int fx_init(struct kvm_vcpu *vcpu);
  716. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
  717. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  718. const u8 *new, int bytes);
  719. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
  720. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
  721. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
  722. int kvm_mmu_load(struct kvm_vcpu *vcpu);
  723. void kvm_mmu_unload(struct kvm_vcpu *vcpu);
  724. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
  725. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
  726. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
  727. struct x86_exception *exception);
  728. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
  729. struct x86_exception *exception);
  730. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
  731. struct x86_exception *exception);
  732. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
  733. struct x86_exception *exception);
  734. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
  735. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
  736. void *insn, int insn_len);
  737. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
  738. void kvm_enable_tdp(void);
  739. void kvm_disable_tdp(void);
  740. int complete_pio(struct kvm_vcpu *vcpu);
  741. bool kvm_check_iopl(struct kvm_vcpu *vcpu);
  742. static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  743. {
  744. return gpa;
  745. }
  746. static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
  747. {
  748. struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
  749. return (struct kvm_mmu_page *)page_private(page);
  750. }
  751. static inline u16 kvm_read_ldt(void)
  752. {
  753. u16 ldt;
  754. asm("sldt %0" : "=g"(ldt));
  755. return ldt;
  756. }
  757. static inline void kvm_load_ldt(u16 sel)
  758. {
  759. asm("lldt %0" : : "rm"(sel));
  760. }
  761. #ifdef CONFIG_X86_64
  762. static inline unsigned long read_msr(unsigned long msr)
  763. {
  764. u64 value;
  765. rdmsrl(msr, value);
  766. return value;
  767. }
  768. #endif
  769. static inline u32 get_rdx_init_val(void)
  770. {
  771. return 0x600; /* P6 family */
  772. }
  773. static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
  774. {
  775. kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
  776. }
  777. #define TSS_IOPB_BASE_OFFSET 0x66
  778. #define TSS_BASE_SIZE 0x68
  779. #define TSS_IOPB_SIZE (65536 / 8)
  780. #define TSS_REDIRECTION_SIZE (256 / 8)
  781. #define RMODE_TSS_SIZE \
  782. (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
  783. enum {
  784. TASK_SWITCH_CALL = 0,
  785. TASK_SWITCH_IRET = 1,
  786. TASK_SWITCH_JMP = 2,
  787. TASK_SWITCH_GATE = 3,
  788. };
  789. #define HF_GIF_MASK (1 << 0)
  790. #define HF_HIF_MASK (1 << 1)
  791. #define HF_VINTR_MASK (1 << 2)
  792. #define HF_NMI_MASK (1 << 3)
  793. #define HF_IRET_MASK (1 << 4)
  794. #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
  795. /*
  796. * Hardware virtualization extension instructions may fault if a
  797. * reboot turns off virtualization while processes are running.
  798. * Trap the fault and ignore the instruction if that happens.
  799. */
  800. asmlinkage void kvm_spurious_fault(void);
  801. extern bool kvm_rebooting;
  802. #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
  803. "666: " insn "\n\t" \
  804. "668: \n\t" \
  805. ".pushsection .fixup, \"ax\" \n" \
  806. "667: \n\t" \
  807. cleanup_insn "\n\t" \
  808. "cmpb $0, kvm_rebooting \n\t" \
  809. "jne 668b \n\t" \
  810. __ASM_SIZE(push) " $666b \n\t" \
  811. "call kvm_spurious_fault \n\t" \
  812. ".popsection \n\t" \
  813. _ASM_EXTABLE(666b, 667b)
  814. #define __kvm_handle_fault_on_reboot(insn) \
  815. ____kvm_handle_fault_on_reboot(insn, "")
  816. #define KVM_ARCH_WANT_MMU_NOTIFIER
  817. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
  818. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
  819. int kvm_age_hva(struct kvm *kvm, unsigned long hva);
  820. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
  821. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
  822. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
  823. int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
  824. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
  825. int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
  826. void kvm_define_shared_msr(unsigned index, u32 msr);
  827. void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
  828. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
  829. void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
  830. struct kvm_async_pf *work);
  831. void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
  832. struct kvm_async_pf *work);
  833. void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
  834. struct kvm_async_pf *work);
  835. bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
  836. extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
  837. void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
  838. int kvm_is_in_guest(void);
  839. void kvm_pmu_init(struct kvm_vcpu *vcpu);
  840. void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
  841. void kvm_pmu_reset(struct kvm_vcpu *vcpu);
  842. void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
  843. bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
  844. int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  845. int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  846. int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
  847. void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
  848. void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
  849. #endif /* _ASM_X86_KVM_HOST_H */