setup.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181
  1. /* setup.c: FRV specific setup
  2. *
  3. * Copyright (C) 2003-5 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. * - Derived from arch/m68k/kernel/setup.c
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <generated/utsrelease.h>
  13. #include <linux/kernel.h>
  14. #include <linux/sched.h>
  15. #include <linux/delay.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/fs.h>
  18. #include <linux/mm.h>
  19. #include <linux/fb.h>
  20. #include <linux/console.h>
  21. #include <linux/genhd.h>
  22. #include <linux/errno.h>
  23. #include <linux/string.h>
  24. #include <linux/major.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/highmem.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/serial.h>
  29. #include <linux/serial_core.h>
  30. #include <linux/serial_reg.h>
  31. #include <linux/serial_8250.h>
  32. #include <asm/setup.h>
  33. #include <asm/irq.h>
  34. #include <asm/sections.h>
  35. #include <asm/pgalloc.h>
  36. #include <asm/busctl-regs.h>
  37. #include <asm/serial-regs.h>
  38. #include <asm/timer-regs.h>
  39. #include <asm/irc-regs.h>
  40. #include <asm/spr-regs.h>
  41. #include <asm/mb-regs.h>
  42. #include <asm/mb93493-regs.h>
  43. #include <asm/gdb-stub.h>
  44. #include <asm/io.h>
  45. #ifdef CONFIG_BLK_DEV_INITRD
  46. #include <asm/pgtable.h>
  47. #endif
  48. #include "local.h"
  49. #ifdef CONFIG_MB93090_MB00
  50. static void __init mb93090_display(void);
  51. #endif
  52. #ifdef CONFIG_MMU
  53. static void __init setup_linux_memory(void);
  54. #else
  55. static void __init setup_uclinux_memory(void);
  56. #endif
  57. #ifdef CONFIG_MB93090_MB00
  58. static char __initdata mb93090_banner[] = "FJ/RH FR-V Linux";
  59. static char __initdata mb93090_version[] = UTS_RELEASE;
  60. int __nongprelbss mb93090_mb00_detected;
  61. #endif
  62. const char __frv_unknown_system[] = "unknown";
  63. const char __frv_mb93091_cb10[] = "mb93091-cb10";
  64. const char __frv_mb93091_cb11[] = "mb93091-cb11";
  65. const char __frv_mb93091_cb30[] = "mb93091-cb30";
  66. const char __frv_mb93091_cb41[] = "mb93091-cb41";
  67. const char __frv_mb93091_cb60[] = "mb93091-cb60";
  68. const char __frv_mb93091_cb70[] = "mb93091-cb70";
  69. const char __frv_mb93091_cb451[] = "mb93091-cb451";
  70. const char __frv_mb93090_mb00[] = "mb93090-mb00";
  71. const char __frv_mb93493[] = "mb93493";
  72. const char __frv_mb93093[] = "mb93093";
  73. static const char *__nongprelbss cpu_series;
  74. static const char *__nongprelbss cpu_core;
  75. static const char *__nongprelbss cpu_silicon;
  76. static const char *__nongprelbss cpu_mmu;
  77. static const char *__nongprelbss cpu_system;
  78. static const char *__nongprelbss cpu_board1;
  79. static const char *__nongprelbss cpu_board2;
  80. static unsigned long __nongprelbss cpu_psr_all;
  81. static unsigned long __nongprelbss cpu_hsr0_all;
  82. unsigned long __nongprelbss pdm_suspend_mode;
  83. unsigned long __nongprelbss rom_length;
  84. unsigned long __nongprelbss memory_start;
  85. unsigned long __nongprelbss memory_end;
  86. unsigned long __nongprelbss dma_coherent_mem_start;
  87. unsigned long __nongprelbss dma_coherent_mem_end;
  88. unsigned long __initdata __sdram_old_base;
  89. unsigned long __initdata num_mappedpages;
  90. struct cpuinfo_frv __nongprelbss boot_cpu_data;
  91. char __initdata command_line[COMMAND_LINE_SIZE];
  92. char __initdata redboot_command_line[COMMAND_LINE_SIZE];
  93. #ifdef CONFIG_PM
  94. #define __pminit
  95. #define __pminitdata
  96. #define __pminitconst
  97. #else
  98. #define __pminit __init
  99. #define __pminitdata __initdata
  100. #define __pminitconst __initconst
  101. #endif
  102. struct clock_cmode {
  103. uint8_t xbus, sdram, corebus, core, dsu;
  104. };
  105. #define _frac(N,D) ((N)<<4 | (D))
  106. #define _x0_16 _frac(1,6)
  107. #define _x0_25 _frac(1,4)
  108. #define _x0_33 _frac(1,3)
  109. #define _x0_375 _frac(3,8)
  110. #define _x0_5 _frac(1,2)
  111. #define _x0_66 _frac(2,3)
  112. #define _x0_75 _frac(3,4)
  113. #define _x1 _frac(1,1)
  114. #define _x1_5 _frac(3,2)
  115. #define _x2 _frac(2,1)
  116. #define _x3 _frac(3,1)
  117. #define _x4 _frac(4,1)
  118. #define _x4_5 _frac(9,2)
  119. #define _x6 _frac(6,1)
  120. #define _x8 _frac(8,1)
  121. #define _x9 _frac(9,1)
  122. int __nongprelbss clock_p0_current;
  123. int __nongprelbss clock_cm_current;
  124. int __nongprelbss clock_cmode_current;
  125. #ifdef CONFIG_PM
  126. int __nongprelbss clock_cmodes_permitted;
  127. unsigned long __nongprelbss clock_bits_settable;
  128. #endif
  129. static struct clock_cmode __pminitdata undef_clock_cmode = { _x1, _x1, _x1, _x1, _x1 };
  130. static struct clock_cmode __pminitdata clock_cmodes_fr401_fr403[16] = {
  131. [4] = { _x1, _x1, _x2, _x2, _x0_25 },
  132. [5] = { _x1, _x2, _x4, _x4, _x0_5 },
  133. [8] = { _x1, _x1, _x1, _x2, _x0_25 },
  134. [9] = { _x1, _x2, _x2, _x4, _x0_5 },
  135. [11] = { _x1, _x4, _x4, _x8, _x1 },
  136. [12] = { _x1, _x1, _x2, _x4, _x0_5 },
  137. [13] = { _x1, _x2, _x4, _x8, _x1 },
  138. };
  139. static struct clock_cmode __pminitdata clock_cmodes_fr405[16] = {
  140. [0] = { _x1, _x1, _x1, _x1, _x0_5 },
  141. [1] = { _x1, _x1, _x1, _x3, _x0_25 },
  142. [2] = { _x1, _x1, _x2, _x6, _x0_5 },
  143. [3] = { _x1, _x2, _x2, _x6, _x0_5 },
  144. [4] = { _x1, _x1, _x2, _x2, _x0_16 },
  145. [8] = { _x1, _x1, _x1, _x2, _x0_16 },
  146. [9] = { _x1, _x2, _x2, _x4, _x0_33 },
  147. [12] = { _x1, _x1, _x2, _x4, _x0_33 },
  148. [14] = { _x1, _x3, _x3, _x9, _x0_75 },
  149. [15] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
  150. #define CLOCK_CMODES_PERMITTED_FR405 0xd31f
  151. };
  152. static struct clock_cmode __pminitdata clock_cmodes_fr555[16] = {
  153. [0] = { _x1, _x2, _x2, _x4, _x0_33 },
  154. [1] = { _x1, _x3, _x3, _x6, _x0_5 },
  155. [2] = { _x1, _x2, _x4, _x8, _x0_66 },
  156. [3] = { _x1, _x1_5, _x3, _x6, _x0_5 },
  157. [4] = { _x1, _x3, _x3, _x9, _x0_75 },
  158. [5] = { _x1, _x2, _x2, _x6, _x0_5 },
  159. [6] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
  160. };
  161. static const struct clock_cmode __pminitconst *clock_cmodes;
  162. static int __pminitdata clock_doubled;
  163. static struct uart_port __pminitdata __frv_uart0 = {
  164. .uartclk = 0,
  165. .membase = (char *) UART0_BASE,
  166. .irq = IRQ_CPU_UART0,
  167. .regshift = 3,
  168. .iotype = UPIO_MEM,
  169. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  170. };
  171. static struct uart_port __pminitdata __frv_uart1 = {
  172. .uartclk = 0,
  173. .membase = (char *) UART1_BASE,
  174. .irq = IRQ_CPU_UART1,
  175. .regshift = 3,
  176. .iotype = UPIO_MEM,
  177. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  178. };
  179. #if 0
  180. static void __init printk_xampr(unsigned long ampr, unsigned long amlr, char i_d, int n)
  181. {
  182. unsigned long phys, virt, cxn, size;
  183. #ifdef CONFIG_MMU
  184. virt = amlr & 0xffffc000;
  185. cxn = amlr & 0x3fff;
  186. #else
  187. virt = ampr & 0xffffc000;
  188. cxn = 0;
  189. #endif
  190. phys = ampr & xAMPRx_PPFN;
  191. size = 1 << (((ampr & xAMPRx_SS) >> 4) + 17);
  192. printk("%cAMPR%d: va %08lx-%08lx [pa %08lx] %c%c%c%c [cxn:%04lx]\n",
  193. i_d, n,
  194. virt, virt + size - 1,
  195. phys,
  196. ampr & xAMPRx_S ? 'S' : '-',
  197. ampr & xAMPRx_C ? 'C' : '-',
  198. ampr & DAMPRx_WP ? 'W' : '-',
  199. ampr & xAMPRx_V ? 'V' : '-',
  200. cxn
  201. );
  202. }
  203. #endif
  204. /*****************************************************************************/
  205. /*
  206. * dump the memory map
  207. */
  208. static void __init dump_memory_map(void)
  209. {
  210. #if 0
  211. /* dump the protection map */
  212. printk_xampr(__get_IAMPR(0), __get_IAMLR(0), 'I', 0);
  213. printk_xampr(__get_IAMPR(1), __get_IAMLR(1), 'I', 1);
  214. printk_xampr(__get_IAMPR(2), __get_IAMLR(2), 'I', 2);
  215. printk_xampr(__get_IAMPR(3), __get_IAMLR(3), 'I', 3);
  216. printk_xampr(__get_IAMPR(4), __get_IAMLR(4), 'I', 4);
  217. printk_xampr(__get_IAMPR(5), __get_IAMLR(5), 'I', 5);
  218. printk_xampr(__get_IAMPR(6), __get_IAMLR(6), 'I', 6);
  219. printk_xampr(__get_IAMPR(7), __get_IAMLR(7), 'I', 7);
  220. printk_xampr(__get_IAMPR(8), __get_IAMLR(8), 'I', 8);
  221. printk_xampr(__get_IAMPR(9), __get_IAMLR(9), 'i', 9);
  222. printk_xampr(__get_IAMPR(10), __get_IAMLR(10), 'I', 10);
  223. printk_xampr(__get_IAMPR(11), __get_IAMLR(11), 'I', 11);
  224. printk_xampr(__get_IAMPR(12), __get_IAMLR(12), 'I', 12);
  225. printk_xampr(__get_IAMPR(13), __get_IAMLR(13), 'I', 13);
  226. printk_xampr(__get_IAMPR(14), __get_IAMLR(14), 'I', 14);
  227. printk_xampr(__get_IAMPR(15), __get_IAMLR(15), 'I', 15);
  228. printk_xampr(__get_DAMPR(0), __get_DAMLR(0), 'D', 0);
  229. printk_xampr(__get_DAMPR(1), __get_DAMLR(1), 'D', 1);
  230. printk_xampr(__get_DAMPR(2), __get_DAMLR(2), 'D', 2);
  231. printk_xampr(__get_DAMPR(3), __get_DAMLR(3), 'D', 3);
  232. printk_xampr(__get_DAMPR(4), __get_DAMLR(4), 'D', 4);
  233. printk_xampr(__get_DAMPR(5), __get_DAMLR(5), 'D', 5);
  234. printk_xampr(__get_DAMPR(6), __get_DAMLR(6), 'D', 6);
  235. printk_xampr(__get_DAMPR(7), __get_DAMLR(7), 'D', 7);
  236. printk_xampr(__get_DAMPR(8), __get_DAMLR(8), 'D', 8);
  237. printk_xampr(__get_DAMPR(9), __get_DAMLR(9), 'D', 9);
  238. printk_xampr(__get_DAMPR(10), __get_DAMLR(10), 'D', 10);
  239. printk_xampr(__get_DAMPR(11), __get_DAMLR(11), 'D', 11);
  240. printk_xampr(__get_DAMPR(12), __get_DAMLR(12), 'D', 12);
  241. printk_xampr(__get_DAMPR(13), __get_DAMLR(13), 'D', 13);
  242. printk_xampr(__get_DAMPR(14), __get_DAMLR(14), 'D', 14);
  243. printk_xampr(__get_DAMPR(15), __get_DAMLR(15), 'D', 15);
  244. #endif
  245. #if 0
  246. /* dump the bus controller registers */
  247. printk("LGCR: %08lx\n", __get_LGCR());
  248. printk("Master: %08lx-%08lx CR=%08lx\n",
  249. __get_LEMBR(), __get_LEMBR() + __get_LEMAM(),
  250. __get_LMAICR());
  251. int loop;
  252. for (loop = 1; loop <= 7; loop++) {
  253. unsigned long lcr = __get_LCR(loop), lsbr = __get_LSBR(loop);
  254. printk("CS#%d: %08lx-%08lx %c%c%c%c%c%c%c%c%c\n",
  255. loop,
  256. lsbr, lsbr + __get_LSAM(loop),
  257. lcr & 0x80000000 ? 'r' : '-',
  258. lcr & 0x40000000 ? 'w' : '-',
  259. lcr & 0x08000000 ? 'b' : '-',
  260. lcr & 0x04000000 ? 'B' : '-',
  261. lcr & 0x02000000 ? 'C' : '-',
  262. lcr & 0x01000000 ? 'D' : '-',
  263. lcr & 0x00800000 ? 'W' : '-',
  264. lcr & 0x00400000 ? 'R' : '-',
  265. (lcr & 0x00030000) == 0x00000000 ? '4' :
  266. (lcr & 0x00030000) == 0x00010000 ? '2' :
  267. (lcr & 0x00030000) == 0x00020000 ? '1' :
  268. '-'
  269. );
  270. }
  271. #endif
  272. #if 0
  273. printk("\n");
  274. #endif
  275. } /* end dump_memory_map() */
  276. /*****************************************************************************/
  277. /*
  278. * attempt to detect a VDK motherboard and DAV daughter board on an MB93091 system
  279. */
  280. #ifdef CONFIG_MB93091_VDK
  281. static void __init detect_mb93091(void)
  282. {
  283. #ifdef CONFIG_MB93090_MB00
  284. /* Detect CB70 without motherboard */
  285. if (!(cpu_system == __frv_mb93091_cb70 && ((*(unsigned short *)0xffc00030) & 0x100))) {
  286. cpu_board1 = __frv_mb93090_mb00;
  287. mb93090_mb00_detected = 1;
  288. }
  289. #endif
  290. #ifdef CONFIG_FUJITSU_MB93493
  291. cpu_board2 = __frv_mb93493;
  292. #endif
  293. } /* end detect_mb93091() */
  294. #endif
  295. /*****************************************************************************/
  296. /*
  297. * determine the CPU type and set appropriate parameters
  298. *
  299. * Family Series CPU Core Silicon Imple Vers
  300. * ----------------------------------------------------------
  301. * FR-V --+-> FR400 --+-> FR401 --+-> MB93401 02 00 [1]
  302. * | | |
  303. * | | +-> MB93401/A 02 01
  304. * | | |
  305. * | | +-> MB93403 02 02
  306. * | |
  307. * | +-> FR405 ----> MB93405 04 00
  308. * |
  309. * +-> FR450 ----> FR451 ----> MB93451 05 00
  310. * |
  311. * +-> FR500 ----> FR501 --+-> MB93501 01 01 [2]
  312. * | |
  313. * | +-> MB93501/A 01 02
  314. * |
  315. * +-> FR550 --+-> FR551 ----> MB93555 03 01
  316. *
  317. * [1] The MB93401 is an obsolete CPU replaced by the MB93401A
  318. * [2] The MB93501 is an obsolete CPU replaced by the MB93501A
  319. *
  320. * Imple is PSR(Processor Status Register)[31:28].
  321. * Vers is PSR(Processor Status Register)[27:24].
  322. *
  323. * A "Silicon" consists of CPU core and some on-chip peripherals.
  324. */
  325. static void __init determine_cpu(void)
  326. {
  327. unsigned long hsr0 = __get_HSR(0);
  328. unsigned long psr = __get_PSR();
  329. /* work out what selectable services the CPU supports */
  330. __set_PSR(psr | PSR_EM | PSR_EF | PSR_CM | PSR_NEM);
  331. cpu_psr_all = __get_PSR();
  332. __set_PSR(psr);
  333. __set_HSR(0, hsr0 | HSR0_GRLE | HSR0_GRHE | HSR0_FRLE | HSR0_FRHE);
  334. cpu_hsr0_all = __get_HSR(0);
  335. __set_HSR(0, hsr0);
  336. /* derive other service specs from the CPU type */
  337. cpu_series = "unknown";
  338. cpu_core = "unknown";
  339. cpu_silicon = "unknown";
  340. cpu_mmu = "Prot";
  341. cpu_system = __frv_unknown_system;
  342. clock_cmodes = NULL;
  343. clock_doubled = 0;
  344. #ifdef CONFIG_PM
  345. clock_bits_settable = CLOCK_BIT_CM_H | CLOCK_BIT_CM_M | CLOCK_BIT_P0;
  346. #endif
  347. switch (PSR_IMPLE(psr)) {
  348. case PSR_IMPLE_FR401:
  349. cpu_series = "fr400";
  350. cpu_core = "fr401";
  351. pdm_suspend_mode = HSR0_PDM_PLL_RUN;
  352. switch (PSR_VERSION(psr)) {
  353. case PSR_VERSION_FR401_MB93401:
  354. cpu_silicon = "mb93401";
  355. cpu_system = __frv_mb93091_cb10;
  356. clock_cmodes = clock_cmodes_fr401_fr403;
  357. clock_doubled = 1;
  358. break;
  359. case PSR_VERSION_FR401_MB93401A:
  360. cpu_silicon = "mb93401/A";
  361. cpu_system = __frv_mb93091_cb11;
  362. clock_cmodes = clock_cmodes_fr401_fr403;
  363. break;
  364. case PSR_VERSION_FR401_MB93403:
  365. cpu_silicon = "mb93403";
  366. #ifndef CONFIG_MB93093_PDK
  367. cpu_system = __frv_mb93091_cb30;
  368. #else
  369. cpu_system = __frv_mb93093;
  370. #endif
  371. clock_cmodes = clock_cmodes_fr401_fr403;
  372. break;
  373. default:
  374. break;
  375. }
  376. break;
  377. case PSR_IMPLE_FR405:
  378. cpu_series = "fr400";
  379. cpu_core = "fr405";
  380. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  381. switch (PSR_VERSION(psr)) {
  382. case PSR_VERSION_FR405_MB93405:
  383. cpu_silicon = "mb93405";
  384. cpu_system = __frv_mb93091_cb60;
  385. clock_cmodes = clock_cmodes_fr405;
  386. #ifdef CONFIG_PM
  387. clock_bits_settable |= CLOCK_BIT_CMODE;
  388. clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
  389. #endif
  390. /* the FPGA on the CB70 has extra registers
  391. * - it has 0x0046 in the VDK_ID FPGA register at 0x1a0, which is
  392. * how we tell the difference between it and a CB60
  393. */
  394. if (*(volatile unsigned short *) 0xffc001a0 == 0x0046)
  395. cpu_system = __frv_mb93091_cb70;
  396. break;
  397. default:
  398. break;
  399. }
  400. break;
  401. case PSR_IMPLE_FR451:
  402. cpu_series = "fr450";
  403. cpu_core = "fr451";
  404. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  405. #ifdef CONFIG_PM
  406. clock_bits_settable |= CLOCK_BIT_CMODE;
  407. clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
  408. #endif
  409. switch (PSR_VERSION(psr)) {
  410. case PSR_VERSION_FR451_MB93451:
  411. cpu_silicon = "mb93451";
  412. cpu_mmu = "Prot, SAT, xSAT, DAT";
  413. cpu_system = __frv_mb93091_cb451;
  414. clock_cmodes = clock_cmodes_fr405;
  415. break;
  416. default:
  417. break;
  418. }
  419. break;
  420. case PSR_IMPLE_FR501:
  421. cpu_series = "fr500";
  422. cpu_core = "fr501";
  423. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  424. switch (PSR_VERSION(psr)) {
  425. case PSR_VERSION_FR501_MB93501: cpu_silicon = "mb93501"; break;
  426. case PSR_VERSION_FR501_MB93501A: cpu_silicon = "mb93501/A"; break;
  427. default:
  428. break;
  429. }
  430. break;
  431. case PSR_IMPLE_FR551:
  432. cpu_series = "fr550";
  433. cpu_core = "fr551";
  434. pdm_suspend_mode = HSR0_PDM_PLL_RUN;
  435. switch (PSR_VERSION(psr)) {
  436. case PSR_VERSION_FR551_MB93555:
  437. cpu_silicon = "mb93555";
  438. cpu_mmu = "Prot, SAT";
  439. cpu_system = __frv_mb93091_cb41;
  440. clock_cmodes = clock_cmodes_fr555;
  441. clock_doubled = 1;
  442. break;
  443. default:
  444. break;
  445. }
  446. break;
  447. default:
  448. break;
  449. }
  450. printk("- Series:%s CPU:%s Silicon:%s\n",
  451. cpu_series, cpu_core, cpu_silicon);
  452. #ifdef CONFIG_MB93091_VDK
  453. detect_mb93091();
  454. #endif
  455. #if defined(CONFIG_MB93093_PDK) && defined(CONFIG_FUJITSU_MB93493)
  456. cpu_board2 = __frv_mb93493;
  457. #endif
  458. } /* end determine_cpu() */
  459. /*****************************************************************************/
  460. /*
  461. * calculate the bus clock speed
  462. */
  463. void __pminit determine_clocks(int verbose)
  464. {
  465. const struct clock_cmode *mode, *tmode;
  466. unsigned long clkc, psr, quot;
  467. clkc = __get_CLKC();
  468. psr = __get_PSR();
  469. clock_p0_current = !!(clkc & CLKC_P0);
  470. clock_cm_current = clkc & CLKC_CM;
  471. clock_cmode_current = (clkc & CLKC_CMODE) >> CLKC_CMODE_s;
  472. if (verbose)
  473. printk("psr=%08lx hsr0=%08lx clkc=%08lx\n", psr, __get_HSR(0), clkc);
  474. /* the CB70 has some alternative ways of setting the clock speed through switches accessed
  475. * through the FPGA. */
  476. if (cpu_system == __frv_mb93091_cb70) {
  477. unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
  478. if (clkswr & 0x1000)
  479. __clkin_clock_speed_HZ = 60000000UL;
  480. else
  481. __clkin_clock_speed_HZ =
  482. ((clkswr >> 8) & 0xf) * 10000000 +
  483. ((clkswr >> 4) & 0xf) * 1000000 +
  484. ((clkswr ) & 0xf) * 100000;
  485. }
  486. /* the FR451 is currently fixed at 24MHz */
  487. else if (cpu_system == __frv_mb93091_cb451) {
  488. //__clkin_clock_speed_HZ = 24000000UL; // CB451-FPGA
  489. unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
  490. if (clkswr & 0x1000)
  491. __clkin_clock_speed_HZ = 60000000UL;
  492. else
  493. __clkin_clock_speed_HZ =
  494. ((clkswr >> 8) & 0xf) * 10000000 +
  495. ((clkswr >> 4) & 0xf) * 1000000 +
  496. ((clkswr ) & 0xf) * 100000;
  497. }
  498. /* otherwise determine the clockspeed from VDK or other registers */
  499. else {
  500. __clkin_clock_speed_HZ = __get_CLKIN();
  501. }
  502. /* look up the appropriate clock relationships table entry */
  503. mode = &undef_clock_cmode;
  504. if (clock_cmodes) {
  505. tmode = &clock_cmodes[(clkc & CLKC_CMODE) >> CLKC_CMODE_s];
  506. if (tmode->xbus)
  507. mode = tmode;
  508. }
  509. #define CLOCK(SRC,RATIO) ((SRC) * (((RATIO) >> 4) & 0x0f) / ((RATIO) & 0x0f))
  510. if (clock_doubled)
  511. __clkin_clock_speed_HZ <<= 1;
  512. __ext_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->xbus);
  513. __sdram_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  514. __dsu_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->dsu);
  515. switch (clkc & CLKC_CM) {
  516. case 0: /* High */
  517. __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->corebus);
  518. __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->core);
  519. break;
  520. case 1: /* Medium */
  521. __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  522. __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  523. break;
  524. case 2: /* Low; not supported */
  525. case 3: /* UNDEF */
  526. printk("Unsupported CLKC CM %ld\n", clkc & CLKC_CM);
  527. panic("Bye");
  528. }
  529. __res_bus_clock_speed_HZ = __ext_bus_clock_speed_HZ;
  530. if (clkc & CLKC_P0)
  531. __res_bus_clock_speed_HZ >>= 1;
  532. if (verbose) {
  533. printk("CLKIN: %lu.%3.3luMHz\n",
  534. __clkin_clock_speed_HZ / 1000000,
  535. (__clkin_clock_speed_HZ / 1000) % 1000);
  536. printk("CLKS:"
  537. " ext=%luMHz res=%luMHz sdram=%luMHz cbus=%luMHz core=%luMHz dsu=%luMHz\n",
  538. __ext_bus_clock_speed_HZ / 1000000,
  539. __res_bus_clock_speed_HZ / 1000000,
  540. __sdram_clock_speed_HZ / 1000000,
  541. __core_bus_clock_speed_HZ / 1000000,
  542. __core_clock_speed_HZ / 1000000,
  543. __dsu_clock_speed_HZ / 1000000
  544. );
  545. }
  546. /* calculate the number of __delay() loop iterations per sec (2 insn loop) */
  547. __delay_loops_MHz = __core_clock_speed_HZ / (1000000 * 2);
  548. /* set the serial prescaler */
  549. __serial_clock_speed_HZ = __res_bus_clock_speed_HZ;
  550. quot = 1;
  551. while (__serial_clock_speed_HZ / quot / 16 / 65536 > 3000)
  552. quot += 1;
  553. /* double the divisor if P0 is clear, so that if/when P0 is set, it's still achievable
  554. * - we have to be careful - dividing too much can mean we can't get 115200 baud
  555. */
  556. if (__serial_clock_speed_HZ > 32000000 && !(clkc & CLKC_P0))
  557. quot <<= 1;
  558. __serial_clock_speed_HZ /= quot;
  559. __frv_uart0.uartclk = __serial_clock_speed_HZ;
  560. __frv_uart1.uartclk = __serial_clock_speed_HZ;
  561. if (verbose)
  562. printk(" uart=%luMHz\n", __serial_clock_speed_HZ / 1000000 * quot);
  563. while (!(__get_UART0_LSR() & UART_LSR_TEMT))
  564. continue;
  565. while (!(__get_UART1_LSR() & UART_LSR_TEMT))
  566. continue;
  567. __set_UCPVR(quot);
  568. __set_UCPSR(0);
  569. } /* end determine_clocks() */
  570. /*****************************************************************************/
  571. /*
  572. * reserve some DMA consistent memory
  573. */
  574. #ifdef CONFIG_RESERVE_DMA_COHERENT
  575. static void __init reserve_dma_coherent(void)
  576. {
  577. unsigned long ampr;
  578. /* find the first non-kernel memory tile and steal it */
  579. #define __steal_AMPR(r) \
  580. if (__get_DAMPR(r) & xAMPRx_V) { \
  581. ampr = __get_DAMPR(r); \
  582. __set_DAMPR(r, ampr | xAMPRx_S | xAMPRx_C); \
  583. __set_IAMPR(r, 0); \
  584. goto found; \
  585. }
  586. __steal_AMPR(1);
  587. __steal_AMPR(2);
  588. __steal_AMPR(3);
  589. __steal_AMPR(4);
  590. __steal_AMPR(5);
  591. __steal_AMPR(6);
  592. if (PSR_IMPLE(__get_PSR()) == PSR_IMPLE_FR551) {
  593. __steal_AMPR(7);
  594. __steal_AMPR(8);
  595. __steal_AMPR(9);
  596. __steal_AMPR(10);
  597. __steal_AMPR(11);
  598. __steal_AMPR(12);
  599. __steal_AMPR(13);
  600. __steal_AMPR(14);
  601. }
  602. /* unable to grant any DMA consistent memory */
  603. printk("No DMA consistent memory reserved\n");
  604. return;
  605. found:
  606. dma_coherent_mem_start = ampr & xAMPRx_PPFN;
  607. ampr &= xAMPRx_SS;
  608. ampr >>= 4;
  609. ampr = 1 << (ampr - 3 + 20);
  610. dma_coherent_mem_end = dma_coherent_mem_start + ampr;
  611. printk("DMA consistent memory reserved %lx-%lx\n",
  612. dma_coherent_mem_start, dma_coherent_mem_end);
  613. } /* end reserve_dma_coherent() */
  614. #endif
  615. /*****************************************************************************/
  616. /*
  617. * calibrate the delay loop
  618. */
  619. void __cpuinit calibrate_delay(void)
  620. {
  621. loops_per_jiffy = __delay_loops_MHz * (1000000 / HZ);
  622. printk("Calibrating delay loop... %lu.%02lu BogoMIPS\n",
  623. loops_per_jiffy / (500000 / HZ),
  624. (loops_per_jiffy / (5000 / HZ)) % 100);
  625. } /* end calibrate_delay() */
  626. /*****************************************************************************/
  627. /*
  628. * look through the command line for some things we need to know immediately
  629. */
  630. static void __init parse_cmdline_early(char *cmdline)
  631. {
  632. if (!cmdline)
  633. return;
  634. while (*cmdline) {
  635. if (*cmdline == ' ')
  636. cmdline++;
  637. /* "mem=XXX[kKmM]" sets SDRAM size to <mem>, overriding the value we worked
  638. * out from the SDRAM controller mask register
  639. */
  640. if (!memcmp(cmdline, "mem=", 4)) {
  641. unsigned long long mem_size;
  642. mem_size = memparse(cmdline + 4, &cmdline);
  643. memory_end = memory_start + mem_size;
  644. }
  645. while (*cmdline && *cmdline != ' ')
  646. cmdline++;
  647. }
  648. } /* end parse_cmdline_early() */
  649. /*****************************************************************************/
  650. /*
  651. *
  652. */
  653. void __init setup_arch(char **cmdline_p)
  654. {
  655. #ifdef CONFIG_MMU
  656. printk("Linux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
  657. #else
  658. printk("uClinux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
  659. #endif
  660. memcpy(boot_command_line, redboot_command_line, COMMAND_LINE_SIZE);
  661. determine_cpu();
  662. determine_clocks(1);
  663. /* For printk-directly-beats-on-serial-hardware hack */
  664. console_set_baud(115200);
  665. #ifdef CONFIG_GDBSTUB
  666. gdbstub_set_baud(115200);
  667. #endif
  668. #ifdef CONFIG_RESERVE_DMA_COHERENT
  669. reserve_dma_coherent();
  670. #endif
  671. dump_memory_map();
  672. #ifdef CONFIG_MB93090_MB00
  673. if (mb93090_mb00_detected)
  674. mb93090_display();
  675. #endif
  676. /* register those serial ports that are available */
  677. #ifdef CONFIG_FRV_ONCPU_SERIAL
  678. #ifndef CONFIG_GDBSTUB_UART0
  679. __reg(UART0_BASE + UART_IER * 8) = 0;
  680. early_serial_setup(&__frv_uart0);
  681. #endif
  682. #ifndef CONFIG_GDBSTUB_UART1
  683. __reg(UART1_BASE + UART_IER * 8) = 0;
  684. early_serial_setup(&__frv_uart1);
  685. #endif
  686. #endif
  687. /* deal with the command line - RedBoot may have passed one to the kernel */
  688. memcpy(command_line, boot_command_line, sizeof(command_line));
  689. *cmdline_p = &command_line[0];
  690. parse_cmdline_early(command_line);
  691. /* set up the memory description
  692. * - by now the stack is part of the init task */
  693. printk("Memory %08lx-%08lx\n", memory_start, memory_end);
  694. BUG_ON(memory_start == memory_end);
  695. init_mm.start_code = (unsigned long) &_stext;
  696. init_mm.end_code = (unsigned long) &_etext;
  697. init_mm.end_data = (unsigned long) &_edata;
  698. #if 0 /* DAVIDM - don't set brk just incase someone decides to use it */
  699. init_mm.brk = (unsigned long) &_end;
  700. #else
  701. init_mm.brk = (unsigned long) 0;
  702. #endif
  703. #ifdef DEBUG
  704. printk("KERNEL -> TEXT=0x%06x-0x%06x DATA=0x%06x-0x%06x BSS=0x%06x-0x%06x\n",
  705. (int) &_stext, (int) &_etext,
  706. (int) &_sdata, (int) &_edata,
  707. (int) &_sbss, (int) &_ebss);
  708. #endif
  709. #ifdef CONFIG_VT
  710. #if defined(CONFIG_VGA_CONSOLE)
  711. conswitchp = &vga_con;
  712. #elif defined(CONFIG_DUMMY_CONSOLE)
  713. conswitchp = &dummy_con;
  714. #endif
  715. #endif
  716. #ifdef CONFIG_MMU
  717. setup_linux_memory();
  718. #else
  719. setup_uclinux_memory();
  720. #endif
  721. /* get kmalloc into gear */
  722. paging_init();
  723. /* init DMA */
  724. frv_dma_init();
  725. #ifdef DEBUG
  726. printk("Done setup_arch\n");
  727. #endif
  728. /* start the decrement timer running */
  729. // asm volatile("movgs %0,timerd" :: "r"(10000000));
  730. // __set_HSR(0, __get_HSR(0) | HSR0_ETMD);
  731. } /* end setup_arch() */
  732. #if 0
  733. /*****************************************************************************/
  734. /*
  735. *
  736. */
  737. static int __devinit setup_arch_serial(void)
  738. {
  739. /* register those serial ports that are available */
  740. #ifndef CONFIG_GDBSTUB_UART0
  741. early_serial_setup(&__frv_uart0);
  742. #endif
  743. #ifndef CONFIG_GDBSTUB_UART1
  744. early_serial_setup(&__frv_uart1);
  745. #endif
  746. return 0;
  747. } /* end setup_arch_serial() */
  748. late_initcall(setup_arch_serial);
  749. #endif
  750. /*****************************************************************************/
  751. /*
  752. * set up the memory map for normal MMU linux
  753. */
  754. #ifdef CONFIG_MMU
  755. static void __init setup_linux_memory(void)
  756. {
  757. unsigned long bootmap_size, low_top_pfn, kstart, kend, high_mem;
  758. kstart = (unsigned long) &__kernel_image_start - PAGE_OFFSET;
  759. kend = (unsigned long) &__kernel_image_end - PAGE_OFFSET;
  760. kstart = kstart & PAGE_MASK;
  761. kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
  762. /* give all the memory to the bootmap allocator, tell it to put the
  763. * boot mem_map immediately following the kernel image
  764. */
  765. bootmap_size = init_bootmem_node(NODE_DATA(0),
  766. kend >> PAGE_SHIFT, /* map addr */
  767. memory_start >> PAGE_SHIFT, /* start of RAM */
  768. memory_end >> PAGE_SHIFT /* end of RAM */
  769. );
  770. /* pass the memory that the kernel can immediately use over to the bootmem allocator */
  771. max_mapnr = num_physpages = (memory_end - memory_start) >> PAGE_SHIFT;
  772. low_top_pfn = (KERNEL_LOWMEM_END - KERNEL_LOWMEM_START) >> PAGE_SHIFT;
  773. high_mem = 0;
  774. if (num_physpages > low_top_pfn) {
  775. #ifdef CONFIG_HIGHMEM
  776. high_mem = num_physpages - low_top_pfn;
  777. #else
  778. max_mapnr = num_physpages = low_top_pfn;
  779. #endif
  780. }
  781. else {
  782. low_top_pfn = num_physpages;
  783. }
  784. min_low_pfn = memory_start >> PAGE_SHIFT;
  785. max_low_pfn = low_top_pfn;
  786. max_pfn = memory_end >> PAGE_SHIFT;
  787. num_mappedpages = low_top_pfn;
  788. printk(KERN_NOTICE "%ldMB LOWMEM available.\n", low_top_pfn >> (20 - PAGE_SHIFT));
  789. free_bootmem(memory_start, low_top_pfn << PAGE_SHIFT);
  790. #ifdef CONFIG_HIGHMEM
  791. if (high_mem)
  792. printk(KERN_NOTICE "%ldMB HIGHMEM available.\n", high_mem >> (20 - PAGE_SHIFT));
  793. #endif
  794. /* take back the memory occupied by the kernel image and the bootmem alloc map */
  795. reserve_bootmem(kstart, kend - kstart + bootmap_size,
  796. BOOTMEM_DEFAULT);
  797. /* reserve the memory occupied by the initial ramdisk */
  798. #ifdef CONFIG_BLK_DEV_INITRD
  799. if (LOADER_TYPE && INITRD_START) {
  800. if (INITRD_START + INITRD_SIZE <= (low_top_pfn << PAGE_SHIFT)) {
  801. reserve_bootmem(INITRD_START, INITRD_SIZE,
  802. BOOTMEM_DEFAULT);
  803. initrd_start = INITRD_START + PAGE_OFFSET;
  804. initrd_end = initrd_start + INITRD_SIZE;
  805. }
  806. else {
  807. printk(KERN_ERR
  808. "initrd extends beyond end of memory (0x%08lx > 0x%08lx)\n"
  809. "disabling initrd\n",
  810. INITRD_START + INITRD_SIZE,
  811. low_top_pfn << PAGE_SHIFT);
  812. initrd_start = 0;
  813. }
  814. }
  815. #endif
  816. } /* end setup_linux_memory() */
  817. #endif
  818. /*****************************************************************************/
  819. /*
  820. * set up the memory map for uClinux
  821. */
  822. #ifndef CONFIG_MMU
  823. static void __init setup_uclinux_memory(void)
  824. {
  825. #ifdef CONFIG_PROTECT_KERNEL
  826. unsigned long dampr;
  827. #endif
  828. unsigned long kend;
  829. int bootmap_size;
  830. kend = (unsigned long) &__kernel_image_end;
  831. kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
  832. /* give all the memory to the bootmap allocator, tell it to put the
  833. * boot mem_map immediately following the kernel image
  834. */
  835. bootmap_size = init_bootmem_node(NODE_DATA(0),
  836. kend >> PAGE_SHIFT, /* map addr */
  837. memory_start >> PAGE_SHIFT, /* start of RAM */
  838. memory_end >> PAGE_SHIFT /* end of RAM */
  839. );
  840. /* free all the usable memory */
  841. free_bootmem(memory_start, memory_end - memory_start);
  842. high_memory = (void *) (memory_end & PAGE_MASK);
  843. max_mapnr = num_physpages = ((unsigned long) high_memory - PAGE_OFFSET) >> PAGE_SHIFT;
  844. min_low_pfn = memory_start >> PAGE_SHIFT;
  845. max_low_pfn = memory_end >> PAGE_SHIFT;
  846. max_pfn = max_low_pfn;
  847. /* now take back the bits the core kernel is occupying */
  848. #ifndef CONFIG_PROTECT_KERNEL
  849. reserve_bootmem(kend, bootmap_size, BOOTMEM_DEFAULT);
  850. reserve_bootmem((unsigned long) &__kernel_image_start,
  851. kend - (unsigned long) &__kernel_image_start,
  852. BOOTMEM_DEFAULT);
  853. #else
  854. dampr = __get_DAMPR(0);
  855. dampr &= xAMPRx_SS;
  856. dampr = (dampr >> 4) + 17;
  857. dampr = 1 << dampr;
  858. reserve_bootmem(__get_DAMPR(0) & xAMPRx_PPFN, dampr, BOOTMEM_DEFAULT);
  859. #endif
  860. /* reserve some memory to do uncached DMA through if requested */
  861. #ifdef CONFIG_RESERVE_DMA_COHERENT
  862. if (dma_coherent_mem_start)
  863. reserve_bootmem(dma_coherent_mem_start,
  864. dma_coherent_mem_end - dma_coherent_mem_start,
  865. BOOTMEM_DEFAULT);
  866. #endif
  867. } /* end setup_uclinux_memory() */
  868. #endif
  869. /*****************************************************************************/
  870. /*
  871. * get CPU information for use by procfs
  872. */
  873. static int show_cpuinfo(struct seq_file *m, void *v)
  874. {
  875. const char *gr, *fr, *fm, *fp, *cm, *nem, *ble;
  876. #ifdef CONFIG_PM
  877. const char *sep;
  878. #endif
  879. gr = cpu_hsr0_all & HSR0_GRHE ? "gr0-63" : "gr0-31";
  880. fr = cpu_hsr0_all & HSR0_FRHE ? "fr0-63" : "fr0-31";
  881. fm = cpu_psr_all & PSR_EM ? ", Media" : "";
  882. fp = cpu_psr_all & PSR_EF ? ", FPU" : "";
  883. cm = cpu_psr_all & PSR_CM ? ", CCCR" : "";
  884. nem = cpu_psr_all & PSR_NEM ? ", NE" : "";
  885. ble = cpu_psr_all & PSR_BE ? "BE" : "LE";
  886. seq_printf(m,
  887. "CPU-Series:\t%s\n"
  888. "CPU-Core:\t%s, %s, %s%s%s\n"
  889. "CPU:\t\t%s\n"
  890. "MMU:\t\t%s\n"
  891. "FP-Media:\t%s%s%s\n"
  892. "System:\t\t%s",
  893. cpu_series,
  894. cpu_core, gr, ble, cm, nem,
  895. cpu_silicon,
  896. cpu_mmu,
  897. fr, fm, fp,
  898. cpu_system);
  899. if (cpu_board1)
  900. seq_printf(m, ", %s", cpu_board1);
  901. if (cpu_board2)
  902. seq_printf(m, ", %s", cpu_board2);
  903. seq_printf(m, "\n");
  904. #ifdef CONFIG_PM
  905. seq_printf(m, "PM-Controls:");
  906. sep = "\t";
  907. if (clock_bits_settable & CLOCK_BIT_CMODE) {
  908. seq_printf(m, "%scmode=0x%04hx", sep, clock_cmodes_permitted);
  909. sep = ", ";
  910. }
  911. if (clock_bits_settable & CLOCK_BIT_CM) {
  912. seq_printf(m, "%scm=0x%lx", sep, clock_bits_settable & CLOCK_BIT_CM);
  913. sep = ", ";
  914. }
  915. if (clock_bits_settable & CLOCK_BIT_P0) {
  916. seq_printf(m, "%sp0=0x3", sep);
  917. sep = ", ";
  918. }
  919. seq_printf(m, "%ssuspend=0x22\n", sep);
  920. #endif
  921. seq_printf(m,
  922. "PM-Status:\tcmode=%d, cm=%d, p0=%d\n",
  923. clock_cmode_current, clock_cm_current, clock_p0_current);
  924. #define print_clk(TAG, VAR) \
  925. seq_printf(m, "Clock-" TAG ":\t%lu.%2.2lu MHz\n", VAR / 1000000, (VAR / 10000) % 100)
  926. print_clk("In", __clkin_clock_speed_HZ);
  927. print_clk("Core", __core_clock_speed_HZ);
  928. print_clk("SDRAM", __sdram_clock_speed_HZ);
  929. print_clk("CBus", __core_bus_clock_speed_HZ);
  930. print_clk("Res", __res_bus_clock_speed_HZ);
  931. print_clk("Ext", __ext_bus_clock_speed_HZ);
  932. print_clk("DSU", __dsu_clock_speed_HZ);
  933. seq_printf(m,
  934. "BogoMips:\t%lu.%02lu\n",
  935. (loops_per_jiffy * HZ) / 500000, ((loops_per_jiffy * HZ) / 5000) % 100);
  936. return 0;
  937. } /* end show_cpuinfo() */
  938. static void *c_start(struct seq_file *m, loff_t *pos)
  939. {
  940. return *pos < NR_CPUS ? (void *) 0x12345678 : NULL;
  941. }
  942. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  943. {
  944. ++*pos;
  945. return c_start(m, pos);
  946. }
  947. static void c_stop(struct seq_file *m, void *v)
  948. {
  949. }
  950. const struct seq_operations cpuinfo_op = {
  951. .start = c_start,
  952. .next = c_next,
  953. .stop = c_stop,
  954. .show = show_cpuinfo,
  955. };
  956. void arch_gettod(int *year, int *mon, int *day, int *hour,
  957. int *min, int *sec)
  958. {
  959. *year = *mon = *day = *hour = *min = *sec = 0;
  960. }
  961. /*****************************************************************************/
  962. /*
  963. *
  964. */
  965. #ifdef CONFIG_MB93090_MB00
  966. static void __init mb93090_sendlcdcmd(uint32_t cmd)
  967. {
  968. unsigned long base = __addr_LCD();
  969. int loop;
  970. /* request reading of the busy flag */
  971. __set_LCD(base, LCD_CMD_READ_BUSY);
  972. __set_LCD(base, LCD_CMD_READ_BUSY & ~LCD_E);
  973. /* wait for the busy flag to become clear */
  974. for (loop = 10000; loop > 0; loop--)
  975. if (!(__get_LCD(base) & 0x80))
  976. break;
  977. /* send the command */
  978. __set_LCD(base, cmd);
  979. __set_LCD(base, cmd & ~LCD_E);
  980. } /* end mb93090_sendlcdcmd() */
  981. /*****************************************************************************/
  982. /*
  983. * write to the MB93090 LEDs and LCD
  984. */
  985. static void __init mb93090_display(void)
  986. {
  987. const char *p;
  988. __set_LEDS(0);
  989. /* set up the LCD */
  990. mb93090_sendlcdcmd(LCD_CMD_CLEAR);
  991. mb93090_sendlcdcmd(LCD_CMD_FUNCSET(1,1,0));
  992. mb93090_sendlcdcmd(LCD_CMD_ON(0,0));
  993. mb93090_sendlcdcmd(LCD_CMD_HOME);
  994. mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(0));
  995. for (p = mb93090_banner; *p; p++)
  996. mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
  997. mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(64));
  998. for (p = mb93090_version; *p; p++)
  999. mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
  1000. } /* end mb93090_display() */
  1001. #endif // CONFIG_MB93090_MB00