cpu.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  5. * Author: Lee Jones <lee.jones@linaro.org> for ST-Ericsson
  6. * License terms: GNU General Public License (GPL) version 2
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/io.h>
  10. #include <linux/mfd/db8500-prcmu.h>
  11. #include <linux/clksrc-dbx500-prcmu.h>
  12. #include <linux/sys_soc.h>
  13. #include <linux/err.h>
  14. #include <linux/slab.h>
  15. #include <linux/stat.h>
  16. #include <linux/of.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/irq.h>
  19. #include <linux/platform_data/clk-ux500.h>
  20. #include <asm/hardware/gic.h>
  21. #include <asm/mach/map.h>
  22. #include <mach/hardware.h>
  23. #include <mach/setup.h>
  24. #include <mach/devices.h>
  25. void __iomem *_PRCMU_BASE;
  26. /*
  27. * FIXME: Should we set up the GPIO domain here?
  28. *
  29. * The problem is that we cannot put the interrupt resources into the platform
  30. * device until the irqdomain has been added. Right now, we set the GIC interrupt
  31. * domain from init_irq(), then load the gpio driver from
  32. * core_initcall(nmk_gpio_init) and add the platform devices from
  33. * arch_initcall(customize_machine).
  34. *
  35. * This feels fragile because it depends on the gpio device getting probed
  36. * _before_ any device uses the gpio interrupts.
  37. */
  38. static const struct of_device_id ux500_dt_irq_match[] = {
  39. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  40. {},
  41. };
  42. void __init ux500_init_irq(void)
  43. {
  44. void __iomem *dist_base;
  45. void __iomem *cpu_base;
  46. gic_arch_extn.flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND;
  47. if (cpu_is_u8500_family() || cpu_is_ux540_family()) {
  48. dist_base = __io_address(U8500_GIC_DIST_BASE);
  49. cpu_base = __io_address(U8500_GIC_CPU_BASE);
  50. } else
  51. ux500_unknown_soc();
  52. #ifdef CONFIG_OF
  53. if (of_have_populated_dt())
  54. of_irq_init(ux500_dt_irq_match);
  55. else
  56. #endif
  57. gic_init(0, 29, dist_base, cpu_base);
  58. /*
  59. * Init clocks here so that they are available for system timer
  60. * initialization.
  61. */
  62. if (cpu_is_u8500_family())
  63. db8500_prcmu_early_init();
  64. if (cpu_is_u8500_family())
  65. u8500_clk_init();
  66. else if (cpu_is_u9540())
  67. u9540_clk_init();
  68. else if (cpu_is_u8540())
  69. u8540_clk_init();
  70. }
  71. void __init ux500_init_late(void)
  72. {
  73. }
  74. static const char * __init ux500_get_machine(void)
  75. {
  76. return kasprintf(GFP_KERNEL, "DB%4x", dbx500_partnumber());
  77. }
  78. static const char * __init ux500_get_family(void)
  79. {
  80. return kasprintf(GFP_KERNEL, "ux500");
  81. }
  82. static const char * __init ux500_get_revision(void)
  83. {
  84. unsigned int rev = dbx500_revision();
  85. if (rev == 0x01)
  86. return kasprintf(GFP_KERNEL, "%s", "ED");
  87. else if (rev >= 0xA0)
  88. return kasprintf(GFP_KERNEL, "%d.%d",
  89. (rev >> 4) - 0xA + 1, rev & 0xf);
  90. return kasprintf(GFP_KERNEL, "%s", "Unknown");
  91. }
  92. static ssize_t ux500_get_process(struct device *dev,
  93. struct device_attribute *attr,
  94. char *buf)
  95. {
  96. if (dbx500_id.process == 0x00)
  97. return sprintf(buf, "Standard\n");
  98. return sprintf(buf, "%02xnm\n", dbx500_id.process);
  99. }
  100. static void __init soc_info_populate(struct soc_device_attribute *soc_dev_attr,
  101. const char *soc_id)
  102. {
  103. soc_dev_attr->soc_id = soc_id;
  104. soc_dev_attr->machine = ux500_get_machine();
  105. soc_dev_attr->family = ux500_get_family();
  106. soc_dev_attr->revision = ux500_get_revision();
  107. }
  108. struct device_attribute ux500_soc_attr =
  109. __ATTR(process, S_IRUGO, ux500_get_process, NULL);
  110. struct device * __init ux500_soc_device_init(const char *soc_id)
  111. {
  112. struct device *parent;
  113. struct soc_device *soc_dev;
  114. struct soc_device_attribute *soc_dev_attr;
  115. soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
  116. if (!soc_dev_attr)
  117. return ERR_PTR(-ENOMEM);
  118. soc_info_populate(soc_dev_attr, soc_id);
  119. soc_dev = soc_device_register(soc_dev_attr);
  120. if (IS_ERR_OR_NULL(soc_dev)) {
  121. kfree(soc_dev_attr);
  122. return NULL;
  123. }
  124. parent = soc_device_to_device(soc_dev);
  125. if (!IS_ERR_OR_NULL(parent))
  126. device_create_file(parent, &ux500_soc_attr);
  127. return parent;
  128. }