common.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pci.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/ata_platform.h>
  17. #include <linux/gpio.h>
  18. #include <linux/of.h>
  19. #include <linux/of_platform.h>
  20. #include <asm/page.h>
  21. #include <asm/setup.h>
  22. #include <asm/timex.h>
  23. #include <asm/hardware/cache-tauros2.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/mach/pci.h>
  27. #include <mach/dove.h>
  28. #include <mach/pm.h>
  29. #include <mach/bridge-regs.h>
  30. #include <asm/mach/arch.h>
  31. #include <linux/irq.h>
  32. #include <plat/time.h>
  33. #include <linux/platform_data/usb-ehci-orion.h>
  34. #include <plat/irq.h>
  35. #include <plat/common.h>
  36. #include <plat/addr-map.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc dove_io_desc[] __initdata = {
  42. {
  43. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  44. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  45. .length = DOVE_SB_REGS_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  49. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  50. .length = DOVE_NB_REGS_SIZE,
  51. .type = MT_DEVICE,
  52. },
  53. };
  54. void __init dove_map_io(void)
  55. {
  56. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  57. }
  58. /*****************************************************************************
  59. * CLK tree
  60. ****************************************************************************/
  61. static int dove_tclk;
  62. static DEFINE_SPINLOCK(gating_lock);
  63. static struct clk *tclk;
  64. static struct clk __init *dove_register_gate(const char *name,
  65. const char *parent, u8 bit_idx)
  66. {
  67. return clk_register_gate(NULL, name, parent, 0,
  68. (void __iomem *)CLOCK_GATING_CONTROL,
  69. bit_idx, 0, &gating_lock);
  70. }
  71. static void __init dove_clk_init(void)
  72. {
  73. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  74. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  75. struct clk *xor0, *xor1, *ge, *gephy;
  76. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  77. dove_tclk);
  78. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  79. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  80. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  81. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  82. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  83. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  84. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  85. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  86. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  87. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  88. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  89. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  90. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  91. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  92. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  93. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  94. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  95. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  96. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  97. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  98. orion_clkdev_add(NULL, "orion_wdt", tclk);
  99. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  100. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  101. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  102. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  103. orion_clkdev_add(NULL, "sata_mv.0", sata);
  104. orion_clkdev_add("0", "pcie", pex0);
  105. orion_clkdev_add("1", "pcie", pex1);
  106. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  107. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  108. orion_clkdev_add(NULL, "orion_nand", nand);
  109. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  110. orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
  111. orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
  112. orion_clkdev_add(NULL, "mv_crypto", crypto);
  113. orion_clkdev_add(NULL, "dove-ac97", ac97);
  114. orion_clkdev_add(NULL, "dove-pdma", pdma);
  115. orion_clkdev_add(NULL, "mv_xor_shared.0", xor0);
  116. orion_clkdev_add(NULL, "mv_xor_shared.1", xor1);
  117. }
  118. /*****************************************************************************
  119. * EHCI0
  120. ****************************************************************************/
  121. void __init dove_ehci0_init(void)
  122. {
  123. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  124. }
  125. /*****************************************************************************
  126. * EHCI1
  127. ****************************************************************************/
  128. void __init dove_ehci1_init(void)
  129. {
  130. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  131. }
  132. /*****************************************************************************
  133. * GE00
  134. ****************************************************************************/
  135. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  136. {
  137. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  138. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  139. 1600);
  140. }
  141. /*****************************************************************************
  142. * SoC RTC
  143. ****************************************************************************/
  144. void __init dove_rtc_init(void)
  145. {
  146. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  147. }
  148. /*****************************************************************************
  149. * SATA
  150. ****************************************************************************/
  151. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  152. {
  153. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  154. }
  155. /*****************************************************************************
  156. * UART0
  157. ****************************************************************************/
  158. void __init dove_uart0_init(void)
  159. {
  160. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  161. IRQ_DOVE_UART_0, tclk);
  162. }
  163. /*****************************************************************************
  164. * UART1
  165. ****************************************************************************/
  166. void __init dove_uart1_init(void)
  167. {
  168. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  169. IRQ_DOVE_UART_1, tclk);
  170. }
  171. /*****************************************************************************
  172. * UART2
  173. ****************************************************************************/
  174. void __init dove_uart2_init(void)
  175. {
  176. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  177. IRQ_DOVE_UART_2, tclk);
  178. }
  179. /*****************************************************************************
  180. * UART3
  181. ****************************************************************************/
  182. void __init dove_uart3_init(void)
  183. {
  184. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  185. IRQ_DOVE_UART_3, tclk);
  186. }
  187. /*****************************************************************************
  188. * SPI
  189. ****************************************************************************/
  190. void __init dove_spi0_init(void)
  191. {
  192. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  193. }
  194. void __init dove_spi1_init(void)
  195. {
  196. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  197. }
  198. /*****************************************************************************
  199. * I2C
  200. ****************************************************************************/
  201. void __init dove_i2c_init(void)
  202. {
  203. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  204. }
  205. /*****************************************************************************
  206. * Time handling
  207. ****************************************************************************/
  208. void __init dove_init_early(void)
  209. {
  210. orion_time_set_base(TIMER_VIRT_BASE);
  211. }
  212. static int __init dove_find_tclk(void)
  213. {
  214. return 166666667;
  215. }
  216. static void __init dove_timer_init(void)
  217. {
  218. dove_tclk = dove_find_tclk();
  219. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  220. IRQ_DOVE_BRIDGE, dove_tclk);
  221. }
  222. struct sys_timer dove_timer = {
  223. .init = dove_timer_init,
  224. };
  225. /*****************************************************************************
  226. * Cryptographic Engines and Security Accelerator (CESA)
  227. ****************************************************************************/
  228. void __init dove_crypto_init(void)
  229. {
  230. orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
  231. DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
  232. }
  233. /*****************************************************************************
  234. * XOR 0
  235. ****************************************************************************/
  236. void __init dove_xor0_init(void)
  237. {
  238. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  239. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  240. }
  241. /*****************************************************************************
  242. * XOR 1
  243. ****************************************************************************/
  244. void __init dove_xor1_init(void)
  245. {
  246. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  247. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  248. }
  249. /*****************************************************************************
  250. * SDIO
  251. ****************************************************************************/
  252. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  253. static struct resource dove_sdio0_resources[] = {
  254. {
  255. .start = DOVE_SDIO0_PHYS_BASE,
  256. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  257. .flags = IORESOURCE_MEM,
  258. }, {
  259. .start = IRQ_DOVE_SDIO0,
  260. .end = IRQ_DOVE_SDIO0,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. static struct platform_device dove_sdio0 = {
  265. .name = "sdhci-dove",
  266. .id = 0,
  267. .dev = {
  268. .dma_mask = &sdio_dmamask,
  269. .coherent_dma_mask = DMA_BIT_MASK(32),
  270. },
  271. .resource = dove_sdio0_resources,
  272. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  273. };
  274. void __init dove_sdio0_init(void)
  275. {
  276. platform_device_register(&dove_sdio0);
  277. }
  278. static struct resource dove_sdio1_resources[] = {
  279. {
  280. .start = DOVE_SDIO1_PHYS_BASE,
  281. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  282. .flags = IORESOURCE_MEM,
  283. }, {
  284. .start = IRQ_DOVE_SDIO1,
  285. .end = IRQ_DOVE_SDIO1,
  286. .flags = IORESOURCE_IRQ,
  287. },
  288. };
  289. static struct platform_device dove_sdio1 = {
  290. .name = "sdhci-dove",
  291. .id = 1,
  292. .dev = {
  293. .dma_mask = &sdio_dmamask,
  294. .coherent_dma_mask = DMA_BIT_MASK(32),
  295. },
  296. .resource = dove_sdio1_resources,
  297. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  298. };
  299. void __init dove_sdio1_init(void)
  300. {
  301. platform_device_register(&dove_sdio1);
  302. }
  303. void __init dove_init(void)
  304. {
  305. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  306. (dove_tclk + 499999) / 1000000);
  307. #ifdef CONFIG_CACHE_TAUROS2
  308. tauros2_init(0);
  309. #endif
  310. dove_setup_cpu_mbus();
  311. /* Setup root of clk tree */
  312. dove_clk_init();
  313. /* internal devices that every board has */
  314. dove_rtc_init();
  315. dove_xor0_init();
  316. dove_xor1_init();
  317. }
  318. void dove_restart(char mode, const char *cmd)
  319. {
  320. /*
  321. * Enable soft reset to assert RSTOUTn.
  322. */
  323. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  324. /*
  325. * Assert soft reset.
  326. */
  327. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  328. while (1)
  329. ;
  330. }
  331. #if defined(CONFIG_MACH_DOVE_DT)
  332. /*
  333. * Auxdata required until real OF clock provider
  334. */
  335. struct of_dev_auxdata dove_auxdata_lookup[] __initdata = {
  336. OF_DEV_AUXDATA("marvell,orion-spi", 0xf1010600, "orion_spi.0", NULL),
  337. OF_DEV_AUXDATA("marvell,orion-spi", 0xf1014600, "orion_spi.1", NULL),
  338. OF_DEV_AUXDATA("marvell,orion-wdt", 0xf1020300, "orion_wdt", NULL),
  339. OF_DEV_AUXDATA("marvell,mv64xxx-i2c", 0xf1011000, "mv64xxx_i2c.0",
  340. NULL),
  341. OF_DEV_AUXDATA("marvell,orion-sata", 0xf10a0000, "sata_mv.0", NULL),
  342. OF_DEV_AUXDATA("marvell,dove-sdhci", 0xf1092000, "sdhci-dove.0", NULL),
  343. OF_DEV_AUXDATA("marvell,dove-sdhci", 0xf1090000, "sdhci-dove.1", NULL),
  344. {},
  345. };
  346. static struct mv643xx_eth_platform_data dove_dt_ge00_data = {
  347. .phy_addr = MV643XX_ETH_PHY_ADDR_DEFAULT,
  348. };
  349. static void __init dove_dt_init(void)
  350. {
  351. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  352. (dove_tclk + 499999) / 1000000);
  353. #ifdef CONFIG_CACHE_TAUROS2
  354. tauros2_init(0);
  355. #endif
  356. dove_setup_cpu_mbus();
  357. /* Setup root of clk tree */
  358. dove_clk_init();
  359. /* Internal devices not ported to DT yet */
  360. dove_rtc_init();
  361. dove_xor0_init();
  362. dove_xor1_init();
  363. dove_ge00_init(&dove_dt_ge00_data);
  364. dove_ehci0_init();
  365. dove_ehci1_init();
  366. dove_pcie_init(1, 1);
  367. of_platform_populate(NULL, of_default_bus_match_table,
  368. dove_auxdata_lookup, NULL);
  369. }
  370. static const char * const dove_dt_board_compat[] = {
  371. "marvell,dove",
  372. NULL
  373. };
  374. DT_MACHINE_START(DOVE_DT, "Marvell Dove (Flattened Device Tree)")
  375. .map_io = dove_map_io,
  376. .init_early = dove_init_early,
  377. .init_irq = orion_dt_init_irq,
  378. .timer = &dove_timer,
  379. .init_machine = dove_dt_init,
  380. .restart = dove_restart,
  381. .dt_compat = dove_dt_board_compat,
  382. MACHINE_END
  383. #endif