imx6q.dtsi 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. cpu@0 {
  32. compatible = "arm,cortex-a9";
  33. reg = <0>;
  34. next-level-cache = <&L2>;
  35. };
  36. cpu@1 {
  37. compatible = "arm,cortex-a9";
  38. reg = <1>;
  39. next-level-cache = <&L2>;
  40. };
  41. cpu@2 {
  42. compatible = "arm,cortex-a9";
  43. reg = <2>;
  44. next-level-cache = <&L2>;
  45. };
  46. cpu@3 {
  47. compatible = "arm,cortex-a9";
  48. reg = <3>;
  49. next-level-cache = <&L2>;
  50. };
  51. };
  52. intc: interrupt-controller@00a01000 {
  53. compatible = "arm,cortex-a9-gic";
  54. #interrupt-cells = <3>;
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. interrupt-controller;
  58. reg = <0x00a01000 0x1000>,
  59. <0x00a00100 0x100>;
  60. };
  61. clocks {
  62. #address-cells = <1>;
  63. #size-cells = <0>;
  64. ckil {
  65. compatible = "fsl,imx-ckil", "fixed-clock";
  66. clock-frequency = <32768>;
  67. };
  68. ckih1 {
  69. compatible = "fsl,imx-ckih1", "fixed-clock";
  70. clock-frequency = <0>;
  71. };
  72. osc {
  73. compatible = "fsl,imx-osc", "fixed-clock";
  74. clock-frequency = <24000000>;
  75. };
  76. };
  77. soc {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "simple-bus";
  81. interrupt-parent = <&intc>;
  82. ranges;
  83. dma-apbh@00110000 {
  84. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  85. reg = <0x00110000 0x2000>;
  86. clocks = <&clks 106>;
  87. };
  88. gpmi-nand@00112000 {
  89. compatible = "fsl,imx6q-gpmi-nand";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  93. reg-names = "gpmi-nand", "bch";
  94. interrupts = <0 13 0x04>, <0 15 0x04>;
  95. interrupt-names = "gpmi-dma", "bch";
  96. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  97. <&clks 150>, <&clks 149>;
  98. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  99. "gpmi_bch_apb", "per1_bch";
  100. fsl,gpmi-dma-channel = <0>;
  101. status = "disabled";
  102. };
  103. timer@00a00600 {
  104. compatible = "arm,cortex-a9-twd-timer";
  105. reg = <0x00a00600 0x20>;
  106. interrupts = <1 13 0xf01>;
  107. };
  108. L2: l2-cache@00a02000 {
  109. compatible = "arm,pl310-cache";
  110. reg = <0x00a02000 0x1000>;
  111. interrupts = <0 92 0x04>;
  112. cache-unified;
  113. cache-level = <2>;
  114. };
  115. aips-bus@02000000 { /* AIPS1 */
  116. compatible = "fsl,aips-bus", "simple-bus";
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. reg = <0x02000000 0x100000>;
  120. ranges;
  121. spba-bus@02000000 {
  122. compatible = "fsl,spba-bus", "simple-bus";
  123. #address-cells = <1>;
  124. #size-cells = <1>;
  125. reg = <0x02000000 0x40000>;
  126. ranges;
  127. spdif@02004000 {
  128. reg = <0x02004000 0x4000>;
  129. interrupts = <0 52 0x04>;
  130. };
  131. ecspi@02008000 { /* eCSPI1 */
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  135. reg = <0x02008000 0x4000>;
  136. interrupts = <0 31 0x04>;
  137. clocks = <&clks 112>, <&clks 112>;
  138. clock-names = "ipg", "per";
  139. status = "disabled";
  140. };
  141. ecspi@0200c000 { /* eCSPI2 */
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x0200c000 0x4000>;
  146. interrupts = <0 32 0x04>;
  147. clocks = <&clks 113>, <&clks 113>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. ecspi@02010000 { /* eCSPI3 */
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x02010000 0x4000>;
  156. interrupts = <0 33 0x04>;
  157. clocks = <&clks 114>, <&clks 114>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. ecspi@02014000 { /* eCSPI4 */
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  165. reg = <0x02014000 0x4000>;
  166. interrupts = <0 34 0x04>;
  167. clocks = <&clks 115>, <&clks 115>;
  168. clock-names = "ipg", "per";
  169. status = "disabled";
  170. };
  171. ecspi@02018000 { /* eCSPI5 */
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  175. reg = <0x02018000 0x4000>;
  176. interrupts = <0 35 0x04>;
  177. clocks = <&clks 116>, <&clks 116>;
  178. clock-names = "ipg", "per";
  179. status = "disabled";
  180. };
  181. uart1: serial@02020000 {
  182. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  183. reg = <0x02020000 0x4000>;
  184. interrupts = <0 26 0x04>;
  185. clocks = <&clks 160>, <&clks 161>;
  186. clock-names = "ipg", "per";
  187. status = "disabled";
  188. };
  189. esai@02024000 {
  190. reg = <0x02024000 0x4000>;
  191. interrupts = <0 51 0x04>;
  192. };
  193. ssi1: ssi@02028000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x02028000 0x4000>;
  196. interrupts = <0 46 0x04>;
  197. clocks = <&clks 178>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <38 37>;
  200. status = "disabled";
  201. };
  202. ssi2: ssi@0202c000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x0202c000 0x4000>;
  205. interrupts = <0 47 0x04>;
  206. clocks = <&clks 179>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <42 41>;
  209. status = "disabled";
  210. };
  211. ssi3: ssi@02030000 {
  212. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  213. reg = <0x02030000 0x4000>;
  214. interrupts = <0 48 0x04>;
  215. clocks = <&clks 180>;
  216. fsl,fifo-depth = <15>;
  217. fsl,ssi-dma-events = <46 45>;
  218. status = "disabled";
  219. };
  220. asrc@02034000 {
  221. reg = <0x02034000 0x4000>;
  222. interrupts = <0 50 0x04>;
  223. };
  224. spba@0203c000 {
  225. reg = <0x0203c000 0x4000>;
  226. };
  227. };
  228. vpu@02040000 {
  229. reg = <0x02040000 0x3c000>;
  230. interrupts = <0 3 0x04 0 12 0x04>;
  231. };
  232. aipstz@0207c000 { /* AIPSTZ1 */
  233. reg = <0x0207c000 0x4000>;
  234. };
  235. pwm@02080000 { /* PWM1 */
  236. reg = <0x02080000 0x4000>;
  237. interrupts = <0 83 0x04>;
  238. };
  239. pwm@02084000 { /* PWM2 */
  240. reg = <0x02084000 0x4000>;
  241. interrupts = <0 84 0x04>;
  242. };
  243. pwm@02088000 { /* PWM3 */
  244. reg = <0x02088000 0x4000>;
  245. interrupts = <0 85 0x04>;
  246. };
  247. pwm@0208c000 { /* PWM4 */
  248. reg = <0x0208c000 0x4000>;
  249. interrupts = <0 86 0x04>;
  250. };
  251. flexcan@02090000 { /* CAN1 */
  252. reg = <0x02090000 0x4000>;
  253. interrupts = <0 110 0x04>;
  254. };
  255. flexcan@02094000 { /* CAN2 */
  256. reg = <0x02094000 0x4000>;
  257. interrupts = <0 111 0x04>;
  258. };
  259. gpt@02098000 {
  260. compatible = "fsl,imx6q-gpt";
  261. reg = <0x02098000 0x4000>;
  262. interrupts = <0 55 0x04>;
  263. };
  264. gpio1: gpio@0209c000 {
  265. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  266. reg = <0x0209c000 0x4000>;
  267. interrupts = <0 66 0x04 0 67 0x04>;
  268. gpio-controller;
  269. #gpio-cells = <2>;
  270. interrupt-controller;
  271. #interrupt-cells = <2>;
  272. };
  273. gpio2: gpio@020a0000 {
  274. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  275. reg = <0x020a0000 0x4000>;
  276. interrupts = <0 68 0x04 0 69 0x04>;
  277. gpio-controller;
  278. #gpio-cells = <2>;
  279. interrupt-controller;
  280. #interrupt-cells = <2>;
  281. };
  282. gpio3: gpio@020a4000 {
  283. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  284. reg = <0x020a4000 0x4000>;
  285. interrupts = <0 70 0x04 0 71 0x04>;
  286. gpio-controller;
  287. #gpio-cells = <2>;
  288. interrupt-controller;
  289. #interrupt-cells = <2>;
  290. };
  291. gpio4: gpio@020a8000 {
  292. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  293. reg = <0x020a8000 0x4000>;
  294. interrupts = <0 72 0x04 0 73 0x04>;
  295. gpio-controller;
  296. #gpio-cells = <2>;
  297. interrupt-controller;
  298. #interrupt-cells = <2>;
  299. };
  300. gpio5: gpio@020ac000 {
  301. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  302. reg = <0x020ac000 0x4000>;
  303. interrupts = <0 74 0x04 0 75 0x04>;
  304. gpio-controller;
  305. #gpio-cells = <2>;
  306. interrupt-controller;
  307. #interrupt-cells = <2>;
  308. };
  309. gpio6: gpio@020b0000 {
  310. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  311. reg = <0x020b0000 0x4000>;
  312. interrupts = <0 76 0x04 0 77 0x04>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. interrupt-controller;
  316. #interrupt-cells = <2>;
  317. };
  318. gpio7: gpio@020b4000 {
  319. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  320. reg = <0x020b4000 0x4000>;
  321. interrupts = <0 78 0x04 0 79 0x04>;
  322. gpio-controller;
  323. #gpio-cells = <2>;
  324. interrupt-controller;
  325. #interrupt-cells = <2>;
  326. };
  327. kpp@020b8000 {
  328. reg = <0x020b8000 0x4000>;
  329. interrupts = <0 82 0x04>;
  330. };
  331. wdog@020bc000 { /* WDOG1 */
  332. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  333. reg = <0x020bc000 0x4000>;
  334. interrupts = <0 80 0x04>;
  335. clocks = <&clks 0>;
  336. };
  337. wdog@020c0000 { /* WDOG2 */
  338. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  339. reg = <0x020c0000 0x4000>;
  340. interrupts = <0 81 0x04>;
  341. clocks = <&clks 0>;
  342. status = "disabled";
  343. };
  344. clks: ccm@020c4000 {
  345. compatible = "fsl,imx6q-ccm";
  346. reg = <0x020c4000 0x4000>;
  347. interrupts = <0 87 0x04 0 88 0x04>;
  348. #clock-cells = <1>;
  349. };
  350. anatop: anatop@020c8000 {
  351. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  352. reg = <0x020c8000 0x1000>;
  353. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  354. regulator-1p1@110 {
  355. compatible = "fsl,anatop-regulator";
  356. regulator-name = "vdd1p1";
  357. regulator-min-microvolt = <800000>;
  358. regulator-max-microvolt = <1375000>;
  359. regulator-always-on;
  360. anatop-reg-offset = <0x110>;
  361. anatop-vol-bit-shift = <8>;
  362. anatop-vol-bit-width = <5>;
  363. anatop-min-bit-val = <4>;
  364. anatop-min-voltage = <800000>;
  365. anatop-max-voltage = <1375000>;
  366. };
  367. regulator-3p0@120 {
  368. compatible = "fsl,anatop-regulator";
  369. regulator-name = "vdd3p0";
  370. regulator-min-microvolt = <2800000>;
  371. regulator-max-microvolt = <3150000>;
  372. regulator-always-on;
  373. anatop-reg-offset = <0x120>;
  374. anatop-vol-bit-shift = <8>;
  375. anatop-vol-bit-width = <5>;
  376. anatop-min-bit-val = <0>;
  377. anatop-min-voltage = <2625000>;
  378. anatop-max-voltage = <3400000>;
  379. };
  380. regulator-2p5@130 {
  381. compatible = "fsl,anatop-regulator";
  382. regulator-name = "vdd2p5";
  383. regulator-min-microvolt = <2000000>;
  384. regulator-max-microvolt = <2750000>;
  385. regulator-always-on;
  386. anatop-reg-offset = <0x130>;
  387. anatop-vol-bit-shift = <8>;
  388. anatop-vol-bit-width = <5>;
  389. anatop-min-bit-val = <0>;
  390. anatop-min-voltage = <2000000>;
  391. anatop-max-voltage = <2750000>;
  392. };
  393. regulator-vddcore@140 {
  394. compatible = "fsl,anatop-regulator";
  395. regulator-name = "cpu";
  396. regulator-min-microvolt = <725000>;
  397. regulator-max-microvolt = <1450000>;
  398. regulator-always-on;
  399. anatop-reg-offset = <0x140>;
  400. anatop-vol-bit-shift = <0>;
  401. anatop-vol-bit-width = <5>;
  402. anatop-min-bit-val = <1>;
  403. anatop-min-voltage = <725000>;
  404. anatop-max-voltage = <1450000>;
  405. };
  406. regulator-vddpu@140 {
  407. compatible = "fsl,anatop-regulator";
  408. regulator-name = "vddpu";
  409. regulator-min-microvolt = <725000>;
  410. regulator-max-microvolt = <1450000>;
  411. regulator-always-on;
  412. anatop-reg-offset = <0x140>;
  413. anatop-vol-bit-shift = <9>;
  414. anatop-vol-bit-width = <5>;
  415. anatop-min-bit-val = <1>;
  416. anatop-min-voltage = <725000>;
  417. anatop-max-voltage = <1450000>;
  418. };
  419. regulator-vddsoc@140 {
  420. compatible = "fsl,anatop-regulator";
  421. regulator-name = "vddsoc";
  422. regulator-min-microvolt = <725000>;
  423. regulator-max-microvolt = <1450000>;
  424. regulator-always-on;
  425. anatop-reg-offset = <0x140>;
  426. anatop-vol-bit-shift = <18>;
  427. anatop-vol-bit-width = <5>;
  428. anatop-min-bit-val = <1>;
  429. anatop-min-voltage = <725000>;
  430. anatop-max-voltage = <1450000>;
  431. };
  432. };
  433. usbphy1: usbphy@020c9000 {
  434. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  435. reg = <0x020c9000 0x1000>;
  436. interrupts = <0 44 0x04>;
  437. clocks = <&clks 182>;
  438. };
  439. usbphy2: usbphy@020ca000 {
  440. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  441. reg = <0x020ca000 0x1000>;
  442. interrupts = <0 45 0x04>;
  443. clocks = <&clks 183>;
  444. };
  445. snvs@020cc000 {
  446. reg = <0x020cc000 0x4000>;
  447. interrupts = <0 19 0x04 0 20 0x04>;
  448. };
  449. epit@020d0000 { /* EPIT1 */
  450. reg = <0x020d0000 0x4000>;
  451. interrupts = <0 56 0x04>;
  452. };
  453. epit@020d4000 { /* EPIT2 */
  454. reg = <0x020d4000 0x4000>;
  455. interrupts = <0 57 0x04>;
  456. };
  457. src@020d8000 {
  458. compatible = "fsl,imx6q-src";
  459. reg = <0x020d8000 0x4000>;
  460. interrupts = <0 91 0x04 0 96 0x04>;
  461. };
  462. gpc@020dc000 {
  463. compatible = "fsl,imx6q-gpc";
  464. reg = <0x020dc000 0x4000>;
  465. interrupts = <0 89 0x04 0 90 0x04>;
  466. };
  467. gpr: iomuxc-gpr@020e0000 {
  468. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  469. reg = <0x020e0000 0x38>;
  470. };
  471. iomuxc@020e0000 {
  472. compatible = "fsl,imx6q-iomuxc";
  473. reg = <0x020e0000 0x4000>;
  474. /* shared pinctrl settings */
  475. audmux {
  476. pinctrl_audmux_1: audmux-1 {
  477. fsl,pins = <
  478. 18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  479. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  480. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  481. 3 0x80000000 /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  482. >;
  483. };
  484. };
  485. ecspi1 {
  486. pinctrl_ecspi1_1: ecspi1grp-1 {
  487. fsl,pins = <
  488. 101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */
  489. 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */
  490. 94 0x100b1 /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */
  491. >;
  492. };
  493. };
  494. enet {
  495. pinctrl_enet_1: enetgrp-1 {
  496. fsl,pins = <
  497. 695 0x1b0b0 /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */
  498. 756 0x1b0b0 /* MX6Q_PAD_ENET_MDC__ENET_MDC */
  499. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  500. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  501. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  502. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  503. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  504. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  505. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  506. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  507. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  508. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  509. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  510. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  511. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  512. >;
  513. };
  514. pinctrl_enet_2: enetgrp-2 {
  515. fsl,pins = <
  516. 890 0x1b0b0 /* MX6Q_PAD_KEY_COL1__ENET_MDIO */
  517. 909 0x1b0b0 /* MX6Q_PAD_KEY_COL2__ENET_MDC */
  518. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  519. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  520. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  521. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  522. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  523. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  524. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  525. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  526. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  527. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  528. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  529. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  530. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  531. >;
  532. };
  533. };
  534. gpmi-nand {
  535. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  536. fsl,pins = <
  537. 1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */
  538. 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */
  539. 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */
  540. 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */
  541. 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */
  542. 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */
  543. 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */
  544. 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */
  545. 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */
  546. 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */
  547. 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */
  548. 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */
  549. 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */
  550. 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */
  551. 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */
  552. 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */
  553. 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */
  554. 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */
  555. 1463 0x00b1 /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */
  556. >;
  557. };
  558. };
  559. i2c1 {
  560. pinctrl_i2c1_1: i2c1grp-1 {
  561. fsl,pins = <
  562. 137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  563. 196 0x4001b8b1 /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  564. >;
  565. };
  566. };
  567. uart1 {
  568. pinctrl_uart1_1: uart1grp-1 {
  569. fsl,pins = <
  570. 1140 0x1b0b1 /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */
  571. 1148 0x1b0b1 /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */
  572. >;
  573. };
  574. };
  575. uart2 {
  576. pinctrl_uart2_1: uart2grp-1 {
  577. fsl,pins = <
  578. 183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  579. 191 0x1b0b1 /* MX6Q_PAD_EIM_D27__UART2_RXD */
  580. >;
  581. };
  582. };
  583. uart4 {
  584. pinctrl_uart4_1: uart4grp-1 {
  585. fsl,pins = <
  586. 877 0x1b0b1 /* MX6Q_PAD_KEY_COL0__UART4_TXD */
  587. 885 0x1b0b1 /* MX6Q_PAD_KEY_ROW0__UART4_RXD */
  588. >;
  589. };
  590. };
  591. usbotg {
  592. pinctrl_usbotg_1: usbotggrp-1 {
  593. fsl,pins = <
  594. 1592 0x17059 /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */
  595. >;
  596. };
  597. };
  598. usdhc2 {
  599. pinctrl_usdhc2_1: usdhc2grp-1 {
  600. fsl,pins = <
  601. 1577 0x17059 /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */
  602. 1569 0x10059 /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */
  603. 16 0x17059 /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */
  604. 0 0x17059 /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */
  605. 8 0x17059 /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */
  606. 1583 0x17059 /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */
  607. 1430 0x17059 /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */
  608. 1438 0x17059 /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */
  609. 1446 0x17059 /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */
  610. 1454 0x17059 /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */
  611. >;
  612. };
  613. };
  614. usdhc3 {
  615. pinctrl_usdhc3_1: usdhc3grp-1 {
  616. fsl,pins = <
  617. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  618. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  619. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  620. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  621. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  622. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  623. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  624. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  625. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  626. 1241 0x17059 /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  627. >;
  628. };
  629. pinctrl_usdhc3_2: usdhc3grp-2 {
  630. fsl,pins = <
  631. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  632. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  633. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  634. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  635. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  636. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  637. >;
  638. };
  639. };
  640. usdhc4 {
  641. pinctrl_usdhc4_1: usdhc4grp-1 {
  642. fsl,pins = <
  643. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  644. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  645. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  646. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  647. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  648. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  649. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  650. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  651. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  652. 1517 0x17059 /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  653. >;
  654. };
  655. pinctrl_usdhc4_2: usdhc4grp-2 {
  656. fsl,pins = <
  657. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  658. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  659. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  660. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  661. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  662. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  663. >;
  664. };
  665. };
  666. };
  667. dcic@020e4000 { /* DCIC1 */
  668. reg = <0x020e4000 0x4000>;
  669. interrupts = <0 124 0x04>;
  670. };
  671. dcic@020e8000 { /* DCIC2 */
  672. reg = <0x020e8000 0x4000>;
  673. interrupts = <0 125 0x04>;
  674. };
  675. sdma@020ec000 {
  676. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  677. reg = <0x020ec000 0x4000>;
  678. interrupts = <0 2 0x04>;
  679. clocks = <&clks 155>, <&clks 155>;
  680. clock-names = "ipg", "ahb";
  681. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q-to1.bin";
  682. };
  683. };
  684. aips-bus@02100000 { /* AIPS2 */
  685. compatible = "fsl,aips-bus", "simple-bus";
  686. #address-cells = <1>;
  687. #size-cells = <1>;
  688. reg = <0x02100000 0x100000>;
  689. ranges;
  690. caam@02100000 {
  691. reg = <0x02100000 0x40000>;
  692. interrupts = <0 105 0x04 0 106 0x04>;
  693. };
  694. aipstz@0217c000 { /* AIPSTZ2 */
  695. reg = <0x0217c000 0x4000>;
  696. };
  697. usb@02184000 { /* USB OTG */
  698. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  699. reg = <0x02184000 0x200>;
  700. interrupts = <0 43 0x04>;
  701. clocks = <&clks 162>;
  702. fsl,usbphy = <&usbphy1>;
  703. fsl,usbmisc = <&usbmisc 0>;
  704. status = "disabled";
  705. };
  706. usb@02184200 { /* USB1 */
  707. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  708. reg = <0x02184200 0x200>;
  709. interrupts = <0 40 0x04>;
  710. clocks = <&clks 162>;
  711. fsl,usbphy = <&usbphy2>;
  712. fsl,usbmisc = <&usbmisc 1>;
  713. status = "disabled";
  714. };
  715. usb@02184400 { /* USB2 */
  716. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  717. reg = <0x02184400 0x200>;
  718. interrupts = <0 41 0x04>;
  719. clocks = <&clks 162>;
  720. fsl,usbmisc = <&usbmisc 2>;
  721. status = "disabled";
  722. };
  723. usb@02184600 { /* USB3 */
  724. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  725. reg = <0x02184600 0x200>;
  726. interrupts = <0 42 0x04>;
  727. clocks = <&clks 162>;
  728. fsl,usbmisc = <&usbmisc 3>;
  729. status = "disabled";
  730. };
  731. usbmisc: usbmisc@02184800 {
  732. #index-cells = <1>;
  733. compatible = "fsl,imx6q-usbmisc";
  734. reg = <0x02184800 0x200>;
  735. clocks = <&clks 162>;
  736. };
  737. ethernet@02188000 {
  738. compatible = "fsl,imx6q-fec";
  739. reg = <0x02188000 0x4000>;
  740. interrupts = <0 118 0x04 0 119 0x04>;
  741. clocks = <&clks 117>, <&clks 117>;
  742. clock-names = "ipg", "ahb";
  743. status = "disabled";
  744. };
  745. mlb@0218c000 {
  746. reg = <0x0218c000 0x4000>;
  747. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  748. };
  749. usdhc@02190000 { /* uSDHC1 */
  750. compatible = "fsl,imx6q-usdhc";
  751. reg = <0x02190000 0x4000>;
  752. interrupts = <0 22 0x04>;
  753. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  754. clock-names = "ipg", "ahb", "per";
  755. status = "disabled";
  756. };
  757. usdhc@02194000 { /* uSDHC2 */
  758. compatible = "fsl,imx6q-usdhc";
  759. reg = <0x02194000 0x4000>;
  760. interrupts = <0 23 0x04>;
  761. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  762. clock-names = "ipg", "ahb", "per";
  763. status = "disabled";
  764. };
  765. usdhc@02198000 { /* uSDHC3 */
  766. compatible = "fsl,imx6q-usdhc";
  767. reg = <0x02198000 0x4000>;
  768. interrupts = <0 24 0x04>;
  769. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  770. clock-names = "ipg", "ahb", "per";
  771. status = "disabled";
  772. };
  773. usdhc@0219c000 { /* uSDHC4 */
  774. compatible = "fsl,imx6q-usdhc";
  775. reg = <0x0219c000 0x4000>;
  776. interrupts = <0 25 0x04>;
  777. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  778. clock-names = "ipg", "ahb", "per";
  779. status = "disabled";
  780. };
  781. i2c@021a0000 { /* I2C1 */
  782. #address-cells = <1>;
  783. #size-cells = <0>;
  784. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  785. reg = <0x021a0000 0x4000>;
  786. interrupts = <0 36 0x04>;
  787. clocks = <&clks 125>;
  788. status = "disabled";
  789. };
  790. i2c@021a4000 { /* I2C2 */
  791. #address-cells = <1>;
  792. #size-cells = <0>;
  793. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  794. reg = <0x021a4000 0x4000>;
  795. interrupts = <0 37 0x04>;
  796. clocks = <&clks 126>;
  797. status = "disabled";
  798. };
  799. i2c@021a8000 { /* I2C3 */
  800. #address-cells = <1>;
  801. #size-cells = <0>;
  802. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  803. reg = <0x021a8000 0x4000>;
  804. interrupts = <0 38 0x04>;
  805. clocks = <&clks 127>;
  806. status = "disabled";
  807. };
  808. romcp@021ac000 {
  809. reg = <0x021ac000 0x4000>;
  810. };
  811. mmdc@021b0000 { /* MMDC0 */
  812. compatible = "fsl,imx6q-mmdc";
  813. reg = <0x021b0000 0x4000>;
  814. };
  815. mmdc@021b4000 { /* MMDC1 */
  816. reg = <0x021b4000 0x4000>;
  817. };
  818. weim@021b8000 {
  819. reg = <0x021b8000 0x4000>;
  820. interrupts = <0 14 0x04>;
  821. };
  822. ocotp@021bc000 {
  823. reg = <0x021bc000 0x4000>;
  824. };
  825. ocotp@021c0000 {
  826. reg = <0x021c0000 0x4000>;
  827. interrupts = <0 21 0x04>;
  828. };
  829. tzasc@021d0000 { /* TZASC1 */
  830. reg = <0x021d0000 0x4000>;
  831. interrupts = <0 108 0x04>;
  832. };
  833. tzasc@021d4000 { /* TZASC2 */
  834. reg = <0x021d4000 0x4000>;
  835. interrupts = <0 109 0x04>;
  836. };
  837. audmux@021d8000 {
  838. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  839. reg = <0x021d8000 0x4000>;
  840. status = "disabled";
  841. };
  842. mipi@021dc000 { /* MIPI-CSI */
  843. reg = <0x021dc000 0x4000>;
  844. };
  845. mipi@021e0000 { /* MIPI-DSI */
  846. reg = <0x021e0000 0x4000>;
  847. };
  848. vdoa@021e4000 {
  849. reg = <0x021e4000 0x4000>;
  850. interrupts = <0 18 0x04>;
  851. };
  852. uart2: serial@021e8000 {
  853. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  854. reg = <0x021e8000 0x4000>;
  855. interrupts = <0 27 0x04>;
  856. clocks = <&clks 160>, <&clks 161>;
  857. clock-names = "ipg", "per";
  858. status = "disabled";
  859. };
  860. uart3: serial@021ec000 {
  861. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  862. reg = <0x021ec000 0x4000>;
  863. interrupts = <0 28 0x04>;
  864. clocks = <&clks 160>, <&clks 161>;
  865. clock-names = "ipg", "per";
  866. status = "disabled";
  867. };
  868. uart4: serial@021f0000 {
  869. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  870. reg = <0x021f0000 0x4000>;
  871. interrupts = <0 29 0x04>;
  872. clocks = <&clks 160>, <&clks 161>;
  873. clock-names = "ipg", "per";
  874. status = "disabled";
  875. };
  876. uart5: serial@021f4000 {
  877. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  878. reg = <0x021f4000 0x4000>;
  879. interrupts = <0 30 0x04>;
  880. clocks = <&clks 160>, <&clks 161>;
  881. clock-names = "ipg", "per";
  882. status = "disabled";
  883. };
  884. };
  885. };
  886. };