sata_vsc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "sata_vsc"
  48. #define DRV_VERSION "2.0"
  49. enum {
  50. /* Interrupt register offsets (from chip base address) */
  51. VSC_SATA_INT_STAT_OFFSET = 0x00,
  52. VSC_SATA_INT_MASK_OFFSET = 0x04,
  53. /* Taskfile registers offsets */
  54. VSC_SATA_TF_CMD_OFFSET = 0x00,
  55. VSC_SATA_TF_DATA_OFFSET = 0x00,
  56. VSC_SATA_TF_ERROR_OFFSET = 0x04,
  57. VSC_SATA_TF_FEATURE_OFFSET = 0x06,
  58. VSC_SATA_TF_NSECT_OFFSET = 0x08,
  59. VSC_SATA_TF_LBAL_OFFSET = 0x0c,
  60. VSC_SATA_TF_LBAM_OFFSET = 0x10,
  61. VSC_SATA_TF_LBAH_OFFSET = 0x14,
  62. VSC_SATA_TF_DEVICE_OFFSET = 0x18,
  63. VSC_SATA_TF_STATUS_OFFSET = 0x1c,
  64. VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
  65. VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
  66. VSC_SATA_TF_CTL_OFFSET = 0x29,
  67. /* DMA base */
  68. VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
  69. VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
  70. VSC_SATA_DMA_CMD_OFFSET = 0x70,
  71. /* SCRs base */
  72. VSC_SATA_SCR_STATUS_OFFSET = 0x100,
  73. VSC_SATA_SCR_ERROR_OFFSET = 0x104,
  74. VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
  75. /* Port stride */
  76. VSC_SATA_PORT_OFFSET = 0x200,
  77. /* Error interrupt status bit offsets */
  78. VSC_SATA_INT_ERROR_CRC = 0x40,
  79. VSC_SATA_INT_ERROR_T = 0x20,
  80. VSC_SATA_INT_ERROR_P = 0x10,
  81. VSC_SATA_INT_ERROR_R = 0x8,
  82. VSC_SATA_INT_ERROR_E = 0x4,
  83. VSC_SATA_INT_ERROR_M = 0x2,
  84. VSC_SATA_INT_PHY_CHANGE = 0x1,
  85. VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
  86. VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
  87. VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
  88. VSC_SATA_INT_PHY_CHANGE),
  89. /* Host private flags (hp_flags) */
  90. VSC_SATA_HP_FLAG_MSI = (1 << 0),
  91. };
  92. struct vsc_sata_host_priv {
  93. u32 hp_flags;
  94. };
  95. #define is_vsc_sata_int_err(port_idx, int_status) \
  96. (int_status & (VSC_SATA_INT_ERROR << (8 * port_idx)))
  97. static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  98. {
  99. if (sc_reg > SCR_CONTROL)
  100. return 0xffffffffU;
  101. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  102. }
  103. static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  104. u32 val)
  105. {
  106. if (sc_reg > SCR_CONTROL)
  107. return;
  108. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  109. }
  110. static void vsc_sata_host_stop(struct ata_host *host)
  111. {
  112. struct vsc_sata_host_priv *hpriv = host->private_data;
  113. struct pci_dev *pdev = to_pci_dev(host->dev);
  114. if (hpriv->hp_flags & VSC_SATA_HP_FLAG_MSI)
  115. pci_disable_msi(pdev);
  116. else
  117. pci_intx(pdev, 0);
  118. kfree (hpriv);
  119. ata_pci_host_stop(host);
  120. }
  121. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  122. {
  123. void __iomem *mask_addr;
  124. u8 mask;
  125. mask_addr = ap->host->mmio_base +
  126. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  127. mask = readb(mask_addr);
  128. if (ctl & ATA_NIEN)
  129. mask |= 0x80;
  130. else
  131. mask &= 0x7F;
  132. writeb(mask, mask_addr);
  133. }
  134. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  135. {
  136. struct ata_ioports *ioaddr = &ap->ioaddr;
  137. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  138. /*
  139. * The only thing the ctl register is used for is SRST.
  140. * That is not enabled or disabled via tf_load.
  141. * However, if ATA_NIEN is changed, then we need to change the interrupt register.
  142. */
  143. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  144. ap->last_ctl = tf->ctl;
  145. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  146. }
  147. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  148. writew(tf->feature | (((u16)tf->hob_feature) << 8),
  149. (void __iomem *) ioaddr->feature_addr);
  150. writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
  151. (void __iomem *) ioaddr->nsect_addr);
  152. writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
  153. (void __iomem *) ioaddr->lbal_addr);
  154. writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
  155. (void __iomem *) ioaddr->lbam_addr);
  156. writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
  157. (void __iomem *) ioaddr->lbah_addr);
  158. } else if (is_addr) {
  159. writew(tf->feature, (void __iomem *) ioaddr->feature_addr);
  160. writew(tf->nsect, (void __iomem *) ioaddr->nsect_addr);
  161. writew(tf->lbal, (void __iomem *) ioaddr->lbal_addr);
  162. writew(tf->lbam, (void __iomem *) ioaddr->lbam_addr);
  163. writew(tf->lbah, (void __iomem *) ioaddr->lbah_addr);
  164. }
  165. if (tf->flags & ATA_TFLAG_DEVICE)
  166. writeb(tf->device, (void __iomem *) ioaddr->device_addr);
  167. ata_wait_idle(ap);
  168. }
  169. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  170. {
  171. struct ata_ioports *ioaddr = &ap->ioaddr;
  172. u16 nsect, lbal, lbam, lbah, feature;
  173. tf->command = ata_check_status(ap);
  174. tf->device = readw((void __iomem *) ioaddr->device_addr);
  175. feature = readw((void __iomem *) ioaddr->error_addr);
  176. nsect = readw((void __iomem *) ioaddr->nsect_addr);
  177. lbal = readw((void __iomem *) ioaddr->lbal_addr);
  178. lbam = readw((void __iomem *) ioaddr->lbam_addr);
  179. lbah = readw((void __iomem *) ioaddr->lbah_addr);
  180. tf->feature = feature;
  181. tf->nsect = nsect;
  182. tf->lbal = lbal;
  183. tf->lbam = lbam;
  184. tf->lbah = lbah;
  185. if (tf->flags & ATA_TFLAG_LBA48) {
  186. tf->hob_feature = feature >> 8;
  187. tf->hob_nsect = nsect >> 8;
  188. tf->hob_lbal = lbal >> 8;
  189. tf->hob_lbam = lbam >> 8;
  190. tf->hob_lbah = lbah >> 8;
  191. }
  192. }
  193. /*
  194. * vsc_sata_interrupt
  195. *
  196. * Read the interrupt register and process for the devices that have them pending.
  197. */
  198. static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance)
  199. {
  200. struct ata_host *host = dev_instance;
  201. unsigned int i;
  202. unsigned int handled = 0;
  203. u32 int_status;
  204. spin_lock(&host->lock);
  205. int_status = readl(host->mmio_base + VSC_SATA_INT_STAT_OFFSET);
  206. for (i = 0; i < host->n_ports; i++) {
  207. if (int_status & ((u32) 0xFF << (8 * i))) {
  208. struct ata_port *ap;
  209. ap = host->ports[i];
  210. if (is_vsc_sata_int_err(i, int_status)) {
  211. u32 err_status;
  212. printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
  213. err_status = ap ? vsc_sata_scr_read(ap, SCR_ERROR) : 0;
  214. vsc_sata_scr_write(ap, SCR_ERROR, err_status);
  215. handled++;
  216. }
  217. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  218. struct ata_queued_cmd *qc;
  219. qc = ata_qc_from_tag(ap, ap->active_tag);
  220. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  221. handled += ata_host_intr(ap, qc);
  222. else if (is_vsc_sata_int_err(i, int_status)) {
  223. /*
  224. * On some chips (i.e. Intel 31244), an error
  225. * interrupt will sneak in at initialization
  226. * time (phy state changes). Clearing the SCR
  227. * error register is not required, but it prevents
  228. * the phy state change interrupts from recurring
  229. * later.
  230. */
  231. u32 err_status;
  232. err_status = vsc_sata_scr_read(ap, SCR_ERROR);
  233. printk(KERN_DEBUG "%s: clearing interrupt, "
  234. "status %x; sata err status %x\n",
  235. __FUNCTION__,
  236. int_status, err_status);
  237. vsc_sata_scr_write(ap, SCR_ERROR, err_status);
  238. /* Clear interrupt status */
  239. ata_chk_status(ap);
  240. handled++;
  241. }
  242. }
  243. }
  244. }
  245. spin_unlock(&host->lock);
  246. return IRQ_RETVAL(handled);
  247. }
  248. static struct scsi_host_template vsc_sata_sht = {
  249. .module = THIS_MODULE,
  250. .name = DRV_NAME,
  251. .ioctl = ata_scsi_ioctl,
  252. .queuecommand = ata_scsi_queuecmd,
  253. .can_queue = ATA_DEF_QUEUE,
  254. .this_id = ATA_SHT_THIS_ID,
  255. .sg_tablesize = LIBATA_MAX_PRD,
  256. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  257. .emulated = ATA_SHT_EMULATED,
  258. .use_clustering = ATA_SHT_USE_CLUSTERING,
  259. .proc_name = DRV_NAME,
  260. .dma_boundary = ATA_DMA_BOUNDARY,
  261. .slave_configure = ata_scsi_slave_config,
  262. .slave_destroy = ata_scsi_slave_destroy,
  263. .bios_param = ata_std_bios_param,
  264. };
  265. static const struct ata_port_operations vsc_sata_ops = {
  266. .port_disable = ata_port_disable,
  267. .tf_load = vsc_sata_tf_load,
  268. .tf_read = vsc_sata_tf_read,
  269. .exec_command = ata_exec_command,
  270. .check_status = ata_check_status,
  271. .dev_select = ata_std_dev_select,
  272. .bmdma_setup = ata_bmdma_setup,
  273. .bmdma_start = ata_bmdma_start,
  274. .bmdma_stop = ata_bmdma_stop,
  275. .bmdma_status = ata_bmdma_status,
  276. .qc_prep = ata_qc_prep,
  277. .qc_issue = ata_qc_issue_prot,
  278. .data_xfer = ata_mmio_data_xfer,
  279. .freeze = ata_bmdma_freeze,
  280. .thaw = ata_bmdma_thaw,
  281. .error_handler = ata_bmdma_error_handler,
  282. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  283. .irq_handler = vsc_sata_interrupt,
  284. .irq_clear = ata_bmdma_irq_clear,
  285. .scr_read = vsc_sata_scr_read,
  286. .scr_write = vsc_sata_scr_write,
  287. .port_start = ata_port_start,
  288. .port_stop = ata_port_stop,
  289. .host_stop = vsc_sata_host_stop,
  290. };
  291. static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  292. {
  293. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  294. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  295. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  296. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  297. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  298. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  299. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  300. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  301. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  302. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  303. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  304. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  305. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  306. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  307. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  308. writel(0, (void __iomem *) base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  309. writel(0, (void __iomem *) base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  310. }
  311. static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  312. {
  313. static int printed_version;
  314. struct ata_probe_ent *probe_ent = NULL;
  315. struct vsc_sata_host_priv *hpriv;
  316. unsigned long base;
  317. int pci_dev_busy = 0;
  318. void __iomem *mmio_base;
  319. int rc;
  320. if (!printed_version++)
  321. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  322. rc = pci_enable_device(pdev);
  323. if (rc)
  324. return rc;
  325. /*
  326. * Check if we have needed resource mapped.
  327. */
  328. if (pci_resource_len(pdev, 0) == 0) {
  329. rc = -ENODEV;
  330. goto err_out;
  331. }
  332. rc = pci_request_regions(pdev, DRV_NAME);
  333. if (rc) {
  334. pci_dev_busy = 1;
  335. goto err_out;
  336. }
  337. /*
  338. * Use 32 bit DMA mask, because 64 bit address support is poor.
  339. */
  340. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  341. if (rc)
  342. goto err_out_regions;
  343. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  344. if (rc)
  345. goto err_out_regions;
  346. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  347. if (probe_ent == NULL) {
  348. rc = -ENOMEM;
  349. goto err_out_regions;
  350. }
  351. memset(probe_ent, 0, sizeof(*probe_ent));
  352. probe_ent->dev = pci_dev_to_dev(pdev);
  353. INIT_LIST_HEAD(&probe_ent->node);
  354. mmio_base = pci_iomap(pdev, 0, 0);
  355. if (mmio_base == NULL) {
  356. rc = -ENOMEM;
  357. goto err_out_free_ent;
  358. }
  359. base = (unsigned long) mmio_base;
  360. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  361. if (!hpriv) {
  362. rc = -ENOMEM;
  363. goto err_out_iounmap;
  364. }
  365. memset(hpriv, 0, sizeof(*hpriv));
  366. /*
  367. * Due to a bug in the chip, the default cache line size can't be used
  368. */
  369. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  370. if (pci_enable_msi(pdev) == 0) {
  371. hpriv->hp_flags |= VSC_SATA_HP_FLAG_MSI;
  372. pci_intx(pdev, 0);
  373. }
  374. else
  375. probe_ent->irq_flags = IRQF_SHARED;
  376. probe_ent->sht = &vsc_sata_sht;
  377. probe_ent->port_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  378. ATA_FLAG_MMIO;
  379. probe_ent->port_ops = &vsc_sata_ops;
  380. probe_ent->n_ports = 4;
  381. probe_ent->irq = pdev->irq;
  382. probe_ent->mmio_base = mmio_base;
  383. probe_ent->private_data = hpriv;
  384. /* We don't care much about the PIO/UDMA masks, but the core won't like us
  385. * if we don't fill these
  386. */
  387. probe_ent->pio_mask = 0x1f;
  388. probe_ent->mwdma_mask = 0x07;
  389. probe_ent->udma_mask = 0x7f;
  390. /* We have 4 ports per PCI function */
  391. vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
  392. vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
  393. vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
  394. vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
  395. pci_set_master(pdev);
  396. /*
  397. * Config offset 0x98 is "Extended Control and Status Register 0"
  398. * Default value is (1 << 28). All bits except bit 28 are reserved in
  399. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  400. * If bit 28 is clear, each port has its own LED.
  401. */
  402. pci_write_config_dword(pdev, 0x98, 0);
  403. /* FIXME: check ata_device_add return value */
  404. ata_device_add(probe_ent);
  405. kfree(probe_ent);
  406. return 0;
  407. err_out_iounmap:
  408. pci_iounmap(pdev, mmio_base);
  409. err_out_free_ent:
  410. kfree(probe_ent);
  411. err_out_regions:
  412. pci_release_regions(pdev);
  413. err_out:
  414. if (!pci_dev_busy)
  415. pci_disable_device(pdev);
  416. return rc;
  417. }
  418. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  419. { PCI_VENDOR_ID_VITESSE, 0x7174,
  420. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  421. { PCI_VENDOR_ID_INTEL, 0x3200,
  422. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  423. { } /* terminate list */
  424. };
  425. static struct pci_driver vsc_sata_pci_driver = {
  426. .name = DRV_NAME,
  427. .id_table = vsc_sata_pci_tbl,
  428. .probe = vsc_sata_init_one,
  429. .remove = ata_pci_remove_one,
  430. };
  431. static int __init vsc_sata_init(void)
  432. {
  433. return pci_register_driver(&vsc_sata_pci_driver);
  434. }
  435. static void __exit vsc_sata_exit(void)
  436. {
  437. pci_unregister_driver(&vsc_sata_pci_driver);
  438. }
  439. MODULE_AUTHOR("Jeremy Higdon");
  440. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  441. MODULE_LICENSE("GPL");
  442. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  443. MODULE_VERSION(DRV_VERSION);
  444. module_init(vsc_sata_init);
  445. module_exit(vsc_sata_exit);