uli526x.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) \
  72. do { \
  73. if (uli526x_debug || (dbug_now)) \
  74. pr_err("%s %lx\n", (msg), (long) (value)); \
  75. } while (0)
  76. #define SHOW_MEDIA_TYPE(mode) \
  77. pr_err("Change Speed to %sMhz %s duplex\n", \
  78. mode & 1 ? "100" : "10", \
  79. mode & 4 ? "full" : "half");
  80. /* CR9 definition: SROM/MII */
  81. #define CR9_SROM_READ 0x4800
  82. #define CR9_SRCS 0x1
  83. #define CR9_SRCLK 0x2
  84. #define CR9_CRDOUT 0x8
  85. #define SROM_DATA_0 0x0
  86. #define SROM_DATA_1 0x4
  87. #define PHY_DATA_1 0x20000
  88. #define PHY_DATA_0 0x00000
  89. #define MDCLKH 0x10000
  90. #define PHY_POWER_DOWN 0x800
  91. #define SROM_V41_CODE 0x14
  92. #define SROM_CLK_WRITE(data, ioaddr) \
  93. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  94. udelay(5); \
  95. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  96. udelay(5); \
  97. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  98. udelay(5);
  99. /* Structure/enum declaration ------------------------------- */
  100. struct tx_desc {
  101. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  102. char *tx_buf_ptr; /* Data for us */
  103. struct tx_desc *next_tx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct rx_desc {
  106. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  107. struct sk_buff *rx_skb_ptr; /* Data for us */
  108. struct rx_desc *next_rx_desc;
  109. } __attribute__(( aligned(32) ));
  110. struct uli526x_board_info {
  111. u32 chip_id; /* Chip vendor/Device ID */
  112. struct net_device *next_dev; /* next device */
  113. struct pci_dev *pdev; /* PCI device */
  114. spinlock_t lock;
  115. long ioaddr; /* I/O base address */
  116. u32 cr0_data;
  117. u32 cr5_data;
  118. u32 cr6_data;
  119. u32 cr7_data;
  120. u32 cr15_data;
  121. /* pointer for memory physical address */
  122. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  123. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  124. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  125. dma_addr_t first_tx_desc_dma;
  126. dma_addr_t first_rx_desc_dma;
  127. /* descriptor pointer */
  128. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  129. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  130. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  131. struct tx_desc *first_tx_desc;
  132. struct tx_desc *tx_insert_ptr;
  133. struct tx_desc *tx_remove_ptr;
  134. struct rx_desc *first_rx_desc;
  135. struct rx_desc *rx_insert_ptr;
  136. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  137. unsigned long tx_packet_cnt; /* transmitted packet count */
  138. unsigned long rx_avail_cnt; /* available rx descriptor count */
  139. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  140. u16 dbug_cnt;
  141. u16 NIC_capability; /* NIC media capability */
  142. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  143. u8 media_mode; /* user specify media mode */
  144. u8 op_mode; /* real work media mode */
  145. u8 phy_addr;
  146. u8 link_failed; /* Ever link failed */
  147. u8 wait_reset; /* Hardware failed, need to reset */
  148. struct timer_list timer;
  149. /* Driver defined statistic counter */
  150. unsigned long tx_fifo_underrun;
  151. unsigned long tx_loss_carrier;
  152. unsigned long tx_no_carrier;
  153. unsigned long tx_late_collision;
  154. unsigned long tx_excessive_collision;
  155. unsigned long tx_jabber_timeout;
  156. unsigned long reset_count;
  157. unsigned long reset_cr8;
  158. unsigned long reset_fatal;
  159. unsigned long reset_TXtimeout;
  160. /* NIC SROM data */
  161. unsigned char srom[128];
  162. u8 init;
  163. };
  164. enum uli526x_offsets {
  165. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  166. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  167. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  168. DCR15 = 0x78
  169. };
  170. enum uli526x_CR6_bits {
  171. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  172. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  173. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  174. };
  175. /* Global variable declaration ----------------------------- */
  176. static int __devinitdata printed_version;
  177. static const char version[] __devinitconst =
  178. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  179. DRV_VERSION " (" DRV_RELDATE ")\n";
  180. static int uli526x_debug;
  181. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  182. static u32 uli526x_cr6_user_set;
  183. /* For module input parameter */
  184. static int debug;
  185. static u32 cr6set;
  186. static int mode = 8;
  187. /* function declaration ------------------------------------- */
  188. static int uli526x_open(struct net_device *);
  189. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  190. struct net_device *);
  191. static int uli526x_stop(struct net_device *);
  192. static void uli526x_set_filter_mode(struct net_device *);
  193. static const struct ethtool_ops netdev_ethtool_ops;
  194. static u16 read_srom_word(long, int);
  195. static irqreturn_t uli526x_interrupt(int, void *);
  196. #ifdef CONFIG_NET_POLL_CONTROLLER
  197. static void uli526x_poll(struct net_device *dev);
  198. #endif
  199. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  200. static void allocate_rx_buffer(struct uli526x_board_info *);
  201. static void update_cr6(u32, unsigned long);
  202. static void send_filter_frame(struct net_device *, int);
  203. static u16 phy_read(unsigned long, u8, u8, u32);
  204. static u16 phy_readby_cr10(unsigned long, u8, u8);
  205. static void phy_write(unsigned long, u8, u8, u16, u32);
  206. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  207. static void phy_write_1bit(unsigned long, u32, u32);
  208. static u16 phy_read_1bit(unsigned long, u32);
  209. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  210. static void uli526x_process_mode(struct uli526x_board_info *);
  211. static void uli526x_timer(unsigned long);
  212. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  213. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  214. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  215. static void uli526x_dynamic_reset(struct net_device *);
  216. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  217. static void uli526x_init(struct net_device *);
  218. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  219. /* ULI526X network board routine ---------------------------- */
  220. static const struct net_device_ops netdev_ops = {
  221. .ndo_open = uli526x_open,
  222. .ndo_stop = uli526x_stop,
  223. .ndo_start_xmit = uli526x_start_xmit,
  224. .ndo_set_multicast_list = uli526x_set_filter_mode,
  225. .ndo_change_mtu = eth_change_mtu,
  226. .ndo_set_mac_address = eth_mac_addr,
  227. .ndo_validate_addr = eth_validate_addr,
  228. #ifdef CONFIG_NET_POLL_CONTROLLER
  229. .ndo_poll_controller = uli526x_poll,
  230. #endif
  231. };
  232. /*
  233. * Search ULI526X board, allocate space and register it
  234. */
  235. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  236. const struct pci_device_id *ent)
  237. {
  238. struct uli526x_board_info *db; /* board information structure */
  239. struct net_device *dev;
  240. int i, err;
  241. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  242. if (!printed_version++)
  243. printk(version);
  244. /* Init network device */
  245. dev = alloc_etherdev(sizeof(*db));
  246. if (dev == NULL)
  247. return -ENOMEM;
  248. SET_NETDEV_DEV(dev, &pdev->dev);
  249. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  250. pr_warn("32-bit PCI DMA not available\n");
  251. err = -ENODEV;
  252. goto err_out_free;
  253. }
  254. /* Enable Master/IO access, Disable memory access */
  255. err = pci_enable_device(pdev);
  256. if (err)
  257. goto err_out_free;
  258. if (!pci_resource_start(pdev, 0)) {
  259. pr_err("I/O base is zero\n");
  260. err = -ENODEV;
  261. goto err_out_disable;
  262. }
  263. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  264. pr_err("Allocated I/O size too small\n");
  265. err = -ENODEV;
  266. goto err_out_disable;
  267. }
  268. if (pci_request_regions(pdev, DRV_NAME)) {
  269. pr_err("Failed to request PCI regions\n");
  270. err = -ENODEV;
  271. goto err_out_disable;
  272. }
  273. /* Init system & device */
  274. db = netdev_priv(dev);
  275. /* Allocate Tx/Rx descriptor memory */
  276. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  277. if(db->desc_pool_ptr == NULL)
  278. {
  279. err = -ENOMEM;
  280. goto err_out_nomem;
  281. }
  282. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  283. if(db->buf_pool_ptr == NULL)
  284. {
  285. err = -ENOMEM;
  286. goto err_out_nomem;
  287. }
  288. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  289. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  290. db->buf_pool_start = db->buf_pool_ptr;
  291. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  292. db->chip_id = ent->driver_data;
  293. db->ioaddr = pci_resource_start(pdev, 0);
  294. db->pdev = pdev;
  295. db->init = 1;
  296. dev->base_addr = db->ioaddr;
  297. dev->irq = pdev->irq;
  298. pci_set_drvdata(pdev, dev);
  299. /* Register some necessary functions */
  300. dev->netdev_ops = &netdev_ops;
  301. dev->ethtool_ops = &netdev_ethtool_ops;
  302. spin_lock_init(&db->lock);
  303. /* read 64 word srom data */
  304. for (i = 0; i < 64; i++)
  305. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  306. /* Set Node address */
  307. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  308. {
  309. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  310. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  311. outl(0, db->ioaddr + DCR14); //Clear reset port
  312. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  313. outl(0, db->ioaddr + DCR14); //Clear reset port
  314. outl(0, db->ioaddr + DCR13); //Clear CR13
  315. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  316. //Read MAC address from CR14
  317. for (i = 0; i < 6; i++)
  318. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  319. //Read end
  320. outl(0, db->ioaddr + DCR13); //Clear CR13
  321. outl(0, db->ioaddr + DCR0); //Clear CR0
  322. udelay(10);
  323. }
  324. else /*Exist SROM*/
  325. {
  326. for (i = 0; i < 6; i++)
  327. dev->dev_addr[i] = db->srom[20 + i];
  328. }
  329. err = register_netdev (dev);
  330. if (err)
  331. goto err_out_res;
  332. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  333. ent->driver_data >> 16, pci_name(pdev),
  334. dev->dev_addr, dev->irq);
  335. pci_set_master(pdev);
  336. return 0;
  337. err_out_res:
  338. pci_release_regions(pdev);
  339. err_out_nomem:
  340. if(db->desc_pool_ptr)
  341. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  342. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  343. if(db->buf_pool_ptr != NULL)
  344. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  345. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  346. err_out_disable:
  347. pci_disable_device(pdev);
  348. err_out_free:
  349. pci_set_drvdata(pdev, NULL);
  350. free_netdev(dev);
  351. return err;
  352. }
  353. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  354. {
  355. struct net_device *dev = pci_get_drvdata(pdev);
  356. struct uli526x_board_info *db = netdev_priv(dev);
  357. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  358. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  359. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  360. db->desc_pool_dma_ptr);
  361. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  362. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  363. unregister_netdev(dev);
  364. pci_release_regions(pdev);
  365. free_netdev(dev); /* free board information */
  366. pci_set_drvdata(pdev, NULL);
  367. pci_disable_device(pdev);
  368. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  369. }
  370. /*
  371. * Open the interface.
  372. * The interface is opened whenever "ifconfig" activates it.
  373. */
  374. static int uli526x_open(struct net_device *dev)
  375. {
  376. int ret;
  377. struct uli526x_board_info *db = netdev_priv(dev);
  378. ULI526X_DBUG(0, "uli526x_open", 0);
  379. /* system variable init */
  380. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  381. db->tx_packet_cnt = 0;
  382. db->rx_avail_cnt = 0;
  383. db->link_failed = 1;
  384. netif_carrier_off(dev);
  385. db->wait_reset = 0;
  386. db->NIC_capability = 0xf; /* All capability*/
  387. db->PHY_reg4 = 0x1e0;
  388. /* CR6 operation mode decision */
  389. db->cr6_data |= ULI526X_TXTH_256;
  390. db->cr0_data = CR0_DEFAULT;
  391. /* Initialize ULI526X board */
  392. uli526x_init(dev);
  393. ret = request_irq(dev->irq, uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  394. if (ret)
  395. return ret;
  396. /* Active System Interface */
  397. netif_wake_queue(dev);
  398. /* set and active a timer process */
  399. init_timer(&db->timer);
  400. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  401. db->timer.data = (unsigned long)dev;
  402. db->timer.function = uli526x_timer;
  403. add_timer(&db->timer);
  404. return 0;
  405. }
  406. /* Initialize ULI526X board
  407. * Reset ULI526X board
  408. * Initialize TX/Rx descriptor chain structure
  409. * Send the set-up frame
  410. * Enable Tx/Rx machine
  411. */
  412. static void uli526x_init(struct net_device *dev)
  413. {
  414. struct uli526x_board_info *db = netdev_priv(dev);
  415. unsigned long ioaddr = db->ioaddr;
  416. u8 phy_tmp;
  417. u8 timeout;
  418. u16 phy_value;
  419. u16 phy_reg_reset;
  420. ULI526X_DBUG(0, "uli526x_init()", 0);
  421. /* Reset M526x MAC controller */
  422. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  423. udelay(100);
  424. outl(db->cr0_data, ioaddr + DCR0);
  425. udelay(5);
  426. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  427. db->phy_addr = 1;
  428. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  429. {
  430. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  431. if(phy_value != 0xffff&&phy_value!=0)
  432. {
  433. db->phy_addr = phy_tmp;
  434. break;
  435. }
  436. }
  437. if(phy_tmp == 32)
  438. pr_warn("Can not find the phy address!!!\n");
  439. /* Parser SROM and media mode */
  440. db->media_mode = uli526x_media_mode;
  441. /* phyxcer capability setting */
  442. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  443. phy_reg_reset = (phy_reg_reset | 0x8000);
  444. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  445. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  446. * functions") or phy data sheet for details on phy reset
  447. */
  448. udelay(500);
  449. timeout = 10;
  450. while (timeout-- &&
  451. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  452. udelay(100);
  453. /* Process Phyxcer Media Mode */
  454. uli526x_set_phyxcer(db);
  455. /* Media Mode Process */
  456. if ( !(db->media_mode & ULI526X_AUTO) )
  457. db->op_mode = db->media_mode; /* Force Mode */
  458. /* Initialize Transmit/Receive decriptor and CR3/4 */
  459. uli526x_descriptor_init(db, ioaddr);
  460. /* Init CR6 to program M526X operation */
  461. update_cr6(db->cr6_data, ioaddr);
  462. /* Send setup frame */
  463. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  464. /* Init CR7, interrupt active bit */
  465. db->cr7_data = CR7_DEFAULT;
  466. outl(db->cr7_data, ioaddr + DCR7);
  467. /* Init CR15, Tx jabber and Rx watchdog timer */
  468. outl(db->cr15_data, ioaddr + DCR15);
  469. /* Enable ULI526X Tx/Rx function */
  470. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  471. update_cr6(db->cr6_data, ioaddr);
  472. }
  473. /*
  474. * Hardware start transmission.
  475. * Send a packet to media from the upper layer.
  476. */
  477. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  478. struct net_device *dev)
  479. {
  480. struct uli526x_board_info *db = netdev_priv(dev);
  481. struct tx_desc *txptr;
  482. unsigned long flags;
  483. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  484. /* Resource flag check */
  485. netif_stop_queue(dev);
  486. /* Too large packet check */
  487. if (skb->len > MAX_PACKET_SIZE) {
  488. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  489. dev_kfree_skb(skb);
  490. return NETDEV_TX_OK;
  491. }
  492. spin_lock_irqsave(&db->lock, flags);
  493. /* No Tx resource check, it never happen nromally */
  494. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  495. spin_unlock_irqrestore(&db->lock, flags);
  496. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  497. return NETDEV_TX_BUSY;
  498. }
  499. /* Disable NIC interrupt */
  500. outl(0, dev->base_addr + DCR7);
  501. /* transmit this packet */
  502. txptr = db->tx_insert_ptr;
  503. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  504. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  505. /* Point to next transmit free descriptor */
  506. db->tx_insert_ptr = txptr->next_tx_desc;
  507. /* Transmit Packet Process */
  508. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  509. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  510. db->tx_packet_cnt++; /* Ready to send */
  511. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  512. dev->trans_start = jiffies; /* saved time stamp */
  513. }
  514. /* Tx resource check */
  515. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  516. netif_wake_queue(dev);
  517. /* Restore CR7 to enable interrupt */
  518. spin_unlock_irqrestore(&db->lock, flags);
  519. outl(db->cr7_data, dev->base_addr + DCR7);
  520. /* free this SKB */
  521. dev_kfree_skb(skb);
  522. return NETDEV_TX_OK;
  523. }
  524. /*
  525. * Stop the interface.
  526. * The interface is stopped when it is brought.
  527. */
  528. static int uli526x_stop(struct net_device *dev)
  529. {
  530. struct uli526x_board_info *db = netdev_priv(dev);
  531. unsigned long ioaddr = dev->base_addr;
  532. ULI526X_DBUG(0, "uli526x_stop", 0);
  533. /* disable system */
  534. netif_stop_queue(dev);
  535. /* deleted timer */
  536. del_timer_sync(&db->timer);
  537. /* Reset & stop ULI526X board */
  538. outl(ULI526X_RESET, ioaddr + DCR0);
  539. udelay(5);
  540. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  541. /* free interrupt */
  542. free_irq(dev->irq, dev);
  543. /* free allocated rx buffer */
  544. uli526x_free_rxbuffer(db);
  545. #if 0
  546. /* show statistic counter */
  547. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  548. db->tx_fifo_underrun, db->tx_excessive_collision,
  549. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  550. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  551. db->reset_fatal, db->reset_TXtimeout);
  552. #endif
  553. return 0;
  554. }
  555. /*
  556. * M5261/M5263 insterrupt handler
  557. * receive the packet to upper layer, free the transmitted packet
  558. */
  559. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  560. {
  561. struct net_device *dev = dev_id;
  562. struct uli526x_board_info *db = netdev_priv(dev);
  563. unsigned long ioaddr = dev->base_addr;
  564. unsigned long flags;
  565. spin_lock_irqsave(&db->lock, flags);
  566. outl(0, ioaddr + DCR7);
  567. /* Got ULI526X status */
  568. db->cr5_data = inl(ioaddr + DCR5);
  569. outl(db->cr5_data, ioaddr + DCR5);
  570. if ( !(db->cr5_data & 0x180c1) ) {
  571. /* Restore CR7 to enable interrupt mask */
  572. outl(db->cr7_data, ioaddr + DCR7);
  573. spin_unlock_irqrestore(&db->lock, flags);
  574. return IRQ_HANDLED;
  575. }
  576. /* Check system status */
  577. if (db->cr5_data & 0x2000) {
  578. /* system bus error happen */
  579. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  580. db->reset_fatal++;
  581. db->wait_reset = 1; /* Need to RESET */
  582. spin_unlock_irqrestore(&db->lock, flags);
  583. return IRQ_HANDLED;
  584. }
  585. /* Received the coming packet */
  586. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  587. uli526x_rx_packet(dev, db);
  588. /* reallocate rx descriptor buffer */
  589. if (db->rx_avail_cnt<RX_DESC_CNT)
  590. allocate_rx_buffer(db);
  591. /* Free the transmitted descriptor */
  592. if ( db->cr5_data & 0x01)
  593. uli526x_free_tx_pkt(dev, db);
  594. /* Restore CR7 to enable interrupt mask */
  595. outl(db->cr7_data, ioaddr + DCR7);
  596. spin_unlock_irqrestore(&db->lock, flags);
  597. return IRQ_HANDLED;
  598. }
  599. #ifdef CONFIG_NET_POLL_CONTROLLER
  600. static void uli526x_poll(struct net_device *dev)
  601. {
  602. /* ISR grabs the irqsave lock, so this should be safe */
  603. uli526x_interrupt(dev->irq, dev);
  604. }
  605. #endif
  606. /*
  607. * Free TX resource after TX complete
  608. */
  609. static void uli526x_free_tx_pkt(struct net_device *dev,
  610. struct uli526x_board_info * db)
  611. {
  612. struct tx_desc *txptr;
  613. u32 tdes0;
  614. txptr = db->tx_remove_ptr;
  615. while(db->tx_packet_cnt) {
  616. tdes0 = le32_to_cpu(txptr->tdes0);
  617. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  618. if (tdes0 & 0x80000000)
  619. break;
  620. /* A packet sent completed */
  621. db->tx_packet_cnt--;
  622. dev->stats.tx_packets++;
  623. /* Transmit statistic counter */
  624. if ( tdes0 != 0x7fffffff ) {
  625. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  626. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  627. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  628. if (tdes0 & TDES0_ERR_MASK) {
  629. dev->stats.tx_errors++;
  630. if (tdes0 & 0x0002) { /* UnderRun */
  631. db->tx_fifo_underrun++;
  632. if ( !(db->cr6_data & CR6_SFT) ) {
  633. db->cr6_data = db->cr6_data | CR6_SFT;
  634. update_cr6(db->cr6_data, db->ioaddr);
  635. }
  636. }
  637. if (tdes0 & 0x0100)
  638. db->tx_excessive_collision++;
  639. if (tdes0 & 0x0200)
  640. db->tx_late_collision++;
  641. if (tdes0 & 0x0400)
  642. db->tx_no_carrier++;
  643. if (tdes0 & 0x0800)
  644. db->tx_loss_carrier++;
  645. if (tdes0 & 0x4000)
  646. db->tx_jabber_timeout++;
  647. }
  648. }
  649. txptr = txptr->next_tx_desc;
  650. }/* End of while */
  651. /* Update TX remove pointer to next */
  652. db->tx_remove_ptr = txptr;
  653. /* Resource available check */
  654. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  655. netif_wake_queue(dev); /* Active upper layer, send again */
  656. }
  657. /*
  658. * Receive the come packet and pass to upper layer
  659. */
  660. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  661. {
  662. struct rx_desc *rxptr;
  663. struct sk_buff *skb;
  664. int rxlen;
  665. u32 rdes0;
  666. rxptr = db->rx_ready_ptr;
  667. while(db->rx_avail_cnt) {
  668. rdes0 = le32_to_cpu(rxptr->rdes0);
  669. if (rdes0 & 0x80000000) /* packet owner check */
  670. {
  671. break;
  672. }
  673. db->rx_avail_cnt--;
  674. db->interval_rx_cnt++;
  675. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  676. if ( (rdes0 & 0x300) != 0x300) {
  677. /* A packet without First/Last flag */
  678. /* reuse this SKB */
  679. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  680. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  681. } else {
  682. /* A packet with First/Last flag */
  683. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  684. /* error summary bit check */
  685. if (rdes0 & 0x8000) {
  686. /* This is a error packet */
  687. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  688. dev->stats.rx_errors++;
  689. if (rdes0 & 1)
  690. dev->stats.rx_fifo_errors++;
  691. if (rdes0 & 2)
  692. dev->stats.rx_crc_errors++;
  693. if (rdes0 & 0x80)
  694. dev->stats.rx_length_errors++;
  695. }
  696. if ( !(rdes0 & 0x8000) ||
  697. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  698. struct sk_buff *new_skb = NULL;
  699. skb = rxptr->rx_skb_ptr;
  700. /* Good packet, send to upper layer */
  701. /* Shorst packet used new SKB */
  702. if ((rxlen < RX_COPY_SIZE) &&
  703. (((new_skb = dev_alloc_skb(rxlen + 2)) != NULL))) {
  704. skb = new_skb;
  705. /* size less than COPY_SIZE, allocate a rxlen SKB */
  706. skb_reserve(skb, 2); /* 16byte align */
  707. memcpy(skb_put(skb, rxlen),
  708. skb_tail_pointer(rxptr->rx_skb_ptr),
  709. rxlen);
  710. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  711. } else
  712. skb_put(skb, rxlen);
  713. skb->protocol = eth_type_trans(skb, dev);
  714. netif_rx(skb);
  715. dev->stats.rx_packets++;
  716. dev->stats.rx_bytes += rxlen;
  717. } else {
  718. /* Reuse SKB buffer when the packet is error */
  719. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  720. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  721. }
  722. }
  723. rxptr = rxptr->next_rx_desc;
  724. }
  725. db->rx_ready_ptr = rxptr;
  726. }
  727. /*
  728. * Set ULI526X multicast address
  729. */
  730. static void uli526x_set_filter_mode(struct net_device * dev)
  731. {
  732. struct uli526x_board_info *db = netdev_priv(dev);
  733. unsigned long flags;
  734. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  735. spin_lock_irqsave(&db->lock, flags);
  736. if (dev->flags & IFF_PROMISC) {
  737. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  738. db->cr6_data |= CR6_PM | CR6_PBF;
  739. update_cr6(db->cr6_data, db->ioaddr);
  740. spin_unlock_irqrestore(&db->lock, flags);
  741. return;
  742. }
  743. if (dev->flags & IFF_ALLMULTI ||
  744. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  745. ULI526X_DBUG(0, "Pass all multicast address",
  746. netdev_mc_count(dev));
  747. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  748. db->cr6_data |= CR6_PAM;
  749. spin_unlock_irqrestore(&db->lock, flags);
  750. return;
  751. }
  752. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  753. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  754. spin_unlock_irqrestore(&db->lock, flags);
  755. }
  756. static void
  757. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  758. {
  759. ecmd->supported = (SUPPORTED_10baseT_Half |
  760. SUPPORTED_10baseT_Full |
  761. SUPPORTED_100baseT_Half |
  762. SUPPORTED_100baseT_Full |
  763. SUPPORTED_Autoneg |
  764. SUPPORTED_MII);
  765. ecmd->advertising = (ADVERTISED_10baseT_Half |
  766. ADVERTISED_10baseT_Full |
  767. ADVERTISED_100baseT_Half |
  768. ADVERTISED_100baseT_Full |
  769. ADVERTISED_Autoneg |
  770. ADVERTISED_MII);
  771. ecmd->port = PORT_MII;
  772. ecmd->phy_address = db->phy_addr;
  773. ecmd->transceiver = XCVR_EXTERNAL;
  774. ethtool_cmd_speed_set(ecmd, SPEED_10);
  775. ecmd->duplex = DUPLEX_HALF;
  776. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  777. {
  778. ethtool_cmd_speed_set(ecmd, SPEED_100);
  779. }
  780. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  781. {
  782. ecmd->duplex = DUPLEX_FULL;
  783. }
  784. if(db->link_failed)
  785. {
  786. ethtool_cmd_speed_set(ecmd, -1);
  787. ecmd->duplex = -1;
  788. }
  789. if (db->media_mode & ULI526X_AUTO)
  790. {
  791. ecmd->autoneg = AUTONEG_ENABLE;
  792. }
  793. }
  794. static void netdev_get_drvinfo(struct net_device *dev,
  795. struct ethtool_drvinfo *info)
  796. {
  797. struct uli526x_board_info *np = netdev_priv(dev);
  798. strcpy(info->driver, DRV_NAME);
  799. strcpy(info->version, DRV_VERSION);
  800. if (np->pdev)
  801. strcpy(info->bus_info, pci_name(np->pdev));
  802. else
  803. sprintf(info->bus_info, "EISA 0x%lx %d",
  804. dev->base_addr, dev->irq);
  805. }
  806. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  807. struct uli526x_board_info *np = netdev_priv(dev);
  808. ULi_ethtool_gset(np, cmd);
  809. return 0;
  810. }
  811. static u32 netdev_get_link(struct net_device *dev) {
  812. struct uli526x_board_info *np = netdev_priv(dev);
  813. if(np->link_failed)
  814. return 0;
  815. else
  816. return 1;
  817. }
  818. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  819. {
  820. wol->supported = WAKE_PHY | WAKE_MAGIC;
  821. wol->wolopts = 0;
  822. }
  823. static const struct ethtool_ops netdev_ethtool_ops = {
  824. .get_drvinfo = netdev_get_drvinfo,
  825. .get_settings = netdev_get_settings,
  826. .get_link = netdev_get_link,
  827. .get_wol = uli526x_get_wol,
  828. };
  829. /*
  830. * A periodic timer routine
  831. * Dynamic media sense, allocate Rx buffer...
  832. */
  833. static void uli526x_timer(unsigned long data)
  834. {
  835. u32 tmp_cr8;
  836. unsigned char tmp_cr12=0;
  837. struct net_device *dev = (struct net_device *) data;
  838. struct uli526x_board_info *db = netdev_priv(dev);
  839. unsigned long flags;
  840. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  841. spin_lock_irqsave(&db->lock, flags);
  842. /* Dynamic reset ULI526X : system error or transmit time-out */
  843. tmp_cr8 = inl(db->ioaddr + DCR8);
  844. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  845. db->reset_cr8++;
  846. db->wait_reset = 1;
  847. }
  848. db->interval_rx_cnt = 0;
  849. /* TX polling kick monitor */
  850. if ( db->tx_packet_cnt &&
  851. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  852. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  853. // TX Timeout
  854. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  855. db->reset_TXtimeout++;
  856. db->wait_reset = 1;
  857. printk( "%s: Tx timeout - resetting\n",
  858. dev->name);
  859. }
  860. }
  861. if (db->wait_reset) {
  862. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  863. db->reset_count++;
  864. uli526x_dynamic_reset(dev);
  865. db->timer.expires = ULI526X_TIMER_WUT;
  866. add_timer(&db->timer);
  867. spin_unlock_irqrestore(&db->lock, flags);
  868. return;
  869. }
  870. /* Link status check, Dynamic media type change */
  871. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  872. tmp_cr12 = 3;
  873. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  874. /* Link Failed */
  875. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  876. netif_carrier_off(dev);
  877. netdev_info(dev, "NIC Link is Down\n");
  878. db->link_failed = 1;
  879. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  880. /* AUTO don't need */
  881. if ( !(db->media_mode & 0x8) )
  882. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  883. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  884. if (db->media_mode & ULI526X_AUTO) {
  885. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  886. update_cr6(db->cr6_data, db->ioaddr);
  887. }
  888. } else
  889. if ((tmp_cr12 & 0x3) && db->link_failed) {
  890. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  891. db->link_failed = 0;
  892. /* Auto Sense Speed */
  893. if ( (db->media_mode & ULI526X_AUTO) &&
  894. uli526x_sense_speed(db) )
  895. db->link_failed = 1;
  896. uli526x_process_mode(db);
  897. if(db->link_failed==0)
  898. {
  899. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  900. (db->op_mode == ULI526X_100MHF ||
  901. db->op_mode == ULI526X_100MFD)
  902. ? 100 : 10,
  903. (db->op_mode == ULI526X_10MFD ||
  904. db->op_mode == ULI526X_100MFD)
  905. ? "Full" : "Half");
  906. netif_carrier_on(dev);
  907. }
  908. /* SHOW_MEDIA_TYPE(db->op_mode); */
  909. }
  910. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  911. {
  912. if(db->init==1)
  913. {
  914. netdev_info(dev, "NIC Link is Down\n");
  915. netif_carrier_off(dev);
  916. }
  917. }
  918. db->init=0;
  919. /* Timer active again */
  920. db->timer.expires = ULI526X_TIMER_WUT;
  921. add_timer(&db->timer);
  922. spin_unlock_irqrestore(&db->lock, flags);
  923. }
  924. /*
  925. * Stop ULI526X board
  926. * Free Tx/Rx allocated memory
  927. * Init system variable
  928. */
  929. static void uli526x_reset_prepare(struct net_device *dev)
  930. {
  931. struct uli526x_board_info *db = netdev_priv(dev);
  932. /* Sopt MAC controller */
  933. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  934. update_cr6(db->cr6_data, dev->base_addr);
  935. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  936. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  937. /* Disable upper layer interface */
  938. netif_stop_queue(dev);
  939. /* Free Rx Allocate buffer */
  940. uli526x_free_rxbuffer(db);
  941. /* system variable init */
  942. db->tx_packet_cnt = 0;
  943. db->rx_avail_cnt = 0;
  944. db->link_failed = 1;
  945. db->init=1;
  946. db->wait_reset = 0;
  947. }
  948. /*
  949. * Dynamic reset the ULI526X board
  950. * Stop ULI526X board
  951. * Free Tx/Rx allocated memory
  952. * Reset ULI526X board
  953. * Re-initialize ULI526X board
  954. */
  955. static void uli526x_dynamic_reset(struct net_device *dev)
  956. {
  957. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  958. uli526x_reset_prepare(dev);
  959. /* Re-initialize ULI526X board */
  960. uli526x_init(dev);
  961. /* Restart upper layer interface */
  962. netif_wake_queue(dev);
  963. }
  964. #ifdef CONFIG_PM
  965. /*
  966. * Suspend the interface.
  967. */
  968. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  969. {
  970. struct net_device *dev = pci_get_drvdata(pdev);
  971. pci_power_t power_state;
  972. int err;
  973. ULI526X_DBUG(0, "uli526x_suspend", 0);
  974. if (!netdev_priv(dev))
  975. return 0;
  976. pci_save_state(pdev);
  977. if (!netif_running(dev))
  978. return 0;
  979. netif_device_detach(dev);
  980. uli526x_reset_prepare(dev);
  981. power_state = pci_choose_state(pdev, state);
  982. pci_enable_wake(pdev, power_state, 0);
  983. err = pci_set_power_state(pdev, power_state);
  984. if (err) {
  985. netif_device_attach(dev);
  986. /* Re-initialize ULI526X board */
  987. uli526x_init(dev);
  988. /* Restart upper layer interface */
  989. netif_wake_queue(dev);
  990. }
  991. return err;
  992. }
  993. /*
  994. * Resume the interface.
  995. */
  996. static int uli526x_resume(struct pci_dev *pdev)
  997. {
  998. struct net_device *dev = pci_get_drvdata(pdev);
  999. int err;
  1000. ULI526X_DBUG(0, "uli526x_resume", 0);
  1001. if (!netdev_priv(dev))
  1002. return 0;
  1003. pci_restore_state(pdev);
  1004. if (!netif_running(dev))
  1005. return 0;
  1006. err = pci_set_power_state(pdev, PCI_D0);
  1007. if (err) {
  1008. netdev_warn(dev, "Could not put device into D0\n");
  1009. return err;
  1010. }
  1011. netif_device_attach(dev);
  1012. /* Re-initialize ULI526X board */
  1013. uli526x_init(dev);
  1014. /* Restart upper layer interface */
  1015. netif_wake_queue(dev);
  1016. return 0;
  1017. }
  1018. #else /* !CONFIG_PM */
  1019. #define uli526x_suspend NULL
  1020. #define uli526x_resume NULL
  1021. #endif /* !CONFIG_PM */
  1022. /*
  1023. * free all allocated rx buffer
  1024. */
  1025. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1026. {
  1027. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1028. /* free allocated rx buffer */
  1029. while (db->rx_avail_cnt) {
  1030. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1031. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1032. db->rx_avail_cnt--;
  1033. }
  1034. }
  1035. /*
  1036. * Reuse the SK buffer
  1037. */
  1038. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1039. {
  1040. struct rx_desc *rxptr = db->rx_insert_ptr;
  1041. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1042. rxptr->rx_skb_ptr = skb;
  1043. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1044. skb_tail_pointer(skb),
  1045. RX_ALLOC_SIZE,
  1046. PCI_DMA_FROMDEVICE));
  1047. wmb();
  1048. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1049. db->rx_avail_cnt++;
  1050. db->rx_insert_ptr = rxptr->next_rx_desc;
  1051. } else
  1052. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1053. }
  1054. /*
  1055. * Initialize transmit/Receive descriptor
  1056. * Using Chain structure, and allocate Tx/Rx buffer
  1057. */
  1058. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1059. {
  1060. struct tx_desc *tmp_tx;
  1061. struct rx_desc *tmp_rx;
  1062. unsigned char *tmp_buf;
  1063. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1064. dma_addr_t tmp_buf_dma;
  1065. int i;
  1066. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1067. /* tx descriptor start pointer */
  1068. db->tx_insert_ptr = db->first_tx_desc;
  1069. db->tx_remove_ptr = db->first_tx_desc;
  1070. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1071. /* rx descriptor start pointer */
  1072. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1073. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1074. db->rx_insert_ptr = db->first_rx_desc;
  1075. db->rx_ready_ptr = db->first_rx_desc;
  1076. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1077. /* Init Transmit chain */
  1078. tmp_buf = db->buf_pool_start;
  1079. tmp_buf_dma = db->buf_pool_dma_start;
  1080. tmp_tx_dma = db->first_tx_desc_dma;
  1081. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1082. tmp_tx->tx_buf_ptr = tmp_buf;
  1083. tmp_tx->tdes0 = cpu_to_le32(0);
  1084. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1085. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1086. tmp_tx_dma += sizeof(struct tx_desc);
  1087. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1088. tmp_tx->next_tx_desc = tmp_tx + 1;
  1089. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1090. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1091. }
  1092. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1093. tmp_tx->next_tx_desc = db->first_tx_desc;
  1094. /* Init Receive descriptor chain */
  1095. tmp_rx_dma=db->first_rx_desc_dma;
  1096. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1097. tmp_rx->rdes0 = cpu_to_le32(0);
  1098. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1099. tmp_rx_dma += sizeof(struct rx_desc);
  1100. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1101. tmp_rx->next_rx_desc = tmp_rx + 1;
  1102. }
  1103. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1104. tmp_rx->next_rx_desc = db->first_rx_desc;
  1105. /* pre-allocate Rx buffer */
  1106. allocate_rx_buffer(db);
  1107. }
  1108. /*
  1109. * Update CR6 value
  1110. * Firstly stop ULI526X, then written value and start
  1111. */
  1112. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1113. {
  1114. outl(cr6_data, ioaddr + DCR6);
  1115. udelay(5);
  1116. }
  1117. /*
  1118. * Send a setup frame for M5261/M5263
  1119. * This setup frame initialize ULI526X address filter mode
  1120. */
  1121. #ifdef __BIG_ENDIAN
  1122. #define FLT_SHIFT 16
  1123. #else
  1124. #define FLT_SHIFT 0
  1125. #endif
  1126. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1127. {
  1128. struct uli526x_board_info *db = netdev_priv(dev);
  1129. struct netdev_hw_addr *ha;
  1130. struct tx_desc *txptr;
  1131. u16 * addrptr;
  1132. u32 * suptr;
  1133. int i;
  1134. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1135. txptr = db->tx_insert_ptr;
  1136. suptr = (u32 *) txptr->tx_buf_ptr;
  1137. /* Node address */
  1138. addrptr = (u16 *) dev->dev_addr;
  1139. *suptr++ = addrptr[0] << FLT_SHIFT;
  1140. *suptr++ = addrptr[1] << FLT_SHIFT;
  1141. *suptr++ = addrptr[2] << FLT_SHIFT;
  1142. /* broadcast address */
  1143. *suptr++ = 0xffff << FLT_SHIFT;
  1144. *suptr++ = 0xffff << FLT_SHIFT;
  1145. *suptr++ = 0xffff << FLT_SHIFT;
  1146. /* fit the multicast address */
  1147. netdev_for_each_mc_addr(ha, dev) {
  1148. addrptr = (u16 *) ha->addr;
  1149. *suptr++ = addrptr[0] << FLT_SHIFT;
  1150. *suptr++ = addrptr[1] << FLT_SHIFT;
  1151. *suptr++ = addrptr[2] << FLT_SHIFT;
  1152. }
  1153. for (i = netdev_mc_count(dev); i < 14; i++) {
  1154. *suptr++ = 0xffff << FLT_SHIFT;
  1155. *suptr++ = 0xffff << FLT_SHIFT;
  1156. *suptr++ = 0xffff << FLT_SHIFT;
  1157. }
  1158. /* prepare the setup frame */
  1159. db->tx_insert_ptr = txptr->next_tx_desc;
  1160. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1161. /* Resource Check and Send the setup packet */
  1162. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1163. /* Resource Empty */
  1164. db->tx_packet_cnt++;
  1165. txptr->tdes0 = cpu_to_le32(0x80000000);
  1166. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1167. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1168. update_cr6(db->cr6_data, dev->base_addr);
  1169. dev->trans_start = jiffies;
  1170. } else
  1171. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1172. }
  1173. /*
  1174. * Allocate rx buffer,
  1175. * As possible as allocate maxiumn Rx buffer
  1176. */
  1177. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1178. {
  1179. struct rx_desc *rxptr;
  1180. struct sk_buff *skb;
  1181. rxptr = db->rx_insert_ptr;
  1182. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1183. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1184. break;
  1185. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1186. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1187. skb_tail_pointer(skb),
  1188. RX_ALLOC_SIZE,
  1189. PCI_DMA_FROMDEVICE));
  1190. wmb();
  1191. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1192. rxptr = rxptr->next_rx_desc;
  1193. db->rx_avail_cnt++;
  1194. }
  1195. db->rx_insert_ptr = rxptr;
  1196. }
  1197. /*
  1198. * Read one word data from the serial ROM
  1199. */
  1200. static u16 read_srom_word(long ioaddr, int offset)
  1201. {
  1202. int i;
  1203. u16 srom_data = 0;
  1204. long cr9_ioaddr = ioaddr + DCR9;
  1205. outl(CR9_SROM_READ, cr9_ioaddr);
  1206. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1207. /* Send the Read Command 110b */
  1208. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1209. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1210. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1211. /* Send the offset */
  1212. for (i = 5; i >= 0; i--) {
  1213. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1214. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1215. }
  1216. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1217. for (i = 16; i > 0; i--) {
  1218. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1219. udelay(5);
  1220. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1221. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1222. udelay(5);
  1223. }
  1224. outl(CR9_SROM_READ, cr9_ioaddr);
  1225. return srom_data;
  1226. }
  1227. /*
  1228. * Auto sense the media mode
  1229. */
  1230. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1231. {
  1232. u8 ErrFlag = 0;
  1233. u16 phy_mode;
  1234. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1235. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1236. if ( (phy_mode & 0x24) == 0x24 ) {
  1237. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1238. if(phy_mode&0x8000)
  1239. phy_mode = 0x8000;
  1240. else if(phy_mode&0x4000)
  1241. phy_mode = 0x4000;
  1242. else if(phy_mode&0x2000)
  1243. phy_mode = 0x2000;
  1244. else
  1245. phy_mode = 0x1000;
  1246. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1247. switch (phy_mode) {
  1248. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1249. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1250. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1251. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1252. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1253. }
  1254. } else {
  1255. db->op_mode = ULI526X_10MHF;
  1256. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1257. ErrFlag = 1;
  1258. }
  1259. return ErrFlag;
  1260. }
  1261. /*
  1262. * Set 10/100 phyxcer capability
  1263. * AUTO mode : phyxcer register4 is NIC capability
  1264. * Force mode: phyxcer register4 is the force media
  1265. */
  1266. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1267. {
  1268. u16 phy_reg;
  1269. /* Phyxcer capability setting */
  1270. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1271. if (db->media_mode & ULI526X_AUTO) {
  1272. /* AUTO Mode */
  1273. phy_reg |= db->PHY_reg4;
  1274. } else {
  1275. /* Force Mode */
  1276. switch(db->media_mode) {
  1277. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1278. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1279. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1280. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1281. }
  1282. }
  1283. /* Write new capability to Phyxcer Reg4 */
  1284. if ( !(phy_reg & 0x01e0)) {
  1285. phy_reg|=db->PHY_reg4;
  1286. db->media_mode|=ULI526X_AUTO;
  1287. }
  1288. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1289. /* Restart Auto-Negotiation */
  1290. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1291. udelay(50);
  1292. }
  1293. /*
  1294. * Process op-mode
  1295. AUTO mode : PHY controller in Auto-negotiation Mode
  1296. * Force mode: PHY controller in force mode with HUB
  1297. * N-way force capability with SWITCH
  1298. */
  1299. static void uli526x_process_mode(struct uli526x_board_info *db)
  1300. {
  1301. u16 phy_reg;
  1302. /* Full Duplex Mode Check */
  1303. if (db->op_mode & 0x4)
  1304. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1305. else
  1306. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1307. update_cr6(db->cr6_data, db->ioaddr);
  1308. /* 10/100M phyxcer force mode need */
  1309. if ( !(db->media_mode & 0x8)) {
  1310. /* Forece Mode */
  1311. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1312. if ( !(phy_reg & 0x1) ) {
  1313. /* parter without N-Way capability */
  1314. phy_reg = 0x0;
  1315. switch(db->op_mode) {
  1316. case ULI526X_10MHF: phy_reg = 0x0; break;
  1317. case ULI526X_10MFD: phy_reg = 0x100; break;
  1318. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1319. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1320. }
  1321. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1322. }
  1323. }
  1324. }
  1325. /*
  1326. * Write a word to Phy register
  1327. */
  1328. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1329. {
  1330. u16 i;
  1331. unsigned long ioaddr;
  1332. if(chip_id == PCI_ULI5263_ID)
  1333. {
  1334. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1335. return;
  1336. }
  1337. /* M5261/M5263 Chip */
  1338. ioaddr = iobase + DCR9;
  1339. /* Send 33 synchronization clock to Phy controller */
  1340. for (i = 0; i < 35; i++)
  1341. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1342. /* Send start command(01) to Phy */
  1343. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1344. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1345. /* Send write command(01) to Phy */
  1346. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1347. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1348. /* Send Phy address */
  1349. for (i = 0x10; i > 0; i = i >> 1)
  1350. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1351. /* Send register address */
  1352. for (i = 0x10; i > 0; i = i >> 1)
  1353. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1354. /* written trasnition */
  1355. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1356. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1357. /* Write a word data to PHY controller */
  1358. for ( i = 0x8000; i > 0; i >>= 1)
  1359. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1360. }
  1361. /*
  1362. * Read a word data from phy register
  1363. */
  1364. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1365. {
  1366. int i;
  1367. u16 phy_data;
  1368. unsigned long ioaddr;
  1369. if(chip_id == PCI_ULI5263_ID)
  1370. return phy_readby_cr10(iobase, phy_addr, offset);
  1371. /* M5261/M5263 Chip */
  1372. ioaddr = iobase + DCR9;
  1373. /* Send 33 synchronization clock to Phy controller */
  1374. for (i = 0; i < 35; i++)
  1375. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1376. /* Send start command(01) to Phy */
  1377. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1378. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1379. /* Send read command(10) to Phy */
  1380. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1381. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1382. /* Send Phy address */
  1383. for (i = 0x10; i > 0; i = i >> 1)
  1384. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1385. /* Send register address */
  1386. for (i = 0x10; i > 0; i = i >> 1)
  1387. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1388. /* Skip transition state */
  1389. phy_read_1bit(ioaddr, chip_id);
  1390. /* read 16bit data */
  1391. for (phy_data = 0, i = 0; i < 16; i++) {
  1392. phy_data <<= 1;
  1393. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1394. }
  1395. return phy_data;
  1396. }
  1397. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1398. {
  1399. unsigned long ioaddr,cr10_value;
  1400. ioaddr = iobase + DCR10;
  1401. cr10_value = phy_addr;
  1402. cr10_value = (cr10_value<<5) + offset;
  1403. cr10_value = (cr10_value<<16) + 0x08000000;
  1404. outl(cr10_value,ioaddr);
  1405. udelay(1);
  1406. while(1)
  1407. {
  1408. cr10_value = inl(ioaddr);
  1409. if(cr10_value&0x10000000)
  1410. break;
  1411. }
  1412. return cr10_value & 0x0ffff;
  1413. }
  1414. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1415. {
  1416. unsigned long ioaddr,cr10_value;
  1417. ioaddr = iobase + DCR10;
  1418. cr10_value = phy_addr;
  1419. cr10_value = (cr10_value<<5) + offset;
  1420. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1421. outl(cr10_value,ioaddr);
  1422. udelay(1);
  1423. }
  1424. /*
  1425. * Write one bit data to Phy Controller
  1426. */
  1427. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1428. {
  1429. outl(phy_data , ioaddr); /* MII Clock Low */
  1430. udelay(1);
  1431. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1432. udelay(1);
  1433. outl(phy_data , ioaddr); /* MII Clock Low */
  1434. udelay(1);
  1435. }
  1436. /*
  1437. * Read one bit phy data from PHY controller
  1438. */
  1439. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1440. {
  1441. u16 phy_data;
  1442. outl(0x50000 , ioaddr);
  1443. udelay(1);
  1444. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1445. outl(0x40000 , ioaddr);
  1446. udelay(1);
  1447. return phy_data;
  1448. }
  1449. static DEFINE_PCI_DEVICE_TABLE(uli526x_pci_tbl) = {
  1450. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1451. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1452. { 0, }
  1453. };
  1454. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1455. static struct pci_driver uli526x_driver = {
  1456. .name = "uli526x",
  1457. .id_table = uli526x_pci_tbl,
  1458. .probe = uli526x_init_one,
  1459. .remove = __devexit_p(uli526x_remove_one),
  1460. .suspend = uli526x_suspend,
  1461. .resume = uli526x_resume,
  1462. };
  1463. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1464. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1465. MODULE_LICENSE("GPL");
  1466. module_param(debug, int, 0644);
  1467. module_param(mode, int, 0);
  1468. module_param(cr6set, int, 0);
  1469. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1470. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1471. /* Description:
  1472. * when user used insmod to add module, system invoked init_module()
  1473. * to register the services.
  1474. */
  1475. static int __init uli526x_init_module(void)
  1476. {
  1477. printk(version);
  1478. printed_version = 1;
  1479. ULI526X_DBUG(0, "init_module() ", debug);
  1480. if (debug)
  1481. uli526x_debug = debug; /* set debug flag */
  1482. if (cr6set)
  1483. uli526x_cr6_user_set = cr6set;
  1484. switch (mode) {
  1485. case ULI526X_10MHF:
  1486. case ULI526X_100MHF:
  1487. case ULI526X_10MFD:
  1488. case ULI526X_100MFD:
  1489. uli526x_media_mode = mode;
  1490. break;
  1491. default:
  1492. uli526x_media_mode = ULI526X_AUTO;
  1493. break;
  1494. }
  1495. return pci_register_driver(&uli526x_driver);
  1496. }
  1497. /*
  1498. * Description:
  1499. * when user used rmmod to delete module, system invoked clean_module()
  1500. * to un-register all registered services.
  1501. */
  1502. static void __exit uli526x_cleanup_module(void)
  1503. {
  1504. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1505. pci_unregister_driver(&uli526x_driver);
  1506. }
  1507. module_init(uli526x_init_module);
  1508. module_exit(uli526x_cleanup_module);