wm8915.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930
  1. /*
  2. * wm8915.c - WM8915 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8915.h>
  33. #include "wm8915.h"
  34. #define WM8915_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8915_NUM_SUPPLIES 6
  40. static const char *wm8915_supply_names[WM8915_NUM_SUPPLIES] = {
  41. "DCVDD",
  42. "DBVDD",
  43. "AVDD1",
  44. "AVDD2",
  45. "CPVDD",
  46. "MICVDD",
  47. };
  48. struct wm8915_priv {
  49. struct snd_soc_codec *codec;
  50. int ldo1ena;
  51. int sysclk;
  52. int fll_src;
  53. int fll_fref;
  54. int fll_fout;
  55. struct completion fll_lock;
  56. u16 dcs_pending;
  57. struct completion dcs_done;
  58. u16 hpout_ena;
  59. u16 hpout_pending;
  60. struct regulator_bulk_data supplies[WM8915_NUM_SUPPLIES];
  61. struct notifier_block disable_nb[WM8915_NUM_SUPPLIES];
  62. struct wm8915_pdata pdata;
  63. int rx_rate[WM8915_AIFS];
  64. /* Platform dependant ReTune mobile configuration */
  65. int num_retune_mobile_texts;
  66. const char **retune_mobile_texts;
  67. int retune_mobile_cfg[2];
  68. struct soc_enum retune_mobile_enum;
  69. struct snd_soc_jack *jack;
  70. bool detecting;
  71. bool jack_mic;
  72. wm8915_polarity_fn polarity_cb;
  73. #ifdef CONFIG_GPIOLIB
  74. struct gpio_chip gpio_chip;
  75. #endif
  76. };
  77. /* We can't use the same notifier block for more than one supply and
  78. * there's no way I can see to get from a callback to the caller
  79. * except container_of().
  80. */
  81. #define WM8915_REGULATOR_EVENT(n) \
  82. static int wm8915_regulator_event_##n(struct notifier_block *nb, \
  83. unsigned long event, void *data) \
  84. { \
  85. struct wm8915_priv *wm8915 = container_of(nb, struct wm8915_priv, \
  86. disable_nb[n]); \
  87. if (event & REGULATOR_EVENT_DISABLE) { \
  88. wm8915->codec->cache_sync = 1; \
  89. } \
  90. return 0; \
  91. }
  92. WM8915_REGULATOR_EVENT(0)
  93. WM8915_REGULATOR_EVENT(1)
  94. WM8915_REGULATOR_EVENT(2)
  95. WM8915_REGULATOR_EVENT(3)
  96. WM8915_REGULATOR_EVENT(4)
  97. WM8915_REGULATOR_EVENT(5)
  98. static const u16 wm8915_reg[WM8915_MAX_REGISTER] = {
  99. [WM8915_SOFTWARE_RESET] = 0x8915,
  100. [WM8915_POWER_MANAGEMENT_7] = 0x10,
  101. [WM8915_DAC1_HPOUT1_VOLUME] = 0x88,
  102. [WM8915_DAC2_HPOUT2_VOLUME] = 0x88,
  103. [WM8915_DAC1_LEFT_VOLUME] = 0x2c0,
  104. [WM8915_DAC1_RIGHT_VOLUME] = 0x2c0,
  105. [WM8915_DAC2_LEFT_VOLUME] = 0x2c0,
  106. [WM8915_DAC2_RIGHT_VOLUME] = 0x2c0,
  107. [WM8915_OUTPUT1_LEFT_VOLUME] = 0x80,
  108. [WM8915_OUTPUT1_RIGHT_VOLUME] = 0x80,
  109. [WM8915_OUTPUT2_LEFT_VOLUME] = 0x80,
  110. [WM8915_OUTPUT2_RIGHT_VOLUME] = 0x80,
  111. [WM8915_MICBIAS_1] = 0x39,
  112. [WM8915_MICBIAS_2] = 0x39,
  113. [WM8915_LDO_1] = 0x3,
  114. [WM8915_LDO_2] = 0x13,
  115. [WM8915_ACCESSORY_DETECT_MODE_1] = 0x4,
  116. [WM8915_HEADPHONE_DETECT_1] = 0x20,
  117. [WM8915_MIC_DETECT_1] = 0x7600,
  118. [WM8915_MIC_DETECT_2] = 0xbf,
  119. [WM8915_CHARGE_PUMP_1] = 0x1f25,
  120. [WM8915_CHARGE_PUMP_2] = 0xab19,
  121. [WM8915_DC_SERVO_5] = 0x2a2a,
  122. [WM8915_CONTROL_INTERFACE_1] = 0x8004,
  123. [WM8915_CLOCKING_1] = 0x10,
  124. [WM8915_AIF_RATE] = 0x83,
  125. [WM8915_FLL_CONTROL_4] = 0x5dc0,
  126. [WM8915_FLL_CONTROL_5] = 0xc84,
  127. [WM8915_FLL_EFS_2] = 0x2,
  128. [WM8915_AIF1_TX_LRCLK_1] = 0x80,
  129. [WM8915_AIF1_TX_LRCLK_2] = 0x8,
  130. [WM8915_AIF1_RX_LRCLK_1] = 0x80,
  131. [WM8915_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  132. [WM8915_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  133. [WM8915_AIF1TX_TEST] = 0x7,
  134. [WM8915_AIF2_TX_LRCLK_1] = 0x80,
  135. [WM8915_AIF2_TX_LRCLK_2] = 0x8,
  136. [WM8915_AIF2_RX_LRCLK_1] = 0x80,
  137. [WM8915_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  138. [WM8915_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  139. [WM8915_AIF2TX_TEST] = 0x1,
  140. [WM8915_DSP1_TX_LEFT_VOLUME] = 0xc0,
  141. [WM8915_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  142. [WM8915_DSP1_RX_LEFT_VOLUME] = 0xc0,
  143. [WM8915_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  144. [WM8915_DSP1_TX_FILTERS] = 0x2000,
  145. [WM8915_DSP1_RX_FILTERS_1] = 0x200,
  146. [WM8915_DSP1_RX_FILTERS_2] = 0x10,
  147. [WM8915_DSP1_DRC_1] = 0x98,
  148. [WM8915_DSP1_DRC_2] = 0x845,
  149. [WM8915_DSP1_RX_EQ_GAINS_1] = 0x6318,
  150. [WM8915_DSP1_RX_EQ_GAINS_2] = 0x6300,
  151. [WM8915_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  152. [WM8915_DSP1_RX_EQ_BAND_1_B] = 0x400,
  153. [WM8915_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  154. [WM8915_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  155. [WM8915_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  156. [WM8915_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  157. [WM8915_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  158. [WM8915_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  159. [WM8915_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  160. [WM8915_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  161. [WM8915_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  162. [WM8915_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  163. [WM8915_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  164. [WM8915_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  165. [WM8915_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  166. [WM8915_DSP1_RX_EQ_BAND_5_A] = 0x564,
  167. [WM8915_DSP1_RX_EQ_BAND_5_B] = 0x559,
  168. [WM8915_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  169. [WM8915_DSP2_TX_LEFT_VOLUME] = 0xc0,
  170. [WM8915_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  171. [WM8915_DSP2_RX_LEFT_VOLUME] = 0xc0,
  172. [WM8915_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  173. [WM8915_DSP2_TX_FILTERS] = 0x2000,
  174. [WM8915_DSP2_RX_FILTERS_1] = 0x200,
  175. [WM8915_DSP2_RX_FILTERS_2] = 0x10,
  176. [WM8915_DSP2_DRC_1] = 0x98,
  177. [WM8915_DSP2_DRC_2] = 0x845,
  178. [WM8915_DSP2_RX_EQ_GAINS_1] = 0x6318,
  179. [WM8915_DSP2_RX_EQ_GAINS_2] = 0x6300,
  180. [WM8915_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  181. [WM8915_DSP2_RX_EQ_BAND_1_B] = 0x400,
  182. [WM8915_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  183. [WM8915_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  184. [WM8915_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  185. [WM8915_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  186. [WM8915_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  187. [WM8915_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  188. [WM8915_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  189. [WM8915_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  190. [WM8915_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  191. [WM8915_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  192. [WM8915_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  193. [WM8915_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  194. [WM8915_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  195. [WM8915_DSP2_RX_EQ_BAND_5_A] = 0x564,
  196. [WM8915_DSP2_RX_EQ_BAND_5_B] = 0x559,
  197. [WM8915_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  198. [WM8915_OVERSAMPLING] = 0xd,
  199. [WM8915_SIDETONE] = 0x1040,
  200. [WM8915_GPIO_1] = 0xa101,
  201. [WM8915_GPIO_2] = 0xa101,
  202. [WM8915_GPIO_3] = 0xa101,
  203. [WM8915_GPIO_4] = 0xa101,
  204. [WM8915_GPIO_5] = 0xa101,
  205. [WM8915_PULL_CONTROL_2] = 0x140,
  206. [WM8915_INTERRUPT_STATUS_1_MASK] = 0x1f,
  207. [WM8915_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  208. [WM8915_RIGHT_PDM_SPEAKER] = 0x1,
  209. [WM8915_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  210. [WM8915_PDM_SPEAKER_VOLUME] = 0x66,
  211. [WM8915_WRITE_SEQUENCER_0] = 0x1,
  212. [WM8915_WRITE_SEQUENCER_1] = 0x1,
  213. [WM8915_WRITE_SEQUENCER_3] = 0x6,
  214. [WM8915_WRITE_SEQUENCER_4] = 0x40,
  215. [WM8915_WRITE_SEQUENCER_5] = 0x1,
  216. [WM8915_WRITE_SEQUENCER_6] = 0xf,
  217. [WM8915_WRITE_SEQUENCER_7] = 0x6,
  218. [WM8915_WRITE_SEQUENCER_8] = 0x1,
  219. [WM8915_WRITE_SEQUENCER_9] = 0x3,
  220. [WM8915_WRITE_SEQUENCER_10] = 0x104,
  221. [WM8915_WRITE_SEQUENCER_12] = 0x60,
  222. [WM8915_WRITE_SEQUENCER_13] = 0x11,
  223. [WM8915_WRITE_SEQUENCER_14] = 0x401,
  224. [WM8915_WRITE_SEQUENCER_16] = 0x50,
  225. [WM8915_WRITE_SEQUENCER_17] = 0x3,
  226. [WM8915_WRITE_SEQUENCER_18] = 0x100,
  227. [WM8915_WRITE_SEQUENCER_20] = 0x51,
  228. [WM8915_WRITE_SEQUENCER_21] = 0x3,
  229. [WM8915_WRITE_SEQUENCER_22] = 0x104,
  230. [WM8915_WRITE_SEQUENCER_23] = 0xa,
  231. [WM8915_WRITE_SEQUENCER_24] = 0x60,
  232. [WM8915_WRITE_SEQUENCER_25] = 0x3b,
  233. [WM8915_WRITE_SEQUENCER_26] = 0x502,
  234. [WM8915_WRITE_SEQUENCER_27] = 0x100,
  235. [WM8915_WRITE_SEQUENCER_28] = 0x2fff,
  236. [WM8915_WRITE_SEQUENCER_32] = 0x2fff,
  237. [WM8915_WRITE_SEQUENCER_36] = 0x2fff,
  238. [WM8915_WRITE_SEQUENCER_40] = 0x2fff,
  239. [WM8915_WRITE_SEQUENCER_44] = 0x2fff,
  240. [WM8915_WRITE_SEQUENCER_48] = 0x2fff,
  241. [WM8915_WRITE_SEQUENCER_52] = 0x2fff,
  242. [WM8915_WRITE_SEQUENCER_56] = 0x2fff,
  243. [WM8915_WRITE_SEQUENCER_60] = 0x2fff,
  244. [WM8915_WRITE_SEQUENCER_64] = 0x1,
  245. [WM8915_WRITE_SEQUENCER_65] = 0x1,
  246. [WM8915_WRITE_SEQUENCER_67] = 0x6,
  247. [WM8915_WRITE_SEQUENCER_68] = 0x40,
  248. [WM8915_WRITE_SEQUENCER_69] = 0x1,
  249. [WM8915_WRITE_SEQUENCER_70] = 0xf,
  250. [WM8915_WRITE_SEQUENCER_71] = 0x6,
  251. [WM8915_WRITE_SEQUENCER_72] = 0x1,
  252. [WM8915_WRITE_SEQUENCER_73] = 0x3,
  253. [WM8915_WRITE_SEQUENCER_74] = 0x104,
  254. [WM8915_WRITE_SEQUENCER_76] = 0x60,
  255. [WM8915_WRITE_SEQUENCER_77] = 0x11,
  256. [WM8915_WRITE_SEQUENCER_78] = 0x401,
  257. [WM8915_WRITE_SEQUENCER_80] = 0x50,
  258. [WM8915_WRITE_SEQUENCER_81] = 0x3,
  259. [WM8915_WRITE_SEQUENCER_82] = 0x100,
  260. [WM8915_WRITE_SEQUENCER_84] = 0x60,
  261. [WM8915_WRITE_SEQUENCER_85] = 0x3b,
  262. [WM8915_WRITE_SEQUENCER_86] = 0x502,
  263. [WM8915_WRITE_SEQUENCER_87] = 0x100,
  264. [WM8915_WRITE_SEQUENCER_88] = 0x2fff,
  265. [WM8915_WRITE_SEQUENCER_92] = 0x2fff,
  266. [WM8915_WRITE_SEQUENCER_96] = 0x2fff,
  267. [WM8915_WRITE_SEQUENCER_100] = 0x2fff,
  268. [WM8915_WRITE_SEQUENCER_104] = 0x2fff,
  269. [WM8915_WRITE_SEQUENCER_108] = 0x2fff,
  270. [WM8915_WRITE_SEQUENCER_112] = 0x2fff,
  271. [WM8915_WRITE_SEQUENCER_116] = 0x2fff,
  272. [WM8915_WRITE_SEQUENCER_120] = 0x2fff,
  273. [WM8915_WRITE_SEQUENCER_124] = 0x2fff,
  274. [WM8915_WRITE_SEQUENCER_128] = 0x1,
  275. [WM8915_WRITE_SEQUENCER_129] = 0x1,
  276. [WM8915_WRITE_SEQUENCER_131] = 0x6,
  277. [WM8915_WRITE_SEQUENCER_132] = 0x40,
  278. [WM8915_WRITE_SEQUENCER_133] = 0x1,
  279. [WM8915_WRITE_SEQUENCER_134] = 0xf,
  280. [WM8915_WRITE_SEQUENCER_135] = 0x6,
  281. [WM8915_WRITE_SEQUENCER_136] = 0x1,
  282. [WM8915_WRITE_SEQUENCER_137] = 0x3,
  283. [WM8915_WRITE_SEQUENCER_138] = 0x106,
  284. [WM8915_WRITE_SEQUENCER_140] = 0x61,
  285. [WM8915_WRITE_SEQUENCER_141] = 0x11,
  286. [WM8915_WRITE_SEQUENCER_142] = 0x401,
  287. [WM8915_WRITE_SEQUENCER_144] = 0x50,
  288. [WM8915_WRITE_SEQUENCER_145] = 0x3,
  289. [WM8915_WRITE_SEQUENCER_146] = 0x102,
  290. [WM8915_WRITE_SEQUENCER_148] = 0x51,
  291. [WM8915_WRITE_SEQUENCER_149] = 0x3,
  292. [WM8915_WRITE_SEQUENCER_150] = 0x106,
  293. [WM8915_WRITE_SEQUENCER_151] = 0xa,
  294. [WM8915_WRITE_SEQUENCER_152] = 0x61,
  295. [WM8915_WRITE_SEQUENCER_153] = 0x3b,
  296. [WM8915_WRITE_SEQUENCER_154] = 0x502,
  297. [WM8915_WRITE_SEQUENCER_155] = 0x100,
  298. [WM8915_WRITE_SEQUENCER_156] = 0x2fff,
  299. [WM8915_WRITE_SEQUENCER_160] = 0x2fff,
  300. [WM8915_WRITE_SEQUENCER_164] = 0x2fff,
  301. [WM8915_WRITE_SEQUENCER_168] = 0x2fff,
  302. [WM8915_WRITE_SEQUENCER_172] = 0x2fff,
  303. [WM8915_WRITE_SEQUENCER_176] = 0x2fff,
  304. [WM8915_WRITE_SEQUENCER_180] = 0x2fff,
  305. [WM8915_WRITE_SEQUENCER_184] = 0x2fff,
  306. [WM8915_WRITE_SEQUENCER_188] = 0x2fff,
  307. [WM8915_WRITE_SEQUENCER_192] = 0x1,
  308. [WM8915_WRITE_SEQUENCER_193] = 0x1,
  309. [WM8915_WRITE_SEQUENCER_195] = 0x6,
  310. [WM8915_WRITE_SEQUENCER_196] = 0x40,
  311. [WM8915_WRITE_SEQUENCER_197] = 0x1,
  312. [WM8915_WRITE_SEQUENCER_198] = 0xf,
  313. [WM8915_WRITE_SEQUENCER_199] = 0x6,
  314. [WM8915_WRITE_SEQUENCER_200] = 0x1,
  315. [WM8915_WRITE_SEQUENCER_201] = 0x3,
  316. [WM8915_WRITE_SEQUENCER_202] = 0x106,
  317. [WM8915_WRITE_SEQUENCER_204] = 0x61,
  318. [WM8915_WRITE_SEQUENCER_205] = 0x11,
  319. [WM8915_WRITE_SEQUENCER_206] = 0x401,
  320. [WM8915_WRITE_SEQUENCER_208] = 0x50,
  321. [WM8915_WRITE_SEQUENCER_209] = 0x3,
  322. [WM8915_WRITE_SEQUENCER_210] = 0x102,
  323. [WM8915_WRITE_SEQUENCER_212] = 0x61,
  324. [WM8915_WRITE_SEQUENCER_213] = 0x3b,
  325. [WM8915_WRITE_SEQUENCER_214] = 0x502,
  326. [WM8915_WRITE_SEQUENCER_215] = 0x100,
  327. [WM8915_WRITE_SEQUENCER_216] = 0x2fff,
  328. [WM8915_WRITE_SEQUENCER_220] = 0x2fff,
  329. [WM8915_WRITE_SEQUENCER_224] = 0x2fff,
  330. [WM8915_WRITE_SEQUENCER_228] = 0x2fff,
  331. [WM8915_WRITE_SEQUENCER_232] = 0x2fff,
  332. [WM8915_WRITE_SEQUENCER_236] = 0x2fff,
  333. [WM8915_WRITE_SEQUENCER_240] = 0x2fff,
  334. [WM8915_WRITE_SEQUENCER_244] = 0x2fff,
  335. [WM8915_WRITE_SEQUENCER_248] = 0x2fff,
  336. [WM8915_WRITE_SEQUENCER_252] = 0x2fff,
  337. [WM8915_WRITE_SEQUENCER_256] = 0x60,
  338. [WM8915_WRITE_SEQUENCER_258] = 0x601,
  339. [WM8915_WRITE_SEQUENCER_260] = 0x50,
  340. [WM8915_WRITE_SEQUENCER_262] = 0x100,
  341. [WM8915_WRITE_SEQUENCER_264] = 0x1,
  342. [WM8915_WRITE_SEQUENCER_266] = 0x104,
  343. [WM8915_WRITE_SEQUENCER_267] = 0x100,
  344. [WM8915_WRITE_SEQUENCER_268] = 0x2fff,
  345. [WM8915_WRITE_SEQUENCER_272] = 0x2fff,
  346. [WM8915_WRITE_SEQUENCER_276] = 0x2fff,
  347. [WM8915_WRITE_SEQUENCER_280] = 0x2fff,
  348. [WM8915_WRITE_SEQUENCER_284] = 0x2fff,
  349. [WM8915_WRITE_SEQUENCER_288] = 0x2fff,
  350. [WM8915_WRITE_SEQUENCER_292] = 0x2fff,
  351. [WM8915_WRITE_SEQUENCER_296] = 0x2fff,
  352. [WM8915_WRITE_SEQUENCER_300] = 0x2fff,
  353. [WM8915_WRITE_SEQUENCER_304] = 0x2fff,
  354. [WM8915_WRITE_SEQUENCER_308] = 0x2fff,
  355. [WM8915_WRITE_SEQUENCER_312] = 0x2fff,
  356. [WM8915_WRITE_SEQUENCER_316] = 0x2fff,
  357. [WM8915_WRITE_SEQUENCER_320] = 0x61,
  358. [WM8915_WRITE_SEQUENCER_322] = 0x601,
  359. [WM8915_WRITE_SEQUENCER_324] = 0x50,
  360. [WM8915_WRITE_SEQUENCER_326] = 0x102,
  361. [WM8915_WRITE_SEQUENCER_328] = 0x1,
  362. [WM8915_WRITE_SEQUENCER_330] = 0x106,
  363. [WM8915_WRITE_SEQUENCER_331] = 0x100,
  364. [WM8915_WRITE_SEQUENCER_332] = 0x2fff,
  365. [WM8915_WRITE_SEQUENCER_336] = 0x2fff,
  366. [WM8915_WRITE_SEQUENCER_340] = 0x2fff,
  367. [WM8915_WRITE_SEQUENCER_344] = 0x2fff,
  368. [WM8915_WRITE_SEQUENCER_348] = 0x2fff,
  369. [WM8915_WRITE_SEQUENCER_352] = 0x2fff,
  370. [WM8915_WRITE_SEQUENCER_356] = 0x2fff,
  371. [WM8915_WRITE_SEQUENCER_360] = 0x2fff,
  372. [WM8915_WRITE_SEQUENCER_364] = 0x2fff,
  373. [WM8915_WRITE_SEQUENCER_368] = 0x2fff,
  374. [WM8915_WRITE_SEQUENCER_372] = 0x2fff,
  375. [WM8915_WRITE_SEQUENCER_376] = 0x2fff,
  376. [WM8915_WRITE_SEQUENCER_380] = 0x2fff,
  377. [WM8915_WRITE_SEQUENCER_384] = 0x60,
  378. [WM8915_WRITE_SEQUENCER_386] = 0x601,
  379. [WM8915_WRITE_SEQUENCER_388] = 0x61,
  380. [WM8915_WRITE_SEQUENCER_390] = 0x601,
  381. [WM8915_WRITE_SEQUENCER_392] = 0x50,
  382. [WM8915_WRITE_SEQUENCER_394] = 0x300,
  383. [WM8915_WRITE_SEQUENCER_396] = 0x1,
  384. [WM8915_WRITE_SEQUENCER_398] = 0x304,
  385. [WM8915_WRITE_SEQUENCER_400] = 0x40,
  386. [WM8915_WRITE_SEQUENCER_402] = 0xf,
  387. [WM8915_WRITE_SEQUENCER_404] = 0x1,
  388. [WM8915_WRITE_SEQUENCER_407] = 0x100,
  389. };
  390. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  391. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  392. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  393. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  394. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  395. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  396. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  397. static const char *sidetone_hpf_text[] = {
  398. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  399. };
  400. static const struct soc_enum sidetone_hpf =
  401. SOC_ENUM_SINGLE(WM8915_SIDETONE, 7, 6, sidetone_hpf_text);
  402. static const char *hpf_mode_text[] = {
  403. "HiFi", "Custom", "Voice"
  404. };
  405. static const struct soc_enum dsp1tx_hpf_mode =
  406. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  407. static const struct soc_enum dsp2tx_hpf_mode =
  408. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  409. static const char *hpf_cutoff_text[] = {
  410. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  411. };
  412. static const struct soc_enum dsp1tx_hpf_cutoff =
  413. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  414. static const struct soc_enum dsp2tx_hpf_cutoff =
  415. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  416. static void wm8915_set_retune_mobile(struct snd_soc_codec *codec, int block)
  417. {
  418. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  419. struct wm8915_pdata *pdata = &wm8915->pdata;
  420. int base, best, best_val, save, i, cfg, iface;
  421. if (!wm8915->num_retune_mobile_texts)
  422. return;
  423. switch (block) {
  424. case 0:
  425. base = WM8915_DSP1_RX_EQ_GAINS_1;
  426. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  427. WM8915_DSP1RX_SRC)
  428. iface = 1;
  429. else
  430. iface = 0;
  431. break;
  432. case 1:
  433. base = WM8915_DSP1_RX_EQ_GAINS_2;
  434. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  435. WM8915_DSP2RX_SRC)
  436. iface = 1;
  437. else
  438. iface = 0;
  439. break;
  440. default:
  441. return;
  442. }
  443. /* Find the version of the currently selected configuration
  444. * with the nearest sample rate. */
  445. cfg = wm8915->retune_mobile_cfg[block];
  446. best = 0;
  447. best_val = INT_MAX;
  448. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  449. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  450. wm8915->retune_mobile_texts[cfg]) == 0 &&
  451. abs(pdata->retune_mobile_cfgs[i].rate
  452. - wm8915->rx_rate[iface]) < best_val) {
  453. best = i;
  454. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  455. - wm8915->rx_rate[iface]);
  456. }
  457. }
  458. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  459. block,
  460. pdata->retune_mobile_cfgs[best].name,
  461. pdata->retune_mobile_cfgs[best].rate,
  462. wm8915->rx_rate[iface]);
  463. /* The EQ will be disabled while reconfiguring it, remember the
  464. * current configuration.
  465. */
  466. save = snd_soc_read(codec, base);
  467. save &= WM8915_DSP1RX_EQ_ENA;
  468. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  469. snd_soc_update_bits(codec, base + i, 0xffff,
  470. pdata->retune_mobile_cfgs[best].regs[i]);
  471. snd_soc_update_bits(codec, base, WM8915_DSP1RX_EQ_ENA, save);
  472. }
  473. /* Icky as hell but saves code duplication */
  474. static int wm8915_get_retune_mobile_block(const char *name)
  475. {
  476. if (strcmp(name, "DSP1 EQ Mode") == 0)
  477. return 0;
  478. if (strcmp(name, "DSP2 EQ Mode") == 0)
  479. return 1;
  480. return -EINVAL;
  481. }
  482. static int wm8915_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  483. struct snd_ctl_elem_value *ucontrol)
  484. {
  485. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  486. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  487. struct wm8915_pdata *pdata = &wm8915->pdata;
  488. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  489. int value = ucontrol->value.integer.value[0];
  490. if (block < 0)
  491. return block;
  492. if (value >= pdata->num_retune_mobile_cfgs)
  493. return -EINVAL;
  494. wm8915->retune_mobile_cfg[block] = value;
  495. wm8915_set_retune_mobile(codec, block);
  496. return 0;
  497. }
  498. static int wm8915_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  499. struct snd_ctl_elem_value *ucontrol)
  500. {
  501. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  502. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  503. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  504. ucontrol->value.enumerated.item[0] = wm8915->retune_mobile_cfg[block];
  505. return 0;
  506. }
  507. static const struct snd_kcontrol_new wm8915_snd_controls[] = {
  508. SOC_DOUBLE_R_TLV("Capture Volume", WM8915_LEFT_LINE_INPUT_VOLUME,
  509. WM8915_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  510. SOC_DOUBLE_R("Capture ZC Switch", WM8915_LEFT_LINE_INPUT_VOLUME,
  511. WM8915_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  512. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8915_DAC1_MIXER_VOLUMES,
  513. 0, 5, 24, 0, sidetone_tlv),
  514. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8915_DAC2_MIXER_VOLUMES,
  515. 0, 5, 24, 0, sidetone_tlv),
  516. SOC_SINGLE("Sidetone LPF Switch", WM8915_SIDETONE, 12, 1, 0),
  517. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  518. SOC_SINGLE("Sidetone HPF Switch", WM8915_SIDETONE, 6, 1, 0),
  519. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8915_DSP1_TX_LEFT_VOLUME,
  520. WM8915_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  521. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8915_DSP2_TX_LEFT_VOLUME,
  522. WM8915_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  523. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8915_DSP1_TX_FILTERS,
  524. 13, 1, 0),
  525. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8915_DSP1_TX_FILTERS, 12, 11, 1, 0),
  526. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  527. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  528. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8915_DSP2_TX_FILTERS,
  529. 13, 1, 0),
  530. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8915_DSP2_TX_FILTERS, 12, 11, 1, 0),
  531. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  532. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  533. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8915_DSP1_RX_LEFT_VOLUME,
  534. WM8915_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  535. SOC_SINGLE("DSP1 Playback Switch", WM8915_DSP1_RX_FILTERS_1, 9, 1, 1),
  536. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8915_DSP2_RX_LEFT_VOLUME,
  537. WM8915_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  538. SOC_SINGLE("DSP2 Playback Switch", WM8915_DSP2_RX_FILTERS_1, 9, 1, 1),
  539. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8915_DAC1_LEFT_VOLUME,
  540. WM8915_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  541. SOC_DOUBLE_R("DAC1 Switch", WM8915_DAC1_LEFT_VOLUME,
  542. WM8915_DAC1_RIGHT_VOLUME, 9, 1, 1),
  543. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8915_DAC2_LEFT_VOLUME,
  544. WM8915_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  545. SOC_DOUBLE_R("DAC2 Switch", WM8915_DAC2_LEFT_VOLUME,
  546. WM8915_DAC2_RIGHT_VOLUME, 9, 1, 1),
  547. SOC_SINGLE("Speaker High Performance Switch", WM8915_OVERSAMPLING, 3, 1, 0),
  548. SOC_SINGLE("DMIC High Performance Switch", WM8915_OVERSAMPLING, 2, 1, 0),
  549. SOC_SINGLE("ADC High Performance Switch", WM8915_OVERSAMPLING, 1, 1, 0),
  550. SOC_SINGLE("DAC High Performance Switch", WM8915_OVERSAMPLING, 0, 1, 0),
  551. SOC_SINGLE("DAC Soft Mute Switch", WM8915_DAC_SOFTMUTE, 1, 1, 0),
  552. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8915_DAC_SOFTMUTE, 0, 1, 0),
  553. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8915_DAC1_HPOUT1_VOLUME, 0, 4,
  554. 8, 0, out_digital_tlv),
  555. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8915_DAC2_HPOUT2_VOLUME, 0, 4,
  556. 8, 0, out_digital_tlv),
  557. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8915_OUTPUT1_LEFT_VOLUME,
  558. WM8915_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  559. SOC_DOUBLE_R("Output 1 ZC Switch", WM8915_OUTPUT1_LEFT_VOLUME,
  560. WM8915_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  561. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8915_OUTPUT2_LEFT_VOLUME,
  562. WM8915_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  563. SOC_DOUBLE_R("Output 2 ZC Switch", WM8915_OUTPUT2_LEFT_VOLUME,
  564. WM8915_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  565. SOC_DOUBLE_TLV("Speaker Volume", WM8915_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  566. spk_tlv),
  567. SOC_DOUBLE_R("Speaker Switch", WM8915_LEFT_PDM_SPEAKER,
  568. WM8915_RIGHT_PDM_SPEAKER, 3, 1, 1),
  569. SOC_DOUBLE_R("Speaker ZC Switch", WM8915_LEFT_PDM_SPEAKER,
  570. WM8915_RIGHT_PDM_SPEAKER, 2, 1, 0),
  571. SOC_SINGLE("DSP1 EQ Switch", WM8915_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  572. SOC_SINGLE("DSP2 EQ Switch", WM8915_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  573. };
  574. static const struct snd_kcontrol_new wm8915_eq_controls[] = {
  575. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  590. eq_tlv),
  591. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  592. eq_tlv),
  593. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  594. eq_tlv),
  595. };
  596. static int cp_event(struct snd_soc_dapm_widget *w,
  597. struct snd_kcontrol *kcontrol, int event)
  598. {
  599. switch (event) {
  600. case SND_SOC_DAPM_POST_PMU:
  601. msleep(5);
  602. break;
  603. default:
  604. BUG();
  605. return -EINVAL;
  606. }
  607. return 0;
  608. }
  609. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  610. struct snd_kcontrol *kcontrol, int event)
  611. {
  612. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  613. /* Record which outputs we enabled */
  614. switch (event) {
  615. case SND_SOC_DAPM_PRE_PMD:
  616. wm8915->hpout_pending &= ~w->shift;
  617. break;
  618. case SND_SOC_DAPM_PRE_PMU:
  619. wm8915->hpout_pending |= w->shift;
  620. break;
  621. default:
  622. BUG();
  623. return -EINVAL;
  624. }
  625. return 0;
  626. }
  627. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  628. {
  629. struct i2c_client *i2c = to_i2c_client(codec->dev);
  630. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  631. int i, ret;
  632. unsigned long timeout = 200;
  633. snd_soc_write(codec, WM8915_DC_SERVO_2, mask);
  634. /* Use the interrupt if possible */
  635. do {
  636. if (i2c->irq) {
  637. timeout = wait_for_completion_timeout(&wm8915->dcs_done,
  638. msecs_to_jiffies(200));
  639. if (timeout == 0)
  640. dev_err(codec->dev, "DC servo timed out\n");
  641. } else {
  642. msleep(1);
  643. if (--i) {
  644. timeout = 0;
  645. break;
  646. }
  647. }
  648. ret = snd_soc_read(codec, WM8915_DC_SERVO_2);
  649. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  650. } while (ret & mask);
  651. if (timeout == 0)
  652. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  653. else
  654. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  655. }
  656. static void wm8915_seq_notifier(struct snd_soc_dapm_context *dapm,
  657. enum snd_soc_dapm_type event, int subseq)
  658. {
  659. struct snd_soc_codec *codec = container_of(dapm,
  660. struct snd_soc_codec, dapm);
  661. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  662. u16 val, mask;
  663. /* Complete any pending DC servo starts */
  664. if (wm8915->dcs_pending) {
  665. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  666. wm8915->dcs_pending);
  667. /* Trigger a startup sequence */
  668. wait_for_dc_servo(codec, wm8915->dcs_pending
  669. << WM8915_DCS_TRIG_STARTUP_0_SHIFT);
  670. wm8915->dcs_pending = 0;
  671. }
  672. if (wm8915->hpout_pending != wm8915->hpout_ena) {
  673. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  674. wm8915->hpout_ena, wm8915->hpout_pending);
  675. val = 0;
  676. mask = 0;
  677. if (wm8915->hpout_pending & HPOUT1L) {
  678. val |= WM8915_HPOUT1L_RMV_SHORT;
  679. mask |= WM8915_HPOUT1L_RMV_SHORT;
  680. } else {
  681. mask |= WM8915_HPOUT1L_RMV_SHORT |
  682. WM8915_HPOUT1L_OUTP |
  683. WM8915_HPOUT1L_DLY;
  684. }
  685. if (wm8915->hpout_pending & HPOUT1R) {
  686. val |= WM8915_HPOUT1R_RMV_SHORT;
  687. mask |= WM8915_HPOUT1R_RMV_SHORT;
  688. } else {
  689. mask |= WM8915_HPOUT1R_RMV_SHORT |
  690. WM8915_HPOUT1R_OUTP |
  691. WM8915_HPOUT1R_DLY;
  692. }
  693. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_1, mask, val);
  694. val = 0;
  695. mask = 0;
  696. if (wm8915->hpout_pending & HPOUT2L) {
  697. val |= WM8915_HPOUT2L_RMV_SHORT;
  698. mask |= WM8915_HPOUT2L_RMV_SHORT;
  699. } else {
  700. mask |= WM8915_HPOUT2L_RMV_SHORT |
  701. WM8915_HPOUT2L_OUTP |
  702. WM8915_HPOUT2L_DLY;
  703. }
  704. if (wm8915->hpout_pending & HPOUT2R) {
  705. val |= WM8915_HPOUT2R_RMV_SHORT;
  706. mask |= WM8915_HPOUT2R_RMV_SHORT;
  707. } else {
  708. mask |= WM8915_HPOUT2R_RMV_SHORT |
  709. WM8915_HPOUT2R_OUTP |
  710. WM8915_HPOUT2R_DLY;
  711. }
  712. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_2, mask, val);
  713. wm8915->hpout_ena = wm8915->hpout_pending;
  714. }
  715. }
  716. static int dcs_start(struct snd_soc_dapm_widget *w,
  717. struct snd_kcontrol *kcontrol, int event)
  718. {
  719. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  720. switch (event) {
  721. case SND_SOC_DAPM_POST_PMU:
  722. wm8915->dcs_pending |= 1 << w->shift;
  723. break;
  724. default:
  725. BUG();
  726. return -EINVAL;
  727. }
  728. return 0;
  729. }
  730. static const char *sidetone_text[] = {
  731. "IN1", "IN2",
  732. };
  733. static const struct soc_enum left_sidetone_enum =
  734. SOC_ENUM_SINGLE(WM8915_SIDETONE, 0, 2, sidetone_text);
  735. static const struct snd_kcontrol_new left_sidetone =
  736. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  737. static const struct soc_enum right_sidetone_enum =
  738. SOC_ENUM_SINGLE(WM8915_SIDETONE, 1, 2, sidetone_text);
  739. static const struct snd_kcontrol_new right_sidetone =
  740. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  741. static const char *spk_text[] = {
  742. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  743. };
  744. static const struct soc_enum spkl_enum =
  745. SOC_ENUM_SINGLE(WM8915_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  746. static const struct snd_kcontrol_new spkl_mux =
  747. SOC_DAPM_ENUM("SPKL", spkl_enum);
  748. static const struct soc_enum spkr_enum =
  749. SOC_ENUM_SINGLE(WM8915_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  750. static const struct snd_kcontrol_new spkr_mux =
  751. SOC_DAPM_ENUM("SPKR", spkr_enum);
  752. static const char *dsp1rx_text[] = {
  753. "AIF1", "AIF2"
  754. };
  755. static const struct soc_enum dsp1rx_enum =
  756. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  757. static const struct snd_kcontrol_new dsp1rx =
  758. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  759. static const char *dsp2rx_text[] = {
  760. "AIF2", "AIF1"
  761. };
  762. static const struct soc_enum dsp2rx_enum =
  763. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  764. static const struct snd_kcontrol_new dsp2rx =
  765. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  766. static const char *aif2tx_text[] = {
  767. "DSP2", "DSP1", "AIF1"
  768. };
  769. static const struct soc_enum aif2tx_enum =
  770. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  771. static const struct snd_kcontrol_new aif2tx =
  772. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  773. static const char *inmux_text[] = {
  774. "ADC", "DMIC1", "DMIC2"
  775. };
  776. static const struct soc_enum in1_enum =
  777. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  778. static const struct snd_kcontrol_new in1_mux =
  779. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  780. static const struct soc_enum in2_enum =
  781. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  782. static const struct snd_kcontrol_new in2_mux =
  783. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  784. static const struct snd_kcontrol_new dac2r_mix[] = {
  785. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  786. 5, 1, 0),
  787. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  788. 4, 1, 0),
  789. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  790. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  791. };
  792. static const struct snd_kcontrol_new dac2l_mix[] = {
  793. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  794. 5, 1, 0),
  795. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  796. 4, 1, 0),
  797. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  798. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  799. };
  800. static const struct snd_kcontrol_new dac1r_mix[] = {
  801. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  802. 5, 1, 0),
  803. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  804. 4, 1, 0),
  805. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  806. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  807. };
  808. static const struct snd_kcontrol_new dac1l_mix[] = {
  809. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  810. 5, 1, 0),
  811. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  812. 4, 1, 0),
  813. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  814. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  815. };
  816. static const struct snd_kcontrol_new dsp1txl[] = {
  817. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  818. 1, 1, 0),
  819. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  820. 0, 1, 0),
  821. };
  822. static const struct snd_kcontrol_new dsp1txr[] = {
  823. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  824. 1, 1, 0),
  825. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  826. 0, 1, 0),
  827. };
  828. static const struct snd_kcontrol_new dsp2txl[] = {
  829. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  830. 1, 1, 0),
  831. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  832. 0, 1, 0),
  833. };
  834. static const struct snd_kcontrol_new dsp2txr[] = {
  835. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  836. 1, 1, 0),
  837. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  838. 0, 1, 0),
  839. };
  840. static const struct snd_soc_dapm_widget wm8915_dapm_widgets[] = {
  841. SND_SOC_DAPM_INPUT("IN1LN"),
  842. SND_SOC_DAPM_INPUT("IN1LP"),
  843. SND_SOC_DAPM_INPUT("IN1RN"),
  844. SND_SOC_DAPM_INPUT("IN1RP"),
  845. SND_SOC_DAPM_INPUT("IN2LN"),
  846. SND_SOC_DAPM_INPUT("IN2LP"),
  847. SND_SOC_DAPM_INPUT("IN2RN"),
  848. SND_SOC_DAPM_INPUT("IN2RP"),
  849. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  850. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  851. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8915_AIF_CLOCKING_1, 0, 0, NULL, 0),
  852. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8915_CLOCKING_1, 1, 0, NULL, 0),
  853. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8915_CLOCKING_1, 2, 0, NULL, 0),
  854. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8915_CHARGE_PUMP_1, 15, 0, cp_event,
  855. SND_SOC_DAPM_POST_PMU),
  856. SND_SOC_DAPM_SUPPLY("LDO2", WM8915_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  857. SND_SOC_DAPM_MICBIAS("MICB2", WM8915_POWER_MANAGEMENT_1, 9, 0),
  858. SND_SOC_DAPM_MICBIAS("MICB1", WM8915_POWER_MANAGEMENT_1, 8, 0),
  859. SND_SOC_DAPM_PGA("IN1L PGA", WM8915_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  860. SND_SOC_DAPM_PGA("IN1R PGA", WM8915_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  861. SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  862. SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  863. SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  864. SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  865. SND_SOC_DAPM_PGA("IN1L", WM8915_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
  866. SND_SOC_DAPM_PGA("IN1R", WM8915_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
  867. SND_SOC_DAPM_PGA("IN2L", WM8915_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
  868. SND_SOC_DAPM_PGA("IN2R", WM8915_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
  869. SND_SOC_DAPM_SUPPLY("DMIC2", WM8915_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  870. SND_SOC_DAPM_SUPPLY("DMIC1", WM8915_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  871. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8915_POWER_MANAGEMENT_3, 5, 0),
  872. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8915_POWER_MANAGEMENT_3, 4, 0),
  873. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8915_POWER_MANAGEMENT_3, 3, 0),
  874. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8915_POWER_MANAGEMENT_3, 2, 0),
  875. SND_SOC_DAPM_ADC("ADCL", NULL, WM8915_POWER_MANAGEMENT_3, 1, 0),
  876. SND_SOC_DAPM_ADC("ADCR", NULL, WM8915_POWER_MANAGEMENT_3, 0, 0),
  877. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  878. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  879. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 11, 0),
  880. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 10, 0),
  881. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 9, 0),
  882. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 8, 0),
  883. SND_SOC_DAPM_MIXER("DSP2TXL", WM8915_POWER_MANAGEMENT_5, 11, 0,
  884. dsp2txl, ARRAY_SIZE(dsp2txl)),
  885. SND_SOC_DAPM_MIXER("DSP2TXR", WM8915_POWER_MANAGEMENT_5, 10, 0,
  886. dsp2txr, ARRAY_SIZE(dsp2txr)),
  887. SND_SOC_DAPM_MIXER("DSP1TXL", WM8915_POWER_MANAGEMENT_5, 9, 0,
  888. dsp1txl, ARRAY_SIZE(dsp1txl)),
  889. SND_SOC_DAPM_MIXER("DSP1TXR", WM8915_POWER_MANAGEMENT_5, 8, 0,
  890. dsp1txr, ARRAY_SIZE(dsp1txr)),
  891. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  892. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  893. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  894. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  895. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  896. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  897. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  898. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  899. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8915_POWER_MANAGEMENT_5, 3, 0),
  900. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8915_POWER_MANAGEMENT_5, 2, 0),
  901. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8915_POWER_MANAGEMENT_5, 1, 0),
  902. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8915_POWER_MANAGEMENT_5, 0, 0),
  903. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
  904. WM8915_POWER_MANAGEMENT_4, 9, 0),
  905. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
  906. WM8915_POWER_MANAGEMENT_4, 8, 0),
  907. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
  908. WM8915_POWER_MANAGEMENT_6, 9, 0),
  909. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
  910. WM8915_POWER_MANAGEMENT_6, 8, 0),
  911. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  912. WM8915_POWER_MANAGEMENT_4, 5, 0),
  913. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  914. WM8915_POWER_MANAGEMENT_4, 4, 0),
  915. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  916. WM8915_POWER_MANAGEMENT_4, 3, 0),
  917. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  918. WM8915_POWER_MANAGEMENT_4, 2, 0),
  919. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  920. WM8915_POWER_MANAGEMENT_4, 1, 0),
  921. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  922. WM8915_POWER_MANAGEMENT_4, 0, 0),
  923. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  924. WM8915_POWER_MANAGEMENT_6, 5, 0),
  925. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  926. WM8915_POWER_MANAGEMENT_6, 4, 0),
  927. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  928. WM8915_POWER_MANAGEMENT_6, 3, 0),
  929. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  930. WM8915_POWER_MANAGEMENT_6, 2, 0),
  931. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  932. WM8915_POWER_MANAGEMENT_6, 1, 0),
  933. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  934. WM8915_POWER_MANAGEMENT_6, 0, 0),
  935. /* We route as stereo pairs so define some dummy widgets to squash
  936. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  937. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  938. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  939. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  940. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  941. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  942. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  943. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  944. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  945. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  946. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  947. SND_SOC_DAPM_PGA("SPKL PGA", WM8915_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  948. SND_SOC_DAPM_PGA("SPKR PGA", WM8915_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  949. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8915_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8915_ANALOGUE_HP_2, 5, 0, NULL, 0),
  951. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8915_DC_SERVO_1, 2, 0, dcs_start,
  952. SND_SOC_DAPM_POST_PMU),
  953. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8915_ANALOGUE_HP_2, 6, 0, NULL, 0),
  954. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  955. rmv_short_event,
  956. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  957. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8915_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  958. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8915_ANALOGUE_HP_2, 1, 0, NULL, 0),
  959. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8915_DC_SERVO_1, 3, 0, dcs_start,
  960. SND_SOC_DAPM_POST_PMU),
  961. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8915_ANALOGUE_HP_2, 2, 0, NULL, 0),
  962. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  963. rmv_short_event,
  964. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  965. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8915_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  966. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8915_ANALOGUE_HP_1, 5, 0, NULL, 0),
  967. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8915_DC_SERVO_1, 0, 0, dcs_start,
  968. SND_SOC_DAPM_POST_PMU),
  969. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8915_ANALOGUE_HP_1, 6, 0, NULL, 0),
  970. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  971. rmv_short_event,
  972. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  973. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8915_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  974. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8915_ANALOGUE_HP_1, 1, 0, NULL, 0),
  975. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8915_DC_SERVO_1, 1, 0, dcs_start,
  976. SND_SOC_DAPM_POST_PMU),
  977. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8915_ANALOGUE_HP_1, 2, 0, NULL, 0),
  978. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  979. rmv_short_event,
  980. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  981. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  982. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  983. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  984. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  985. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  986. };
  987. static const struct snd_soc_dapm_route wm8915_dapm_routes[] = {
  988. { "AIFCLK", NULL, "SYSCLK" },
  989. { "SYSDSPCLK", NULL, "SYSCLK" },
  990. { "Charge Pump", NULL, "SYSCLK" },
  991. { "MICB1", NULL, "LDO2" },
  992. { "MICB2", NULL, "LDO2" },
  993. { "IN1L PGA", NULL, "IN2LN" },
  994. { "IN1L PGA", NULL, "IN2LP" },
  995. { "IN1L PGA", NULL, "IN1LN" },
  996. { "IN1L PGA", NULL, "IN1LP" },
  997. { "IN1R PGA", NULL, "IN2RN" },
  998. { "IN1R PGA", NULL, "IN2RP" },
  999. { "IN1R PGA", NULL, "IN1RN" },
  1000. { "IN1R PGA", NULL, "IN1RP" },
  1001. { "ADCL", NULL, "IN1L PGA" },
  1002. { "ADCR", NULL, "IN1R PGA" },
  1003. { "DMIC1L", NULL, "DMIC1DAT" },
  1004. { "DMIC1R", NULL, "DMIC1DAT" },
  1005. { "DMIC2L", NULL, "DMIC2DAT" },
  1006. { "DMIC2R", NULL, "DMIC2DAT" },
  1007. { "DMIC2L", NULL, "DMIC2" },
  1008. { "DMIC2R", NULL, "DMIC2" },
  1009. { "DMIC1L", NULL, "DMIC1" },
  1010. { "DMIC1R", NULL, "DMIC1" },
  1011. { "IN1L Mux", "ADC", "ADCL" },
  1012. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1013. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1014. { "IN1R Mux", "ADC", "ADCR" },
  1015. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1016. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1017. { "IN2L Mux", "ADC", "ADCL" },
  1018. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1019. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1020. { "IN2R Mux", "ADC", "ADCR" },
  1021. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1022. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1023. { "Left Sidetone", "IN1", "IN1L Mux" },
  1024. { "Left Sidetone", "IN2", "IN2L Mux" },
  1025. { "Right Sidetone", "IN1", "IN1R Mux" },
  1026. { "Right Sidetone", "IN2", "IN2R Mux" },
  1027. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1028. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1029. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1030. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1031. { "AIF1TX0", NULL, "DSP1TXL" },
  1032. { "AIF1TX1", NULL, "DSP1TXR" },
  1033. { "AIF1TX2", NULL, "DSP2TXL" },
  1034. { "AIF1TX3", NULL, "DSP2TXR" },
  1035. { "AIF1TX4", NULL, "AIF2RX0" },
  1036. { "AIF1TX5", NULL, "AIF2RX1" },
  1037. { "AIF1RX0", NULL, "AIFCLK" },
  1038. { "AIF1RX1", NULL, "AIFCLK" },
  1039. { "AIF1RX2", NULL, "AIFCLK" },
  1040. { "AIF1RX3", NULL, "AIFCLK" },
  1041. { "AIF1RX4", NULL, "AIFCLK" },
  1042. { "AIF1RX5", NULL, "AIFCLK" },
  1043. { "AIF2RX0", NULL, "AIFCLK" },
  1044. { "AIF2RX1", NULL, "AIFCLK" },
  1045. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1046. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1047. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1048. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1049. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1050. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1051. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1052. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1053. { "AIF1RXA", NULL, "AIF1RX0" },
  1054. { "AIF1RXA", NULL, "AIF1RX1" },
  1055. { "AIF1RXB", NULL, "AIF1RX2" },
  1056. { "AIF1RXB", NULL, "AIF1RX3" },
  1057. { "AIF1RXC", NULL, "AIF1RX4" },
  1058. { "AIF1RXC", NULL, "AIF1RX5" },
  1059. { "AIF2RX", NULL, "AIF2RX0" },
  1060. { "AIF2RX", NULL, "AIF2RX1" },
  1061. { "AIF2TX", "DSP2", "DSP2TX" },
  1062. { "AIF2TX", "DSP1", "DSP1RX" },
  1063. { "AIF2TX", "AIF1", "AIF1RXC" },
  1064. { "DSP1RXL", NULL, "DSP1RX" },
  1065. { "DSP1RXR", NULL, "DSP1RX" },
  1066. { "DSP2RXL", NULL, "DSP2RX" },
  1067. { "DSP2RXR", NULL, "DSP2RX" },
  1068. { "DSP2TX", NULL, "DSP2TXL" },
  1069. { "DSP2TX", NULL, "DSP2TXR" },
  1070. { "DSP1RX", "AIF1", "AIF1RXA" },
  1071. { "DSP1RX", "AIF2", "AIF2RX" },
  1072. { "DSP2RX", "AIF1", "AIF1RXB" },
  1073. { "DSP2RX", "AIF2", "AIF2RX" },
  1074. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1075. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1076. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1077. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1078. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1079. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1080. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1081. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1082. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1083. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1084. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1085. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1086. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1087. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1088. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1089. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1090. { "DAC1L", NULL, "DAC1L Mixer" },
  1091. { "DAC1R", NULL, "DAC1R Mixer" },
  1092. { "DAC2L", NULL, "DAC2L Mixer" },
  1093. { "DAC2R", NULL, "DAC2R Mixer" },
  1094. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1095. { "HPOUT2L PGA", NULL, "DAC2L" },
  1096. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1097. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1098. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1099. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1100. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1101. { "HPOUT2R PGA", NULL, "DAC2R" },
  1102. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1103. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1104. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1105. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1106. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1107. { "HPOUT1L PGA", NULL, "DAC1L" },
  1108. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1109. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1110. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1111. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1112. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1113. { "HPOUT1R PGA", NULL, "DAC1R" },
  1114. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1115. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1116. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1117. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1118. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1119. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1120. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1121. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1122. { "SPKL", "DAC1L", "DAC1L" },
  1123. { "SPKL", "DAC1R", "DAC1R" },
  1124. { "SPKL", "DAC2L", "DAC2L" },
  1125. { "SPKL", "DAC2R", "DAC2R" },
  1126. { "SPKR", "DAC1L", "DAC1L" },
  1127. { "SPKR", "DAC1R", "DAC1R" },
  1128. { "SPKR", "DAC2L", "DAC2L" },
  1129. { "SPKR", "DAC2R", "DAC2R" },
  1130. { "SPKL PGA", NULL, "SPKL" },
  1131. { "SPKR PGA", NULL, "SPKR" },
  1132. { "SPKDAT", NULL, "SPKL PGA" },
  1133. { "SPKDAT", NULL, "SPKR PGA" },
  1134. };
  1135. static int wm8915_readable_register(struct snd_soc_codec *codec,
  1136. unsigned int reg)
  1137. {
  1138. /* Due to the sparseness of the register map the compiler
  1139. * output from an explicit switch statement ends up being much
  1140. * more efficient than a table.
  1141. */
  1142. switch (reg) {
  1143. case WM8915_SOFTWARE_RESET:
  1144. case WM8915_POWER_MANAGEMENT_1:
  1145. case WM8915_POWER_MANAGEMENT_2:
  1146. case WM8915_POWER_MANAGEMENT_3:
  1147. case WM8915_POWER_MANAGEMENT_4:
  1148. case WM8915_POWER_MANAGEMENT_5:
  1149. case WM8915_POWER_MANAGEMENT_6:
  1150. case WM8915_POWER_MANAGEMENT_7:
  1151. case WM8915_POWER_MANAGEMENT_8:
  1152. case WM8915_LEFT_LINE_INPUT_VOLUME:
  1153. case WM8915_RIGHT_LINE_INPUT_VOLUME:
  1154. case WM8915_LINE_INPUT_CONTROL:
  1155. case WM8915_DAC1_HPOUT1_VOLUME:
  1156. case WM8915_DAC2_HPOUT2_VOLUME:
  1157. case WM8915_DAC1_LEFT_VOLUME:
  1158. case WM8915_DAC1_RIGHT_VOLUME:
  1159. case WM8915_DAC2_LEFT_VOLUME:
  1160. case WM8915_DAC2_RIGHT_VOLUME:
  1161. case WM8915_OUTPUT1_LEFT_VOLUME:
  1162. case WM8915_OUTPUT1_RIGHT_VOLUME:
  1163. case WM8915_OUTPUT2_LEFT_VOLUME:
  1164. case WM8915_OUTPUT2_RIGHT_VOLUME:
  1165. case WM8915_MICBIAS_1:
  1166. case WM8915_MICBIAS_2:
  1167. case WM8915_LDO_1:
  1168. case WM8915_LDO_2:
  1169. case WM8915_ACCESSORY_DETECT_MODE_1:
  1170. case WM8915_ACCESSORY_DETECT_MODE_2:
  1171. case WM8915_HEADPHONE_DETECT_1:
  1172. case WM8915_HEADPHONE_DETECT_2:
  1173. case WM8915_MIC_DETECT_1:
  1174. case WM8915_MIC_DETECT_2:
  1175. case WM8915_MIC_DETECT_3:
  1176. case WM8915_CHARGE_PUMP_1:
  1177. case WM8915_CHARGE_PUMP_2:
  1178. case WM8915_DC_SERVO_1:
  1179. case WM8915_DC_SERVO_2:
  1180. case WM8915_DC_SERVO_3:
  1181. case WM8915_DC_SERVO_5:
  1182. case WM8915_DC_SERVO_6:
  1183. case WM8915_DC_SERVO_7:
  1184. case WM8915_DC_SERVO_READBACK_0:
  1185. case WM8915_ANALOGUE_HP_1:
  1186. case WM8915_ANALOGUE_HP_2:
  1187. case WM8915_CHIP_REVISION:
  1188. case WM8915_CONTROL_INTERFACE_1:
  1189. case WM8915_WRITE_SEQUENCER_CTRL_1:
  1190. case WM8915_WRITE_SEQUENCER_CTRL_2:
  1191. case WM8915_AIF_CLOCKING_1:
  1192. case WM8915_AIF_CLOCKING_2:
  1193. case WM8915_CLOCKING_1:
  1194. case WM8915_CLOCKING_2:
  1195. case WM8915_AIF_RATE:
  1196. case WM8915_FLL_CONTROL_1:
  1197. case WM8915_FLL_CONTROL_2:
  1198. case WM8915_FLL_CONTROL_3:
  1199. case WM8915_FLL_CONTROL_4:
  1200. case WM8915_FLL_CONTROL_5:
  1201. case WM8915_FLL_CONTROL_6:
  1202. case WM8915_FLL_EFS_1:
  1203. case WM8915_FLL_EFS_2:
  1204. case WM8915_AIF1_CONTROL:
  1205. case WM8915_AIF1_BCLK:
  1206. case WM8915_AIF1_TX_LRCLK_1:
  1207. case WM8915_AIF1_TX_LRCLK_2:
  1208. case WM8915_AIF1_RX_LRCLK_1:
  1209. case WM8915_AIF1_RX_LRCLK_2:
  1210. case WM8915_AIF1TX_DATA_CONFIGURATION_1:
  1211. case WM8915_AIF1TX_DATA_CONFIGURATION_2:
  1212. case WM8915_AIF1RX_DATA_CONFIGURATION:
  1213. case WM8915_AIF1TX_CHANNEL_0_CONFIGURATION:
  1214. case WM8915_AIF1TX_CHANNEL_1_CONFIGURATION:
  1215. case WM8915_AIF1TX_CHANNEL_2_CONFIGURATION:
  1216. case WM8915_AIF1TX_CHANNEL_3_CONFIGURATION:
  1217. case WM8915_AIF1TX_CHANNEL_4_CONFIGURATION:
  1218. case WM8915_AIF1TX_CHANNEL_5_CONFIGURATION:
  1219. case WM8915_AIF1RX_CHANNEL_0_CONFIGURATION:
  1220. case WM8915_AIF1RX_CHANNEL_1_CONFIGURATION:
  1221. case WM8915_AIF1RX_CHANNEL_2_CONFIGURATION:
  1222. case WM8915_AIF1RX_CHANNEL_3_CONFIGURATION:
  1223. case WM8915_AIF1RX_CHANNEL_4_CONFIGURATION:
  1224. case WM8915_AIF1RX_CHANNEL_5_CONFIGURATION:
  1225. case WM8915_AIF1RX_MONO_CONFIGURATION:
  1226. case WM8915_AIF1TX_TEST:
  1227. case WM8915_AIF2_CONTROL:
  1228. case WM8915_AIF2_BCLK:
  1229. case WM8915_AIF2_TX_LRCLK_1:
  1230. case WM8915_AIF2_TX_LRCLK_2:
  1231. case WM8915_AIF2_RX_LRCLK_1:
  1232. case WM8915_AIF2_RX_LRCLK_2:
  1233. case WM8915_AIF2TX_DATA_CONFIGURATION_1:
  1234. case WM8915_AIF2TX_DATA_CONFIGURATION_2:
  1235. case WM8915_AIF2RX_DATA_CONFIGURATION:
  1236. case WM8915_AIF2TX_CHANNEL_0_CONFIGURATION:
  1237. case WM8915_AIF2TX_CHANNEL_1_CONFIGURATION:
  1238. case WM8915_AIF2RX_CHANNEL_0_CONFIGURATION:
  1239. case WM8915_AIF2RX_CHANNEL_1_CONFIGURATION:
  1240. case WM8915_AIF2RX_MONO_CONFIGURATION:
  1241. case WM8915_AIF2TX_TEST:
  1242. case WM8915_DSP1_TX_LEFT_VOLUME:
  1243. case WM8915_DSP1_TX_RIGHT_VOLUME:
  1244. case WM8915_DSP1_RX_LEFT_VOLUME:
  1245. case WM8915_DSP1_RX_RIGHT_VOLUME:
  1246. case WM8915_DSP1_TX_FILTERS:
  1247. case WM8915_DSP1_RX_FILTERS_1:
  1248. case WM8915_DSP1_RX_FILTERS_2:
  1249. case WM8915_DSP1_DRC_1:
  1250. case WM8915_DSP1_DRC_2:
  1251. case WM8915_DSP1_DRC_3:
  1252. case WM8915_DSP1_DRC_4:
  1253. case WM8915_DSP1_DRC_5:
  1254. case WM8915_DSP1_RX_EQ_GAINS_1:
  1255. case WM8915_DSP1_RX_EQ_GAINS_2:
  1256. case WM8915_DSP1_RX_EQ_BAND_1_A:
  1257. case WM8915_DSP1_RX_EQ_BAND_1_B:
  1258. case WM8915_DSP1_RX_EQ_BAND_1_PG:
  1259. case WM8915_DSP1_RX_EQ_BAND_2_A:
  1260. case WM8915_DSP1_RX_EQ_BAND_2_B:
  1261. case WM8915_DSP1_RX_EQ_BAND_2_C:
  1262. case WM8915_DSP1_RX_EQ_BAND_2_PG:
  1263. case WM8915_DSP1_RX_EQ_BAND_3_A:
  1264. case WM8915_DSP1_RX_EQ_BAND_3_B:
  1265. case WM8915_DSP1_RX_EQ_BAND_3_C:
  1266. case WM8915_DSP1_RX_EQ_BAND_3_PG:
  1267. case WM8915_DSP1_RX_EQ_BAND_4_A:
  1268. case WM8915_DSP1_RX_EQ_BAND_4_B:
  1269. case WM8915_DSP1_RX_EQ_BAND_4_C:
  1270. case WM8915_DSP1_RX_EQ_BAND_4_PG:
  1271. case WM8915_DSP1_RX_EQ_BAND_5_A:
  1272. case WM8915_DSP1_RX_EQ_BAND_5_B:
  1273. case WM8915_DSP1_RX_EQ_BAND_5_PG:
  1274. case WM8915_DSP2_TX_LEFT_VOLUME:
  1275. case WM8915_DSP2_TX_RIGHT_VOLUME:
  1276. case WM8915_DSP2_RX_LEFT_VOLUME:
  1277. case WM8915_DSP2_RX_RIGHT_VOLUME:
  1278. case WM8915_DSP2_TX_FILTERS:
  1279. case WM8915_DSP2_RX_FILTERS_1:
  1280. case WM8915_DSP2_RX_FILTERS_2:
  1281. case WM8915_DSP2_DRC_1:
  1282. case WM8915_DSP2_DRC_2:
  1283. case WM8915_DSP2_DRC_3:
  1284. case WM8915_DSP2_DRC_4:
  1285. case WM8915_DSP2_DRC_5:
  1286. case WM8915_DSP2_RX_EQ_GAINS_1:
  1287. case WM8915_DSP2_RX_EQ_GAINS_2:
  1288. case WM8915_DSP2_RX_EQ_BAND_1_A:
  1289. case WM8915_DSP2_RX_EQ_BAND_1_B:
  1290. case WM8915_DSP2_RX_EQ_BAND_1_PG:
  1291. case WM8915_DSP2_RX_EQ_BAND_2_A:
  1292. case WM8915_DSP2_RX_EQ_BAND_2_B:
  1293. case WM8915_DSP2_RX_EQ_BAND_2_C:
  1294. case WM8915_DSP2_RX_EQ_BAND_2_PG:
  1295. case WM8915_DSP2_RX_EQ_BAND_3_A:
  1296. case WM8915_DSP2_RX_EQ_BAND_3_B:
  1297. case WM8915_DSP2_RX_EQ_BAND_3_C:
  1298. case WM8915_DSP2_RX_EQ_BAND_3_PG:
  1299. case WM8915_DSP2_RX_EQ_BAND_4_A:
  1300. case WM8915_DSP2_RX_EQ_BAND_4_B:
  1301. case WM8915_DSP2_RX_EQ_BAND_4_C:
  1302. case WM8915_DSP2_RX_EQ_BAND_4_PG:
  1303. case WM8915_DSP2_RX_EQ_BAND_5_A:
  1304. case WM8915_DSP2_RX_EQ_BAND_5_B:
  1305. case WM8915_DSP2_RX_EQ_BAND_5_PG:
  1306. case WM8915_DAC1_MIXER_VOLUMES:
  1307. case WM8915_DAC1_LEFT_MIXER_ROUTING:
  1308. case WM8915_DAC1_RIGHT_MIXER_ROUTING:
  1309. case WM8915_DAC2_MIXER_VOLUMES:
  1310. case WM8915_DAC2_LEFT_MIXER_ROUTING:
  1311. case WM8915_DAC2_RIGHT_MIXER_ROUTING:
  1312. case WM8915_DSP1_TX_LEFT_MIXER_ROUTING:
  1313. case WM8915_DSP1_TX_RIGHT_MIXER_ROUTING:
  1314. case WM8915_DSP2_TX_LEFT_MIXER_ROUTING:
  1315. case WM8915_DSP2_TX_RIGHT_MIXER_ROUTING:
  1316. case WM8915_DSP_TX_MIXER_SELECT:
  1317. case WM8915_DAC_SOFTMUTE:
  1318. case WM8915_OVERSAMPLING:
  1319. case WM8915_SIDETONE:
  1320. case WM8915_GPIO_1:
  1321. case WM8915_GPIO_2:
  1322. case WM8915_GPIO_3:
  1323. case WM8915_GPIO_4:
  1324. case WM8915_GPIO_5:
  1325. case WM8915_PULL_CONTROL_1:
  1326. case WM8915_PULL_CONTROL_2:
  1327. case WM8915_INTERRUPT_STATUS_1:
  1328. case WM8915_INTERRUPT_STATUS_2:
  1329. case WM8915_INTERRUPT_RAW_STATUS_2:
  1330. case WM8915_INTERRUPT_STATUS_1_MASK:
  1331. case WM8915_INTERRUPT_STATUS_2_MASK:
  1332. case WM8915_INTERRUPT_CONTROL:
  1333. case WM8915_LEFT_PDM_SPEAKER:
  1334. case WM8915_RIGHT_PDM_SPEAKER:
  1335. case WM8915_PDM_SPEAKER_MUTE_SEQUENCE:
  1336. case WM8915_PDM_SPEAKER_VOLUME:
  1337. return 1;
  1338. default:
  1339. return 0;
  1340. }
  1341. }
  1342. static int wm8915_volatile_register(struct snd_soc_codec *codec,
  1343. unsigned int reg)
  1344. {
  1345. switch (reg) {
  1346. case WM8915_SOFTWARE_RESET:
  1347. case WM8915_CHIP_REVISION:
  1348. case WM8915_LDO_1:
  1349. case WM8915_LDO_2:
  1350. case WM8915_INTERRUPT_STATUS_1:
  1351. case WM8915_INTERRUPT_STATUS_2:
  1352. case WM8915_INTERRUPT_RAW_STATUS_2:
  1353. case WM8915_DC_SERVO_READBACK_0:
  1354. case WM8915_DC_SERVO_2:
  1355. case WM8915_DC_SERVO_6:
  1356. case WM8915_DC_SERVO_7:
  1357. case WM8915_FLL_CONTROL_6:
  1358. case WM8915_MIC_DETECT_3:
  1359. case WM8915_HEADPHONE_DETECT_1:
  1360. case WM8915_HEADPHONE_DETECT_2:
  1361. return 1;
  1362. default:
  1363. return 0;
  1364. }
  1365. }
  1366. static int wm8915_reset(struct snd_soc_codec *codec)
  1367. {
  1368. return snd_soc_write(codec, WM8915_SOFTWARE_RESET, 0x8915);
  1369. }
  1370. static int wm8915_set_bias_level(struct snd_soc_codec *codec,
  1371. enum snd_soc_bias_level level)
  1372. {
  1373. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1374. int ret;
  1375. switch (level) {
  1376. case SND_SOC_BIAS_ON:
  1377. break;
  1378. case SND_SOC_BIAS_PREPARE:
  1379. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1380. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1381. WM8915_BG_ENA, WM8915_BG_ENA);
  1382. msleep(2);
  1383. }
  1384. break;
  1385. case SND_SOC_BIAS_STANDBY:
  1386. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1387. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  1388. wm8915->supplies);
  1389. if (ret != 0) {
  1390. dev_err(codec->dev,
  1391. "Failed to enable supplies: %d\n",
  1392. ret);
  1393. return ret;
  1394. }
  1395. if (wm8915->pdata.ldo_ena >= 0) {
  1396. gpio_set_value_cansleep(wm8915->pdata.ldo_ena,
  1397. 1);
  1398. msleep(5);
  1399. }
  1400. codec->cache_only = false;
  1401. snd_soc_cache_sync(codec);
  1402. }
  1403. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1404. WM8915_BG_ENA, 0);
  1405. break;
  1406. case SND_SOC_BIAS_OFF:
  1407. codec->cache_only = true;
  1408. if (wm8915->pdata.ldo_ena >= 0)
  1409. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  1410. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies),
  1411. wm8915->supplies);
  1412. break;
  1413. }
  1414. codec->dapm.bias_level = level;
  1415. return 0;
  1416. }
  1417. static int wm8915_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1418. {
  1419. struct snd_soc_codec *codec = dai->codec;
  1420. int aifctrl = 0;
  1421. int bclk = 0;
  1422. int lrclk_tx = 0;
  1423. int lrclk_rx = 0;
  1424. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1425. switch (dai->id) {
  1426. case 0:
  1427. aifctrl_reg = WM8915_AIF1_CONTROL;
  1428. bclk_reg = WM8915_AIF1_BCLK;
  1429. lrclk_tx_reg = WM8915_AIF1_TX_LRCLK_2;
  1430. lrclk_rx_reg = WM8915_AIF1_RX_LRCLK_2;
  1431. break;
  1432. case 1:
  1433. aifctrl_reg = WM8915_AIF2_CONTROL;
  1434. bclk_reg = WM8915_AIF2_BCLK;
  1435. lrclk_tx_reg = WM8915_AIF2_TX_LRCLK_2;
  1436. lrclk_rx_reg = WM8915_AIF2_RX_LRCLK_2;
  1437. break;
  1438. default:
  1439. BUG();
  1440. return -EINVAL;
  1441. }
  1442. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1443. case SND_SOC_DAIFMT_NB_NF:
  1444. break;
  1445. case SND_SOC_DAIFMT_IB_NF:
  1446. bclk |= WM8915_AIF1_BCLK_INV;
  1447. break;
  1448. case SND_SOC_DAIFMT_NB_IF:
  1449. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1450. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1451. break;
  1452. case SND_SOC_DAIFMT_IB_IF:
  1453. bclk |= WM8915_AIF1_BCLK_INV;
  1454. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1455. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1456. break;
  1457. }
  1458. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1459. case SND_SOC_DAIFMT_CBS_CFS:
  1460. break;
  1461. case SND_SOC_DAIFMT_CBS_CFM:
  1462. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1463. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1464. break;
  1465. case SND_SOC_DAIFMT_CBM_CFS:
  1466. bclk |= WM8915_AIF1_BCLK_MSTR;
  1467. break;
  1468. case SND_SOC_DAIFMT_CBM_CFM:
  1469. bclk |= WM8915_AIF1_BCLK_MSTR;
  1470. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1471. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1472. break;
  1473. default:
  1474. return -EINVAL;
  1475. }
  1476. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1477. case SND_SOC_DAIFMT_DSP_A:
  1478. break;
  1479. case SND_SOC_DAIFMT_DSP_B:
  1480. aifctrl |= 1;
  1481. break;
  1482. case SND_SOC_DAIFMT_I2S:
  1483. aifctrl |= 2;
  1484. break;
  1485. case SND_SOC_DAIFMT_LEFT_J:
  1486. aifctrl |= 3;
  1487. break;
  1488. default:
  1489. return -EINVAL;
  1490. }
  1491. snd_soc_update_bits(codec, aifctrl_reg, WM8915_AIF1_FMT_MASK, aifctrl);
  1492. snd_soc_update_bits(codec, bclk_reg,
  1493. WM8915_AIF1_BCLK_INV | WM8915_AIF1_BCLK_MSTR,
  1494. bclk);
  1495. snd_soc_update_bits(codec, lrclk_tx_reg,
  1496. WM8915_AIF1TX_LRCLK_INV |
  1497. WM8915_AIF1TX_LRCLK_MSTR,
  1498. lrclk_tx);
  1499. snd_soc_update_bits(codec, lrclk_rx_reg,
  1500. WM8915_AIF1RX_LRCLK_INV |
  1501. WM8915_AIF1RX_LRCLK_MSTR,
  1502. lrclk_rx);
  1503. return 0;
  1504. }
  1505. static const int bclk_divs[] = {
  1506. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1507. };
  1508. static const int dsp_divs[] = {
  1509. 48000, 32000, 16000, 8000
  1510. };
  1511. static int wm8915_hw_params(struct snd_pcm_substream *substream,
  1512. struct snd_pcm_hw_params *params,
  1513. struct snd_soc_dai *dai)
  1514. {
  1515. struct snd_soc_codec *codec = dai->codec;
  1516. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1517. int bits, i, bclk_rate, best, cur_val;
  1518. int aifdata = 0;
  1519. int bclk = 0;
  1520. int lrclk = 0;
  1521. int dsp = 0;
  1522. int aifdata_reg, bclk_reg, lrclk_reg, dsp_shift;
  1523. if (!wm8915->sysclk) {
  1524. dev_err(codec->dev, "SYSCLK not configured\n");
  1525. return -EINVAL;
  1526. }
  1527. switch (dai->id) {
  1528. case 0:
  1529. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1530. (snd_soc_read(codec, WM8915_GPIO_1)) & WM8915_GP1_FN_MASK) {
  1531. aifdata_reg = WM8915_AIF1RX_DATA_CONFIGURATION;
  1532. lrclk_reg = WM8915_AIF1_RX_LRCLK_1;
  1533. } else {
  1534. aifdata_reg = WM8915_AIF1TX_DATA_CONFIGURATION_1;
  1535. lrclk_reg = WM8915_AIF1_TX_LRCLK_1;
  1536. }
  1537. bclk_reg = WM8915_AIF1_BCLK;
  1538. dsp_shift = 0;
  1539. break;
  1540. case 1:
  1541. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1542. (snd_soc_read(codec, WM8915_GPIO_2)) & WM8915_GP2_FN_MASK) {
  1543. aifdata_reg = WM8915_AIF2RX_DATA_CONFIGURATION;
  1544. lrclk_reg = WM8915_AIF2_RX_LRCLK_1;
  1545. } else {
  1546. aifdata_reg = WM8915_AIF2TX_DATA_CONFIGURATION_1;
  1547. lrclk_reg = WM8915_AIF2_TX_LRCLK_1;
  1548. }
  1549. bclk_reg = WM8915_AIF2_BCLK;
  1550. dsp_shift = WM8915_DSP2_DIV_SHIFT;
  1551. break;
  1552. default:
  1553. BUG();
  1554. return -EINVAL;
  1555. }
  1556. bclk_rate = snd_soc_params_to_bclk(params);
  1557. if (bclk_rate < 0) {
  1558. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1559. return bclk_rate;
  1560. }
  1561. /* Needs looking at for TDM */
  1562. bits = snd_pcm_format_width(params_format(params));
  1563. if (bits < 0)
  1564. return bits;
  1565. aifdata |= (bits << WM8915_AIF1TX_WL_SHIFT) | bits;
  1566. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1567. if (dsp_divs[i] == params_rate(params))
  1568. break;
  1569. }
  1570. if (i == ARRAY_SIZE(dsp_divs)) {
  1571. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1572. params_rate(params));
  1573. return -EINVAL;
  1574. }
  1575. dsp |= i << dsp_shift;
  1576. /* Pick a divisor for BCLK as close as we can get to ideal */
  1577. best = 0;
  1578. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1579. cur_val = (wm8915->sysclk / bclk_divs[i]) - bclk_rate;
  1580. if (cur_val < 0) /* BCLK table is sorted */
  1581. break;
  1582. best = i;
  1583. }
  1584. bclk_rate = wm8915->sysclk / bclk_divs[best];
  1585. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1586. bclk_divs[best], bclk_rate);
  1587. bclk |= best;
  1588. lrclk = bclk_rate / params_rate(params);
  1589. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1590. lrclk, bclk_rate / lrclk);
  1591. snd_soc_update_bits(codec, aifdata_reg,
  1592. WM8915_AIF1TX_WL_MASK |
  1593. WM8915_AIF1TX_SLOT_LEN_MASK,
  1594. aifdata);
  1595. snd_soc_update_bits(codec, bclk_reg, WM8915_AIF1_BCLK_DIV_MASK, bclk);
  1596. snd_soc_update_bits(codec, lrclk_reg, WM8915_AIF1RX_RATE_MASK,
  1597. lrclk);
  1598. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_2,
  1599. WM8915_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1600. wm8915->rx_rate[dai->id] = params_rate(params);
  1601. return 0;
  1602. }
  1603. static int wm8915_set_sysclk(struct snd_soc_dai *dai,
  1604. int clk_id, unsigned int freq, int dir)
  1605. {
  1606. struct snd_soc_codec *codec = dai->codec;
  1607. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1608. int lfclk = 0;
  1609. int ratediv = 0;
  1610. int src;
  1611. int old;
  1612. /* Disable SYSCLK while we reconfigure */
  1613. old = snd_soc_read(codec, WM8915_AIF_CLOCKING_1) & WM8915_SYSCLK_ENA;
  1614. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1615. WM8915_SYSCLK_ENA, 0);
  1616. switch (clk_id) {
  1617. case WM8915_SYSCLK_MCLK1:
  1618. wm8915->sysclk = freq;
  1619. src = 0;
  1620. break;
  1621. case WM8915_SYSCLK_MCLK2:
  1622. wm8915->sysclk = freq;
  1623. src = 1;
  1624. break;
  1625. case WM8915_SYSCLK_FLL:
  1626. wm8915->sysclk = freq;
  1627. src = 2;
  1628. break;
  1629. default:
  1630. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1631. return -EINVAL;
  1632. }
  1633. switch (wm8915->sysclk) {
  1634. case 6144000:
  1635. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1636. WM8915_SYSCLK_RATE, 0);
  1637. break;
  1638. case 24576000:
  1639. ratediv = WM8915_SYSCLK_DIV;
  1640. case 12288000:
  1641. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1642. WM8915_SYSCLK_RATE, WM8915_SYSCLK_RATE);
  1643. break;
  1644. case 32000:
  1645. case 32768:
  1646. lfclk = WM8915_LFCLK_ENA;
  1647. break;
  1648. default:
  1649. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1650. wm8915->sysclk);
  1651. return -EINVAL;
  1652. }
  1653. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1654. WM8915_SYSCLK_SRC_MASK | WM8915_SYSCLK_DIV_MASK,
  1655. src << WM8915_SYSCLK_SRC_SHIFT | ratediv);
  1656. snd_soc_update_bits(codec, WM8915_CLOCKING_1, WM8915_LFCLK_ENA, lfclk);
  1657. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1658. WM8915_SYSCLK_ENA, old);
  1659. return 0;
  1660. }
  1661. struct _fll_div {
  1662. u16 fll_fratio;
  1663. u16 fll_outdiv;
  1664. u16 fll_refclk_div;
  1665. u16 fll_loop_gain;
  1666. u16 fll_ref_freq;
  1667. u16 n;
  1668. u16 theta;
  1669. u16 lambda;
  1670. };
  1671. static struct {
  1672. unsigned int min;
  1673. unsigned int max;
  1674. u16 fll_fratio;
  1675. int ratio;
  1676. } fll_fratios[] = {
  1677. { 0, 64000, 4, 16 },
  1678. { 64000, 128000, 3, 8 },
  1679. { 128000, 256000, 2, 4 },
  1680. { 256000, 1000000, 1, 2 },
  1681. { 1000000, 13500000, 0, 1 },
  1682. };
  1683. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1684. unsigned int Fout)
  1685. {
  1686. unsigned int target;
  1687. unsigned int div;
  1688. unsigned int fratio, gcd_fll;
  1689. int i;
  1690. /* Fref must be <=13.5MHz */
  1691. div = 1;
  1692. fll_div->fll_refclk_div = 0;
  1693. while ((Fref / div) > 13500000) {
  1694. div *= 2;
  1695. fll_div->fll_refclk_div++;
  1696. if (div > 8) {
  1697. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1698. Fref);
  1699. return -EINVAL;
  1700. }
  1701. }
  1702. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1703. /* Apply the division for our remaining calculations */
  1704. Fref /= div;
  1705. if (Fref >= 3000000)
  1706. fll_div->fll_loop_gain = 5;
  1707. else
  1708. fll_div->fll_loop_gain = 0;
  1709. if (Fref >= 48000)
  1710. fll_div->fll_ref_freq = 0;
  1711. else
  1712. fll_div->fll_ref_freq = 1;
  1713. /* Fvco should be 90-100MHz; don't check the upper bound */
  1714. div = 2;
  1715. while (Fout * div < 90000000) {
  1716. div++;
  1717. if (div > 64) {
  1718. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1719. Fout);
  1720. return -EINVAL;
  1721. }
  1722. }
  1723. target = Fout * div;
  1724. fll_div->fll_outdiv = div - 1;
  1725. pr_debug("FLL Fvco=%dHz\n", target);
  1726. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1727. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1728. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1729. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1730. fratio = fll_fratios[i].ratio;
  1731. break;
  1732. }
  1733. }
  1734. if (i == ARRAY_SIZE(fll_fratios)) {
  1735. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1736. return -EINVAL;
  1737. }
  1738. fll_div->n = target / (fratio * Fref);
  1739. if (target % Fref == 0) {
  1740. fll_div->theta = 0;
  1741. fll_div->lambda = 0;
  1742. } else {
  1743. gcd_fll = gcd(target, fratio * Fref);
  1744. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1745. / gcd_fll;
  1746. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1747. }
  1748. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1749. fll_div->n, fll_div->theta, fll_div->lambda);
  1750. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1751. fll_div->fll_fratio, fll_div->fll_outdiv,
  1752. fll_div->fll_refclk_div);
  1753. return 0;
  1754. }
  1755. static int wm8915_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1756. unsigned int Fref, unsigned int Fout)
  1757. {
  1758. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1759. struct _fll_div fll_div;
  1760. unsigned long timeout;
  1761. int ret, reg;
  1762. /* Any change? */
  1763. if (source == wm8915->fll_src && Fref == wm8915->fll_fref &&
  1764. Fout == wm8915->fll_fout)
  1765. return 0;
  1766. if (Fout == 0) {
  1767. dev_dbg(codec->dev, "FLL disabled\n");
  1768. wm8915->fll_fref = 0;
  1769. wm8915->fll_fout = 0;
  1770. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1771. WM8915_FLL_ENA, 0);
  1772. return 0;
  1773. }
  1774. ret = fll_factors(&fll_div, Fref, Fout);
  1775. if (ret != 0)
  1776. return ret;
  1777. switch (source) {
  1778. case WM8915_FLL_MCLK1:
  1779. reg = 0;
  1780. break;
  1781. case WM8915_FLL_MCLK2:
  1782. reg = 1;
  1783. case WM8915_FLL_DACLRCLK1:
  1784. reg = 2;
  1785. break;
  1786. case WM8915_FLL_BCLK1:
  1787. reg = 3;
  1788. break;
  1789. default:
  1790. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1791. return -EINVAL;
  1792. }
  1793. reg |= fll_div.fll_refclk_div << WM8915_FLL_REFCLK_DIV_SHIFT;
  1794. reg |= fll_div.fll_ref_freq << WM8915_FLL_REF_FREQ_SHIFT;
  1795. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_5,
  1796. WM8915_FLL_REFCLK_DIV_MASK | WM8915_FLL_REF_FREQ |
  1797. WM8915_FLL_REFCLK_SRC_MASK, reg);
  1798. reg = 0;
  1799. if (fll_div.theta || fll_div.lambda)
  1800. reg |= WM8915_FLL_EFS_ENA | (3 << WM8915_FLL_LFSR_SEL_SHIFT);
  1801. else
  1802. reg |= 1 << WM8915_FLL_LFSR_SEL_SHIFT;
  1803. snd_soc_write(codec, WM8915_FLL_EFS_2, reg);
  1804. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_2,
  1805. WM8915_FLL_OUTDIV_MASK |
  1806. WM8915_FLL_FRATIO_MASK,
  1807. (fll_div.fll_outdiv << WM8915_FLL_OUTDIV_SHIFT) |
  1808. (fll_div.fll_fratio));
  1809. snd_soc_write(codec, WM8915_FLL_CONTROL_3, fll_div.theta);
  1810. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_4,
  1811. WM8915_FLL_N_MASK | WM8915_FLL_LOOP_GAIN_MASK,
  1812. (fll_div.n << WM8915_FLL_N_SHIFT) |
  1813. fll_div.fll_loop_gain);
  1814. snd_soc_write(codec, WM8915_FLL_EFS_1, fll_div.lambda);
  1815. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1816. WM8915_FLL_ENA, WM8915_FLL_ENA);
  1817. /* The FLL supports live reconfiguration - kick that in case we were
  1818. * already enabled.
  1819. */
  1820. snd_soc_write(codec, WM8915_FLL_CONTROL_6, WM8915_FLL_SWITCH_CLK);
  1821. /* Wait for the FLL to lock, using the interrupt if possible */
  1822. if (Fref > 1000000)
  1823. timeout = usecs_to_jiffies(300);
  1824. else
  1825. timeout = msecs_to_jiffies(2);
  1826. wait_for_completion_timeout(&wm8915->fll_lock, timeout);
  1827. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1828. wm8915->fll_fref = Fref;
  1829. wm8915->fll_fout = Fout;
  1830. wm8915->fll_src = source;
  1831. return 0;
  1832. }
  1833. #ifdef CONFIG_GPIOLIB
  1834. static inline struct wm8915_priv *gpio_to_wm8915(struct gpio_chip *chip)
  1835. {
  1836. return container_of(chip, struct wm8915_priv, gpio_chip);
  1837. }
  1838. static void wm8915_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1839. {
  1840. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1841. struct snd_soc_codec *codec = wm8915->codec;
  1842. snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1843. WM8915_GP1_LVL, !!value << WM8915_GP1_LVL_SHIFT);
  1844. }
  1845. static int wm8915_gpio_direction_out(struct gpio_chip *chip,
  1846. unsigned offset, int value)
  1847. {
  1848. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1849. struct snd_soc_codec *codec = wm8915->codec;
  1850. int val;
  1851. val = (1 << WM8915_GP1_FN_SHIFT) | (!!value << WM8915_GP1_LVL_SHIFT);
  1852. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1853. WM8915_GP1_FN_MASK | WM8915_GP1_DIR |
  1854. WM8915_GP1_LVL, val);
  1855. }
  1856. static int wm8915_gpio_get(struct gpio_chip *chip, unsigned offset)
  1857. {
  1858. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1859. struct snd_soc_codec *codec = wm8915->codec;
  1860. int ret;
  1861. ret = snd_soc_read(codec, WM8915_GPIO_1 + offset);
  1862. if (ret < 0)
  1863. return ret;
  1864. return (ret & WM8915_GP1_LVL) != 0;
  1865. }
  1866. static int wm8915_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1867. {
  1868. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1869. struct snd_soc_codec *codec = wm8915->codec;
  1870. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1871. WM8915_GP1_FN_MASK | WM8915_GP1_DIR,
  1872. (1 << WM8915_GP1_FN_SHIFT) |
  1873. (1 << WM8915_GP1_DIR_SHIFT));
  1874. }
  1875. static struct gpio_chip wm8915_template_chip = {
  1876. .label = "wm8915",
  1877. .owner = THIS_MODULE,
  1878. .direction_output = wm8915_gpio_direction_out,
  1879. .set = wm8915_gpio_set,
  1880. .direction_input = wm8915_gpio_direction_in,
  1881. .get = wm8915_gpio_get,
  1882. .can_sleep = 1,
  1883. };
  1884. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1885. {
  1886. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1887. int ret;
  1888. wm8915->gpio_chip = wm8915_template_chip;
  1889. wm8915->gpio_chip.ngpio = 5;
  1890. wm8915->gpio_chip.dev = codec->dev;
  1891. if (wm8915->pdata.gpio_base)
  1892. wm8915->gpio_chip.base = wm8915->pdata.gpio_base;
  1893. else
  1894. wm8915->gpio_chip.base = -1;
  1895. ret = gpiochip_add(&wm8915->gpio_chip);
  1896. if (ret != 0)
  1897. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1898. }
  1899. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1900. {
  1901. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1902. int ret;
  1903. ret = gpiochip_remove(&wm8915->gpio_chip);
  1904. if (ret != 0)
  1905. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1906. }
  1907. #else
  1908. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1909. {
  1910. }
  1911. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1912. {
  1913. }
  1914. #endif
  1915. /**
  1916. * wm8915_detect - Enable default WM8915 jack detection
  1917. *
  1918. * The WM8915 has advanced accessory detection support for headsets.
  1919. * This function provides a default implementation which integrates
  1920. * the majority of this functionality with minimal user configuration.
  1921. *
  1922. * This will detect headset, headphone and short circuit button and
  1923. * will also detect inverted microphone ground connections and update
  1924. * the polarity of the connections.
  1925. */
  1926. int wm8915_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1927. wm8915_polarity_fn polarity_cb)
  1928. {
  1929. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1930. wm8915->jack = jack;
  1931. wm8915->detecting = true;
  1932. wm8915->polarity_cb = polarity_cb;
  1933. if (wm8915->polarity_cb)
  1934. wm8915->polarity_cb(codec, 0);
  1935. /* Clear discarge to avoid noise during detection */
  1936. snd_soc_update_bits(codec, WM8915_MICBIAS_1,
  1937. WM8915_MICB1_DISCH, 0);
  1938. snd_soc_update_bits(codec, WM8915_MICBIAS_2,
  1939. WM8915_MICB2_DISCH, 0);
  1940. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1941. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1942. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1943. /* We start off just enabling microphone detection - even a
  1944. * plain headphone will trigger detection.
  1945. */
  1946. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1947. WM8915_MICD_ENA, WM8915_MICD_ENA);
  1948. /* Slowest detection rate, gives debounce for initial detection */
  1949. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1950. WM8915_MICD_RATE_MASK,
  1951. WM8915_MICD_RATE_MASK);
  1952. /* Enable interrupts and we're off */
  1953. snd_soc_update_bits(codec, WM8915_INTERRUPT_STATUS_2_MASK,
  1954. WM8915_IM_MICD_EINT, 0);
  1955. return 0;
  1956. }
  1957. EXPORT_SYMBOL_GPL(wm8915_detect);
  1958. static void wm8915_micd(struct snd_soc_codec *codec)
  1959. {
  1960. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1961. int val, reg;
  1962. val = snd_soc_read(codec, WM8915_MIC_DETECT_3);
  1963. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  1964. if (!(val & WM8915_MICD_VALID)) {
  1965. dev_warn(codec->dev, "Microphone detection state invalid\n");
  1966. return;
  1967. }
  1968. /* No accessory, reset everything and report removal */
  1969. if (!(val & WM8915_MICD_STS)) {
  1970. dev_dbg(codec->dev, "Jack removal detected\n");
  1971. wm8915->jack_mic = false;
  1972. wm8915->detecting = true;
  1973. snd_soc_jack_report(wm8915->jack, 0,
  1974. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1975. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1976. WM8915_MICD_RATE_MASK,
  1977. WM8915_MICD_RATE_MASK);
  1978. return;
  1979. }
  1980. /* If the measurement is very high we've got a microphone but
  1981. * do a little debounce to account for mechanical issues.
  1982. */
  1983. if (val & 0x400) {
  1984. dev_dbg(codec->dev, "Microphone detected\n");
  1985. snd_soc_jack_report(wm8915->jack, SND_JACK_HEADSET,
  1986. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1987. wm8915->jack_mic = true;
  1988. wm8915->detecting = false;
  1989. }
  1990. /* If we detected a lower impedence during initial startup
  1991. * then we probably have the wrong polarity, flip it. Don't
  1992. * do this for the lowest impedences to speed up detection of
  1993. * plain headphones.
  1994. */
  1995. if (wm8915->detecting && (val & 0x3f0)) {
  1996. reg = snd_soc_read(codec, WM8915_ACCESSORY_DETECT_MODE_2);
  1997. reg ^= WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  1998. WM8915_MICD_BIAS_SRC;
  1999. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2000. WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  2001. WM8915_MICD_BIAS_SRC, reg);
  2002. if (wm8915->polarity_cb)
  2003. wm8915->polarity_cb(codec,
  2004. (reg & WM8915_MICD_SRC) != 0);
  2005. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2006. (reg & WM8915_MICD_SRC) != 0);
  2007. return;
  2008. }
  2009. /* Don't distinguish between buttons, just report any low
  2010. * impedence as BTN_0.
  2011. */
  2012. if (val & 0x3fc) {
  2013. if (wm8915->jack_mic) {
  2014. dev_dbg(codec->dev, "Mic button detected\n");
  2015. snd_soc_jack_report(wm8915->jack,
  2016. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2017. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2018. } else {
  2019. dev_dbg(codec->dev, "Headphone detected\n");
  2020. snd_soc_jack_report(wm8915->jack,
  2021. SND_JACK_HEADPHONE,
  2022. SND_JACK_HEADSET |
  2023. SND_JACK_BTN_0);
  2024. wm8915->detecting = false;
  2025. }
  2026. }
  2027. /* Increase poll rate to give better responsiveness for buttons */
  2028. if (!wm8915->detecting)
  2029. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  2030. WM8915_MICD_RATE_MASK,
  2031. 5 << WM8915_MICD_RATE_SHIFT);
  2032. }
  2033. static irqreturn_t wm8915_irq(int irq, void *data)
  2034. {
  2035. struct snd_soc_codec *codec = data;
  2036. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2037. int irq_val;
  2038. irq_val = snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2);
  2039. if (irq_val < 0) {
  2040. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2041. irq_val);
  2042. return IRQ_NONE;
  2043. }
  2044. irq_val &= ~snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2_MASK);
  2045. if (irq_val & (WM8915_DCS_DONE_01_EINT | WM8915_DCS_DONE_23_EINT)) {
  2046. dev_dbg(codec->dev, "DC servo IRQ\n");
  2047. complete(&wm8915->dcs_done);
  2048. }
  2049. if (irq_val & WM8915_FIFOS_ERR_EINT)
  2050. dev_err(codec->dev, "Digital core FIFO error\n");
  2051. if (irq_val & WM8915_FLL_LOCK_EINT) {
  2052. dev_dbg(codec->dev, "FLL locked\n");
  2053. complete(&wm8915->fll_lock);
  2054. }
  2055. if (irq_val & WM8915_MICD_EINT)
  2056. wm8915_micd(codec);
  2057. if (irq_val) {
  2058. snd_soc_write(codec, WM8915_INTERRUPT_STATUS_2, irq_val);
  2059. return IRQ_HANDLED;
  2060. } else {
  2061. return IRQ_NONE;
  2062. }
  2063. }
  2064. static void wm8915_retune_mobile_pdata(struct snd_soc_codec *codec)
  2065. {
  2066. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2067. struct wm8915_pdata *pdata = &wm8915->pdata;
  2068. struct snd_kcontrol_new controls[] = {
  2069. SOC_ENUM_EXT("DSP1 EQ Mode",
  2070. wm8915->retune_mobile_enum,
  2071. wm8915_get_retune_mobile_enum,
  2072. wm8915_put_retune_mobile_enum),
  2073. SOC_ENUM_EXT("DSP2 EQ Mode",
  2074. wm8915->retune_mobile_enum,
  2075. wm8915_get_retune_mobile_enum,
  2076. wm8915_put_retune_mobile_enum),
  2077. };
  2078. int ret, i, j;
  2079. const char **t;
  2080. /* We need an array of texts for the enum API but the number
  2081. * of texts is likely to be less than the number of
  2082. * configurations due to the sample rate dependency of the
  2083. * configurations. */
  2084. wm8915->num_retune_mobile_texts = 0;
  2085. wm8915->retune_mobile_texts = NULL;
  2086. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2087. for (j = 0; j < wm8915->num_retune_mobile_texts; j++) {
  2088. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2089. wm8915->retune_mobile_texts[j]) == 0)
  2090. break;
  2091. }
  2092. if (j != wm8915->num_retune_mobile_texts)
  2093. continue;
  2094. /* Expand the array... */
  2095. t = krealloc(wm8915->retune_mobile_texts,
  2096. sizeof(char *) *
  2097. (wm8915->num_retune_mobile_texts + 1),
  2098. GFP_KERNEL);
  2099. if (t == NULL)
  2100. continue;
  2101. /* ...store the new entry... */
  2102. t[wm8915->num_retune_mobile_texts] =
  2103. pdata->retune_mobile_cfgs[i].name;
  2104. /* ...and remember the new version. */
  2105. wm8915->num_retune_mobile_texts++;
  2106. wm8915->retune_mobile_texts = t;
  2107. }
  2108. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2109. wm8915->num_retune_mobile_texts);
  2110. wm8915->retune_mobile_enum.max = wm8915->num_retune_mobile_texts;
  2111. wm8915->retune_mobile_enum.texts = wm8915->retune_mobile_texts;
  2112. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2113. if (ret != 0)
  2114. dev_err(codec->dev,
  2115. "Failed to add ReTune Mobile controls: %d\n", ret);
  2116. }
  2117. static int wm8915_probe(struct snd_soc_codec *codec)
  2118. {
  2119. int ret;
  2120. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2121. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2122. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2123. int i, irq_flags;
  2124. wm8915->codec = codec;
  2125. init_completion(&wm8915->dcs_done);
  2126. init_completion(&wm8915->fll_lock);
  2127. dapm->idle_bias_off = true;
  2128. dapm->bias_level = SND_SOC_BIAS_OFF;
  2129. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2130. if (ret != 0) {
  2131. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2132. goto err;
  2133. }
  2134. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2135. wm8915->supplies[i].supply = wm8915_supply_names[i];
  2136. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8915->supplies),
  2137. wm8915->supplies);
  2138. if (ret != 0) {
  2139. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2140. goto err;
  2141. }
  2142. wm8915->disable_nb[0].notifier_call = wm8915_regulator_event_0;
  2143. wm8915->disable_nb[1].notifier_call = wm8915_regulator_event_1;
  2144. wm8915->disable_nb[2].notifier_call = wm8915_regulator_event_2;
  2145. wm8915->disable_nb[3].notifier_call = wm8915_regulator_event_3;
  2146. wm8915->disable_nb[4].notifier_call = wm8915_regulator_event_4;
  2147. wm8915->disable_nb[5].notifier_call = wm8915_regulator_event_5;
  2148. /* This should really be moved into the regulator core */
  2149. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++) {
  2150. ret = regulator_register_notifier(wm8915->supplies[i].consumer,
  2151. &wm8915->disable_nb[i]);
  2152. if (ret != 0) {
  2153. dev_err(codec->dev,
  2154. "Failed to register regulator notifier: %d\n",
  2155. ret);
  2156. }
  2157. }
  2158. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  2159. wm8915->supplies);
  2160. if (ret != 0) {
  2161. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2162. goto err_get;
  2163. }
  2164. if (wm8915->pdata.ldo_ena >= 0) {
  2165. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 1);
  2166. msleep(5);
  2167. }
  2168. ret = snd_soc_read(codec, WM8915_SOFTWARE_RESET);
  2169. if (ret < 0) {
  2170. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2171. goto err_enable;
  2172. }
  2173. if (ret != 0x8915) {
  2174. dev_err(codec->dev, "Device is not a WM8915, ID %x\n", ret);
  2175. ret = -EINVAL;
  2176. goto err_enable;
  2177. }
  2178. ret = snd_soc_read(codec, WM8915_CHIP_REVISION);
  2179. if (ret < 0) {
  2180. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2181. ret);
  2182. goto err_enable;
  2183. }
  2184. dev_info(codec->dev, "revision %c\n",
  2185. (ret & WM8915_CHIP_REV_MASK) + 'A');
  2186. if (wm8915->pdata.ldo_ena >= 0) {
  2187. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2188. } else {
  2189. ret = wm8915_reset(codec);
  2190. if (ret < 0) {
  2191. dev_err(codec->dev, "Failed to issue reset\n");
  2192. goto err_enable;
  2193. }
  2194. }
  2195. codec->cache_only = true;
  2196. /* Apply platform data settings */
  2197. snd_soc_update_bits(codec, WM8915_LINE_INPUT_CONTROL,
  2198. WM8915_INL_MODE_MASK | WM8915_INR_MODE_MASK,
  2199. wm8915->pdata.inl_mode << WM8915_INL_MODE_SHIFT |
  2200. wm8915->pdata.inr_mode);
  2201. for (i = 0; i < ARRAY_SIZE(wm8915->pdata.gpio_default); i++) {
  2202. if (!wm8915->pdata.gpio_default[i])
  2203. continue;
  2204. snd_soc_write(codec, WM8915_GPIO_1 + i,
  2205. wm8915->pdata.gpio_default[i] & 0xffff);
  2206. }
  2207. if (wm8915->pdata.spkmute_seq)
  2208. snd_soc_update_bits(codec, WM8915_PDM_SPEAKER_MUTE_SEQUENCE,
  2209. WM8915_SPK_MUTE_ENDIAN |
  2210. WM8915_SPK_MUTE_SEQ1_MASK,
  2211. wm8915->pdata.spkmute_seq);
  2212. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2213. WM8915_MICD_BIAS_SRC | WM8915_HPOUT1FB_SRC |
  2214. WM8915_MICD_SRC, wm8915->pdata.micdet_def);
  2215. /* Latch volume update bits */
  2216. snd_soc_update_bits(codec, WM8915_LEFT_LINE_INPUT_VOLUME,
  2217. WM8915_IN1_VU, WM8915_IN1_VU);
  2218. snd_soc_update_bits(codec, WM8915_RIGHT_LINE_INPUT_VOLUME,
  2219. WM8915_IN1_VU, WM8915_IN1_VU);
  2220. snd_soc_update_bits(codec, WM8915_DAC1_LEFT_VOLUME,
  2221. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2222. snd_soc_update_bits(codec, WM8915_DAC1_RIGHT_VOLUME,
  2223. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2224. snd_soc_update_bits(codec, WM8915_DAC2_LEFT_VOLUME,
  2225. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2226. snd_soc_update_bits(codec, WM8915_DAC2_RIGHT_VOLUME,
  2227. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2228. snd_soc_update_bits(codec, WM8915_OUTPUT1_LEFT_VOLUME,
  2229. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2230. snd_soc_update_bits(codec, WM8915_OUTPUT1_RIGHT_VOLUME,
  2231. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2232. snd_soc_update_bits(codec, WM8915_OUTPUT2_LEFT_VOLUME,
  2233. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2234. snd_soc_update_bits(codec, WM8915_OUTPUT2_RIGHT_VOLUME,
  2235. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2236. snd_soc_update_bits(codec, WM8915_DSP1_TX_LEFT_VOLUME,
  2237. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2238. snd_soc_update_bits(codec, WM8915_DSP1_TX_RIGHT_VOLUME,
  2239. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2240. snd_soc_update_bits(codec, WM8915_DSP2_TX_LEFT_VOLUME,
  2241. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2242. snd_soc_update_bits(codec, WM8915_DSP2_TX_RIGHT_VOLUME,
  2243. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2244. snd_soc_update_bits(codec, WM8915_DSP1_RX_LEFT_VOLUME,
  2245. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2246. snd_soc_update_bits(codec, WM8915_DSP1_RX_RIGHT_VOLUME,
  2247. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2248. snd_soc_update_bits(codec, WM8915_DSP2_RX_LEFT_VOLUME,
  2249. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2250. snd_soc_update_bits(codec, WM8915_DSP2_RX_RIGHT_VOLUME,
  2251. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2252. /* No support currently for the underclocked TDM modes and
  2253. * pick a default TDM layout with each channel pair working with
  2254. * slots 0 and 1. */
  2255. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_0_CONFIGURATION,
  2256. WM8915_AIF1RX_CHAN0_SLOTS_MASK |
  2257. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2258. 1 << WM8915_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2259. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_1_CONFIGURATION,
  2260. WM8915_AIF1RX_CHAN1_SLOTS_MASK |
  2261. WM8915_AIF1RX_CHAN1_START_SLOT_MASK,
  2262. 1 << WM8915_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2263. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_2_CONFIGURATION,
  2264. WM8915_AIF1RX_CHAN2_SLOTS_MASK |
  2265. WM8915_AIF1RX_CHAN2_START_SLOT_MASK,
  2266. 1 << WM8915_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2267. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_3_CONFIGURATION,
  2268. WM8915_AIF1RX_CHAN3_SLOTS_MASK |
  2269. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2270. 1 << WM8915_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2271. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_4_CONFIGURATION,
  2272. WM8915_AIF1RX_CHAN4_SLOTS_MASK |
  2273. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2274. 1 << WM8915_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2275. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_5_CONFIGURATION,
  2276. WM8915_AIF1RX_CHAN5_SLOTS_MASK |
  2277. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2278. 1 << WM8915_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2279. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_0_CONFIGURATION,
  2280. WM8915_AIF2RX_CHAN0_SLOTS_MASK |
  2281. WM8915_AIF2RX_CHAN0_START_SLOT_MASK,
  2282. 1 << WM8915_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2283. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_1_CONFIGURATION,
  2284. WM8915_AIF2RX_CHAN1_SLOTS_MASK |
  2285. WM8915_AIF2RX_CHAN1_START_SLOT_MASK,
  2286. 1 << WM8915_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2287. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_0_CONFIGURATION,
  2288. WM8915_AIF1TX_CHAN0_SLOTS_MASK |
  2289. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2290. 1 << WM8915_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2291. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2292. WM8915_AIF1TX_CHAN1_SLOTS_MASK |
  2293. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2294. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2295. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_2_CONFIGURATION,
  2296. WM8915_AIF1TX_CHAN2_SLOTS_MASK |
  2297. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2298. 1 << WM8915_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2299. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_3_CONFIGURATION,
  2300. WM8915_AIF1TX_CHAN3_SLOTS_MASK |
  2301. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2302. 1 << WM8915_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2303. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_4_CONFIGURATION,
  2304. WM8915_AIF1TX_CHAN4_SLOTS_MASK |
  2305. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2306. 1 << WM8915_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2307. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_5_CONFIGURATION,
  2308. WM8915_AIF1TX_CHAN5_SLOTS_MASK |
  2309. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2310. 1 << WM8915_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2311. snd_soc_update_bits(codec, WM8915_AIF2TX_CHANNEL_0_CONFIGURATION,
  2312. WM8915_AIF2TX_CHAN0_SLOTS_MASK |
  2313. WM8915_AIF2TX_CHAN0_START_SLOT_MASK,
  2314. 1 << WM8915_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2315. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2316. WM8915_AIF2TX_CHAN1_SLOTS_MASK |
  2317. WM8915_AIF2TX_CHAN1_START_SLOT_MASK,
  2318. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2319. if (wm8915->pdata.num_retune_mobile_cfgs)
  2320. wm8915_retune_mobile_pdata(codec);
  2321. else
  2322. snd_soc_add_controls(codec, wm8915_eq_controls,
  2323. ARRAY_SIZE(wm8915_eq_controls));
  2324. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2325. * AIFs to source their clocks from the RX LRCLKs.
  2326. */
  2327. if ((snd_soc_read(codec, WM8915_GPIO_1)))
  2328. snd_soc_update_bits(codec, WM8915_AIF1_TX_LRCLK_2,
  2329. WM8915_AIF1TX_LRCLK_MODE,
  2330. WM8915_AIF1TX_LRCLK_MODE);
  2331. if ((snd_soc_read(codec, WM8915_GPIO_2)))
  2332. snd_soc_update_bits(codec, WM8915_AIF2_TX_LRCLK_2,
  2333. WM8915_AIF2TX_LRCLK_MODE,
  2334. WM8915_AIF2TX_LRCLK_MODE);
  2335. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2336. wm8915_init_gpio(codec);
  2337. if (i2c->irq) {
  2338. if (wm8915->pdata.irq_flags)
  2339. irq_flags = wm8915->pdata.irq_flags;
  2340. else
  2341. irq_flags = IRQF_TRIGGER_LOW;
  2342. irq_flags |= IRQF_ONESHOT;
  2343. ret = request_threaded_irq(i2c->irq, NULL, wm8915_irq,
  2344. irq_flags, "wm8915", codec);
  2345. if (ret == 0) {
  2346. /* Unmask the interrupt */
  2347. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2348. WM8915_IM_IRQ, 0);
  2349. /* Enable error reporting and DC servo status */
  2350. snd_soc_update_bits(codec,
  2351. WM8915_INTERRUPT_STATUS_2_MASK,
  2352. WM8915_IM_DCS_DONE_23_EINT |
  2353. WM8915_IM_DCS_DONE_01_EINT |
  2354. WM8915_IM_FLL_LOCK_EINT |
  2355. WM8915_IM_FIFOS_ERR_EINT,
  2356. 0);
  2357. } else {
  2358. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2359. ret);
  2360. }
  2361. }
  2362. return 0;
  2363. err_enable:
  2364. if (wm8915->pdata.ldo_ena >= 0)
  2365. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2366. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2367. err_get:
  2368. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2369. err:
  2370. return ret;
  2371. }
  2372. static int wm8915_remove(struct snd_soc_codec *codec)
  2373. {
  2374. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2375. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2376. int i;
  2377. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2378. WM8915_IM_IRQ, WM8915_IM_IRQ);
  2379. if (i2c->irq)
  2380. free_irq(i2c->irq, codec);
  2381. wm8915_free_gpio(codec);
  2382. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2383. regulator_unregister_notifier(wm8915->supplies[i].consumer,
  2384. &wm8915->disable_nb[i]);
  2385. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2386. return 0;
  2387. }
  2388. static struct snd_soc_codec_driver soc_codec_dev_wm8915 = {
  2389. .probe = wm8915_probe,
  2390. .remove = wm8915_remove,
  2391. .set_bias_level = wm8915_set_bias_level,
  2392. .seq_notifier = wm8915_seq_notifier,
  2393. .reg_cache_size = WM8915_MAX_REGISTER + 1,
  2394. .reg_word_size = sizeof(u16),
  2395. .reg_cache_default = wm8915_reg,
  2396. .volatile_register = wm8915_volatile_register,
  2397. .readable_register = wm8915_readable_register,
  2398. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2399. .controls = wm8915_snd_controls,
  2400. .num_controls = ARRAY_SIZE(wm8915_snd_controls),
  2401. .dapm_widgets = wm8915_dapm_widgets,
  2402. .num_dapm_widgets = ARRAY_SIZE(wm8915_dapm_widgets),
  2403. .dapm_routes = wm8915_dapm_routes,
  2404. .num_dapm_routes = ARRAY_SIZE(wm8915_dapm_routes),
  2405. .set_pll = wm8915_set_fll,
  2406. };
  2407. #define WM8915_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2408. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2409. #define WM8915_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2410. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2411. SNDRV_PCM_FMTBIT_S32_LE)
  2412. static struct snd_soc_dai_ops wm8915_dai_ops = {
  2413. .set_fmt = wm8915_set_fmt,
  2414. .hw_params = wm8915_hw_params,
  2415. .set_sysclk = wm8915_set_sysclk,
  2416. };
  2417. static struct snd_soc_dai_driver wm8915_dai[] = {
  2418. {
  2419. .name = "wm8915-aif1",
  2420. .playback = {
  2421. .stream_name = "AIF1 Playback",
  2422. .channels_min = 1,
  2423. .channels_max = 6,
  2424. .rates = WM8915_RATES,
  2425. .formats = WM8915_FORMATS,
  2426. },
  2427. .capture = {
  2428. .stream_name = "AIF1 Capture",
  2429. .channels_min = 1,
  2430. .channels_max = 6,
  2431. .rates = WM8915_RATES,
  2432. .formats = WM8915_FORMATS,
  2433. },
  2434. .ops = &wm8915_dai_ops,
  2435. },
  2436. {
  2437. .name = "wm8915-aif2",
  2438. .playback = {
  2439. .stream_name = "AIF2 Playback",
  2440. .channels_min = 1,
  2441. .channels_max = 2,
  2442. .rates = WM8915_RATES,
  2443. .formats = WM8915_FORMATS,
  2444. },
  2445. .capture = {
  2446. .stream_name = "AIF2 Capture",
  2447. .channels_min = 1,
  2448. .channels_max = 2,
  2449. .rates = WM8915_RATES,
  2450. .formats = WM8915_FORMATS,
  2451. },
  2452. .ops = &wm8915_dai_ops,
  2453. },
  2454. };
  2455. static __devinit int wm8915_i2c_probe(struct i2c_client *i2c,
  2456. const struct i2c_device_id *id)
  2457. {
  2458. struct wm8915_priv *wm8915;
  2459. int ret;
  2460. wm8915 = kzalloc(sizeof(struct wm8915_priv), GFP_KERNEL);
  2461. if (wm8915 == NULL)
  2462. return -ENOMEM;
  2463. i2c_set_clientdata(i2c, wm8915);
  2464. if (dev_get_platdata(&i2c->dev))
  2465. memcpy(&wm8915->pdata, dev_get_platdata(&i2c->dev),
  2466. sizeof(wm8915->pdata));
  2467. if (wm8915->pdata.ldo_ena > 0) {
  2468. ret = gpio_request_one(wm8915->pdata.ldo_ena,
  2469. GPIOF_OUT_INIT_LOW, "WM8915 ENA");
  2470. if (ret < 0) {
  2471. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2472. wm8915->pdata.ldo_ena, ret);
  2473. goto err;
  2474. }
  2475. }
  2476. ret = snd_soc_register_codec(&i2c->dev,
  2477. &soc_codec_dev_wm8915, wm8915_dai,
  2478. ARRAY_SIZE(wm8915_dai));
  2479. if (ret < 0)
  2480. goto err_gpio;
  2481. return ret;
  2482. err_gpio:
  2483. if (wm8915->pdata.ldo_ena > 0)
  2484. gpio_free(wm8915->pdata.ldo_ena);
  2485. err:
  2486. kfree(wm8915);
  2487. return ret;
  2488. }
  2489. static __devexit int wm8915_i2c_remove(struct i2c_client *client)
  2490. {
  2491. struct wm8915_priv *wm8915 = i2c_get_clientdata(client);
  2492. snd_soc_unregister_codec(&client->dev);
  2493. if (wm8915->pdata.ldo_ena > 0)
  2494. gpio_free(wm8915->pdata.ldo_ena);
  2495. kfree(i2c_get_clientdata(client));
  2496. return 0;
  2497. }
  2498. static const struct i2c_device_id wm8915_i2c_id[] = {
  2499. { "wm8915", 0 },
  2500. { }
  2501. };
  2502. MODULE_DEVICE_TABLE(i2c, wm8915_i2c_id);
  2503. static struct i2c_driver wm8915_i2c_driver = {
  2504. .driver = {
  2505. .name = "wm8915",
  2506. .owner = THIS_MODULE,
  2507. },
  2508. .probe = wm8915_i2c_probe,
  2509. .remove = __devexit_p(wm8915_i2c_remove),
  2510. .id_table = wm8915_i2c_id,
  2511. };
  2512. static int __init wm8915_modinit(void)
  2513. {
  2514. int ret;
  2515. ret = i2c_add_driver(&wm8915_i2c_driver);
  2516. if (ret != 0) {
  2517. printk(KERN_ERR "Failed to register WM8915 I2C driver: %d\n",
  2518. ret);
  2519. }
  2520. return ret;
  2521. }
  2522. module_init(wm8915_modinit);
  2523. static void __exit wm8915_exit(void)
  2524. {
  2525. i2c_del_driver(&wm8915_i2c_driver);
  2526. }
  2527. module_exit(wm8915_exit);
  2528. MODULE_DESCRIPTION("ASoC WM8915 driver");
  2529. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2530. MODULE_LICENSE("GPL");