be_cmds.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (adapter->eeh_err) {
  30. dev_info(&adapter->pdev->dev,
  31. "Error in Card Detected! Cannot issue commands\n");
  32. return;
  33. }
  34. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  35. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  36. wmb();
  37. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  38. }
  39. /* To check if valid bit is set, check the entire word as we don't know
  40. * the endianness of the data (old entry is host endian while a new entry is
  41. * little endian) */
  42. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  43. {
  44. if (compl->flags != 0) {
  45. compl->flags = le32_to_cpu(compl->flags);
  46. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  47. return true;
  48. } else {
  49. return false;
  50. }
  51. }
  52. /* Need to reset the entire word that houses the valid bit */
  53. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  54. {
  55. compl->flags = 0;
  56. }
  57. static int be_mcc_compl_process(struct be_adapter *adapter,
  58. struct be_mcc_compl *compl)
  59. {
  60. u16 compl_status, extd_status;
  61. /* Just swap the status to host endian; mcc tag is opaquely copied
  62. * from mcc_wrb */
  63. be_dws_le_to_cpu(compl, 4);
  64. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  65. CQE_STATUS_COMPL_MASK;
  66. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  67. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  68. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  69. adapter->flash_status = compl_status;
  70. complete(&adapter->flash_compl);
  71. }
  72. if (compl_status == MCC_STATUS_SUCCESS) {
  73. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  74. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  75. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  76. be_parse_stats(adapter);
  77. adapter->stats_cmd_sent = false;
  78. }
  79. if (compl->tag0 ==
  80. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  81. struct be_mcc_wrb *mcc_wrb =
  82. queue_index_node(&adapter->mcc_obj.q,
  83. compl->tag1);
  84. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  85. embedded_payload(mcc_wrb);
  86. adapter->drv_stats.be_on_die_temperature =
  87. resp->on_die_temperature;
  88. }
  89. } else {
  90. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  91. be_get_temp_freq = 0;
  92. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  93. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  94. goto done;
  95. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  96. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  97. "permitted to execute this cmd (opcode %d)\n",
  98. compl->tag0);
  99. } else {
  100. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  101. CQE_STATUS_EXTD_MASK;
  102. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  103. "status %d, extd-status %d\n",
  104. compl->tag0, compl_status, extd_status);
  105. }
  106. }
  107. done:
  108. return compl_status;
  109. }
  110. /* Link state evt is a string of bytes; no need for endian swapping */
  111. static void be_async_link_state_process(struct be_adapter *adapter,
  112. struct be_async_event_link_state *evt)
  113. {
  114. be_link_status_update(adapter, evt->port_link_status);
  115. }
  116. /* Grp5 CoS Priority evt */
  117. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  118. struct be_async_event_grp5_cos_priority *evt)
  119. {
  120. if (evt->valid) {
  121. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  122. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  123. adapter->recommended_prio =
  124. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  125. }
  126. }
  127. /* Grp5 QOS Speed evt */
  128. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  129. struct be_async_event_grp5_qos_link_speed *evt)
  130. {
  131. if (evt->physical_port == adapter->port_num) {
  132. /* qos_link_speed is in units of 10 Mbps */
  133. adapter->link_speed = evt->qos_link_speed * 10;
  134. }
  135. }
  136. /*Grp5 PVID evt*/
  137. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  138. struct be_async_event_grp5_pvid_state *evt)
  139. {
  140. if (evt->enabled)
  141. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  142. else
  143. adapter->pvid = 0;
  144. }
  145. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  146. u32 trailer, struct be_mcc_compl *evt)
  147. {
  148. u8 event_type = 0;
  149. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  150. ASYNC_TRAILER_EVENT_TYPE_MASK;
  151. switch (event_type) {
  152. case ASYNC_EVENT_COS_PRIORITY:
  153. be_async_grp5_cos_priority_process(adapter,
  154. (struct be_async_event_grp5_cos_priority *)evt);
  155. break;
  156. case ASYNC_EVENT_QOS_SPEED:
  157. be_async_grp5_qos_speed_process(adapter,
  158. (struct be_async_event_grp5_qos_link_speed *)evt);
  159. break;
  160. case ASYNC_EVENT_PVID_STATE:
  161. be_async_grp5_pvid_state_process(adapter,
  162. (struct be_async_event_grp5_pvid_state *)evt);
  163. break;
  164. default:
  165. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  166. break;
  167. }
  168. }
  169. static inline bool is_link_state_evt(u32 trailer)
  170. {
  171. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  172. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  173. ASYNC_EVENT_CODE_LINK_STATE;
  174. }
  175. static inline bool is_grp5_evt(u32 trailer)
  176. {
  177. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  178. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  179. ASYNC_EVENT_CODE_GRP_5);
  180. }
  181. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  182. {
  183. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  184. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  185. if (be_mcc_compl_is_new(compl)) {
  186. queue_tail_inc(mcc_cq);
  187. return compl;
  188. }
  189. return NULL;
  190. }
  191. void be_async_mcc_enable(struct be_adapter *adapter)
  192. {
  193. spin_lock_bh(&adapter->mcc_cq_lock);
  194. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  195. adapter->mcc_obj.rearm_cq = true;
  196. spin_unlock_bh(&adapter->mcc_cq_lock);
  197. }
  198. void be_async_mcc_disable(struct be_adapter *adapter)
  199. {
  200. adapter->mcc_obj.rearm_cq = false;
  201. }
  202. int be_process_mcc(struct be_adapter *adapter, int *status)
  203. {
  204. struct be_mcc_compl *compl;
  205. int num = 0;
  206. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  207. spin_lock_bh(&adapter->mcc_cq_lock);
  208. while ((compl = be_mcc_compl_get(adapter))) {
  209. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  210. /* Interpret flags as an async trailer */
  211. if (is_link_state_evt(compl->flags))
  212. be_async_link_state_process(adapter,
  213. (struct be_async_event_link_state *) compl);
  214. else if (is_grp5_evt(compl->flags))
  215. be_async_grp5_evt_process(adapter,
  216. compl->flags, compl);
  217. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  218. *status = be_mcc_compl_process(adapter, compl);
  219. atomic_dec(&mcc_obj->q.used);
  220. }
  221. be_mcc_compl_use(compl);
  222. num++;
  223. }
  224. spin_unlock_bh(&adapter->mcc_cq_lock);
  225. return num;
  226. }
  227. /* Wait till no more pending mcc requests are present */
  228. static int be_mcc_wait_compl(struct be_adapter *adapter)
  229. {
  230. #define mcc_timeout 120000 /* 12s timeout */
  231. int i, num, status = 0;
  232. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  233. if (adapter->eeh_err)
  234. return -EIO;
  235. for (i = 0; i < mcc_timeout; i++) {
  236. num = be_process_mcc(adapter, &status);
  237. if (num)
  238. be_cq_notify(adapter, mcc_obj->cq.id,
  239. mcc_obj->rearm_cq, num);
  240. if (atomic_read(&mcc_obj->q.used) == 0)
  241. break;
  242. udelay(100);
  243. }
  244. if (i == mcc_timeout) {
  245. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  246. return -1;
  247. }
  248. return status;
  249. }
  250. /* Notify MCC requests and wait for completion */
  251. static int be_mcc_notify_wait(struct be_adapter *adapter)
  252. {
  253. be_mcc_notify(adapter);
  254. return be_mcc_wait_compl(adapter);
  255. }
  256. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  257. {
  258. int msecs = 0;
  259. u32 ready;
  260. if (adapter->eeh_err) {
  261. dev_err(&adapter->pdev->dev,
  262. "Error detected in card.Cannot issue commands\n");
  263. return -EIO;
  264. }
  265. do {
  266. ready = ioread32(db);
  267. if (ready == 0xffffffff) {
  268. dev_err(&adapter->pdev->dev,
  269. "pci slot disconnected\n");
  270. return -1;
  271. }
  272. ready &= MPU_MAILBOX_DB_RDY_MASK;
  273. if (ready)
  274. break;
  275. if (msecs > 4000) {
  276. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  277. if (!lancer_chip(adapter))
  278. be_detect_dump_ue(adapter);
  279. return -1;
  280. }
  281. msleep(1);
  282. msecs++;
  283. } while (true);
  284. return 0;
  285. }
  286. /*
  287. * Insert the mailbox address into the doorbell in two steps
  288. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  289. */
  290. static int be_mbox_notify_wait(struct be_adapter *adapter)
  291. {
  292. int status;
  293. u32 val = 0;
  294. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  295. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  296. struct be_mcc_mailbox *mbox = mbox_mem->va;
  297. struct be_mcc_compl *compl = &mbox->compl;
  298. /* wait for ready to be set */
  299. status = be_mbox_db_ready_wait(adapter, db);
  300. if (status != 0)
  301. return status;
  302. val |= MPU_MAILBOX_DB_HI_MASK;
  303. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  304. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  305. iowrite32(val, db);
  306. /* wait for ready to be set */
  307. status = be_mbox_db_ready_wait(adapter, db);
  308. if (status != 0)
  309. return status;
  310. val = 0;
  311. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  312. val |= (u32)(mbox_mem->dma >> 4) << 2;
  313. iowrite32(val, db);
  314. status = be_mbox_db_ready_wait(adapter, db);
  315. if (status != 0)
  316. return status;
  317. /* A cq entry has been made now */
  318. if (be_mcc_compl_is_new(compl)) {
  319. status = be_mcc_compl_process(adapter, &mbox->compl);
  320. be_mcc_compl_use(compl);
  321. if (status)
  322. return status;
  323. } else {
  324. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  325. return -1;
  326. }
  327. return 0;
  328. }
  329. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  330. {
  331. u32 sem;
  332. if (lancer_chip(adapter))
  333. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  334. else
  335. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  336. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  337. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  338. return -1;
  339. else
  340. return 0;
  341. }
  342. int be_cmd_POST(struct be_adapter *adapter)
  343. {
  344. u16 stage;
  345. int status, timeout = 0;
  346. struct device *dev = &adapter->pdev->dev;
  347. do {
  348. status = be_POST_stage_get(adapter, &stage);
  349. if (status) {
  350. dev_err(dev, "POST error; stage=0x%x\n", stage);
  351. return -1;
  352. } else if (stage != POST_STAGE_ARMFW_RDY) {
  353. if (msleep_interruptible(2000)) {
  354. dev_err(dev, "Waiting for POST aborted\n");
  355. return -EINTR;
  356. }
  357. timeout += 2;
  358. } else {
  359. return 0;
  360. }
  361. } while (timeout < 60);
  362. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  363. return -1;
  364. }
  365. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  366. {
  367. return &wrb->payload.sgl[0];
  368. }
  369. /* Don't touch the hdr after it's prepared */
  370. /* mem will be NULL for embedded commands */
  371. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  372. u8 subsystem, u8 opcode, int cmd_len,
  373. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  374. {
  375. struct be_sge *sge;
  376. req_hdr->opcode = opcode;
  377. req_hdr->subsystem = subsystem;
  378. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  379. req_hdr->version = 0;
  380. wrb->tag0 = opcode;
  381. wrb->tag1 = subsystem;
  382. wrb->payload_length = cmd_len;
  383. if (mem) {
  384. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  385. MCC_WRB_SGE_CNT_SHIFT;
  386. sge = nonembedded_sgl(wrb);
  387. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  388. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  389. sge->len = cpu_to_le32(mem->size);
  390. } else
  391. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  392. be_dws_cpu_to_le(wrb, 8);
  393. }
  394. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  395. struct be_dma_mem *mem)
  396. {
  397. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  398. u64 dma = (u64)mem->dma;
  399. for (i = 0; i < buf_pages; i++) {
  400. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  401. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  402. dma += PAGE_SIZE_4K;
  403. }
  404. }
  405. /* Converts interrupt delay in microseconds to multiplier value */
  406. static u32 eq_delay_to_mult(u32 usec_delay)
  407. {
  408. #define MAX_INTR_RATE 651042
  409. const u32 round = 10;
  410. u32 multiplier;
  411. if (usec_delay == 0)
  412. multiplier = 0;
  413. else {
  414. u32 interrupt_rate = 1000000 / usec_delay;
  415. /* Max delay, corresponding to the lowest interrupt rate */
  416. if (interrupt_rate == 0)
  417. multiplier = 1023;
  418. else {
  419. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  420. multiplier /= interrupt_rate;
  421. /* Round the multiplier to the closest value.*/
  422. multiplier = (multiplier + round/2) / round;
  423. multiplier = min(multiplier, (u32)1023);
  424. }
  425. }
  426. return multiplier;
  427. }
  428. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  429. {
  430. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  431. struct be_mcc_wrb *wrb
  432. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  433. memset(wrb, 0, sizeof(*wrb));
  434. return wrb;
  435. }
  436. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  437. {
  438. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  439. struct be_mcc_wrb *wrb;
  440. if (atomic_read(&mccq->used) >= mccq->len) {
  441. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  442. return NULL;
  443. }
  444. wrb = queue_head_node(mccq);
  445. queue_head_inc(mccq);
  446. atomic_inc(&mccq->used);
  447. memset(wrb, 0, sizeof(*wrb));
  448. return wrb;
  449. }
  450. /* Tell fw we're about to start firing cmds by writing a
  451. * special pattern across the wrb hdr; uses mbox
  452. */
  453. int be_cmd_fw_init(struct be_adapter *adapter)
  454. {
  455. u8 *wrb;
  456. int status;
  457. if (mutex_lock_interruptible(&adapter->mbox_lock))
  458. return -1;
  459. wrb = (u8 *)wrb_from_mbox(adapter);
  460. *wrb++ = 0xFF;
  461. *wrb++ = 0x12;
  462. *wrb++ = 0x34;
  463. *wrb++ = 0xFF;
  464. *wrb++ = 0xFF;
  465. *wrb++ = 0x56;
  466. *wrb++ = 0x78;
  467. *wrb = 0xFF;
  468. status = be_mbox_notify_wait(adapter);
  469. mutex_unlock(&adapter->mbox_lock);
  470. return status;
  471. }
  472. /* Tell fw we're done with firing cmds by writing a
  473. * special pattern across the wrb hdr; uses mbox
  474. */
  475. int be_cmd_fw_clean(struct be_adapter *adapter)
  476. {
  477. u8 *wrb;
  478. int status;
  479. if (adapter->eeh_err)
  480. return -EIO;
  481. if (mutex_lock_interruptible(&adapter->mbox_lock))
  482. return -1;
  483. wrb = (u8 *)wrb_from_mbox(adapter);
  484. *wrb++ = 0xFF;
  485. *wrb++ = 0xAA;
  486. *wrb++ = 0xBB;
  487. *wrb++ = 0xFF;
  488. *wrb++ = 0xFF;
  489. *wrb++ = 0xCC;
  490. *wrb++ = 0xDD;
  491. *wrb = 0xFF;
  492. status = be_mbox_notify_wait(adapter);
  493. mutex_unlock(&adapter->mbox_lock);
  494. return status;
  495. }
  496. int be_cmd_eq_create(struct be_adapter *adapter,
  497. struct be_queue_info *eq, int eq_delay)
  498. {
  499. struct be_mcc_wrb *wrb;
  500. struct be_cmd_req_eq_create *req;
  501. struct be_dma_mem *q_mem = &eq->dma_mem;
  502. int status;
  503. if (mutex_lock_interruptible(&adapter->mbox_lock))
  504. return -1;
  505. wrb = wrb_from_mbox(adapter);
  506. req = embedded_payload(wrb);
  507. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  508. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  509. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  510. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  511. /* 4byte eqe*/
  512. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  513. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  514. __ilog2_u32(eq->len/256));
  515. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  516. eq_delay_to_mult(eq_delay));
  517. be_dws_cpu_to_le(req->context, sizeof(req->context));
  518. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  519. status = be_mbox_notify_wait(adapter);
  520. if (!status) {
  521. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  522. eq->id = le16_to_cpu(resp->eq_id);
  523. eq->created = true;
  524. }
  525. mutex_unlock(&adapter->mbox_lock);
  526. return status;
  527. }
  528. /* Use MCC */
  529. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  530. u8 type, bool permanent, u32 if_handle)
  531. {
  532. struct be_mcc_wrb *wrb;
  533. struct be_cmd_req_mac_query *req;
  534. int status;
  535. spin_lock_bh(&adapter->mcc_lock);
  536. wrb = wrb_from_mccq(adapter);
  537. if (!wrb) {
  538. status = -EBUSY;
  539. goto err;
  540. }
  541. req = embedded_payload(wrb);
  542. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  543. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  544. req->type = type;
  545. if (permanent) {
  546. req->permanent = 1;
  547. } else {
  548. req->if_id = cpu_to_le16((u16) if_handle);
  549. req->permanent = 0;
  550. }
  551. status = be_mcc_notify_wait(adapter);
  552. if (!status) {
  553. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  554. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  555. }
  556. err:
  557. spin_unlock_bh(&adapter->mcc_lock);
  558. return status;
  559. }
  560. /* Uses synchronous MCCQ */
  561. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  562. u32 if_id, u32 *pmac_id, u32 domain)
  563. {
  564. struct be_mcc_wrb *wrb;
  565. struct be_cmd_req_pmac_add *req;
  566. int status;
  567. spin_lock_bh(&adapter->mcc_lock);
  568. wrb = wrb_from_mccq(adapter);
  569. if (!wrb) {
  570. status = -EBUSY;
  571. goto err;
  572. }
  573. req = embedded_payload(wrb);
  574. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  575. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  576. req->hdr.domain = domain;
  577. req->if_id = cpu_to_le32(if_id);
  578. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  579. status = be_mcc_notify_wait(adapter);
  580. if (!status) {
  581. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  582. *pmac_id = le32_to_cpu(resp->pmac_id);
  583. }
  584. err:
  585. spin_unlock_bh(&adapter->mcc_lock);
  586. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  587. status = -EPERM;
  588. return status;
  589. }
  590. /* Uses synchronous MCCQ */
  591. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  592. {
  593. struct be_mcc_wrb *wrb;
  594. struct be_cmd_req_pmac_del *req;
  595. int status;
  596. spin_lock_bh(&adapter->mcc_lock);
  597. wrb = wrb_from_mccq(adapter);
  598. if (!wrb) {
  599. status = -EBUSY;
  600. goto err;
  601. }
  602. req = embedded_payload(wrb);
  603. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  604. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  605. req->hdr.domain = dom;
  606. req->if_id = cpu_to_le32(if_id);
  607. req->pmac_id = cpu_to_le32(pmac_id);
  608. status = be_mcc_notify_wait(adapter);
  609. err:
  610. spin_unlock_bh(&adapter->mcc_lock);
  611. return status;
  612. }
  613. /* Uses Mbox */
  614. int be_cmd_cq_create(struct be_adapter *adapter,
  615. struct be_queue_info *cq, struct be_queue_info *eq,
  616. bool sol_evts, bool no_delay, int coalesce_wm)
  617. {
  618. struct be_mcc_wrb *wrb;
  619. struct be_cmd_req_cq_create *req;
  620. struct be_dma_mem *q_mem = &cq->dma_mem;
  621. void *ctxt;
  622. int status;
  623. if (mutex_lock_interruptible(&adapter->mbox_lock))
  624. return -1;
  625. wrb = wrb_from_mbox(adapter);
  626. req = embedded_payload(wrb);
  627. ctxt = &req->context;
  628. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  629. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  630. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  631. if (lancer_chip(adapter)) {
  632. req->hdr.version = 2;
  633. req->page_size = 1; /* 1 for 4K */
  634. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  635. no_delay);
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  637. __ilog2_u32(cq->len/256));
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  639. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  640. ctxt, 1);
  641. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  642. ctxt, eq->id);
  643. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  644. } else {
  645. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  646. coalesce_wm);
  647. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  648. ctxt, no_delay);
  649. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  650. __ilog2_u32(cq->len/256));
  651. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  652. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  653. ctxt, sol_evts);
  654. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  655. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  656. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  657. }
  658. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  659. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  660. status = be_mbox_notify_wait(adapter);
  661. if (!status) {
  662. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  663. cq->id = le16_to_cpu(resp->cq_id);
  664. cq->created = true;
  665. }
  666. mutex_unlock(&adapter->mbox_lock);
  667. return status;
  668. }
  669. static u32 be_encoded_q_len(int q_len)
  670. {
  671. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  672. if (len_encoded == 16)
  673. len_encoded = 0;
  674. return len_encoded;
  675. }
  676. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  677. struct be_queue_info *mccq,
  678. struct be_queue_info *cq)
  679. {
  680. struct be_mcc_wrb *wrb;
  681. struct be_cmd_req_mcc_ext_create *req;
  682. struct be_dma_mem *q_mem = &mccq->dma_mem;
  683. void *ctxt;
  684. int status;
  685. if (mutex_lock_interruptible(&adapter->mbox_lock))
  686. return -1;
  687. wrb = wrb_from_mbox(adapter);
  688. req = embedded_payload(wrb);
  689. ctxt = &req->context;
  690. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  691. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  692. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  693. if (lancer_chip(adapter)) {
  694. req->hdr.version = 1;
  695. req->cq_id = cpu_to_le16(cq->id);
  696. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  697. be_encoded_q_len(mccq->len));
  698. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  699. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  700. ctxt, cq->id);
  701. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  702. ctxt, 1);
  703. } else {
  704. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  705. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  706. be_encoded_q_len(mccq->len));
  707. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  708. }
  709. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  710. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  711. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  712. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  713. status = be_mbox_notify_wait(adapter);
  714. if (!status) {
  715. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  716. mccq->id = le16_to_cpu(resp->id);
  717. mccq->created = true;
  718. }
  719. mutex_unlock(&adapter->mbox_lock);
  720. return status;
  721. }
  722. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  723. struct be_queue_info *mccq,
  724. struct be_queue_info *cq)
  725. {
  726. struct be_mcc_wrb *wrb;
  727. struct be_cmd_req_mcc_create *req;
  728. struct be_dma_mem *q_mem = &mccq->dma_mem;
  729. void *ctxt;
  730. int status;
  731. if (mutex_lock_interruptible(&adapter->mbox_lock))
  732. return -1;
  733. wrb = wrb_from_mbox(adapter);
  734. req = embedded_payload(wrb);
  735. ctxt = &req->context;
  736. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  737. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  738. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  739. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  740. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  741. be_encoded_q_len(mccq->len));
  742. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  743. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  744. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  745. status = be_mbox_notify_wait(adapter);
  746. if (!status) {
  747. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  748. mccq->id = le16_to_cpu(resp->id);
  749. mccq->created = true;
  750. }
  751. mutex_unlock(&adapter->mbox_lock);
  752. return status;
  753. }
  754. int be_cmd_mccq_create(struct be_adapter *adapter,
  755. struct be_queue_info *mccq,
  756. struct be_queue_info *cq)
  757. {
  758. int status;
  759. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  760. if (status && !lancer_chip(adapter)) {
  761. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  762. "or newer to avoid conflicting priorities between NIC "
  763. "and FCoE traffic");
  764. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  765. }
  766. return status;
  767. }
  768. int be_cmd_txq_create(struct be_adapter *adapter,
  769. struct be_queue_info *txq,
  770. struct be_queue_info *cq)
  771. {
  772. struct be_mcc_wrb *wrb;
  773. struct be_cmd_req_eth_tx_create *req;
  774. struct be_dma_mem *q_mem = &txq->dma_mem;
  775. void *ctxt;
  776. int status;
  777. if (mutex_lock_interruptible(&adapter->mbox_lock))
  778. return -1;
  779. wrb = wrb_from_mbox(adapter);
  780. req = embedded_payload(wrb);
  781. ctxt = &req->context;
  782. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  783. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  784. if (lancer_chip(adapter)) {
  785. req->hdr.version = 1;
  786. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  787. adapter->if_handle);
  788. }
  789. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  790. req->ulp_num = BE_ULP1_NUM;
  791. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  792. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  793. be_encoded_q_len(txq->len));
  794. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  795. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  796. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  797. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  798. status = be_mbox_notify_wait(adapter);
  799. if (!status) {
  800. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  801. txq->id = le16_to_cpu(resp->cid);
  802. txq->created = true;
  803. }
  804. mutex_unlock(&adapter->mbox_lock);
  805. return status;
  806. }
  807. /* Uses MCC */
  808. int be_cmd_rxq_create(struct be_adapter *adapter,
  809. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  810. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  811. {
  812. struct be_mcc_wrb *wrb;
  813. struct be_cmd_req_eth_rx_create *req;
  814. struct be_dma_mem *q_mem = &rxq->dma_mem;
  815. int status;
  816. spin_lock_bh(&adapter->mcc_lock);
  817. wrb = wrb_from_mccq(adapter);
  818. if (!wrb) {
  819. status = -EBUSY;
  820. goto err;
  821. }
  822. req = embedded_payload(wrb);
  823. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  824. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  825. req->cq_id = cpu_to_le16(cq_id);
  826. req->frag_size = fls(frag_size) - 1;
  827. req->num_pages = 2;
  828. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  829. req->interface_id = cpu_to_le32(if_id);
  830. req->max_frame_size = cpu_to_le16(max_frame_size);
  831. req->rss_queue = cpu_to_le32(rss);
  832. status = be_mcc_notify_wait(adapter);
  833. if (!status) {
  834. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  835. rxq->id = le16_to_cpu(resp->id);
  836. rxq->created = true;
  837. *rss_id = resp->rss_id;
  838. }
  839. err:
  840. spin_unlock_bh(&adapter->mcc_lock);
  841. return status;
  842. }
  843. /* Generic destroyer function for all types of queues
  844. * Uses Mbox
  845. */
  846. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  847. int queue_type)
  848. {
  849. struct be_mcc_wrb *wrb;
  850. struct be_cmd_req_q_destroy *req;
  851. u8 subsys = 0, opcode = 0;
  852. int status;
  853. if (adapter->eeh_err)
  854. return -EIO;
  855. if (mutex_lock_interruptible(&adapter->mbox_lock))
  856. return -1;
  857. wrb = wrb_from_mbox(adapter);
  858. req = embedded_payload(wrb);
  859. switch (queue_type) {
  860. case QTYPE_EQ:
  861. subsys = CMD_SUBSYSTEM_COMMON;
  862. opcode = OPCODE_COMMON_EQ_DESTROY;
  863. break;
  864. case QTYPE_CQ:
  865. subsys = CMD_SUBSYSTEM_COMMON;
  866. opcode = OPCODE_COMMON_CQ_DESTROY;
  867. break;
  868. case QTYPE_TXQ:
  869. subsys = CMD_SUBSYSTEM_ETH;
  870. opcode = OPCODE_ETH_TX_DESTROY;
  871. break;
  872. case QTYPE_RXQ:
  873. subsys = CMD_SUBSYSTEM_ETH;
  874. opcode = OPCODE_ETH_RX_DESTROY;
  875. break;
  876. case QTYPE_MCCQ:
  877. subsys = CMD_SUBSYSTEM_COMMON;
  878. opcode = OPCODE_COMMON_MCC_DESTROY;
  879. break;
  880. default:
  881. BUG();
  882. }
  883. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  884. NULL);
  885. req->id = cpu_to_le16(q->id);
  886. status = be_mbox_notify_wait(adapter);
  887. if (!status)
  888. q->created = false;
  889. mutex_unlock(&adapter->mbox_lock);
  890. return status;
  891. }
  892. /* Uses MCC */
  893. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_q_destroy *req;
  897. int status;
  898. spin_lock_bh(&adapter->mcc_lock);
  899. wrb = wrb_from_mccq(adapter);
  900. if (!wrb) {
  901. status = -EBUSY;
  902. goto err;
  903. }
  904. req = embedded_payload(wrb);
  905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  906. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  907. req->id = cpu_to_le16(q->id);
  908. status = be_mcc_notify_wait(adapter);
  909. if (!status)
  910. q->created = false;
  911. err:
  912. spin_unlock_bh(&adapter->mcc_lock);
  913. return status;
  914. }
  915. /* Create an rx filtering policy configuration on an i/f
  916. * Uses MCCQ
  917. */
  918. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  919. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  920. {
  921. struct be_mcc_wrb *wrb;
  922. struct be_cmd_req_if_create *req;
  923. int status;
  924. spin_lock_bh(&adapter->mcc_lock);
  925. wrb = wrb_from_mccq(adapter);
  926. if (!wrb) {
  927. status = -EBUSY;
  928. goto err;
  929. }
  930. req = embedded_payload(wrb);
  931. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  932. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  933. req->hdr.domain = domain;
  934. req->capability_flags = cpu_to_le32(cap_flags);
  935. req->enable_flags = cpu_to_le32(en_flags);
  936. if (mac)
  937. memcpy(req->mac_addr, mac, ETH_ALEN);
  938. else
  939. req->pmac_invalid = true;
  940. status = be_mcc_notify_wait(adapter);
  941. if (!status) {
  942. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  943. *if_handle = le32_to_cpu(resp->interface_id);
  944. if (mac)
  945. *pmac_id = le32_to_cpu(resp->pmac_id);
  946. }
  947. err:
  948. spin_unlock_bh(&adapter->mcc_lock);
  949. return status;
  950. }
  951. /* Uses MCCQ */
  952. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  953. {
  954. struct be_mcc_wrb *wrb;
  955. struct be_cmd_req_if_destroy *req;
  956. int status;
  957. if (adapter->eeh_err)
  958. return -EIO;
  959. if (!interface_id)
  960. return 0;
  961. spin_lock_bh(&adapter->mcc_lock);
  962. wrb = wrb_from_mccq(adapter);
  963. if (!wrb) {
  964. status = -EBUSY;
  965. goto err;
  966. }
  967. req = embedded_payload(wrb);
  968. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  969. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  970. req->hdr.domain = domain;
  971. req->interface_id = cpu_to_le32(interface_id);
  972. status = be_mcc_notify_wait(adapter);
  973. err:
  974. spin_unlock_bh(&adapter->mcc_lock);
  975. return status;
  976. }
  977. /* Get stats is a non embedded command: the request is not embedded inside
  978. * WRB but is a separate dma memory block
  979. * Uses asynchronous MCC
  980. */
  981. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  982. {
  983. struct be_mcc_wrb *wrb;
  984. struct be_cmd_req_hdr *hdr;
  985. int status = 0;
  986. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  987. be_cmd_get_die_temperature(adapter);
  988. spin_lock_bh(&adapter->mcc_lock);
  989. wrb = wrb_from_mccq(adapter);
  990. if (!wrb) {
  991. status = -EBUSY;
  992. goto err;
  993. }
  994. hdr = nonemb_cmd->va;
  995. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  996. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  997. if (adapter->generation == BE_GEN3)
  998. hdr->version = 1;
  999. be_mcc_notify(adapter);
  1000. adapter->stats_cmd_sent = true;
  1001. err:
  1002. spin_unlock_bh(&adapter->mcc_lock);
  1003. return status;
  1004. }
  1005. /* Lancer Stats */
  1006. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1007. struct be_dma_mem *nonemb_cmd)
  1008. {
  1009. struct be_mcc_wrb *wrb;
  1010. struct lancer_cmd_req_pport_stats *req;
  1011. int status = 0;
  1012. spin_lock_bh(&adapter->mcc_lock);
  1013. wrb = wrb_from_mccq(adapter);
  1014. if (!wrb) {
  1015. status = -EBUSY;
  1016. goto err;
  1017. }
  1018. req = nonemb_cmd->va;
  1019. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1020. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1021. nonemb_cmd);
  1022. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1023. req->cmd_params.params.reset_stats = 0;
  1024. be_mcc_notify(adapter);
  1025. adapter->stats_cmd_sent = true;
  1026. err:
  1027. spin_unlock_bh(&adapter->mcc_lock);
  1028. return status;
  1029. }
  1030. /* Uses synchronous mcc */
  1031. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1032. u16 *link_speed, u32 dom)
  1033. {
  1034. struct be_mcc_wrb *wrb;
  1035. struct be_cmd_req_link_status *req;
  1036. int status;
  1037. spin_lock_bh(&adapter->mcc_lock);
  1038. wrb = wrb_from_mccq(adapter);
  1039. if (!wrb) {
  1040. status = -EBUSY;
  1041. goto err;
  1042. }
  1043. req = embedded_payload(wrb);
  1044. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1045. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1046. status = be_mcc_notify_wait(adapter);
  1047. if (!status) {
  1048. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1049. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1050. *link_speed = le16_to_cpu(resp->link_speed);
  1051. if (mac_speed)
  1052. *mac_speed = resp->mac_speed;
  1053. }
  1054. }
  1055. err:
  1056. spin_unlock_bh(&adapter->mcc_lock);
  1057. return status;
  1058. }
  1059. /* Uses synchronous mcc */
  1060. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1061. {
  1062. struct be_mcc_wrb *wrb;
  1063. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1064. u16 mccq_index;
  1065. int status;
  1066. spin_lock_bh(&adapter->mcc_lock);
  1067. mccq_index = adapter->mcc_obj.q.head;
  1068. wrb = wrb_from_mccq(adapter);
  1069. if (!wrb) {
  1070. status = -EBUSY;
  1071. goto err;
  1072. }
  1073. req = embedded_payload(wrb);
  1074. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1075. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1076. wrb, NULL);
  1077. wrb->tag1 = mccq_index;
  1078. be_mcc_notify(adapter);
  1079. err:
  1080. spin_unlock_bh(&adapter->mcc_lock);
  1081. return status;
  1082. }
  1083. /* Uses synchronous mcc */
  1084. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1085. {
  1086. struct be_mcc_wrb *wrb;
  1087. struct be_cmd_req_get_fat *req;
  1088. int status;
  1089. spin_lock_bh(&adapter->mcc_lock);
  1090. wrb = wrb_from_mccq(adapter);
  1091. if (!wrb) {
  1092. status = -EBUSY;
  1093. goto err;
  1094. }
  1095. req = embedded_payload(wrb);
  1096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1097. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1098. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1099. status = be_mcc_notify_wait(adapter);
  1100. if (!status) {
  1101. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1102. if (log_size && resp->log_size)
  1103. *log_size = le32_to_cpu(resp->log_size) -
  1104. sizeof(u32);
  1105. }
  1106. err:
  1107. spin_unlock_bh(&adapter->mcc_lock);
  1108. return status;
  1109. }
  1110. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1111. {
  1112. struct be_dma_mem get_fat_cmd;
  1113. struct be_mcc_wrb *wrb;
  1114. struct be_cmd_req_get_fat *req;
  1115. u32 offset = 0, total_size, buf_size,
  1116. log_offset = sizeof(u32), payload_len;
  1117. int status;
  1118. if (buf_len == 0)
  1119. return;
  1120. total_size = buf_len;
  1121. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1122. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1123. get_fat_cmd.size,
  1124. &get_fat_cmd.dma);
  1125. if (!get_fat_cmd.va) {
  1126. status = -ENOMEM;
  1127. dev_err(&adapter->pdev->dev,
  1128. "Memory allocation failure while retrieving FAT data\n");
  1129. return;
  1130. }
  1131. spin_lock_bh(&adapter->mcc_lock);
  1132. while (total_size) {
  1133. buf_size = min(total_size, (u32)60*1024);
  1134. total_size -= buf_size;
  1135. wrb = wrb_from_mccq(adapter);
  1136. if (!wrb) {
  1137. status = -EBUSY;
  1138. goto err;
  1139. }
  1140. req = get_fat_cmd.va;
  1141. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1142. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1143. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1144. &get_fat_cmd);
  1145. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1146. req->read_log_offset = cpu_to_le32(log_offset);
  1147. req->read_log_length = cpu_to_le32(buf_size);
  1148. req->data_buffer_size = cpu_to_le32(buf_size);
  1149. status = be_mcc_notify_wait(adapter);
  1150. if (!status) {
  1151. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1152. memcpy(buf + offset,
  1153. resp->data_buffer,
  1154. le32_to_cpu(resp->read_log_length));
  1155. } else {
  1156. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1157. goto err;
  1158. }
  1159. offset += buf_size;
  1160. log_offset += buf_size;
  1161. }
  1162. err:
  1163. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1164. get_fat_cmd.va,
  1165. get_fat_cmd.dma);
  1166. spin_unlock_bh(&adapter->mcc_lock);
  1167. }
  1168. /* Uses synchronous mcc */
  1169. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1170. char *fw_on_flash)
  1171. {
  1172. struct be_mcc_wrb *wrb;
  1173. struct be_cmd_req_get_fw_version *req;
  1174. int status;
  1175. spin_lock_bh(&adapter->mcc_lock);
  1176. wrb = wrb_from_mccq(adapter);
  1177. if (!wrb) {
  1178. status = -EBUSY;
  1179. goto err;
  1180. }
  1181. req = embedded_payload(wrb);
  1182. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1183. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1184. status = be_mcc_notify_wait(adapter);
  1185. if (!status) {
  1186. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1187. strcpy(fw_ver, resp->firmware_version_string);
  1188. if (fw_on_flash)
  1189. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1190. }
  1191. err:
  1192. spin_unlock_bh(&adapter->mcc_lock);
  1193. return status;
  1194. }
  1195. /* set the EQ delay interval of an EQ to specified value
  1196. * Uses async mcc
  1197. */
  1198. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1199. {
  1200. struct be_mcc_wrb *wrb;
  1201. struct be_cmd_req_modify_eq_delay *req;
  1202. int status = 0;
  1203. spin_lock_bh(&adapter->mcc_lock);
  1204. wrb = wrb_from_mccq(adapter);
  1205. if (!wrb) {
  1206. status = -EBUSY;
  1207. goto err;
  1208. }
  1209. req = embedded_payload(wrb);
  1210. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1211. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1212. req->num_eq = cpu_to_le32(1);
  1213. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1214. req->delay[0].phase = 0;
  1215. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1216. be_mcc_notify(adapter);
  1217. err:
  1218. spin_unlock_bh(&adapter->mcc_lock);
  1219. return status;
  1220. }
  1221. /* Uses sycnhronous mcc */
  1222. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1223. u32 num, bool untagged, bool promiscuous)
  1224. {
  1225. struct be_mcc_wrb *wrb;
  1226. struct be_cmd_req_vlan_config *req;
  1227. int status;
  1228. spin_lock_bh(&adapter->mcc_lock);
  1229. wrb = wrb_from_mccq(adapter);
  1230. if (!wrb) {
  1231. status = -EBUSY;
  1232. goto err;
  1233. }
  1234. req = embedded_payload(wrb);
  1235. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1236. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1237. req->interface_id = if_id;
  1238. req->promiscuous = promiscuous;
  1239. req->untagged = untagged;
  1240. req->num_vlan = num;
  1241. if (!promiscuous) {
  1242. memcpy(req->normal_vlan, vtag_array,
  1243. req->num_vlan * sizeof(vtag_array[0]));
  1244. }
  1245. status = be_mcc_notify_wait(adapter);
  1246. err:
  1247. spin_unlock_bh(&adapter->mcc_lock);
  1248. return status;
  1249. }
  1250. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1251. {
  1252. struct be_mcc_wrb *wrb;
  1253. struct be_dma_mem *mem = &adapter->rx_filter;
  1254. struct be_cmd_req_rx_filter *req = mem->va;
  1255. int status;
  1256. spin_lock_bh(&adapter->mcc_lock);
  1257. wrb = wrb_from_mccq(adapter);
  1258. if (!wrb) {
  1259. status = -EBUSY;
  1260. goto err;
  1261. }
  1262. memset(req, 0, sizeof(*req));
  1263. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1264. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1265. wrb, mem);
  1266. req->if_id = cpu_to_le32(adapter->if_handle);
  1267. if (flags & IFF_PROMISC) {
  1268. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1269. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1270. if (value == ON)
  1271. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1272. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1273. } else if (flags & IFF_ALLMULTI) {
  1274. req->if_flags_mask = req->if_flags =
  1275. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1276. } else {
  1277. struct netdev_hw_addr *ha;
  1278. int i = 0;
  1279. req->if_flags_mask = req->if_flags =
  1280. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1281. /* Reset mcast promisc mode if already set by setting mask
  1282. * and not setting flags field
  1283. */
  1284. req->if_flags_mask |=
  1285. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1286. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1287. netdev_for_each_mc_addr(ha, adapter->netdev)
  1288. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1289. }
  1290. status = be_mcc_notify_wait(adapter);
  1291. err:
  1292. spin_unlock_bh(&adapter->mcc_lock);
  1293. return status;
  1294. }
  1295. /* Uses synchrounous mcc */
  1296. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1297. {
  1298. struct be_mcc_wrb *wrb;
  1299. struct be_cmd_req_set_flow_control *req;
  1300. int status;
  1301. spin_lock_bh(&adapter->mcc_lock);
  1302. wrb = wrb_from_mccq(adapter);
  1303. if (!wrb) {
  1304. status = -EBUSY;
  1305. goto err;
  1306. }
  1307. req = embedded_payload(wrb);
  1308. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1309. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1310. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1311. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1312. status = be_mcc_notify_wait(adapter);
  1313. err:
  1314. spin_unlock_bh(&adapter->mcc_lock);
  1315. return status;
  1316. }
  1317. /* Uses sycn mcc */
  1318. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1319. {
  1320. struct be_mcc_wrb *wrb;
  1321. struct be_cmd_req_get_flow_control *req;
  1322. int status;
  1323. spin_lock_bh(&adapter->mcc_lock);
  1324. wrb = wrb_from_mccq(adapter);
  1325. if (!wrb) {
  1326. status = -EBUSY;
  1327. goto err;
  1328. }
  1329. req = embedded_payload(wrb);
  1330. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1331. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1332. status = be_mcc_notify_wait(adapter);
  1333. if (!status) {
  1334. struct be_cmd_resp_get_flow_control *resp =
  1335. embedded_payload(wrb);
  1336. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1337. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1338. }
  1339. err:
  1340. spin_unlock_bh(&adapter->mcc_lock);
  1341. return status;
  1342. }
  1343. /* Uses mbox */
  1344. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1345. u32 *mode, u32 *caps)
  1346. {
  1347. struct be_mcc_wrb *wrb;
  1348. struct be_cmd_req_query_fw_cfg *req;
  1349. int status;
  1350. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1351. return -1;
  1352. wrb = wrb_from_mbox(adapter);
  1353. req = embedded_payload(wrb);
  1354. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1355. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1356. status = be_mbox_notify_wait(adapter);
  1357. if (!status) {
  1358. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1359. *port_num = le32_to_cpu(resp->phys_port);
  1360. *mode = le32_to_cpu(resp->function_mode);
  1361. *caps = le32_to_cpu(resp->function_caps);
  1362. }
  1363. mutex_unlock(&adapter->mbox_lock);
  1364. return status;
  1365. }
  1366. /* Uses mbox */
  1367. int be_cmd_reset_function(struct be_adapter *adapter)
  1368. {
  1369. struct be_mcc_wrb *wrb;
  1370. struct be_cmd_req_hdr *req;
  1371. int status;
  1372. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1373. return -1;
  1374. wrb = wrb_from_mbox(adapter);
  1375. req = embedded_payload(wrb);
  1376. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1377. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1378. status = be_mbox_notify_wait(adapter);
  1379. mutex_unlock(&adapter->mbox_lock);
  1380. return status;
  1381. }
  1382. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1383. {
  1384. struct be_mcc_wrb *wrb;
  1385. struct be_cmd_req_rss_config *req;
  1386. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1387. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1388. int status;
  1389. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1390. return -1;
  1391. wrb = wrb_from_mbox(adapter);
  1392. req = embedded_payload(wrb);
  1393. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1394. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1395. req->if_id = cpu_to_le32(adapter->if_handle);
  1396. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1397. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1398. memcpy(req->cpu_table, rsstable, table_size);
  1399. memcpy(req->hash, myhash, sizeof(myhash));
  1400. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1401. status = be_mbox_notify_wait(adapter);
  1402. mutex_unlock(&adapter->mbox_lock);
  1403. return status;
  1404. }
  1405. /* Uses sync mcc */
  1406. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1407. u8 bcn, u8 sts, u8 state)
  1408. {
  1409. struct be_mcc_wrb *wrb;
  1410. struct be_cmd_req_enable_disable_beacon *req;
  1411. int status;
  1412. spin_lock_bh(&adapter->mcc_lock);
  1413. wrb = wrb_from_mccq(adapter);
  1414. if (!wrb) {
  1415. status = -EBUSY;
  1416. goto err;
  1417. }
  1418. req = embedded_payload(wrb);
  1419. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1420. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1421. req->port_num = port_num;
  1422. req->beacon_state = state;
  1423. req->beacon_duration = bcn;
  1424. req->status_duration = sts;
  1425. status = be_mcc_notify_wait(adapter);
  1426. err:
  1427. spin_unlock_bh(&adapter->mcc_lock);
  1428. return status;
  1429. }
  1430. /* Uses sync mcc */
  1431. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1432. {
  1433. struct be_mcc_wrb *wrb;
  1434. struct be_cmd_req_get_beacon_state *req;
  1435. int status;
  1436. spin_lock_bh(&adapter->mcc_lock);
  1437. wrb = wrb_from_mccq(adapter);
  1438. if (!wrb) {
  1439. status = -EBUSY;
  1440. goto err;
  1441. }
  1442. req = embedded_payload(wrb);
  1443. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1444. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1445. req->port_num = port_num;
  1446. status = be_mcc_notify_wait(adapter);
  1447. if (!status) {
  1448. struct be_cmd_resp_get_beacon_state *resp =
  1449. embedded_payload(wrb);
  1450. *state = resp->beacon_state;
  1451. }
  1452. err:
  1453. spin_unlock_bh(&adapter->mcc_lock);
  1454. return status;
  1455. }
  1456. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1457. u32 data_size, u32 data_offset, const char *obj_name,
  1458. u32 *data_written, u8 *addn_status)
  1459. {
  1460. struct be_mcc_wrb *wrb;
  1461. struct lancer_cmd_req_write_object *req;
  1462. struct lancer_cmd_resp_write_object *resp;
  1463. void *ctxt = NULL;
  1464. int status;
  1465. spin_lock_bh(&adapter->mcc_lock);
  1466. adapter->flash_status = 0;
  1467. wrb = wrb_from_mccq(adapter);
  1468. if (!wrb) {
  1469. status = -EBUSY;
  1470. goto err_unlock;
  1471. }
  1472. req = embedded_payload(wrb);
  1473. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1474. OPCODE_COMMON_WRITE_OBJECT,
  1475. sizeof(struct lancer_cmd_req_write_object), wrb,
  1476. NULL);
  1477. ctxt = &req->context;
  1478. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1479. write_length, ctxt, data_size);
  1480. if (data_size == 0)
  1481. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1482. eof, ctxt, 1);
  1483. else
  1484. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1485. eof, ctxt, 0);
  1486. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1487. req->write_offset = cpu_to_le32(data_offset);
  1488. strcpy(req->object_name, obj_name);
  1489. req->descriptor_count = cpu_to_le32(1);
  1490. req->buf_len = cpu_to_le32(data_size);
  1491. req->addr_low = cpu_to_le32((cmd->dma +
  1492. sizeof(struct lancer_cmd_req_write_object))
  1493. & 0xFFFFFFFF);
  1494. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1495. sizeof(struct lancer_cmd_req_write_object)));
  1496. be_mcc_notify(adapter);
  1497. spin_unlock_bh(&adapter->mcc_lock);
  1498. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1499. msecs_to_jiffies(12000)))
  1500. status = -1;
  1501. else
  1502. status = adapter->flash_status;
  1503. resp = embedded_payload(wrb);
  1504. if (!status) {
  1505. *data_written = le32_to_cpu(resp->actual_write_len);
  1506. } else {
  1507. *addn_status = resp->additional_status;
  1508. status = resp->status;
  1509. }
  1510. return status;
  1511. err_unlock:
  1512. spin_unlock_bh(&adapter->mcc_lock);
  1513. return status;
  1514. }
  1515. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1516. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1517. {
  1518. struct be_mcc_wrb *wrb;
  1519. struct be_cmd_write_flashrom *req;
  1520. int status;
  1521. spin_lock_bh(&adapter->mcc_lock);
  1522. adapter->flash_status = 0;
  1523. wrb = wrb_from_mccq(adapter);
  1524. if (!wrb) {
  1525. status = -EBUSY;
  1526. goto err_unlock;
  1527. }
  1528. req = cmd->va;
  1529. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1530. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1531. req->params.op_type = cpu_to_le32(flash_type);
  1532. req->params.op_code = cpu_to_le32(flash_opcode);
  1533. req->params.data_buf_size = cpu_to_le32(buf_size);
  1534. be_mcc_notify(adapter);
  1535. spin_unlock_bh(&adapter->mcc_lock);
  1536. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1537. msecs_to_jiffies(40000)))
  1538. status = -1;
  1539. else
  1540. status = adapter->flash_status;
  1541. return status;
  1542. err_unlock:
  1543. spin_unlock_bh(&adapter->mcc_lock);
  1544. return status;
  1545. }
  1546. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1547. int offset)
  1548. {
  1549. struct be_mcc_wrb *wrb;
  1550. struct be_cmd_write_flashrom *req;
  1551. int status;
  1552. spin_lock_bh(&adapter->mcc_lock);
  1553. wrb = wrb_from_mccq(adapter);
  1554. if (!wrb) {
  1555. status = -EBUSY;
  1556. goto err;
  1557. }
  1558. req = embedded_payload(wrb);
  1559. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1560. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1561. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1562. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1563. req->params.offset = cpu_to_le32(offset);
  1564. req->params.data_buf_size = cpu_to_le32(0x4);
  1565. status = be_mcc_notify_wait(adapter);
  1566. if (!status)
  1567. memcpy(flashed_crc, req->params.data_buf, 4);
  1568. err:
  1569. spin_unlock_bh(&adapter->mcc_lock);
  1570. return status;
  1571. }
  1572. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1573. struct be_dma_mem *nonemb_cmd)
  1574. {
  1575. struct be_mcc_wrb *wrb;
  1576. struct be_cmd_req_acpi_wol_magic_config *req;
  1577. int status;
  1578. spin_lock_bh(&adapter->mcc_lock);
  1579. wrb = wrb_from_mccq(adapter);
  1580. if (!wrb) {
  1581. status = -EBUSY;
  1582. goto err;
  1583. }
  1584. req = nonemb_cmd->va;
  1585. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1586. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1587. nonemb_cmd);
  1588. memcpy(req->magic_mac, mac, ETH_ALEN);
  1589. status = be_mcc_notify_wait(adapter);
  1590. err:
  1591. spin_unlock_bh(&adapter->mcc_lock);
  1592. return status;
  1593. }
  1594. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1595. u8 loopback_type, u8 enable)
  1596. {
  1597. struct be_mcc_wrb *wrb;
  1598. struct be_cmd_req_set_lmode *req;
  1599. int status;
  1600. spin_lock_bh(&adapter->mcc_lock);
  1601. wrb = wrb_from_mccq(adapter);
  1602. if (!wrb) {
  1603. status = -EBUSY;
  1604. goto err;
  1605. }
  1606. req = embedded_payload(wrb);
  1607. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1608. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1609. NULL);
  1610. req->src_port = port_num;
  1611. req->dest_port = port_num;
  1612. req->loopback_type = loopback_type;
  1613. req->loopback_state = enable;
  1614. status = be_mcc_notify_wait(adapter);
  1615. err:
  1616. spin_unlock_bh(&adapter->mcc_lock);
  1617. return status;
  1618. }
  1619. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1620. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1621. {
  1622. struct be_mcc_wrb *wrb;
  1623. struct be_cmd_req_loopback_test *req;
  1624. int status;
  1625. spin_lock_bh(&adapter->mcc_lock);
  1626. wrb = wrb_from_mccq(adapter);
  1627. if (!wrb) {
  1628. status = -EBUSY;
  1629. goto err;
  1630. }
  1631. req = embedded_payload(wrb);
  1632. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1633. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1634. req->hdr.timeout = cpu_to_le32(4);
  1635. req->pattern = cpu_to_le64(pattern);
  1636. req->src_port = cpu_to_le32(port_num);
  1637. req->dest_port = cpu_to_le32(port_num);
  1638. req->pkt_size = cpu_to_le32(pkt_size);
  1639. req->num_pkts = cpu_to_le32(num_pkts);
  1640. req->loopback_type = cpu_to_le32(loopback_type);
  1641. status = be_mcc_notify_wait(adapter);
  1642. if (!status) {
  1643. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1644. status = le32_to_cpu(resp->status);
  1645. }
  1646. err:
  1647. spin_unlock_bh(&adapter->mcc_lock);
  1648. return status;
  1649. }
  1650. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1651. u32 byte_cnt, struct be_dma_mem *cmd)
  1652. {
  1653. struct be_mcc_wrb *wrb;
  1654. struct be_cmd_req_ddrdma_test *req;
  1655. int status;
  1656. int i, j = 0;
  1657. spin_lock_bh(&adapter->mcc_lock);
  1658. wrb = wrb_from_mccq(adapter);
  1659. if (!wrb) {
  1660. status = -EBUSY;
  1661. goto err;
  1662. }
  1663. req = cmd->va;
  1664. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1665. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1666. req->pattern = cpu_to_le64(pattern);
  1667. req->byte_count = cpu_to_le32(byte_cnt);
  1668. for (i = 0; i < byte_cnt; i++) {
  1669. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1670. j++;
  1671. if (j > 7)
  1672. j = 0;
  1673. }
  1674. status = be_mcc_notify_wait(adapter);
  1675. if (!status) {
  1676. struct be_cmd_resp_ddrdma_test *resp;
  1677. resp = cmd->va;
  1678. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1679. resp->snd_err) {
  1680. status = -1;
  1681. }
  1682. }
  1683. err:
  1684. spin_unlock_bh(&adapter->mcc_lock);
  1685. return status;
  1686. }
  1687. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1688. struct be_dma_mem *nonemb_cmd)
  1689. {
  1690. struct be_mcc_wrb *wrb;
  1691. struct be_cmd_req_seeprom_read *req;
  1692. struct be_sge *sge;
  1693. int status;
  1694. spin_lock_bh(&adapter->mcc_lock);
  1695. wrb = wrb_from_mccq(adapter);
  1696. if (!wrb) {
  1697. status = -EBUSY;
  1698. goto err;
  1699. }
  1700. req = nonemb_cmd->va;
  1701. sge = nonembedded_sgl(wrb);
  1702. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1703. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1704. nonemb_cmd);
  1705. status = be_mcc_notify_wait(adapter);
  1706. err:
  1707. spin_unlock_bh(&adapter->mcc_lock);
  1708. return status;
  1709. }
  1710. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1711. struct be_phy_info *phy_info)
  1712. {
  1713. struct be_mcc_wrb *wrb;
  1714. struct be_cmd_req_get_phy_info *req;
  1715. struct be_dma_mem cmd;
  1716. int status;
  1717. spin_lock_bh(&adapter->mcc_lock);
  1718. wrb = wrb_from_mccq(adapter);
  1719. if (!wrb) {
  1720. status = -EBUSY;
  1721. goto err;
  1722. }
  1723. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1724. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1725. &cmd.dma);
  1726. if (!cmd.va) {
  1727. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1728. status = -ENOMEM;
  1729. goto err;
  1730. }
  1731. req = cmd.va;
  1732. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1733. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1734. wrb, &cmd);
  1735. status = be_mcc_notify_wait(adapter);
  1736. if (!status) {
  1737. struct be_phy_info *resp_phy_info =
  1738. cmd.va + sizeof(struct be_cmd_req_hdr);
  1739. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1740. phy_info->interface_type =
  1741. le16_to_cpu(resp_phy_info->interface_type);
  1742. }
  1743. pci_free_consistent(adapter->pdev, cmd.size,
  1744. cmd.va, cmd.dma);
  1745. err:
  1746. spin_unlock_bh(&adapter->mcc_lock);
  1747. return status;
  1748. }
  1749. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1750. {
  1751. struct be_mcc_wrb *wrb;
  1752. struct be_cmd_req_set_qos *req;
  1753. int status;
  1754. spin_lock_bh(&adapter->mcc_lock);
  1755. wrb = wrb_from_mccq(adapter);
  1756. if (!wrb) {
  1757. status = -EBUSY;
  1758. goto err;
  1759. }
  1760. req = embedded_payload(wrb);
  1761. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1762. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1763. req->hdr.domain = domain;
  1764. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1765. req->max_bps_nic = cpu_to_le32(bps);
  1766. status = be_mcc_notify_wait(adapter);
  1767. err:
  1768. spin_unlock_bh(&adapter->mcc_lock);
  1769. return status;
  1770. }
  1771. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1772. {
  1773. struct be_mcc_wrb *wrb;
  1774. struct be_cmd_req_cntl_attribs *req;
  1775. struct be_cmd_resp_cntl_attribs *resp;
  1776. int status;
  1777. int payload_len = max(sizeof(*req), sizeof(*resp));
  1778. struct mgmt_controller_attrib *attribs;
  1779. struct be_dma_mem attribs_cmd;
  1780. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1781. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1782. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1783. &attribs_cmd.dma);
  1784. if (!attribs_cmd.va) {
  1785. dev_err(&adapter->pdev->dev,
  1786. "Memory allocation failure\n");
  1787. return -ENOMEM;
  1788. }
  1789. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1790. return -1;
  1791. wrb = wrb_from_mbox(adapter);
  1792. if (!wrb) {
  1793. status = -EBUSY;
  1794. goto err;
  1795. }
  1796. req = attribs_cmd.va;
  1797. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1798. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1799. &attribs_cmd);
  1800. status = be_mbox_notify_wait(adapter);
  1801. if (!status) {
  1802. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1803. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1804. }
  1805. err:
  1806. mutex_unlock(&adapter->mbox_lock);
  1807. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1808. attribs_cmd.dma);
  1809. return status;
  1810. }
  1811. /* Uses mbox */
  1812. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1813. {
  1814. struct be_mcc_wrb *wrb;
  1815. struct be_cmd_req_set_func_cap *req;
  1816. int status;
  1817. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1818. return -1;
  1819. wrb = wrb_from_mbox(adapter);
  1820. if (!wrb) {
  1821. status = -EBUSY;
  1822. goto err;
  1823. }
  1824. req = embedded_payload(wrb);
  1825. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1826. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1827. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1828. CAPABILITY_BE3_NATIVE_ERX_API);
  1829. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1830. status = be_mbox_notify_wait(adapter);
  1831. if (!status) {
  1832. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1833. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1834. CAPABILITY_BE3_NATIVE_ERX_API;
  1835. }
  1836. err:
  1837. mutex_unlock(&adapter->mbox_lock);
  1838. return status;
  1839. }