spi-ti-qspi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sourav Poddar <sourav.poddar@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GPLv2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/spi/spi.h>
  34. struct ti_qspi_regs {
  35. u32 clkctrl;
  36. };
  37. struct ti_qspi {
  38. struct completion transfer_complete;
  39. /* list synchronization */
  40. struct mutex list_lock;
  41. struct spi_master *master;
  42. void __iomem *base;
  43. struct clk *fclk;
  44. struct device *dev;
  45. struct ti_qspi_regs ctx_reg;
  46. u32 spi_max_frequency;
  47. u32 cmd;
  48. u32 dc;
  49. };
  50. #define QSPI_PID (0x0)
  51. #define QSPI_SYSCONFIG (0x10)
  52. #define QSPI_INTR_STATUS_RAW_SET (0x20)
  53. #define QSPI_INTR_STATUS_ENABLED_CLEAR (0x24)
  54. #define QSPI_INTR_ENABLE_SET_REG (0x28)
  55. #define QSPI_INTR_ENABLE_CLEAR_REG (0x2c)
  56. #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
  57. #define QSPI_SPI_DC_REG (0x44)
  58. #define QSPI_SPI_CMD_REG (0x48)
  59. #define QSPI_SPI_STATUS_REG (0x4c)
  60. #define QSPI_SPI_DATA_REG (0x50)
  61. #define QSPI_SPI_SETUP0_REG (0x54)
  62. #define QSPI_SPI_SWITCH_REG (0x64)
  63. #define QSPI_SPI_SETUP1_REG (0x58)
  64. #define QSPI_SPI_SETUP2_REG (0x5c)
  65. #define QSPI_SPI_SETUP3_REG (0x60)
  66. #define QSPI_SPI_DATA_REG_1 (0x68)
  67. #define QSPI_SPI_DATA_REG_2 (0x6c)
  68. #define QSPI_SPI_DATA_REG_3 (0x70)
  69. #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
  70. #define QSPI_FCLK 192000000
  71. /* Clock Control */
  72. #define QSPI_CLK_EN (1 << 31)
  73. #define QSPI_CLK_DIV_MAX 0xffff
  74. /* Command */
  75. #define QSPI_EN_CS(n) (n << 28)
  76. #define QSPI_WLEN(n) ((n - 1) << 19)
  77. #define QSPI_3_PIN (1 << 18)
  78. #define QSPI_RD_SNGL (1 << 16)
  79. #define QSPI_WR_SNGL (2 << 16)
  80. #define QSPI_RD_DUAL (3 << 16)
  81. #define QSPI_RD_QUAD (7 << 16)
  82. #define QSPI_INVAL (4 << 16)
  83. #define QSPI_WC_CMD_INT_EN (1 << 14)
  84. #define QSPI_FLEN(n) ((n - 1) << 0)
  85. /* STATUS REGISTER */
  86. #define WC 0x02
  87. /* INTERRUPT REGISTER */
  88. #define QSPI_WC_INT_EN (1 << 1)
  89. #define QSPI_WC_INT_DISABLE (1 << 1)
  90. /* Device Control */
  91. #define QSPI_DD(m, n) (m << (3 + n * 8))
  92. #define QSPI_CKPHA(n) (1 << (2 + n * 8))
  93. #define QSPI_CSPOL(n) (1 << (1 + n * 8))
  94. #define QSPI_CKPOL(n) (1 << (n * 8))
  95. #define QSPI_FRAME 4096
  96. #define QSPI_AUTOSUSPEND_TIMEOUT 2000
  97. static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
  98. unsigned long reg)
  99. {
  100. return readl(qspi->base + reg);
  101. }
  102. static inline void ti_qspi_write(struct ti_qspi *qspi,
  103. unsigned long val, unsigned long reg)
  104. {
  105. writel(val, qspi->base + reg);
  106. }
  107. static int ti_qspi_setup(struct spi_device *spi)
  108. {
  109. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  110. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  111. int clk_div = 0, ret;
  112. u32 clk_ctrl_reg, clk_rate, clk_mask;
  113. if (spi->master->busy) {
  114. dev_dbg(qspi->dev, "master busy doing other trasnfers\n");
  115. return -EBUSY;
  116. }
  117. if (!qspi->spi_max_frequency) {
  118. dev_err(qspi->dev, "spi max frequency not defined\n");
  119. return -EINVAL;
  120. }
  121. clk_rate = clk_get_rate(qspi->fclk);
  122. clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
  123. if (clk_div < 0) {
  124. dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
  125. return -EINVAL;
  126. }
  127. if (clk_div > QSPI_CLK_DIV_MAX) {
  128. dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
  129. QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
  130. return -EINVAL;
  131. }
  132. dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
  133. qspi->spi_max_frequency, clk_div);
  134. ret = pm_runtime_get_sync(qspi->dev);
  135. if (ret) {
  136. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  137. return ret;
  138. }
  139. clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
  140. clk_ctrl_reg &= ~QSPI_CLK_EN;
  141. /* disable SCLK */
  142. ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
  143. /* enable SCLK */
  144. clk_mask = QSPI_CLK_EN | clk_div;
  145. ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
  146. ctx_reg->clkctrl = clk_mask;
  147. pm_runtime_mark_last_busy(qspi->dev);
  148. ret = pm_runtime_put_autosuspend(qspi->dev);
  149. if (ret < 0) {
  150. dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
  151. return ret;
  152. }
  153. return 0;
  154. }
  155. static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
  156. {
  157. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  158. ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
  159. }
  160. static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  161. {
  162. int wlen, count, ret;
  163. unsigned int cmd;
  164. const u8 *txbuf;
  165. txbuf = t->tx_buf;
  166. cmd = qspi->cmd | QSPI_WR_SNGL;
  167. count = t->len;
  168. wlen = t->bits_per_word;
  169. while (count) {
  170. switch (wlen) {
  171. case 8:
  172. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
  173. cmd, qspi->dc, *txbuf);
  174. writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
  175. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  176. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  177. QSPI_COMPLETION_TIMEOUT);
  178. if (ret == 0) {
  179. dev_err(qspi->dev, "write timed out\n");
  180. return -ETIMEDOUT;
  181. }
  182. txbuf += 1;
  183. count -= 1;
  184. break;
  185. case 16:
  186. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
  187. cmd, qspi->dc, *txbuf);
  188. writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  189. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  190. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  191. QSPI_COMPLETION_TIMEOUT);
  192. if (ret == 0) {
  193. dev_err(qspi->dev, "write timed out\n");
  194. return -ETIMEDOUT;
  195. }
  196. txbuf += 2;
  197. count -= 2;
  198. break;
  199. case 32:
  200. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
  201. cmd, qspi->dc, *txbuf);
  202. writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  203. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  204. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  205. QSPI_COMPLETION_TIMEOUT);
  206. if (ret == 0) {
  207. dev_err(qspi->dev, "write timed out\n");
  208. return -ETIMEDOUT;
  209. }
  210. txbuf += 4;
  211. count -= 4;
  212. break;
  213. }
  214. }
  215. return 0;
  216. }
  217. static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  218. {
  219. int wlen, count, ret;
  220. unsigned int cmd;
  221. u8 *rxbuf;
  222. rxbuf = t->rx_buf;
  223. cmd = qspi->cmd;
  224. switch (t->rx_nbits) {
  225. case SPI_NBITS_DUAL:
  226. cmd |= QSPI_RD_DUAL;
  227. break;
  228. case SPI_NBITS_QUAD:
  229. cmd |= QSPI_RD_QUAD;
  230. break;
  231. default:
  232. cmd |= QSPI_RD_SNGL;
  233. break;
  234. }
  235. count = t->len;
  236. wlen = t->bits_per_word;
  237. while (count) {
  238. dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
  239. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  240. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  241. QSPI_COMPLETION_TIMEOUT);
  242. if (ret == 0) {
  243. dev_err(qspi->dev, "read timed out\n");
  244. return -ETIMEDOUT;
  245. }
  246. switch (wlen) {
  247. case 8:
  248. *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
  249. rxbuf += 1;
  250. count -= 1;
  251. break;
  252. case 16:
  253. *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
  254. rxbuf += 2;
  255. count -= 2;
  256. break;
  257. case 32:
  258. *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
  259. rxbuf += 4;
  260. count -= 4;
  261. break;
  262. }
  263. }
  264. return 0;
  265. }
  266. static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  267. {
  268. int ret;
  269. if (t->tx_buf) {
  270. ret = qspi_write_msg(qspi, t);
  271. if (ret) {
  272. dev_dbg(qspi->dev, "Error while writing\n");
  273. return ret;
  274. }
  275. }
  276. if (t->rx_buf) {
  277. ret = qspi_read_msg(qspi, t);
  278. if (ret) {
  279. dev_dbg(qspi->dev, "Error while reading\n");
  280. return ret;
  281. }
  282. }
  283. return 0;
  284. }
  285. static int ti_qspi_start_transfer_one(struct spi_master *master,
  286. struct spi_message *m)
  287. {
  288. struct ti_qspi *qspi = spi_master_get_devdata(master);
  289. struct spi_device *spi = m->spi;
  290. struct spi_transfer *t;
  291. int status = 0, ret;
  292. int frame_length;
  293. /* setup device control reg */
  294. qspi->dc = 0;
  295. if (spi->mode & SPI_CPHA)
  296. qspi->dc |= QSPI_CKPHA(spi->chip_select);
  297. if (spi->mode & SPI_CPOL)
  298. qspi->dc |= QSPI_CKPOL(spi->chip_select);
  299. if (spi->mode & SPI_CS_HIGH)
  300. qspi->dc |= QSPI_CSPOL(spi->chip_select);
  301. frame_length = (m->frame_length << 3) / spi->bits_per_word;
  302. frame_length = clamp(frame_length, 0, QSPI_FRAME);
  303. /* setup command reg */
  304. qspi->cmd = 0;
  305. qspi->cmd |= QSPI_EN_CS(spi->chip_select);
  306. qspi->cmd |= QSPI_FLEN(frame_length);
  307. qspi->cmd |= QSPI_WC_CMD_INT_EN;
  308. ti_qspi_write(qspi, QSPI_WC_INT_EN, QSPI_INTR_ENABLE_SET_REG);
  309. ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
  310. mutex_lock(&qspi->list_lock);
  311. list_for_each_entry(t, &m->transfers, transfer_list) {
  312. qspi->cmd |= QSPI_WLEN(t->bits_per_word);
  313. ret = qspi_transfer_msg(qspi, t);
  314. if (ret) {
  315. dev_dbg(qspi->dev, "transfer message failed\n");
  316. mutex_unlock(&qspi->list_lock);
  317. return -EINVAL;
  318. }
  319. m->actual_length += t->len;
  320. }
  321. mutex_unlock(&qspi->list_lock);
  322. m->status = status;
  323. spi_finalize_current_message(master);
  324. ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
  325. return status;
  326. }
  327. static irqreturn_t ti_qspi_isr(int irq, void *dev_id)
  328. {
  329. struct ti_qspi *qspi = dev_id;
  330. u16 int_stat;
  331. u32 stat;
  332. irqreturn_t ret = IRQ_HANDLED;
  333. int_stat = ti_qspi_read(qspi, QSPI_INTR_STATUS_ENABLED_CLEAR);
  334. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  335. if (!int_stat) {
  336. dev_dbg(qspi->dev, "No IRQ triggered\n");
  337. ret = IRQ_NONE;
  338. goto out;
  339. }
  340. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE,
  341. QSPI_INTR_STATUS_ENABLED_CLEAR);
  342. if (stat & WC)
  343. complete(&qspi->transfer_complete);
  344. out:
  345. return ret;
  346. }
  347. static int ti_qspi_runtime_resume(struct device *dev)
  348. {
  349. struct ti_qspi *qspi;
  350. struct spi_master *master;
  351. master = dev_get_drvdata(dev);
  352. qspi = spi_master_get_devdata(master);
  353. ti_qspi_restore_ctx(qspi);
  354. return 0;
  355. }
  356. static const struct of_device_id ti_qspi_match[] = {
  357. {.compatible = "ti,dra7xxx-qspi" },
  358. {.compatible = "ti,am4372-qspi" },
  359. {},
  360. };
  361. MODULE_DEVICE_TABLE(of, ti_qspi_match);
  362. static int ti_qspi_probe(struct platform_device *pdev)
  363. {
  364. struct ti_qspi *qspi;
  365. struct spi_master *master;
  366. struct resource *r;
  367. struct device_node *np = pdev->dev.of_node;
  368. u32 max_freq;
  369. int ret = 0, num_cs, irq;
  370. master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
  371. if (!master)
  372. return -ENOMEM;
  373. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
  374. master->bus_num = -1;
  375. master->flags = SPI_MASTER_HALF_DUPLEX;
  376. master->setup = ti_qspi_setup;
  377. master->auto_runtime_pm = true;
  378. master->transfer_one_message = ti_qspi_start_transfer_one;
  379. master->dev.of_node = pdev->dev.of_node;
  380. master->bits_per_word_mask = BIT(32 - 1) | BIT(16 - 1) | BIT(8 - 1);
  381. if (!of_property_read_u32(np, "num-cs", &num_cs))
  382. master->num_chipselect = num_cs;
  383. qspi = spi_master_get_devdata(master);
  384. qspi->master = master;
  385. qspi->dev = &pdev->dev;
  386. platform_set_drvdata(pdev, qspi);
  387. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  388. irq = platform_get_irq(pdev, 0);
  389. if (irq < 0) {
  390. dev_err(&pdev->dev, "no irq resource?\n");
  391. return irq;
  392. }
  393. mutex_init(&qspi->list_lock);
  394. qspi->base = devm_ioremap_resource(&pdev->dev, r);
  395. if (IS_ERR(qspi->base)) {
  396. ret = PTR_ERR(qspi->base);
  397. goto free_master;
  398. }
  399. ret = devm_request_irq(&pdev->dev, irq, ti_qspi_isr, 0,
  400. dev_name(&pdev->dev), qspi);
  401. if (ret < 0) {
  402. dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
  403. irq);
  404. goto free_master;
  405. }
  406. qspi->fclk = devm_clk_get(&pdev->dev, "fck");
  407. if (IS_ERR(qspi->fclk)) {
  408. ret = PTR_ERR(qspi->fclk);
  409. dev_err(&pdev->dev, "could not get clk: %d\n", ret);
  410. }
  411. init_completion(&qspi->transfer_complete);
  412. pm_runtime_use_autosuspend(&pdev->dev);
  413. pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
  414. pm_runtime_enable(&pdev->dev);
  415. if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
  416. qspi->spi_max_frequency = max_freq;
  417. ret = devm_spi_register_master(&pdev->dev, master);
  418. if (ret)
  419. goto free_master;
  420. return 0;
  421. free_master:
  422. spi_master_put(master);
  423. return ret;
  424. }
  425. static int ti_qspi_remove(struct platform_device *pdev)
  426. {
  427. struct ti_qspi *qspi = platform_get_drvdata(pdev);
  428. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE, QSPI_INTR_ENABLE_CLEAR_REG);
  429. return 0;
  430. }
  431. static const struct dev_pm_ops ti_qspi_pm_ops = {
  432. .runtime_resume = ti_qspi_runtime_resume,
  433. };
  434. static struct platform_driver ti_qspi_driver = {
  435. .probe = ti_qspi_probe,
  436. .remove = ti_qspi_remove,
  437. .driver = {
  438. .name = "ti,dra7xxx-qspi",
  439. .owner = THIS_MODULE,
  440. .pm = &ti_qspi_pm_ops,
  441. .of_match_table = ti_qspi_match,
  442. }
  443. };
  444. module_platform_driver(ti_qspi_driver);
  445. MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
  446. MODULE_LICENSE("GPL v2");
  447. MODULE_DESCRIPTION("TI QSPI controller driver");