dmaengine.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef LINUX_DMAENGINE_H
  22. #define LINUX_DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/types.h>
  28. #include <asm/page.h>
  29. /**
  30. * typedef dma_cookie_t - an opaque DMA cookie
  31. *
  32. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  33. */
  34. typedef s32 dma_cookie_t;
  35. #define DMA_MIN_COOKIE 1
  36. #define DMA_MAX_COOKIE INT_MAX
  37. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  38. /**
  39. * enum dma_status - DMA transaction status
  40. * @DMA_SUCCESS: transaction completed successfully
  41. * @DMA_IN_PROGRESS: transaction not yet processed
  42. * @DMA_PAUSED: transaction is paused
  43. * @DMA_ERROR: transaction failed
  44. */
  45. enum dma_status {
  46. DMA_SUCCESS,
  47. DMA_IN_PROGRESS,
  48. DMA_PAUSED,
  49. DMA_ERROR,
  50. };
  51. /**
  52. * enum dma_transaction_type - DMA transaction types/indexes
  53. *
  54. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  55. * automatically set as dma devices are registered.
  56. */
  57. enum dma_transaction_type {
  58. DMA_MEMCPY,
  59. DMA_XOR,
  60. DMA_PQ,
  61. DMA_XOR_VAL,
  62. DMA_PQ_VAL,
  63. DMA_MEMSET,
  64. DMA_INTERRUPT,
  65. DMA_SG,
  66. DMA_PRIVATE,
  67. DMA_ASYNC_TX,
  68. DMA_SLAVE,
  69. DMA_CYCLIC,
  70. DMA_INTERLEAVE,
  71. /* last transaction type for creation of the capabilities mask */
  72. DMA_TX_TYPE_END,
  73. };
  74. /**
  75. * enum dma_transfer_direction - dma transfer mode and direction indicator
  76. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  77. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  78. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  79. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  80. */
  81. enum dma_transfer_direction {
  82. DMA_MEM_TO_MEM,
  83. DMA_MEM_TO_DEV,
  84. DMA_DEV_TO_MEM,
  85. DMA_DEV_TO_DEV,
  86. DMA_TRANS_NONE,
  87. };
  88. /**
  89. * Interleaved Transfer Request
  90. * ----------------------------
  91. * A chunk is collection of contiguous bytes to be transfered.
  92. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  93. * ICGs may or maynot change between chunks.
  94. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  95. * that when repeated an integral number of times, specifies the transfer.
  96. * A transfer template is specification of a Frame, the number of times
  97. * it is to be repeated and other per-transfer attributes.
  98. *
  99. * Practically, a client driver would have ready a template for each
  100. * type of transfer it is going to need during its lifetime and
  101. * set only 'src_start' and 'dst_start' before submitting the requests.
  102. *
  103. *
  104. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  105. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  106. *
  107. * == Chunk size
  108. * ... ICG
  109. */
  110. /**
  111. * struct data_chunk - Element of scatter-gather list that makes a frame.
  112. * @size: Number of bytes to read from source.
  113. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  114. * @icg: Number of bytes to jump after last src/dst address of this
  115. * chunk and before first src/dst address for next chunk.
  116. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  117. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  118. */
  119. struct data_chunk {
  120. size_t size;
  121. size_t icg;
  122. };
  123. /**
  124. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  125. * and attributes.
  126. * @src_start: Bus address of source for the first chunk.
  127. * @dst_start: Bus address of destination for the first chunk.
  128. * @dir: Specifies the type of Source and Destination.
  129. * @src_inc: If the source address increments after reading from it.
  130. * @dst_inc: If the destination address increments after writing to it.
  131. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  132. * Otherwise, source is read contiguously (icg ignored).
  133. * Ignored if src_inc is false.
  134. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  135. * Otherwise, destination is filled contiguously (icg ignored).
  136. * Ignored if dst_inc is false.
  137. * @numf: Number of frames in this template.
  138. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  139. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  140. */
  141. struct dma_interleaved_template {
  142. dma_addr_t src_start;
  143. dma_addr_t dst_start;
  144. enum dma_transfer_direction dir;
  145. bool src_inc;
  146. bool dst_inc;
  147. bool src_sgl;
  148. bool dst_sgl;
  149. size_t numf;
  150. size_t frame_size;
  151. struct data_chunk sgl[0];
  152. };
  153. /**
  154. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  155. * control completion, and communicate status.
  156. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  157. * this transaction
  158. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  159. * acknowledges receipt, i.e. has has a chance to establish any dependency
  160. * chains
  161. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  162. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  163. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  164. * (if not set, do the source dma-unmapping as page)
  165. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  166. * (if not set, do the destination dma-unmapping as page)
  167. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  168. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  169. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  170. * sources that were the result of a previous operation, in the case of a PQ
  171. * operation it continues the calculation with new sources
  172. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  173. * on the result of this operation
  174. */
  175. enum dma_ctrl_flags {
  176. DMA_PREP_INTERRUPT = (1 << 0),
  177. DMA_CTRL_ACK = (1 << 1),
  178. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  179. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  180. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  181. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  182. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  183. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  184. DMA_PREP_CONTINUE = (1 << 8),
  185. DMA_PREP_FENCE = (1 << 9),
  186. };
  187. /**
  188. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  189. * on a running channel.
  190. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  191. * @DMA_PAUSE: pause ongoing transfers
  192. * @DMA_RESUME: resume paused transfer
  193. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  194. * that need to runtime reconfigure the slave channels (as opposed to passing
  195. * configuration data in statically from the platform). An additional
  196. * argument of struct dma_slave_config must be passed in with this
  197. * command.
  198. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  199. * into external start mode.
  200. */
  201. enum dma_ctrl_cmd {
  202. DMA_TERMINATE_ALL,
  203. DMA_PAUSE,
  204. DMA_RESUME,
  205. DMA_SLAVE_CONFIG,
  206. FSLDMA_EXTERNAL_START,
  207. };
  208. /**
  209. * enum sum_check_bits - bit position of pq_check_flags
  210. */
  211. enum sum_check_bits {
  212. SUM_CHECK_P = 0,
  213. SUM_CHECK_Q = 1,
  214. };
  215. /**
  216. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  217. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  218. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  219. */
  220. enum sum_check_flags {
  221. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  222. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  223. };
  224. /**
  225. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  226. * See linux/cpumask.h
  227. */
  228. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  229. /**
  230. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  231. * @memcpy_count: transaction counter
  232. * @bytes_transferred: byte counter
  233. */
  234. struct dma_chan_percpu {
  235. /* stats */
  236. unsigned long memcpy_count;
  237. unsigned long bytes_transferred;
  238. };
  239. /**
  240. * struct dma_chan - devices supply DMA channels, clients use them
  241. * @device: ptr to the dma device who supplies this channel, always !%NULL
  242. * @cookie: last cookie value returned to client
  243. * @completed_cookie: last completed cookie for this channel
  244. * @chan_id: channel ID for sysfs
  245. * @dev: class device for sysfs
  246. * @device_node: used to add this to the device chan list
  247. * @local: per-cpu pointer to a struct dma_chan_percpu
  248. * @client-count: how many clients are using this channel
  249. * @table_count: number of appearances in the mem-to-mem allocation table
  250. * @private: private data for certain client-channel associations
  251. */
  252. struct dma_chan {
  253. struct dma_device *device;
  254. dma_cookie_t cookie;
  255. dma_cookie_t completed_cookie;
  256. /* sysfs */
  257. int chan_id;
  258. struct dma_chan_dev *dev;
  259. struct list_head device_node;
  260. struct dma_chan_percpu __percpu *local;
  261. int client_count;
  262. int table_count;
  263. void *private;
  264. };
  265. /**
  266. * struct dma_chan_dev - relate sysfs device node to backing channel device
  267. * @chan - driver channel device
  268. * @device - sysfs device
  269. * @dev_id - parent dma_device dev_id
  270. * @idr_ref - reference count to gate release of dma_device dev_id
  271. */
  272. struct dma_chan_dev {
  273. struct dma_chan *chan;
  274. struct device device;
  275. int dev_id;
  276. atomic_t *idr_ref;
  277. };
  278. /**
  279. * enum dma_slave_buswidth - defines bus with of the DMA slave
  280. * device, source or target buses
  281. */
  282. enum dma_slave_buswidth {
  283. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  284. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  285. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  286. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  287. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  288. };
  289. /**
  290. * struct dma_slave_config - dma slave channel runtime config
  291. * @direction: whether the data shall go in or out on this slave
  292. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  293. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  294. * need to differentiate source and target addresses.
  295. * @src_addr: this is the physical address where DMA slave data
  296. * should be read (RX), if the source is memory this argument is
  297. * ignored.
  298. * @dst_addr: this is the physical address where DMA slave data
  299. * should be written (TX), if the source is memory this argument
  300. * is ignored.
  301. * @src_addr_width: this is the width in bytes of the source (RX)
  302. * register where DMA data shall be read. If the source
  303. * is memory this may be ignored depending on architecture.
  304. * Legal values: 1, 2, 4, 8.
  305. * @dst_addr_width: same as src_addr_width but for destination
  306. * target (TX) mutatis mutandis.
  307. * @src_maxburst: the maximum number of words (note: words, as in
  308. * units of the src_addr_width member, not bytes) that can be sent
  309. * in one burst to the device. Typically something like half the
  310. * FIFO depth on I/O peripherals so you don't overflow it. This
  311. * may or may not be applicable on memory sources.
  312. * @dst_maxburst: same as src_maxburst but for destination target
  313. * mutatis mutandis.
  314. * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
  315. * with 'true' if peripheral should be flow controller. Direction will be
  316. * selected at Runtime.
  317. *
  318. * This struct is passed in as configuration data to a DMA engine
  319. * in order to set up a certain channel for DMA transport at runtime.
  320. * The DMA device/engine has to provide support for an additional
  321. * command in the channel config interface, DMA_SLAVE_CONFIG
  322. * and this struct will then be passed in as an argument to the
  323. * DMA engine device_control() function.
  324. *
  325. * The rationale for adding configuration information to this struct
  326. * is as follows: if it is likely that most DMA slave controllers in
  327. * the world will support the configuration option, then make it
  328. * generic. If not: if it is fixed so that it be sent in static from
  329. * the platform data, then prefer to do that. Else, if it is neither
  330. * fixed at runtime, nor generic enough (such as bus mastership on
  331. * some CPU family and whatnot) then create a custom slave config
  332. * struct and pass that, then make this config a member of that
  333. * struct, if applicable.
  334. */
  335. struct dma_slave_config {
  336. enum dma_transfer_direction direction;
  337. dma_addr_t src_addr;
  338. dma_addr_t dst_addr;
  339. enum dma_slave_buswidth src_addr_width;
  340. enum dma_slave_buswidth dst_addr_width;
  341. u32 src_maxburst;
  342. u32 dst_maxburst;
  343. bool device_fc;
  344. };
  345. static inline const char *dma_chan_name(struct dma_chan *chan)
  346. {
  347. return dev_name(&chan->dev->device);
  348. }
  349. void dma_chan_cleanup(struct kref *kref);
  350. /**
  351. * typedef dma_filter_fn - callback filter for dma_request_channel
  352. * @chan: channel to be reviewed
  353. * @filter_param: opaque parameter passed through dma_request_channel
  354. *
  355. * When this optional parameter is specified in a call to dma_request_channel a
  356. * suitable channel is passed to this routine for further dispositioning before
  357. * being returned. Where 'suitable' indicates a non-busy channel that
  358. * satisfies the given capability mask. It returns 'true' to indicate that the
  359. * channel is suitable.
  360. */
  361. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  362. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  363. /**
  364. * struct dma_async_tx_descriptor - async transaction descriptor
  365. * ---dma generic offload fields---
  366. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  367. * this tx is sitting on a dependency list
  368. * @flags: flags to augment operation preparation, control completion, and
  369. * communicate status
  370. * @phys: physical address of the descriptor
  371. * @chan: target channel for this operation
  372. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  373. * @callback: routine to call after this operation is complete
  374. * @callback_param: general parameter to pass to the callback routine
  375. * ---async_tx api specific fields---
  376. * @next: at completion submit this descriptor
  377. * @parent: pointer to the next level up in the dependency chain
  378. * @lock: protect the parent and next pointers
  379. */
  380. struct dma_async_tx_descriptor {
  381. dma_cookie_t cookie;
  382. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  383. dma_addr_t phys;
  384. struct dma_chan *chan;
  385. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  386. dma_async_tx_callback callback;
  387. void *callback_param;
  388. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  389. struct dma_async_tx_descriptor *next;
  390. struct dma_async_tx_descriptor *parent;
  391. spinlock_t lock;
  392. #endif
  393. };
  394. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  395. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  396. {
  397. }
  398. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  399. {
  400. }
  401. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  402. {
  403. BUG();
  404. }
  405. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  406. {
  407. }
  408. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  409. {
  410. }
  411. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  412. {
  413. return NULL;
  414. }
  415. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  416. {
  417. return NULL;
  418. }
  419. #else
  420. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  421. {
  422. spin_lock_bh(&txd->lock);
  423. }
  424. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  425. {
  426. spin_unlock_bh(&txd->lock);
  427. }
  428. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  429. {
  430. txd->next = next;
  431. next->parent = txd;
  432. }
  433. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  434. {
  435. txd->parent = NULL;
  436. }
  437. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  438. {
  439. txd->next = NULL;
  440. }
  441. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  442. {
  443. return txd->parent;
  444. }
  445. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  446. {
  447. return txd->next;
  448. }
  449. #endif
  450. /**
  451. * struct dma_tx_state - filled in to report the status of
  452. * a transfer.
  453. * @last: last completed DMA cookie
  454. * @used: last issued DMA cookie (i.e. the one in progress)
  455. * @residue: the remaining number of bytes left to transmit
  456. * on the selected transfer for states DMA_IN_PROGRESS and
  457. * DMA_PAUSED if this is implemented in the driver, else 0
  458. */
  459. struct dma_tx_state {
  460. dma_cookie_t last;
  461. dma_cookie_t used;
  462. u32 residue;
  463. };
  464. /**
  465. * struct dma_device - info on the entity supplying DMA services
  466. * @chancnt: how many DMA channels are supported
  467. * @privatecnt: how many DMA channels are requested by dma_request_channel
  468. * @channels: the list of struct dma_chan
  469. * @global_node: list_head for global dma_device_list
  470. * @cap_mask: one or more dma_capability flags
  471. * @max_xor: maximum number of xor sources, 0 if no capability
  472. * @max_pq: maximum number of PQ sources and PQ-continue capability
  473. * @copy_align: alignment shift for memcpy operations
  474. * @xor_align: alignment shift for xor operations
  475. * @pq_align: alignment shift for pq operations
  476. * @fill_align: alignment shift for memset operations
  477. * @dev_id: unique device ID
  478. * @dev: struct device reference for dma mapping api
  479. * @device_alloc_chan_resources: allocate resources and return the
  480. * number of allocated descriptors
  481. * @device_free_chan_resources: release DMA channel's resources
  482. * @device_prep_dma_memcpy: prepares a memcpy operation
  483. * @device_prep_dma_xor: prepares a xor operation
  484. * @device_prep_dma_xor_val: prepares a xor validation operation
  485. * @device_prep_dma_pq: prepares a pq operation
  486. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  487. * @device_prep_dma_memset: prepares a memset operation
  488. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  489. * @device_prep_slave_sg: prepares a slave dma operation
  490. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  491. * The function takes a buffer of size buf_len. The callback function will
  492. * be called after period_len bytes have been transferred.
  493. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  494. * @device_control: manipulate all pending operations on a channel, returns
  495. * zero or error code
  496. * @device_tx_status: poll for transaction completion, the optional
  497. * txstate parameter can be supplied with a pointer to get a
  498. * struct with auxiliary transfer status information, otherwise the call
  499. * will just return a simple status code
  500. * @device_issue_pending: push pending transactions to hardware
  501. */
  502. struct dma_device {
  503. unsigned int chancnt;
  504. unsigned int privatecnt;
  505. struct list_head channels;
  506. struct list_head global_node;
  507. dma_cap_mask_t cap_mask;
  508. unsigned short max_xor;
  509. unsigned short max_pq;
  510. u8 copy_align;
  511. u8 xor_align;
  512. u8 pq_align;
  513. u8 fill_align;
  514. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  515. int dev_id;
  516. struct device *dev;
  517. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  518. void (*device_free_chan_resources)(struct dma_chan *chan);
  519. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  520. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  521. size_t len, unsigned long flags);
  522. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  523. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  524. unsigned int src_cnt, size_t len, unsigned long flags);
  525. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  526. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  527. size_t len, enum sum_check_flags *result, unsigned long flags);
  528. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  529. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  530. unsigned int src_cnt, const unsigned char *scf,
  531. size_t len, unsigned long flags);
  532. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  533. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  534. unsigned int src_cnt, const unsigned char *scf, size_t len,
  535. enum sum_check_flags *pqres, unsigned long flags);
  536. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  537. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  538. unsigned long flags);
  539. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  540. struct dma_chan *chan, unsigned long flags);
  541. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  542. struct dma_chan *chan,
  543. struct scatterlist *dst_sg, unsigned int dst_nents,
  544. struct scatterlist *src_sg, unsigned int src_nents,
  545. unsigned long flags);
  546. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  547. struct dma_chan *chan, struct scatterlist *sgl,
  548. unsigned int sg_len, enum dma_transfer_direction direction,
  549. unsigned long flags);
  550. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  551. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  552. size_t period_len, enum dma_transfer_direction direction);
  553. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  554. struct dma_chan *chan, struct dma_interleaved_template *xt,
  555. unsigned long flags);
  556. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  557. unsigned long arg);
  558. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  559. dma_cookie_t cookie,
  560. struct dma_tx_state *txstate);
  561. void (*device_issue_pending)(struct dma_chan *chan);
  562. };
  563. static inline int dmaengine_device_control(struct dma_chan *chan,
  564. enum dma_ctrl_cmd cmd,
  565. unsigned long arg)
  566. {
  567. return chan->device->device_control(chan, cmd, arg);
  568. }
  569. static inline int dmaengine_slave_config(struct dma_chan *chan,
  570. struct dma_slave_config *config)
  571. {
  572. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  573. (unsigned long)config);
  574. }
  575. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  576. struct dma_chan *chan, void *buf, size_t len,
  577. enum dma_transfer_direction dir, unsigned long flags)
  578. {
  579. struct scatterlist sg;
  580. sg_init_one(&sg, buf, len);
  581. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  582. }
  583. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
  584. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  585. enum dma_transfer_direction dir, unsigned long flags)
  586. {
  587. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  588. dir, flags);
  589. }
  590. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
  591. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  592. size_t period_len, enum dma_transfer_direction dir)
  593. {
  594. return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
  595. period_len, dir);
  596. }
  597. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  598. {
  599. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  600. }
  601. static inline int dmaengine_pause(struct dma_chan *chan)
  602. {
  603. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  604. }
  605. static inline int dmaengine_resume(struct dma_chan *chan)
  606. {
  607. return dmaengine_device_control(chan, DMA_RESUME, 0);
  608. }
  609. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  610. {
  611. return desc->tx_submit(desc);
  612. }
  613. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  614. {
  615. size_t mask;
  616. if (!align)
  617. return true;
  618. mask = (1 << align) - 1;
  619. if (mask & (off1 | off2 | len))
  620. return false;
  621. return true;
  622. }
  623. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  624. size_t off2, size_t len)
  625. {
  626. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  627. }
  628. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  629. size_t off2, size_t len)
  630. {
  631. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  632. }
  633. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  634. size_t off2, size_t len)
  635. {
  636. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  637. }
  638. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  639. size_t off2, size_t len)
  640. {
  641. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  642. }
  643. static inline void
  644. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  645. {
  646. dma->max_pq = maxpq;
  647. if (has_pq_continue)
  648. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  649. }
  650. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  651. {
  652. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  653. }
  654. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  655. {
  656. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  657. return (flags & mask) == mask;
  658. }
  659. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  660. {
  661. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  662. }
  663. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  664. {
  665. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  666. }
  667. /* dma_maxpq - reduce maxpq in the face of continued operations
  668. * @dma - dma device with PQ capability
  669. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  670. *
  671. * When an engine does not support native continuation we need 3 extra
  672. * source slots to reuse P and Q with the following coefficients:
  673. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  674. * 2/ {01} * Q : use Q to continue Q' calculation
  675. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  676. *
  677. * In the case where P is disabled we only need 1 extra source:
  678. * 1/ {01} * Q : use Q to continue Q' calculation
  679. */
  680. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  681. {
  682. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  683. return dma_dev_to_maxpq(dma);
  684. else if (dmaf_p_disabled_continue(flags))
  685. return dma_dev_to_maxpq(dma) - 1;
  686. else if (dmaf_continue(flags))
  687. return dma_dev_to_maxpq(dma) - 3;
  688. BUG();
  689. }
  690. /* --- public DMA engine API --- */
  691. #ifdef CONFIG_DMA_ENGINE
  692. void dmaengine_get(void);
  693. void dmaengine_put(void);
  694. #else
  695. static inline void dmaengine_get(void)
  696. {
  697. }
  698. static inline void dmaengine_put(void)
  699. {
  700. }
  701. #endif
  702. #ifdef CONFIG_NET_DMA
  703. #define net_dmaengine_get() dmaengine_get()
  704. #define net_dmaengine_put() dmaengine_put()
  705. #else
  706. static inline void net_dmaengine_get(void)
  707. {
  708. }
  709. static inline void net_dmaengine_put(void)
  710. {
  711. }
  712. #endif
  713. #ifdef CONFIG_ASYNC_TX_DMA
  714. #define async_dmaengine_get() dmaengine_get()
  715. #define async_dmaengine_put() dmaengine_put()
  716. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  717. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  718. #else
  719. #define async_dma_find_channel(type) dma_find_channel(type)
  720. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  721. #else
  722. static inline void async_dmaengine_get(void)
  723. {
  724. }
  725. static inline void async_dmaengine_put(void)
  726. {
  727. }
  728. static inline struct dma_chan *
  729. async_dma_find_channel(enum dma_transaction_type type)
  730. {
  731. return NULL;
  732. }
  733. #endif /* CONFIG_ASYNC_TX_DMA */
  734. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  735. void *dest, void *src, size_t len);
  736. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  737. struct page *page, unsigned int offset, void *kdata, size_t len);
  738. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  739. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  740. unsigned int src_off, size_t len);
  741. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  742. struct dma_chan *chan);
  743. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  744. {
  745. tx->flags |= DMA_CTRL_ACK;
  746. }
  747. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  748. {
  749. tx->flags &= ~DMA_CTRL_ACK;
  750. }
  751. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  752. {
  753. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  754. }
  755. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  756. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  757. {
  758. return min_t(int, DMA_TX_TYPE_END,
  759. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  760. }
  761. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  762. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  763. {
  764. return min_t(int, DMA_TX_TYPE_END,
  765. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  766. }
  767. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  768. static inline void
  769. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  770. {
  771. set_bit(tx_type, dstp->bits);
  772. }
  773. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  774. static inline void
  775. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  776. {
  777. clear_bit(tx_type, dstp->bits);
  778. }
  779. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  780. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  781. {
  782. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  783. }
  784. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  785. static inline int
  786. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  787. {
  788. return test_bit(tx_type, srcp->bits);
  789. }
  790. #define for_each_dma_cap_mask(cap, mask) \
  791. for ((cap) = first_dma_cap(mask); \
  792. (cap) < DMA_TX_TYPE_END; \
  793. (cap) = next_dma_cap((cap), (mask)))
  794. /**
  795. * dma_async_issue_pending - flush pending transactions to HW
  796. * @chan: target DMA channel
  797. *
  798. * This allows drivers to push copies to HW in batches,
  799. * reducing MMIO writes where possible.
  800. */
  801. static inline void dma_async_issue_pending(struct dma_chan *chan)
  802. {
  803. chan->device->device_issue_pending(chan);
  804. }
  805. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  806. /**
  807. * dma_async_is_tx_complete - poll for transaction completion
  808. * @chan: DMA channel
  809. * @cookie: transaction identifier to check status of
  810. * @last: returns last completed cookie, can be NULL
  811. * @used: returns last issued cookie, can be NULL
  812. *
  813. * If @last and @used are passed in, upon return they reflect the driver
  814. * internal state and can be used with dma_async_is_complete() to check
  815. * the status of multiple cookies without re-checking hardware state.
  816. */
  817. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  818. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  819. {
  820. struct dma_tx_state state;
  821. enum dma_status status;
  822. status = chan->device->device_tx_status(chan, cookie, &state);
  823. if (last)
  824. *last = state.last;
  825. if (used)
  826. *used = state.used;
  827. return status;
  828. }
  829. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  830. dma_async_is_tx_complete(chan, cookie, last, used)
  831. /**
  832. * dma_async_is_complete - test a cookie against chan state
  833. * @cookie: transaction identifier to test status of
  834. * @last_complete: last know completed transaction
  835. * @last_used: last cookie value handed out
  836. *
  837. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  838. * the test logic is separated for lightweight testing of multiple cookies
  839. */
  840. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  841. dma_cookie_t last_complete, dma_cookie_t last_used)
  842. {
  843. if (last_complete <= last_used) {
  844. if ((cookie <= last_complete) || (cookie > last_used))
  845. return DMA_SUCCESS;
  846. } else {
  847. if ((cookie <= last_complete) && (cookie > last_used))
  848. return DMA_SUCCESS;
  849. }
  850. return DMA_IN_PROGRESS;
  851. }
  852. static inline void
  853. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  854. {
  855. if (st) {
  856. st->last = last;
  857. st->used = used;
  858. st->residue = residue;
  859. }
  860. }
  861. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  862. #ifdef CONFIG_DMA_ENGINE
  863. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  864. void dma_issue_pending_all(void);
  865. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  866. void dma_release_channel(struct dma_chan *chan);
  867. #else
  868. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  869. {
  870. return DMA_SUCCESS;
  871. }
  872. static inline void dma_issue_pending_all(void)
  873. {
  874. }
  875. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  876. dma_filter_fn fn, void *fn_param)
  877. {
  878. return NULL;
  879. }
  880. static inline void dma_release_channel(struct dma_chan *chan)
  881. {
  882. }
  883. #endif
  884. /* --- DMA device --- */
  885. int dma_async_device_register(struct dma_device *device);
  886. void dma_async_device_unregister(struct dma_device *device);
  887. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  888. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  889. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  890. /* --- Helper iov-locking functions --- */
  891. struct dma_page_list {
  892. char __user *base_address;
  893. int nr_pages;
  894. struct page **pages;
  895. };
  896. struct dma_pinned_list {
  897. int nr_iovecs;
  898. struct dma_page_list page_list[0];
  899. };
  900. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  901. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  902. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  903. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  904. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  905. struct dma_pinned_list *pinned_list, struct page *page,
  906. unsigned int offset, size_t len);
  907. #endif /* DMAENGINE_H */