dhd_sdio.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #include "tracepoint.h"
  87. #define TXQLEN 2048 /* bulk tx queue length */
  88. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  89. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  90. #define PRIOMASK 7
  91. #define TXRETRIES 2 /* # of retries for tx frames */
  92. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  93. one scheduling */
  94. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  95. one scheduling */
  96. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  97. #define MEMBLOCK 2048 /* Block size used for downloading
  98. of dongle image */
  99. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  100. biggest possible glom */
  101. #define BRCMF_FIRSTREAD (1 << 6)
  102. /* SBSDIO_DEVICE_CTL */
  103. /* 1: device will assert busy signal when receiving CMD53 */
  104. #define SBSDIO_DEVCTL_SETBUSY 0x01
  105. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  106. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  107. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  108. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  109. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  110. * sdio bus power cycle to clear (rev 9) */
  111. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  112. /* Force SD->SB reset mapping (rev 11) */
  113. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  114. /* Determined by CoreControl bit */
  115. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  116. /* Force backplane reset */
  117. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  118. /* Force no backplane reset */
  119. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  120. /* direct(mapped) cis space */
  121. /* MAPPED common CIS address */
  122. #define SBSDIO_CIS_BASE_COMMON 0x1000
  123. /* maximum bytes in one CIS */
  124. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  125. /* cis offset addr is < 17 bits */
  126. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  127. /* manfid tuple length, include tuple, link bytes */
  128. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  129. /* intstatus */
  130. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  131. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  132. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  133. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  134. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  135. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  136. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  137. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  138. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  139. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  140. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  141. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  142. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  143. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  144. #define I_PC (1 << 10) /* descriptor error */
  145. #define I_PD (1 << 11) /* data error */
  146. #define I_DE (1 << 12) /* Descriptor protocol Error */
  147. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  148. #define I_RO (1 << 14) /* Receive fifo Overflow */
  149. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  150. #define I_RI (1 << 16) /* Receive Interrupt */
  151. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  152. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  153. #define I_XI (1 << 24) /* Transmit Interrupt */
  154. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  155. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  156. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  157. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  158. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  159. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  160. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  161. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  162. #define I_DMA (I_RI | I_XI | I_ERRORS)
  163. /* corecontrol */
  164. #define CC_CISRDY (1 << 0) /* CIS Ready */
  165. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  166. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  167. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  168. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  169. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  170. /* SDA_FRAMECTRL */
  171. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  172. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  173. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  174. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  175. /* HW frame tag */
  176. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  177. /* Total length of frame header for dongle protocol */
  178. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  179. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  180. /*
  181. * Software allocation of To SB Mailbox resources
  182. */
  183. /* tosbmailbox bits corresponding to intstatus bits */
  184. #define SMB_NAK (1 << 0) /* Frame NAK */
  185. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  186. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  187. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  188. /* tosbmailboxdata */
  189. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  190. /*
  191. * Software allocation of To Host Mailbox resources
  192. */
  193. /* intstatus bits */
  194. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  195. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  196. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  197. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  198. /* tohostmailboxdata */
  199. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  200. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  201. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  202. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  203. #define HMB_DATA_FCDATA_MASK 0xff000000
  204. #define HMB_DATA_FCDATA_SHIFT 24
  205. #define HMB_DATA_VERSION_MASK 0x00ff0000
  206. #define HMB_DATA_VERSION_SHIFT 16
  207. /*
  208. * Software-defined protocol header
  209. */
  210. /* Current protocol version */
  211. #define SDPCM_PROT_VERSION 4
  212. /* SW frame header */
  213. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  214. #define SDPCM_CHANNEL_MASK 0x00000f00
  215. #define SDPCM_CHANNEL_SHIFT 8
  216. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  217. #define SDPCM_NEXTLEN_OFFSET 2
  218. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  219. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  220. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  221. #define SDPCM_DOFFSET_MASK 0xff000000
  222. #define SDPCM_DOFFSET_SHIFT 24
  223. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  224. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  225. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  226. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  227. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  228. /* logical channel numbers */
  229. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  230. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  231. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  232. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  233. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  234. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  235. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  236. /*
  237. * Shared structure between dongle and the host.
  238. * The structure contains pointers to trap or assert information.
  239. */
  240. #define SDPCM_SHARED_VERSION 0x0003
  241. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  242. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  243. #define SDPCM_SHARED_ASSERT 0x0200
  244. #define SDPCM_SHARED_TRAP 0x0400
  245. /* Space for header read, limit for data packets */
  246. #define MAX_HDR_READ (1 << 6)
  247. #define MAX_RX_DATASZ 2048
  248. /* Maximum milliseconds to wait for F2 to come up */
  249. #define BRCMF_WAIT_F2RDY 3000
  250. /* Bump up limit on waiting for HT to account for first startup;
  251. * if the image is doing a CRC calculation before programming the PMU
  252. * for HT availability, it could take a couple hundred ms more, so
  253. * max out at a 1 second (1000000us).
  254. */
  255. #undef PMU_MAX_TRANSITION_DLY
  256. #define PMU_MAX_TRANSITION_DLY 1000000
  257. /* Value for ChipClockCSR during initial setup */
  258. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  259. SBSDIO_ALP_AVAIL_REQ)
  260. /* Flags for SDH calls */
  261. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  262. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  263. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  264. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  265. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  266. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  267. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  268. * when idle
  269. */
  270. #define BRCMF_IDLE_INTERVAL 1
  271. #define KSO_WAIT_US 50
  272. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  273. /*
  274. * Conversion of 802.1D priority to precedence level
  275. */
  276. static uint prio2prec(u32 prio)
  277. {
  278. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  279. (prio^2) : prio;
  280. }
  281. #ifdef DEBUG
  282. /* Device console log buffer state */
  283. struct brcmf_console {
  284. uint count; /* Poll interval msec counter */
  285. uint log_addr; /* Log struct address (fixed) */
  286. struct rte_log_le log_le; /* Log struct (host copy) */
  287. uint bufsize; /* Size of log buffer */
  288. u8 *buf; /* Log buffer (host copy) */
  289. uint last; /* Last buffer read index */
  290. };
  291. struct brcmf_trap_info {
  292. __le32 type;
  293. __le32 epc;
  294. __le32 cpsr;
  295. __le32 spsr;
  296. __le32 r0; /* a1 */
  297. __le32 r1; /* a2 */
  298. __le32 r2; /* a3 */
  299. __le32 r3; /* a4 */
  300. __le32 r4; /* v1 */
  301. __le32 r5; /* v2 */
  302. __le32 r6; /* v3 */
  303. __le32 r7; /* v4 */
  304. __le32 r8; /* v5 */
  305. __le32 r9; /* sb/v6 */
  306. __le32 r10; /* sl/v7 */
  307. __le32 r11; /* fp/v8 */
  308. __le32 r12; /* ip */
  309. __le32 r13; /* sp */
  310. __le32 r14; /* lr */
  311. __le32 pc; /* r15 */
  312. };
  313. #endif /* DEBUG */
  314. struct sdpcm_shared {
  315. u32 flags;
  316. u32 trap_addr;
  317. u32 assert_exp_addr;
  318. u32 assert_file_addr;
  319. u32 assert_line;
  320. u32 console_addr; /* Address of struct rte_console */
  321. u32 msgtrace_addr;
  322. u8 tag[32];
  323. u32 brpt_addr;
  324. };
  325. struct sdpcm_shared_le {
  326. __le32 flags;
  327. __le32 trap_addr;
  328. __le32 assert_exp_addr;
  329. __le32 assert_file_addr;
  330. __le32 assert_line;
  331. __le32 console_addr; /* Address of struct rte_console */
  332. __le32 msgtrace_addr;
  333. u8 tag[32];
  334. __le32 brpt_addr;
  335. };
  336. /* SDIO read frame info */
  337. struct brcmf_sdio_read {
  338. u8 seq_num;
  339. u8 channel;
  340. u16 len;
  341. u16 len_left;
  342. u16 len_nxtfrm;
  343. u8 dat_offset;
  344. };
  345. /* misc chip info needed by some of the routines */
  346. /* Private data for SDIO bus interaction */
  347. struct brcmf_sdio {
  348. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  349. struct chip_info *ci; /* Chip info struct */
  350. char *vars; /* Variables (from CIS and/or other) */
  351. uint varsz; /* Size of variables buffer */
  352. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  353. u32 hostintmask; /* Copy of Host Interrupt Mask */
  354. atomic_t intstatus; /* Intstatus bits (events) pending */
  355. atomic_t fcstate; /* State of dongle flow-control */
  356. uint blocksize; /* Block size of SDIO transfers */
  357. uint roundup; /* Max roundup limit */
  358. struct pktq txq; /* Queue length used for flow-control */
  359. u8 flowcontrol; /* per prio flow control bitmask */
  360. u8 tx_seq; /* Transmit sequence number (next) */
  361. u8 tx_max; /* Maximum transmit sequence allowed */
  362. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  363. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  364. u8 rx_seq; /* Receive sequence number (expected) */
  365. struct brcmf_sdio_read cur_read;
  366. /* info of current read frame */
  367. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  368. bool rxpending; /* Data frame pending in dongle */
  369. uint rxbound; /* Rx frames to read before resched */
  370. uint txbound; /* Tx frames to send before resched */
  371. uint txminmax;
  372. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  373. struct sk_buff_head glom; /* Packet list for glommed superframe */
  374. uint glomerr; /* Glom packet read errors */
  375. u8 *rxbuf; /* Buffer for receiving control packets */
  376. uint rxblen; /* Allocated length of rxbuf */
  377. u8 *rxctl; /* Aligned pointer into rxbuf */
  378. u8 *rxctl_orig; /* pointer for freeing rxctl */
  379. u8 *databuf; /* Buffer for receiving big glom packet */
  380. u8 *dataptr; /* Aligned pointer into databuf */
  381. uint rxlen; /* Length of valid data in buffer */
  382. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  383. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  384. bool intr; /* Use interrupts */
  385. bool poll; /* Use polling */
  386. atomic_t ipend; /* Device interrupt is pending */
  387. uint spurious; /* Count of spurious interrupts */
  388. uint pollrate; /* Ticks between device polls */
  389. uint polltick; /* Tick counter */
  390. #ifdef DEBUG
  391. uint console_interval;
  392. struct brcmf_console console; /* Console output polling support */
  393. uint console_addr; /* Console address from shared struct */
  394. #endif /* DEBUG */
  395. uint clkstate; /* State of sd and backplane clock(s) */
  396. bool activity; /* Activity flag for clock down */
  397. s32 idletime; /* Control for activity timeout */
  398. s32 idlecount; /* Activity timeout counter */
  399. s32 idleclock; /* How to set bus driver when idle */
  400. s32 sd_rxchain;
  401. bool use_rxchain; /* If brcmf should use PKT chains */
  402. bool rxflow_mode; /* Rx flow control mode */
  403. bool rxflow; /* Is rx flow control on */
  404. bool alp_only; /* Don't use HT clock (ALP only) */
  405. u8 *ctrl_frame_buf;
  406. u32 ctrl_frame_len;
  407. bool ctrl_frame_stat;
  408. spinlock_t txqlock;
  409. wait_queue_head_t ctrl_wait;
  410. wait_queue_head_t dcmd_resp_wait;
  411. struct timer_list timer;
  412. struct completion watchdog_wait;
  413. struct task_struct *watchdog_tsk;
  414. bool wd_timer_valid;
  415. uint save_ms;
  416. struct workqueue_struct *brcmf_wq;
  417. struct work_struct datawork;
  418. atomic_t dpc_tskcnt;
  419. const struct firmware *firmware;
  420. u32 fw_ptr;
  421. bool txoff; /* Transmit flow-controlled */
  422. struct brcmf_sdio_count sdcnt;
  423. bool sr_enabled; /* SaveRestore enabled */
  424. bool sleeping; /* SDIO bus sleeping */
  425. };
  426. /* clkstate */
  427. #define CLK_NONE 0
  428. #define CLK_SDONLY 1
  429. #define CLK_PENDING 2
  430. #define CLK_AVAIL 3
  431. #ifdef DEBUG
  432. static int qcount[NUMPRIO];
  433. static int tx_packets[NUMPRIO];
  434. #endif /* DEBUG */
  435. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  436. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  437. /* Retry count for register access failures */
  438. static const uint retry_limit = 2;
  439. /* Limit on rounding up frames */
  440. static const uint max_roundup = 512;
  441. #define ALIGNMENT 4
  442. enum brcmf_sdio_frmtype {
  443. BRCMF_SDIO_FT_NORMAL,
  444. BRCMF_SDIO_FT_SUPER,
  445. BRCMF_SDIO_FT_SUB,
  446. };
  447. static void pkt_align(struct sk_buff *p, int len, int align)
  448. {
  449. uint datalign;
  450. datalign = (unsigned long)(p->data);
  451. datalign = roundup(datalign, (align)) - datalign;
  452. if (datalign)
  453. skb_pull(p, datalign);
  454. __skb_trim(p, len);
  455. }
  456. /* To check if there's window offered */
  457. static bool data_ok(struct brcmf_sdio *bus)
  458. {
  459. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  460. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  461. }
  462. /*
  463. * Reads a register in the SDIO hardware block. This block occupies a series of
  464. * adresses on the 32 bit backplane bus.
  465. */
  466. static int
  467. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  468. {
  469. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  470. int ret;
  471. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  472. bus->ci->c_inf[idx].base + offset, &ret);
  473. return ret;
  474. }
  475. static int
  476. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  477. {
  478. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  479. int ret;
  480. brcmf_sdio_regwl(bus->sdiodev,
  481. bus->ci->c_inf[idx].base + reg_offset,
  482. regval, &ret);
  483. return ret;
  484. }
  485. static int
  486. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  487. {
  488. u8 wr_val = 0, rd_val, cmp_val, bmask;
  489. int err = 0;
  490. int try_cnt = 0;
  491. brcmf_dbg(TRACE, "Enter\n");
  492. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  493. /* 1st KSO write goes to AOS wake up core if device is asleep */
  494. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  495. wr_val, &err);
  496. if (err) {
  497. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  498. return err;
  499. }
  500. if (on) {
  501. /* device WAKEUP through KSO:
  502. * write bit 0 & read back until
  503. * both bits 0 (kso bit) & 1 (dev on status) are set
  504. */
  505. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  506. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  507. bmask = cmp_val;
  508. usleep_range(2000, 3000);
  509. } else {
  510. /* Put device to sleep, turn off KSO */
  511. cmp_val = 0;
  512. /* only check for bit0, bit1(dev on status) may not
  513. * get cleared right away
  514. */
  515. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  516. }
  517. do {
  518. /* reliable KSO bit set/clr:
  519. * the sdiod sleep write access is synced to PMU 32khz clk
  520. * just one write attempt may fail,
  521. * read it back until it matches written value
  522. */
  523. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  524. &err);
  525. if (((rd_val & bmask) == cmp_val) && !err)
  526. break;
  527. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  528. try_cnt, MAX_KSO_ATTEMPTS, err);
  529. udelay(KSO_WAIT_US);
  530. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  531. wr_val, &err);
  532. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  533. return err;
  534. }
  535. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  536. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  537. /* Turn backplane clock on or off */
  538. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  539. {
  540. int err;
  541. u8 clkctl, clkreq, devctl;
  542. unsigned long timeout;
  543. brcmf_dbg(SDIO, "Enter\n");
  544. clkctl = 0;
  545. if (bus->sr_enabled) {
  546. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  547. return 0;
  548. }
  549. if (on) {
  550. /* Request HT Avail */
  551. clkreq =
  552. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  553. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  554. clkreq, &err);
  555. if (err) {
  556. brcmf_err("HT Avail request error: %d\n", err);
  557. return -EBADE;
  558. }
  559. /* Check current status */
  560. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  561. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  562. if (err) {
  563. brcmf_err("HT Avail read error: %d\n", err);
  564. return -EBADE;
  565. }
  566. /* Go to pending and await interrupt if appropriate */
  567. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  568. /* Allow only clock-available interrupt */
  569. devctl = brcmf_sdio_regrb(bus->sdiodev,
  570. SBSDIO_DEVICE_CTL, &err);
  571. if (err) {
  572. brcmf_err("Devctl error setting CA: %d\n",
  573. err);
  574. return -EBADE;
  575. }
  576. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  577. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  578. devctl, &err);
  579. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  580. bus->clkstate = CLK_PENDING;
  581. return 0;
  582. } else if (bus->clkstate == CLK_PENDING) {
  583. /* Cancel CA-only interrupt filter */
  584. devctl = brcmf_sdio_regrb(bus->sdiodev,
  585. SBSDIO_DEVICE_CTL, &err);
  586. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  587. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  588. devctl, &err);
  589. }
  590. /* Otherwise, wait here (polling) for HT Avail */
  591. timeout = jiffies +
  592. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  593. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  594. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  595. SBSDIO_FUNC1_CHIPCLKCSR,
  596. &err);
  597. if (time_after(jiffies, timeout))
  598. break;
  599. else
  600. usleep_range(5000, 10000);
  601. }
  602. if (err) {
  603. brcmf_err("HT Avail request error: %d\n", err);
  604. return -EBADE;
  605. }
  606. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  607. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  608. PMU_MAX_TRANSITION_DLY, clkctl);
  609. return -EBADE;
  610. }
  611. /* Mark clock available */
  612. bus->clkstate = CLK_AVAIL;
  613. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  614. #if defined(DEBUG)
  615. if (!bus->alp_only) {
  616. if (SBSDIO_ALPONLY(clkctl))
  617. brcmf_err("HT Clock should be on\n");
  618. }
  619. #endif /* defined (DEBUG) */
  620. bus->activity = true;
  621. } else {
  622. clkreq = 0;
  623. if (bus->clkstate == CLK_PENDING) {
  624. /* Cancel CA-only interrupt filter */
  625. devctl = brcmf_sdio_regrb(bus->sdiodev,
  626. SBSDIO_DEVICE_CTL, &err);
  627. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  628. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  629. devctl, &err);
  630. }
  631. bus->clkstate = CLK_SDONLY;
  632. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  633. clkreq, &err);
  634. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  635. if (err) {
  636. brcmf_err("Failed access turning clock off: %d\n",
  637. err);
  638. return -EBADE;
  639. }
  640. }
  641. return 0;
  642. }
  643. /* Change idle/active SD state */
  644. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  645. {
  646. brcmf_dbg(SDIO, "Enter\n");
  647. if (on)
  648. bus->clkstate = CLK_SDONLY;
  649. else
  650. bus->clkstate = CLK_NONE;
  651. return 0;
  652. }
  653. /* Transition SD and backplane clock readiness */
  654. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  655. {
  656. #ifdef DEBUG
  657. uint oldstate = bus->clkstate;
  658. #endif /* DEBUG */
  659. brcmf_dbg(SDIO, "Enter\n");
  660. /* Early exit if we're already there */
  661. if (bus->clkstate == target) {
  662. if (target == CLK_AVAIL) {
  663. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  664. bus->activity = true;
  665. }
  666. return 0;
  667. }
  668. switch (target) {
  669. case CLK_AVAIL:
  670. /* Make sure SD clock is available */
  671. if (bus->clkstate == CLK_NONE)
  672. brcmf_sdbrcm_sdclk(bus, true);
  673. /* Now request HT Avail on the backplane */
  674. brcmf_sdbrcm_htclk(bus, true, pendok);
  675. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  676. bus->activity = true;
  677. break;
  678. case CLK_SDONLY:
  679. /* Remove HT request, or bring up SD clock */
  680. if (bus->clkstate == CLK_NONE)
  681. brcmf_sdbrcm_sdclk(bus, true);
  682. else if (bus->clkstate == CLK_AVAIL)
  683. brcmf_sdbrcm_htclk(bus, false, false);
  684. else
  685. brcmf_err("request for %d -> %d\n",
  686. bus->clkstate, target);
  687. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  688. break;
  689. case CLK_NONE:
  690. /* Make sure to remove HT request */
  691. if (bus->clkstate == CLK_AVAIL)
  692. brcmf_sdbrcm_htclk(bus, false, false);
  693. /* Now remove the SD clock */
  694. brcmf_sdbrcm_sdclk(bus, false);
  695. brcmf_sdbrcm_wd_timer(bus, 0);
  696. break;
  697. }
  698. #ifdef DEBUG
  699. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  700. #endif /* DEBUG */
  701. return 0;
  702. }
  703. static int
  704. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  705. {
  706. int err = 0;
  707. brcmf_dbg(TRACE, "Enter\n");
  708. brcmf_dbg(SDIO, "request %s currently %s\n",
  709. (sleep ? "SLEEP" : "WAKE"),
  710. (bus->sleeping ? "SLEEP" : "WAKE"));
  711. /* If SR is enabled control bus state with KSO */
  712. if (bus->sr_enabled) {
  713. /* Done if we're already in the requested state */
  714. if (sleep == bus->sleeping)
  715. goto end;
  716. /* Going to sleep */
  717. if (sleep) {
  718. /* Don't sleep if something is pending */
  719. if (atomic_read(&bus->intstatus) ||
  720. atomic_read(&bus->ipend) > 0 ||
  721. (!atomic_read(&bus->fcstate) &&
  722. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  723. data_ok(bus)))
  724. return -EBUSY;
  725. err = brcmf_sdbrcm_kso_control(bus, false);
  726. /* disable watchdog */
  727. if (!err)
  728. brcmf_sdbrcm_wd_timer(bus, 0);
  729. } else {
  730. bus->idlecount = 0;
  731. err = brcmf_sdbrcm_kso_control(bus, true);
  732. }
  733. if (!err) {
  734. /* Change state */
  735. bus->sleeping = sleep;
  736. brcmf_dbg(SDIO, "new state %s\n",
  737. (sleep ? "SLEEP" : "WAKE"));
  738. } else {
  739. brcmf_err("error while changing bus sleep state %d\n",
  740. err);
  741. return err;
  742. }
  743. }
  744. end:
  745. /* control clocks */
  746. if (sleep) {
  747. if (!bus->sr_enabled)
  748. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  749. } else {
  750. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  751. }
  752. return err;
  753. }
  754. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  755. {
  756. u32 intstatus = 0;
  757. u32 hmb_data;
  758. u8 fcbits;
  759. int ret;
  760. brcmf_dbg(SDIO, "Enter\n");
  761. /* Read mailbox data and ack that we did so */
  762. ret = r_sdreg32(bus, &hmb_data,
  763. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  764. if (ret == 0)
  765. w_sdreg32(bus, SMB_INT_ACK,
  766. offsetof(struct sdpcmd_regs, tosbmailbox));
  767. bus->sdcnt.f1regdata += 2;
  768. /* Dongle recomposed rx frames, accept them again */
  769. if (hmb_data & HMB_DATA_NAKHANDLED) {
  770. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  771. bus->rx_seq);
  772. if (!bus->rxskip)
  773. brcmf_err("unexpected NAKHANDLED!\n");
  774. bus->rxskip = false;
  775. intstatus |= I_HMB_FRAME_IND;
  776. }
  777. /*
  778. * DEVREADY does not occur with gSPI.
  779. */
  780. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  781. bus->sdpcm_ver =
  782. (hmb_data & HMB_DATA_VERSION_MASK) >>
  783. HMB_DATA_VERSION_SHIFT;
  784. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  785. brcmf_err("Version mismatch, dongle reports %d, "
  786. "expecting %d\n",
  787. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  788. else
  789. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  790. bus->sdpcm_ver);
  791. }
  792. /*
  793. * Flow Control has been moved into the RX headers and this out of band
  794. * method isn't used any more.
  795. * remaining backward compatible with older dongles.
  796. */
  797. if (hmb_data & HMB_DATA_FC) {
  798. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  799. HMB_DATA_FCDATA_SHIFT;
  800. if (fcbits & ~bus->flowcontrol)
  801. bus->sdcnt.fc_xoff++;
  802. if (bus->flowcontrol & ~fcbits)
  803. bus->sdcnt.fc_xon++;
  804. bus->sdcnt.fc_rcvd++;
  805. bus->flowcontrol = fcbits;
  806. }
  807. /* Shouldn't be any others */
  808. if (hmb_data & ~(HMB_DATA_DEVREADY |
  809. HMB_DATA_NAKHANDLED |
  810. HMB_DATA_FC |
  811. HMB_DATA_FWREADY |
  812. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  813. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  814. hmb_data);
  815. return intstatus;
  816. }
  817. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  818. {
  819. uint retries = 0;
  820. u16 lastrbc;
  821. u8 hi, lo;
  822. int err;
  823. brcmf_err("%sterminate frame%s\n",
  824. abort ? "abort command, " : "",
  825. rtx ? ", send NAK" : "");
  826. if (abort)
  827. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  828. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  829. SFC_RF_TERM, &err);
  830. bus->sdcnt.f1regdata++;
  831. /* Wait until the packet has been flushed (device/FIFO stable) */
  832. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  833. hi = brcmf_sdio_regrb(bus->sdiodev,
  834. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  835. lo = brcmf_sdio_regrb(bus->sdiodev,
  836. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  837. bus->sdcnt.f1regdata += 2;
  838. if ((hi == 0) && (lo == 0))
  839. break;
  840. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  841. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  842. lastrbc, (hi << 8) + lo);
  843. }
  844. lastrbc = (hi << 8) + lo;
  845. }
  846. if (!retries)
  847. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  848. else
  849. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  850. if (rtx) {
  851. bus->sdcnt.rxrtx++;
  852. err = w_sdreg32(bus, SMB_NAK,
  853. offsetof(struct sdpcmd_regs, tosbmailbox));
  854. bus->sdcnt.f1regdata++;
  855. if (err == 0)
  856. bus->rxskip = true;
  857. }
  858. /* Clear partial in any case */
  859. bus->cur_read.len = 0;
  860. /* If we can't reach the device, signal failure */
  861. if (err)
  862. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  863. }
  864. /* copy a buffer into a pkt buffer chain */
  865. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  866. {
  867. uint n, ret = 0;
  868. struct sk_buff *p;
  869. u8 *buf;
  870. buf = bus->dataptr;
  871. /* copy the data */
  872. skb_queue_walk(&bus->glom, p) {
  873. n = min_t(uint, p->len, len);
  874. memcpy(p->data, buf, n);
  875. buf += n;
  876. len -= n;
  877. ret += n;
  878. if (!len)
  879. break;
  880. }
  881. return ret;
  882. }
  883. /* return total length of buffer chain */
  884. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  885. {
  886. struct sk_buff *p;
  887. uint total;
  888. total = 0;
  889. skb_queue_walk(&bus->glom, p)
  890. total += p->len;
  891. return total;
  892. }
  893. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  894. {
  895. struct sk_buff *cur, *next;
  896. skb_queue_walk_safe(&bus->glom, cur, next) {
  897. skb_unlink(cur, &bus->glom);
  898. brcmu_pkt_buf_free_skb(cur);
  899. }
  900. }
  901. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  902. struct brcmf_sdio_read *rd,
  903. enum brcmf_sdio_frmtype type)
  904. {
  905. u16 len, checksum;
  906. u8 rx_seq, fc, tx_seq_max;
  907. /*
  908. * 4 bytes hardware header (frame tag)
  909. * Byte 0~1: Frame length
  910. * Byte 2~3: Checksum, bit-wise inverse of frame length
  911. */
  912. len = get_unaligned_le16(header);
  913. checksum = get_unaligned_le16(header + sizeof(u16));
  914. /* All zero means no more to read */
  915. if (!(len | checksum)) {
  916. bus->rxpending = false;
  917. return -ENODATA;
  918. }
  919. if ((u16)(~(len ^ checksum))) {
  920. brcmf_err("HW header checksum error\n");
  921. bus->sdcnt.rx_badhdr++;
  922. brcmf_sdbrcm_rxfail(bus, false, false);
  923. return -EIO;
  924. }
  925. if (len < SDPCM_HDRLEN) {
  926. brcmf_err("HW header length error\n");
  927. return -EPROTO;
  928. }
  929. if (type == BRCMF_SDIO_FT_SUPER &&
  930. (roundup(len, bus->blocksize) != rd->len)) {
  931. brcmf_err("HW superframe header length error\n");
  932. return -EPROTO;
  933. }
  934. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  935. brcmf_err("HW subframe header length error\n");
  936. return -EPROTO;
  937. }
  938. rd->len = len;
  939. /*
  940. * 8 bytes hardware header
  941. * Byte 0: Rx sequence number
  942. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  943. * Byte 2: Length of next data frame
  944. * Byte 3: Data offset
  945. * Byte 4: Flow control bits
  946. * Byte 5: Maximum Sequence number allow for Tx
  947. * Byte 6~7: Reserved
  948. */
  949. if (type == BRCMF_SDIO_FT_SUPER &&
  950. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  951. brcmf_err("Glom descriptor found in superframe head\n");
  952. rd->len = 0;
  953. return -EINVAL;
  954. }
  955. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  956. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  957. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  958. type != BRCMF_SDIO_FT_SUPER) {
  959. brcmf_err("HW header length too long\n");
  960. bus->sdcnt.rx_toolong++;
  961. brcmf_sdbrcm_rxfail(bus, false, false);
  962. rd->len = 0;
  963. return -EPROTO;
  964. }
  965. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  966. brcmf_err("Wrong channel for superframe\n");
  967. rd->len = 0;
  968. return -EINVAL;
  969. }
  970. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  971. rd->channel != SDPCM_EVENT_CHANNEL) {
  972. brcmf_err("Wrong channel for subframe\n");
  973. rd->len = 0;
  974. return -EINVAL;
  975. }
  976. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  977. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  978. brcmf_err("seq %d: bad data offset\n", rx_seq);
  979. bus->sdcnt.rx_badhdr++;
  980. brcmf_sdbrcm_rxfail(bus, false, false);
  981. rd->len = 0;
  982. return -ENXIO;
  983. }
  984. if (rd->seq_num != rx_seq) {
  985. brcmf_err("seq %d: sequence number error, expect %d\n",
  986. rx_seq, rd->seq_num);
  987. bus->sdcnt.rx_badseq++;
  988. rd->seq_num = rx_seq;
  989. }
  990. /* no need to check the reset for subframe */
  991. if (type == BRCMF_SDIO_FT_SUB)
  992. return 0;
  993. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  994. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  995. /* only warm for NON glom packet */
  996. if (rd->channel != SDPCM_GLOM_CHANNEL)
  997. brcmf_err("seq %d: next length error\n", rx_seq);
  998. rd->len_nxtfrm = 0;
  999. }
  1000. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  1001. if (bus->flowcontrol != fc) {
  1002. if (~bus->flowcontrol & fc)
  1003. bus->sdcnt.fc_xoff++;
  1004. if (bus->flowcontrol & ~fc)
  1005. bus->sdcnt.fc_xon++;
  1006. bus->sdcnt.fc_rcvd++;
  1007. bus->flowcontrol = fc;
  1008. }
  1009. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  1010. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1011. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1012. tx_seq_max = bus->tx_seq + 2;
  1013. }
  1014. bus->tx_max = tx_seq_max;
  1015. return 0;
  1016. }
  1017. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1018. {
  1019. u16 dlen, totlen;
  1020. u8 *dptr, num = 0;
  1021. u16 sublen;
  1022. struct sk_buff *pfirst, *pnext;
  1023. int errcode;
  1024. u8 doff, sfdoff;
  1025. bool usechain = bus->use_rxchain;
  1026. struct brcmf_sdio_read rd_new;
  1027. /* If packets, issue read(s) and send up packet chain */
  1028. /* Return sequence numbers consumed? */
  1029. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1030. bus->glomd, skb_peek(&bus->glom));
  1031. /* If there's a descriptor, generate the packet chain */
  1032. if (bus->glomd) {
  1033. pfirst = pnext = NULL;
  1034. dlen = (u16) (bus->glomd->len);
  1035. dptr = bus->glomd->data;
  1036. if (!dlen || (dlen & 1)) {
  1037. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1038. dlen);
  1039. dlen = 0;
  1040. }
  1041. for (totlen = num = 0; dlen; num++) {
  1042. /* Get (and move past) next length */
  1043. sublen = get_unaligned_le16(dptr);
  1044. dlen -= sizeof(u16);
  1045. dptr += sizeof(u16);
  1046. if ((sublen < SDPCM_HDRLEN) ||
  1047. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1048. brcmf_err("descriptor len %d bad: %d\n",
  1049. num, sublen);
  1050. pnext = NULL;
  1051. break;
  1052. }
  1053. if (sublen % BRCMF_SDALIGN) {
  1054. brcmf_err("sublen %d not multiple of %d\n",
  1055. sublen, BRCMF_SDALIGN);
  1056. usechain = false;
  1057. }
  1058. totlen += sublen;
  1059. /* For last frame, adjust read len so total
  1060. is a block multiple */
  1061. if (!dlen) {
  1062. sublen +=
  1063. (roundup(totlen, bus->blocksize) - totlen);
  1064. totlen = roundup(totlen, bus->blocksize);
  1065. }
  1066. /* Allocate/chain packet for next subframe */
  1067. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1068. if (pnext == NULL) {
  1069. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1070. num, sublen);
  1071. break;
  1072. }
  1073. skb_queue_tail(&bus->glom, pnext);
  1074. /* Adhere to start alignment requirements */
  1075. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1076. }
  1077. /* If all allocations succeeded, save packet chain
  1078. in bus structure */
  1079. if (pnext) {
  1080. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1081. totlen, num);
  1082. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1083. totlen != bus->cur_read.len) {
  1084. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1085. bus->cur_read.len, totlen, rxseq);
  1086. }
  1087. pfirst = pnext = NULL;
  1088. } else {
  1089. brcmf_sdbrcm_free_glom(bus);
  1090. num = 0;
  1091. }
  1092. /* Done with descriptor packet */
  1093. brcmu_pkt_buf_free_skb(bus->glomd);
  1094. bus->glomd = NULL;
  1095. bus->cur_read.len = 0;
  1096. }
  1097. /* Ok -- either we just generated a packet chain,
  1098. or had one from before */
  1099. if (!skb_queue_empty(&bus->glom)) {
  1100. if (BRCMF_GLOM_ON()) {
  1101. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1102. skb_queue_walk(&bus->glom, pnext) {
  1103. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1104. pnext, (u8 *) (pnext->data),
  1105. pnext->len, pnext->len);
  1106. }
  1107. }
  1108. pfirst = skb_peek(&bus->glom);
  1109. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1110. /* Do an SDIO read for the superframe. Configurable iovar to
  1111. * read directly into the chained packet, or allocate a large
  1112. * packet and and copy into the chain.
  1113. */
  1114. sdio_claim_host(bus->sdiodev->func[1]);
  1115. if (usechain) {
  1116. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1117. bus->sdiodev->sbwad,
  1118. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1119. } else if (bus->dataptr) {
  1120. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1121. bus->sdiodev->sbwad,
  1122. SDIO_FUNC_2, F2SYNC,
  1123. bus->dataptr, dlen);
  1124. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1125. if (sublen != dlen) {
  1126. brcmf_err("FAILED TO COPY, dlen %d sublen %d\n",
  1127. dlen, sublen);
  1128. errcode = -1;
  1129. }
  1130. pnext = NULL;
  1131. } else {
  1132. brcmf_err("COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1133. dlen);
  1134. errcode = -1;
  1135. }
  1136. sdio_release_host(bus->sdiodev->func[1]);
  1137. bus->sdcnt.f2rxdata++;
  1138. /* On failure, kill the superframe, allow a couple retries */
  1139. if (errcode < 0) {
  1140. brcmf_err("glom read of %d bytes failed: %d\n",
  1141. dlen, errcode);
  1142. sdio_claim_host(bus->sdiodev->func[1]);
  1143. if (bus->glomerr++ < 3) {
  1144. brcmf_sdbrcm_rxfail(bus, true, true);
  1145. } else {
  1146. bus->glomerr = 0;
  1147. brcmf_sdbrcm_rxfail(bus, true, false);
  1148. bus->sdcnt.rxglomfail++;
  1149. brcmf_sdbrcm_free_glom(bus);
  1150. }
  1151. sdio_release_host(bus->sdiodev->func[1]);
  1152. return 0;
  1153. }
  1154. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1155. pfirst->data, min_t(int, pfirst->len, 48),
  1156. "SUPERFRAME:\n");
  1157. rd_new.seq_num = rxseq;
  1158. rd_new.len = dlen;
  1159. sdio_claim_host(bus->sdiodev->func[1]);
  1160. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1161. BRCMF_SDIO_FT_SUPER);
  1162. sdio_release_host(bus->sdiodev->func[1]);
  1163. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1164. /* Remove superframe header, remember offset */
  1165. skb_pull(pfirst, rd_new.dat_offset);
  1166. sfdoff = rd_new.dat_offset;
  1167. num = 0;
  1168. /* Validate all the subframe headers */
  1169. skb_queue_walk(&bus->glom, pnext) {
  1170. /* leave when invalid subframe is found */
  1171. if (errcode)
  1172. break;
  1173. rd_new.len = pnext->len;
  1174. rd_new.seq_num = rxseq++;
  1175. sdio_claim_host(bus->sdiodev->func[1]);
  1176. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1177. BRCMF_SDIO_FT_SUB);
  1178. sdio_release_host(bus->sdiodev->func[1]);
  1179. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1180. pnext->data, 32, "subframe:\n");
  1181. num++;
  1182. }
  1183. if (errcode) {
  1184. /* Terminate frame on error, request
  1185. a couple retries */
  1186. sdio_claim_host(bus->sdiodev->func[1]);
  1187. if (bus->glomerr++ < 3) {
  1188. /* Restore superframe header space */
  1189. skb_push(pfirst, sfdoff);
  1190. brcmf_sdbrcm_rxfail(bus, true, true);
  1191. } else {
  1192. bus->glomerr = 0;
  1193. brcmf_sdbrcm_rxfail(bus, true, false);
  1194. bus->sdcnt.rxglomfail++;
  1195. brcmf_sdbrcm_free_glom(bus);
  1196. }
  1197. sdio_release_host(bus->sdiodev->func[1]);
  1198. bus->cur_read.len = 0;
  1199. return 0;
  1200. }
  1201. /* Basic SD framing looks ok - process each packet (header) */
  1202. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1203. dptr = (u8 *) (pfirst->data);
  1204. sublen = get_unaligned_le16(dptr);
  1205. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1206. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1207. dptr, pfirst->len,
  1208. "Rx Subframe Data:\n");
  1209. __skb_trim(pfirst, sublen);
  1210. skb_pull(pfirst, doff);
  1211. if (pfirst->len == 0) {
  1212. skb_unlink(pfirst, &bus->glom);
  1213. brcmu_pkt_buf_free_skb(pfirst);
  1214. continue;
  1215. }
  1216. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1217. pfirst->data,
  1218. min_t(int, pfirst->len, 32),
  1219. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1220. bus->glom.qlen, pfirst, pfirst->data,
  1221. pfirst->len, pfirst->next,
  1222. pfirst->prev);
  1223. }
  1224. /* sent any remaining packets up */
  1225. if (bus->glom.qlen)
  1226. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1227. bus->sdcnt.rxglomframes++;
  1228. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1229. }
  1230. return num;
  1231. }
  1232. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1233. bool *pending)
  1234. {
  1235. DECLARE_WAITQUEUE(wait, current);
  1236. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1237. /* Wait until control frame is available */
  1238. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1239. set_current_state(TASK_INTERRUPTIBLE);
  1240. while (!(*condition) && (!signal_pending(current) && timeout))
  1241. timeout = schedule_timeout(timeout);
  1242. if (signal_pending(current))
  1243. *pending = true;
  1244. set_current_state(TASK_RUNNING);
  1245. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1246. return timeout;
  1247. }
  1248. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1249. {
  1250. if (waitqueue_active(&bus->dcmd_resp_wait))
  1251. wake_up_interruptible(&bus->dcmd_resp_wait);
  1252. return 0;
  1253. }
  1254. static void
  1255. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1256. {
  1257. uint rdlen, pad;
  1258. u8 *buf = NULL, *rbuf;
  1259. int sdret;
  1260. brcmf_dbg(TRACE, "Enter\n");
  1261. if (bus->rxblen)
  1262. buf = vzalloc(bus->rxblen);
  1263. if (!buf)
  1264. goto done;
  1265. rbuf = bus->rxbuf;
  1266. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1267. if (pad)
  1268. rbuf += (BRCMF_SDALIGN - pad);
  1269. /* Copy the already-read portion over */
  1270. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1271. if (len <= BRCMF_FIRSTREAD)
  1272. goto gotpkt;
  1273. /* Raise rdlen to next SDIO block to avoid tail command */
  1274. rdlen = len - BRCMF_FIRSTREAD;
  1275. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1276. pad = bus->blocksize - (rdlen % bus->blocksize);
  1277. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1278. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1279. rdlen += pad;
  1280. } else if (rdlen % BRCMF_SDALIGN) {
  1281. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1282. }
  1283. /* Satisfy length-alignment requirements */
  1284. if (rdlen & (ALIGNMENT - 1))
  1285. rdlen = roundup(rdlen, ALIGNMENT);
  1286. /* Drop if the read is too big or it exceeds our maximum */
  1287. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1288. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1289. rdlen, bus->sdiodev->bus_if->maxctl);
  1290. brcmf_sdbrcm_rxfail(bus, false, false);
  1291. goto done;
  1292. }
  1293. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1294. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1295. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1296. bus->sdcnt.rx_toolong++;
  1297. brcmf_sdbrcm_rxfail(bus, false, false);
  1298. goto done;
  1299. }
  1300. /* Read remain of frame body */
  1301. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1302. bus->sdiodev->sbwad,
  1303. SDIO_FUNC_2,
  1304. F2SYNC, rbuf, rdlen);
  1305. bus->sdcnt.f2rxdata++;
  1306. /* Control frame failures need retransmission */
  1307. if (sdret < 0) {
  1308. brcmf_err("read %d control bytes failed: %d\n",
  1309. rdlen, sdret);
  1310. bus->sdcnt.rxc_errors++;
  1311. brcmf_sdbrcm_rxfail(bus, true, true);
  1312. goto done;
  1313. } else
  1314. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1315. gotpkt:
  1316. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1317. buf, len, "RxCtrl:\n");
  1318. /* Point to valid data and indicate its length */
  1319. spin_lock_bh(&bus->rxctl_lock);
  1320. if (bus->rxctl) {
  1321. brcmf_err("last control frame is being processed.\n");
  1322. spin_unlock_bh(&bus->rxctl_lock);
  1323. vfree(buf);
  1324. goto done;
  1325. }
  1326. bus->rxctl = buf + doff;
  1327. bus->rxctl_orig = buf;
  1328. bus->rxlen = len - doff;
  1329. spin_unlock_bh(&bus->rxctl_lock);
  1330. done:
  1331. /* Awake any waiters */
  1332. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1333. }
  1334. /* Pad read to blocksize for efficiency */
  1335. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1336. {
  1337. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1338. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1339. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1340. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1341. *rdlen += *pad;
  1342. } else if (*rdlen % BRCMF_SDALIGN) {
  1343. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1344. }
  1345. }
  1346. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1347. {
  1348. struct sk_buff *pkt; /* Packet for event or data frames */
  1349. struct sk_buff_head pktlist; /* needed for bus interface */
  1350. u16 pad; /* Number of pad bytes to read */
  1351. uint rxleft = 0; /* Remaining number of frames allowed */
  1352. int ret; /* Return code from calls */
  1353. uint rxcount = 0; /* Total frames read */
  1354. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1355. u8 head_read = 0;
  1356. brcmf_dbg(TRACE, "Enter\n");
  1357. /* Not finished unless we encounter no more frames indication */
  1358. bus->rxpending = true;
  1359. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1360. !bus->rxskip && rxleft &&
  1361. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1362. rd->seq_num++, rxleft--) {
  1363. /* Handle glomming separately */
  1364. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1365. u8 cnt;
  1366. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1367. bus->glomd, skb_peek(&bus->glom));
  1368. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1369. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1370. rd->seq_num += cnt - 1;
  1371. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1372. continue;
  1373. }
  1374. rd->len_left = rd->len;
  1375. /* read header first for unknow frame length */
  1376. sdio_claim_host(bus->sdiodev->func[1]);
  1377. if (!rd->len) {
  1378. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1379. bus->sdiodev->sbwad,
  1380. SDIO_FUNC_2, F2SYNC,
  1381. bus->rxhdr,
  1382. BRCMF_FIRSTREAD);
  1383. bus->sdcnt.f2rxhdrs++;
  1384. if (ret < 0) {
  1385. brcmf_err("RXHEADER FAILED: %d\n",
  1386. ret);
  1387. bus->sdcnt.rx_hdrfail++;
  1388. brcmf_sdbrcm_rxfail(bus, true, true);
  1389. sdio_release_host(bus->sdiodev->func[1]);
  1390. continue;
  1391. }
  1392. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1393. bus->rxhdr, SDPCM_HDRLEN,
  1394. "RxHdr:\n");
  1395. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1396. BRCMF_SDIO_FT_NORMAL)) {
  1397. sdio_release_host(bus->sdiodev->func[1]);
  1398. if (!bus->rxpending)
  1399. break;
  1400. else
  1401. continue;
  1402. }
  1403. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1404. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1405. rd->len,
  1406. rd->dat_offset);
  1407. /* prepare the descriptor for the next read */
  1408. rd->len = rd->len_nxtfrm << 4;
  1409. rd->len_nxtfrm = 0;
  1410. /* treat all packet as event if we don't know */
  1411. rd->channel = SDPCM_EVENT_CHANNEL;
  1412. sdio_release_host(bus->sdiodev->func[1]);
  1413. continue;
  1414. }
  1415. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1416. rd->len - BRCMF_FIRSTREAD : 0;
  1417. head_read = BRCMF_FIRSTREAD;
  1418. }
  1419. brcmf_pad(bus, &pad, &rd->len_left);
  1420. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1421. BRCMF_SDALIGN);
  1422. if (!pkt) {
  1423. /* Give up on data, request rtx of events */
  1424. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1425. brcmf_sdbrcm_rxfail(bus, false,
  1426. RETRYCHAN(rd->channel));
  1427. sdio_release_host(bus->sdiodev->func[1]);
  1428. continue;
  1429. }
  1430. skb_pull(pkt, head_read);
  1431. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1432. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1433. SDIO_FUNC_2, F2SYNC, pkt);
  1434. bus->sdcnt.f2rxdata++;
  1435. sdio_release_host(bus->sdiodev->func[1]);
  1436. if (ret < 0) {
  1437. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1438. rd->len, rd->channel, ret);
  1439. brcmu_pkt_buf_free_skb(pkt);
  1440. sdio_claim_host(bus->sdiodev->func[1]);
  1441. brcmf_sdbrcm_rxfail(bus, true,
  1442. RETRYCHAN(rd->channel));
  1443. sdio_release_host(bus->sdiodev->func[1]);
  1444. continue;
  1445. }
  1446. if (head_read) {
  1447. skb_push(pkt, head_read);
  1448. memcpy(pkt->data, bus->rxhdr, head_read);
  1449. head_read = 0;
  1450. } else {
  1451. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1452. rd_new.seq_num = rd->seq_num;
  1453. sdio_claim_host(bus->sdiodev->func[1]);
  1454. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1455. BRCMF_SDIO_FT_NORMAL)) {
  1456. rd->len = 0;
  1457. brcmu_pkt_buf_free_skb(pkt);
  1458. }
  1459. bus->sdcnt.rx_readahead_cnt++;
  1460. if (rd->len != roundup(rd_new.len, 16)) {
  1461. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1462. rd->len,
  1463. roundup(rd_new.len, 16) >> 4);
  1464. rd->len = 0;
  1465. brcmf_sdbrcm_rxfail(bus, true, true);
  1466. sdio_release_host(bus->sdiodev->func[1]);
  1467. brcmu_pkt_buf_free_skb(pkt);
  1468. continue;
  1469. }
  1470. sdio_release_host(bus->sdiodev->func[1]);
  1471. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1472. rd->channel = rd_new.channel;
  1473. rd->dat_offset = rd_new.dat_offset;
  1474. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1475. BRCMF_DATA_ON()) &&
  1476. BRCMF_HDRS_ON(),
  1477. bus->rxhdr, SDPCM_HDRLEN,
  1478. "RxHdr:\n");
  1479. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1480. brcmf_err("readahead on control packet %d?\n",
  1481. rd_new.seq_num);
  1482. /* Force retry w/normal header read */
  1483. rd->len = 0;
  1484. sdio_claim_host(bus->sdiodev->func[1]);
  1485. brcmf_sdbrcm_rxfail(bus, false, true);
  1486. sdio_release_host(bus->sdiodev->func[1]);
  1487. brcmu_pkt_buf_free_skb(pkt);
  1488. continue;
  1489. }
  1490. }
  1491. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1492. pkt->data, rd->len, "Rx Data:\n");
  1493. /* Save superframe descriptor and allocate packet frame */
  1494. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1495. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1496. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1497. rd->len);
  1498. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1499. pkt->data, rd->len,
  1500. "Glom Data:\n");
  1501. __skb_trim(pkt, rd->len);
  1502. skb_pull(pkt, SDPCM_HDRLEN);
  1503. bus->glomd = pkt;
  1504. } else {
  1505. brcmf_err("%s: glom superframe w/o "
  1506. "descriptor!\n", __func__);
  1507. sdio_claim_host(bus->sdiodev->func[1]);
  1508. brcmf_sdbrcm_rxfail(bus, false, false);
  1509. sdio_release_host(bus->sdiodev->func[1]);
  1510. }
  1511. /* prepare the descriptor for the next read */
  1512. rd->len = rd->len_nxtfrm << 4;
  1513. rd->len_nxtfrm = 0;
  1514. /* treat all packet as event if we don't know */
  1515. rd->channel = SDPCM_EVENT_CHANNEL;
  1516. continue;
  1517. }
  1518. /* Fill in packet len and prio, deliver upward */
  1519. __skb_trim(pkt, rd->len);
  1520. skb_pull(pkt, rd->dat_offset);
  1521. /* prepare the descriptor for the next read */
  1522. rd->len = rd->len_nxtfrm << 4;
  1523. rd->len_nxtfrm = 0;
  1524. /* treat all packet as event if we don't know */
  1525. rd->channel = SDPCM_EVENT_CHANNEL;
  1526. if (pkt->len == 0) {
  1527. brcmu_pkt_buf_free_skb(pkt);
  1528. continue;
  1529. }
  1530. skb_queue_head_init(&pktlist);
  1531. skb_queue_tail(&pktlist, pkt);
  1532. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1533. }
  1534. rxcount = maxframes - rxleft;
  1535. /* Message if we hit the limit */
  1536. if (!rxleft)
  1537. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1538. else
  1539. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1540. /* Back off rxseq if awaiting rtx, update rx_seq */
  1541. if (bus->rxskip)
  1542. rd->seq_num--;
  1543. bus->rx_seq = rd->seq_num;
  1544. return rxcount;
  1545. }
  1546. static void
  1547. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1548. {
  1549. if (waitqueue_active(&bus->ctrl_wait))
  1550. wake_up_interruptible(&bus->ctrl_wait);
  1551. return;
  1552. }
  1553. /* Writes a HW/SW header into the packet and sends it. */
  1554. /* Assumes: (a) header space already there, (b) caller holds lock */
  1555. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1556. uint chan)
  1557. {
  1558. int ret;
  1559. u8 *frame;
  1560. u16 len, pad = 0;
  1561. u32 swheader;
  1562. int i;
  1563. brcmf_dbg(TRACE, "Enter\n");
  1564. frame = (u8 *) (pkt->data);
  1565. /* Add alignment padding, allocate new packet if needed */
  1566. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1567. if (pad) {
  1568. if (skb_headroom(pkt) < pad) {
  1569. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1570. skb_headroom(pkt), pad);
  1571. bus->sdiodev->bus_if->tx_realloc++;
  1572. ret = skb_cow(pkt, BRCMF_SDALIGN);
  1573. if (ret)
  1574. goto done;
  1575. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1576. }
  1577. skb_push(pkt, pad);
  1578. frame = (u8 *) (pkt->data);
  1579. memset(frame, 0, pad + SDPCM_HDRLEN);
  1580. }
  1581. /* precondition: pad < BRCMF_SDALIGN */
  1582. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1583. len = (u16) (pkt->len);
  1584. *(__le16 *) frame = cpu_to_le16(len);
  1585. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1586. /* Software tag: channel, sequence number, data offset */
  1587. swheader =
  1588. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1589. (((pad +
  1590. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1591. *(((__le32 *) frame) + 1) = cpu_to_le32(swheader);
  1592. *(((__le32 *) frame) + 2) = 0;
  1593. #ifdef DEBUG
  1594. tx_packets[pkt->priority]++;
  1595. #endif
  1596. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1597. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1598. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1599. frame, len, "Tx Frame:\n");
  1600. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1601. ((BRCMF_CTL_ON() &&
  1602. chan == SDPCM_CONTROL_CHANNEL) ||
  1603. (BRCMF_DATA_ON() &&
  1604. chan != SDPCM_CONTROL_CHANNEL))) &&
  1605. BRCMF_HDRS_ON(),
  1606. frame, min_t(u16, len, 16), "TxHdr:\n");
  1607. /* Raise len to next SDIO block to eliminate tail command */
  1608. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1609. u16 pad = bus->blocksize - (len % bus->blocksize);
  1610. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1611. len += pad;
  1612. } else if (len % BRCMF_SDALIGN) {
  1613. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1614. }
  1615. /* Some controllers have trouble with odd bytes -- round to even */
  1616. if (len & (ALIGNMENT - 1))
  1617. len = roundup(len, ALIGNMENT);
  1618. sdio_claim_host(bus->sdiodev->func[1]);
  1619. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1620. SDIO_FUNC_2, F2SYNC, pkt);
  1621. bus->sdcnt.f2txdata++;
  1622. if (ret < 0) {
  1623. /* On failure, abort the command and terminate the frame */
  1624. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1625. ret);
  1626. bus->sdcnt.tx_sderrs++;
  1627. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1628. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1629. SFC_WF_TERM, NULL);
  1630. bus->sdcnt.f1regdata++;
  1631. for (i = 0; i < 3; i++) {
  1632. u8 hi, lo;
  1633. hi = brcmf_sdio_regrb(bus->sdiodev,
  1634. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1635. lo = brcmf_sdio_regrb(bus->sdiodev,
  1636. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1637. bus->sdcnt.f1regdata += 2;
  1638. if ((hi == 0) && (lo == 0))
  1639. break;
  1640. }
  1641. }
  1642. sdio_release_host(bus->sdiodev->func[1]);
  1643. if (ret == 0)
  1644. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1645. done:
  1646. /* restore pkt buffer pointer before calling tx complete routine */
  1647. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1648. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1649. return ret;
  1650. }
  1651. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1652. {
  1653. struct sk_buff *pkt;
  1654. u32 intstatus = 0;
  1655. int ret = 0, prec_out;
  1656. uint cnt = 0;
  1657. uint datalen;
  1658. u8 tx_prec_map;
  1659. brcmf_dbg(TRACE, "Enter\n");
  1660. tx_prec_map = ~bus->flowcontrol;
  1661. /* Send frames until the limit or some other event */
  1662. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1663. spin_lock_bh(&bus->txqlock);
  1664. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1665. if (pkt == NULL) {
  1666. spin_unlock_bh(&bus->txqlock);
  1667. break;
  1668. }
  1669. spin_unlock_bh(&bus->txqlock);
  1670. datalen = pkt->len - SDPCM_HDRLEN;
  1671. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1672. /* In poll mode, need to check for other events */
  1673. if (!bus->intr && cnt) {
  1674. /* Check device status, signal pending interrupt */
  1675. sdio_claim_host(bus->sdiodev->func[1]);
  1676. ret = r_sdreg32(bus, &intstatus,
  1677. offsetof(struct sdpcmd_regs,
  1678. intstatus));
  1679. sdio_release_host(bus->sdiodev->func[1]);
  1680. bus->sdcnt.f2txdata++;
  1681. if (ret != 0)
  1682. break;
  1683. if (intstatus & bus->hostintmask)
  1684. atomic_set(&bus->ipend, 1);
  1685. }
  1686. }
  1687. /* Deflow-control stack if needed */
  1688. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1689. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1690. bus->txoff = false;
  1691. brcmf_txflowblock(bus->sdiodev->dev, false);
  1692. }
  1693. return cnt;
  1694. }
  1695. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1696. {
  1697. u32 local_hostintmask;
  1698. u8 saveclk;
  1699. int err;
  1700. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1701. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1702. struct brcmf_sdio *bus = sdiodev->bus;
  1703. brcmf_dbg(TRACE, "Enter\n");
  1704. if (bus->watchdog_tsk) {
  1705. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1706. kthread_stop(bus->watchdog_tsk);
  1707. bus->watchdog_tsk = NULL;
  1708. }
  1709. sdio_claim_host(bus->sdiodev->func[1]);
  1710. /* Enable clock for device interrupts */
  1711. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1712. /* Disable and clear interrupts at the chip level also */
  1713. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1714. local_hostintmask = bus->hostintmask;
  1715. bus->hostintmask = 0;
  1716. /* Change our idea of bus state */
  1717. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1718. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1719. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1720. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1721. if (!err) {
  1722. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1723. (saveclk | SBSDIO_FORCE_HT), &err);
  1724. }
  1725. if (err)
  1726. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1727. /* Turn off the bus (F2), free any pending packets */
  1728. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1729. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1730. NULL);
  1731. /* Clear any pending interrupts now that F2 is disabled */
  1732. w_sdreg32(bus, local_hostintmask,
  1733. offsetof(struct sdpcmd_regs, intstatus));
  1734. /* Turn off the backplane clock (only) */
  1735. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1736. sdio_release_host(bus->sdiodev->func[1]);
  1737. /* Clear the data packet queues */
  1738. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1739. /* Clear any held glomming stuff */
  1740. if (bus->glomd)
  1741. brcmu_pkt_buf_free_skb(bus->glomd);
  1742. brcmf_sdbrcm_free_glom(bus);
  1743. /* Clear rx control and wake any waiters */
  1744. spin_lock_bh(&bus->rxctl_lock);
  1745. bus->rxlen = 0;
  1746. spin_unlock_bh(&bus->rxctl_lock);
  1747. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1748. /* Reset some F2 state stuff */
  1749. bus->rxskip = false;
  1750. bus->tx_seq = bus->rx_seq = 0;
  1751. }
  1752. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1753. {
  1754. unsigned long flags;
  1755. if (bus->sdiodev->oob_irq_requested) {
  1756. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1757. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1758. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1759. bus->sdiodev->irq_en = true;
  1760. }
  1761. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1762. }
  1763. }
  1764. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1765. {
  1766. u8 idx;
  1767. u32 addr;
  1768. unsigned long val;
  1769. int n, ret;
  1770. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1771. addr = bus->ci->c_inf[idx].base +
  1772. offsetof(struct sdpcmd_regs, intstatus);
  1773. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1774. bus->sdcnt.f1regdata++;
  1775. if (ret != 0)
  1776. val = 0;
  1777. val &= bus->hostintmask;
  1778. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1779. /* Clear interrupts */
  1780. if (val) {
  1781. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1782. bus->sdcnt.f1regdata++;
  1783. }
  1784. if (ret) {
  1785. atomic_set(&bus->intstatus, 0);
  1786. } else if (val) {
  1787. for_each_set_bit(n, &val, 32)
  1788. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1789. }
  1790. return ret;
  1791. }
  1792. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1793. {
  1794. u32 newstatus = 0;
  1795. unsigned long intstatus;
  1796. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1797. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1798. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1799. int err = 0, n;
  1800. brcmf_dbg(TRACE, "Enter\n");
  1801. sdio_claim_host(bus->sdiodev->func[1]);
  1802. /* If waiting for HTAVAIL, check status */
  1803. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1804. u8 clkctl, devctl = 0;
  1805. #ifdef DEBUG
  1806. /* Check for inconsistent device control */
  1807. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1808. SBSDIO_DEVICE_CTL, &err);
  1809. if (err) {
  1810. brcmf_err("error reading DEVCTL: %d\n", err);
  1811. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1812. }
  1813. #endif /* DEBUG */
  1814. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1815. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1816. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1817. if (err) {
  1818. brcmf_err("error reading CSR: %d\n",
  1819. err);
  1820. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1821. }
  1822. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1823. devctl, clkctl);
  1824. if (SBSDIO_HTAV(clkctl)) {
  1825. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1826. SBSDIO_DEVICE_CTL, &err);
  1827. if (err) {
  1828. brcmf_err("error reading DEVCTL: %d\n",
  1829. err);
  1830. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1831. }
  1832. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1833. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1834. devctl, &err);
  1835. if (err) {
  1836. brcmf_err("error writing DEVCTL: %d\n",
  1837. err);
  1838. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1839. }
  1840. bus->clkstate = CLK_AVAIL;
  1841. }
  1842. }
  1843. /* Make sure backplane clock is on */
  1844. brcmf_sdbrcm_bus_sleep(bus, false, true);
  1845. /* Pending interrupt indicates new device status */
  1846. if (atomic_read(&bus->ipend) > 0) {
  1847. atomic_set(&bus->ipend, 0);
  1848. err = brcmf_sdio_intr_rstatus(bus);
  1849. }
  1850. /* Start with leftover status bits */
  1851. intstatus = atomic_xchg(&bus->intstatus, 0);
  1852. /* Handle flow-control change: read new state in case our ack
  1853. * crossed another change interrupt. If change still set, assume
  1854. * FC ON for safety, let next loop through do the debounce.
  1855. */
  1856. if (intstatus & I_HMB_FC_CHANGE) {
  1857. intstatus &= ~I_HMB_FC_CHANGE;
  1858. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1859. offsetof(struct sdpcmd_regs, intstatus));
  1860. err = r_sdreg32(bus, &newstatus,
  1861. offsetof(struct sdpcmd_regs, intstatus));
  1862. bus->sdcnt.f1regdata += 2;
  1863. atomic_set(&bus->fcstate,
  1864. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1865. intstatus |= (newstatus & bus->hostintmask);
  1866. }
  1867. /* Handle host mailbox indication */
  1868. if (intstatus & I_HMB_HOST_INT) {
  1869. intstatus &= ~I_HMB_HOST_INT;
  1870. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1871. }
  1872. sdio_release_host(bus->sdiodev->func[1]);
  1873. /* Generally don't ask for these, can get CRC errors... */
  1874. if (intstatus & I_WR_OOSYNC) {
  1875. brcmf_err("Dongle reports WR_OOSYNC\n");
  1876. intstatus &= ~I_WR_OOSYNC;
  1877. }
  1878. if (intstatus & I_RD_OOSYNC) {
  1879. brcmf_err("Dongle reports RD_OOSYNC\n");
  1880. intstatus &= ~I_RD_OOSYNC;
  1881. }
  1882. if (intstatus & I_SBINT) {
  1883. brcmf_err("Dongle reports SBINT\n");
  1884. intstatus &= ~I_SBINT;
  1885. }
  1886. /* Would be active due to wake-wlan in gSPI */
  1887. if (intstatus & I_CHIPACTIVE) {
  1888. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1889. intstatus &= ~I_CHIPACTIVE;
  1890. }
  1891. /* Ignore frame indications if rxskip is set */
  1892. if (bus->rxskip)
  1893. intstatus &= ~I_HMB_FRAME_IND;
  1894. /* On frame indication, read available frames */
  1895. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1896. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1897. if (!bus->rxpending)
  1898. intstatus &= ~I_HMB_FRAME_IND;
  1899. rxlimit -= min(framecnt, rxlimit);
  1900. }
  1901. /* Keep still-pending events for next scheduling */
  1902. if (intstatus) {
  1903. for_each_set_bit(n, &intstatus, 32)
  1904. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1905. }
  1906. brcmf_sdbrcm_clrintr(bus);
  1907. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1908. (bus->clkstate == CLK_AVAIL)) {
  1909. int i;
  1910. sdio_claim_host(bus->sdiodev->func[1]);
  1911. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1912. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1913. (u32) bus->ctrl_frame_len);
  1914. if (err < 0) {
  1915. /* On failure, abort the command and
  1916. terminate the frame */
  1917. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1918. err);
  1919. bus->sdcnt.tx_sderrs++;
  1920. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1921. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1922. SFC_WF_TERM, &err);
  1923. bus->sdcnt.f1regdata++;
  1924. for (i = 0; i < 3; i++) {
  1925. u8 hi, lo;
  1926. hi = brcmf_sdio_regrb(bus->sdiodev,
  1927. SBSDIO_FUNC1_WFRAMEBCHI,
  1928. &err);
  1929. lo = brcmf_sdio_regrb(bus->sdiodev,
  1930. SBSDIO_FUNC1_WFRAMEBCLO,
  1931. &err);
  1932. bus->sdcnt.f1regdata += 2;
  1933. if ((hi == 0) && (lo == 0))
  1934. break;
  1935. }
  1936. } else {
  1937. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1938. }
  1939. sdio_release_host(bus->sdiodev->func[1]);
  1940. bus->ctrl_frame_stat = false;
  1941. brcmf_sdbrcm_wait_event_wakeup(bus);
  1942. }
  1943. /* Send queued frames (limit 1 if rx may still be pending) */
  1944. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1945. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1946. && data_ok(bus)) {
  1947. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1948. txlimit;
  1949. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1950. txlimit -= framecnt;
  1951. }
  1952. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1953. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. atomic_set(&bus->intstatus, 0);
  1956. } else if (atomic_read(&bus->intstatus) ||
  1957. atomic_read(&bus->ipend) > 0 ||
  1958. (!atomic_read(&bus->fcstate) &&
  1959. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1960. data_ok(bus)) || PKT_AVAILABLE()) {
  1961. atomic_inc(&bus->dpc_tskcnt);
  1962. }
  1963. /* If we're done for now, turn off clock request. */
  1964. if ((bus->clkstate != CLK_PENDING)
  1965. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1966. bus->activity = false;
  1967. brcmf_dbg(SDIO, "idle state\n");
  1968. sdio_claim_host(bus->sdiodev->func[1]);
  1969. brcmf_sdbrcm_bus_sleep(bus, true, false);
  1970. sdio_release_host(bus->sdiodev->func[1]);
  1971. }
  1972. }
  1973. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  1974. {
  1975. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1976. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1977. struct brcmf_sdio *bus = sdiodev->bus;
  1978. return &bus->txq;
  1979. }
  1980. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1981. {
  1982. int ret = -EBADE;
  1983. uint datalen, prec;
  1984. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1985. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1986. struct brcmf_sdio *bus = sdiodev->bus;
  1987. brcmf_dbg(TRACE, "Enter\n");
  1988. datalen = pkt->len;
  1989. /* Add space for the header */
  1990. skb_push(pkt, SDPCM_HDRLEN);
  1991. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  1992. prec = prio2prec((pkt->priority & PRIOMASK));
  1993. /* Check for existing queue, current flow-control,
  1994. pending event, or pending clock */
  1995. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  1996. bus->sdcnt.fcqueued++;
  1997. /* Priority based enq */
  1998. spin_lock_bh(&bus->txqlock);
  1999. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2000. skb_pull(pkt, SDPCM_HDRLEN);
  2001. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2002. brcmf_err("out of bus->txq !!!\n");
  2003. ret = -ENOSR;
  2004. } else {
  2005. ret = 0;
  2006. }
  2007. if (pktq_len(&bus->txq) >= TXHI) {
  2008. bus->txoff = true;
  2009. brcmf_txflowblock(bus->sdiodev->dev, true);
  2010. }
  2011. spin_unlock_bh(&bus->txqlock);
  2012. #ifdef DEBUG
  2013. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2014. qcount[prec] = pktq_plen(&bus->txq, prec);
  2015. #endif
  2016. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2017. atomic_inc(&bus->dpc_tskcnt);
  2018. queue_work(bus->brcmf_wq, &bus->datawork);
  2019. }
  2020. return ret;
  2021. }
  2022. #ifdef DEBUG
  2023. #define CONSOLE_LINE_MAX 192
  2024. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2025. {
  2026. struct brcmf_console *c = &bus->console;
  2027. u8 line[CONSOLE_LINE_MAX], ch;
  2028. u32 n, idx, addr;
  2029. int rv;
  2030. /* Don't do anything until FWREADY updates console address */
  2031. if (bus->console_addr == 0)
  2032. return 0;
  2033. /* Read console log struct */
  2034. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2035. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2036. sizeof(c->log_le));
  2037. if (rv < 0)
  2038. return rv;
  2039. /* Allocate console buffer (one time only) */
  2040. if (c->buf == NULL) {
  2041. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2042. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2043. if (c->buf == NULL)
  2044. return -ENOMEM;
  2045. }
  2046. idx = le32_to_cpu(c->log_le.idx);
  2047. /* Protect against corrupt value */
  2048. if (idx > c->bufsize)
  2049. return -EBADE;
  2050. /* Skip reading the console buffer if the index pointer
  2051. has not moved */
  2052. if (idx == c->last)
  2053. return 0;
  2054. /* Read the console buffer */
  2055. addr = le32_to_cpu(c->log_le.buf);
  2056. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2057. if (rv < 0)
  2058. return rv;
  2059. while (c->last != idx) {
  2060. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2061. if (c->last == idx) {
  2062. /* This would output a partial line.
  2063. * Instead, back up
  2064. * the buffer pointer and output this
  2065. * line next time around.
  2066. */
  2067. if (c->last >= n)
  2068. c->last -= n;
  2069. else
  2070. c->last = c->bufsize - n;
  2071. goto break2;
  2072. }
  2073. ch = c->buf[c->last];
  2074. c->last = (c->last + 1) % c->bufsize;
  2075. if (ch == '\n')
  2076. break;
  2077. line[n] = ch;
  2078. }
  2079. if (n > 0) {
  2080. if (line[n - 1] == '\r')
  2081. n--;
  2082. line[n] = 0;
  2083. pr_debug("CONSOLE: %s\n", line);
  2084. }
  2085. }
  2086. break2:
  2087. return 0;
  2088. }
  2089. #endif /* DEBUG */
  2090. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2091. {
  2092. int i;
  2093. int ret;
  2094. bus->ctrl_frame_stat = false;
  2095. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2096. SDIO_FUNC_2, F2SYNC, frame, len);
  2097. if (ret < 0) {
  2098. /* On failure, abort the command and terminate the frame */
  2099. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2100. ret);
  2101. bus->sdcnt.tx_sderrs++;
  2102. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2103. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2104. SFC_WF_TERM, NULL);
  2105. bus->sdcnt.f1regdata++;
  2106. for (i = 0; i < 3; i++) {
  2107. u8 hi, lo;
  2108. hi = brcmf_sdio_regrb(bus->sdiodev,
  2109. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2110. lo = brcmf_sdio_regrb(bus->sdiodev,
  2111. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2112. bus->sdcnt.f1regdata += 2;
  2113. if (hi == 0 && lo == 0)
  2114. break;
  2115. }
  2116. return ret;
  2117. }
  2118. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2119. return ret;
  2120. }
  2121. static int
  2122. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2123. {
  2124. u8 *frame;
  2125. u16 len;
  2126. u32 swheader;
  2127. uint retries = 0;
  2128. u8 doff = 0;
  2129. int ret = -1;
  2130. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2131. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2132. struct brcmf_sdio *bus = sdiodev->bus;
  2133. brcmf_dbg(TRACE, "Enter\n");
  2134. /* Back the pointer to make a room for bus header */
  2135. frame = msg - SDPCM_HDRLEN;
  2136. len = (msglen += SDPCM_HDRLEN);
  2137. /* Add alignment padding (optional for ctl frames) */
  2138. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2139. if (doff) {
  2140. frame -= doff;
  2141. len += doff;
  2142. msglen += doff;
  2143. memset(frame, 0, doff + SDPCM_HDRLEN);
  2144. }
  2145. /* precondition: doff < BRCMF_SDALIGN */
  2146. doff += SDPCM_HDRLEN;
  2147. /* Round send length to next SDIO block */
  2148. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2149. u16 pad = bus->blocksize - (len % bus->blocksize);
  2150. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2151. len += pad;
  2152. } else if (len % BRCMF_SDALIGN) {
  2153. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2154. }
  2155. /* Satisfy length-alignment requirements */
  2156. if (len & (ALIGNMENT - 1))
  2157. len = roundup(len, ALIGNMENT);
  2158. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2159. /* Make sure backplane clock is on */
  2160. sdio_claim_host(bus->sdiodev->func[1]);
  2161. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2162. sdio_release_host(bus->sdiodev->func[1]);
  2163. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2164. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2165. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2166. /* Software tag: channel, sequence number, data offset */
  2167. swheader =
  2168. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2169. SDPCM_CHANNEL_MASK)
  2170. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2171. SDPCM_DOFFSET_MASK);
  2172. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2173. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2174. if (!data_ok(bus)) {
  2175. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2176. bus->tx_max, bus->tx_seq);
  2177. bus->ctrl_frame_stat = true;
  2178. /* Send from dpc */
  2179. bus->ctrl_frame_buf = frame;
  2180. bus->ctrl_frame_len = len;
  2181. wait_event_interruptible_timeout(bus->ctrl_wait,
  2182. !bus->ctrl_frame_stat,
  2183. msecs_to_jiffies(2000));
  2184. if (!bus->ctrl_frame_stat) {
  2185. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2186. ret = 0;
  2187. } else {
  2188. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2189. ret = -1;
  2190. }
  2191. }
  2192. if (ret == -1) {
  2193. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2194. frame, len, "Tx Frame:\n");
  2195. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2196. BRCMF_HDRS_ON(),
  2197. frame, min_t(u16, len, 16), "TxHdr:\n");
  2198. do {
  2199. sdio_claim_host(bus->sdiodev->func[1]);
  2200. ret = brcmf_tx_frame(bus, frame, len);
  2201. sdio_release_host(bus->sdiodev->func[1]);
  2202. } while (ret < 0 && retries++ < TXRETRIES);
  2203. }
  2204. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2205. atomic_read(&bus->dpc_tskcnt) == 0) {
  2206. bus->activity = false;
  2207. sdio_claim_host(bus->sdiodev->func[1]);
  2208. brcmf_dbg(INFO, "idle\n");
  2209. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2210. sdio_release_host(bus->sdiodev->func[1]);
  2211. }
  2212. if (ret)
  2213. bus->sdcnt.tx_ctlerrs++;
  2214. else
  2215. bus->sdcnt.tx_ctlpkts++;
  2216. return ret ? -EIO : 0;
  2217. }
  2218. #ifdef DEBUG
  2219. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2220. {
  2221. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2222. }
  2223. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2224. struct sdpcm_shared *sh)
  2225. {
  2226. u32 addr;
  2227. int rv;
  2228. u32 shaddr = 0;
  2229. struct sdpcm_shared_le sh_le;
  2230. __le32 addr_le;
  2231. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2232. /*
  2233. * Read last word in socram to determine
  2234. * address of sdpcm_shared structure
  2235. */
  2236. sdio_claim_host(bus->sdiodev->func[1]);
  2237. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2238. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2239. sdio_release_host(bus->sdiodev->func[1]);
  2240. if (rv < 0)
  2241. return rv;
  2242. addr = le32_to_cpu(addr_le);
  2243. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2244. /*
  2245. * Check if addr is valid.
  2246. * NVRAM length at the end of memory should have been overwritten.
  2247. */
  2248. if (!brcmf_sdio_valid_shared_address(addr)) {
  2249. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2250. addr);
  2251. return -EINVAL;
  2252. }
  2253. /* Read hndrte_shared structure */
  2254. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2255. sizeof(struct sdpcm_shared_le));
  2256. if (rv < 0)
  2257. return rv;
  2258. /* Endianness */
  2259. sh->flags = le32_to_cpu(sh_le.flags);
  2260. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2261. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2262. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2263. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2264. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2265. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2266. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2267. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2268. SDPCM_SHARED_VERSION,
  2269. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2270. return -EPROTO;
  2271. }
  2272. return 0;
  2273. }
  2274. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2275. struct sdpcm_shared *sh, char __user *data,
  2276. size_t count)
  2277. {
  2278. u32 addr, console_ptr, console_size, console_index;
  2279. char *conbuf = NULL;
  2280. __le32 sh_val;
  2281. int rv;
  2282. loff_t pos = 0;
  2283. int nbytes = 0;
  2284. /* obtain console information from device memory */
  2285. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2286. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2287. (u8 *)&sh_val, sizeof(u32));
  2288. if (rv < 0)
  2289. return rv;
  2290. console_ptr = le32_to_cpu(sh_val);
  2291. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2292. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2293. (u8 *)&sh_val, sizeof(u32));
  2294. if (rv < 0)
  2295. return rv;
  2296. console_size = le32_to_cpu(sh_val);
  2297. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2298. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2299. (u8 *)&sh_val, sizeof(u32));
  2300. if (rv < 0)
  2301. return rv;
  2302. console_index = le32_to_cpu(sh_val);
  2303. /* allocate buffer for console data */
  2304. if (console_size <= CONSOLE_BUFFER_MAX)
  2305. conbuf = vzalloc(console_size+1);
  2306. if (!conbuf)
  2307. return -ENOMEM;
  2308. /* obtain the console data from device */
  2309. conbuf[console_size] = '\0';
  2310. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2311. console_size);
  2312. if (rv < 0)
  2313. goto done;
  2314. rv = simple_read_from_buffer(data, count, &pos,
  2315. conbuf + console_index,
  2316. console_size - console_index);
  2317. if (rv < 0)
  2318. goto done;
  2319. nbytes = rv;
  2320. if (console_index > 0) {
  2321. pos = 0;
  2322. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2323. conbuf, console_index - 1);
  2324. if (rv < 0)
  2325. goto done;
  2326. rv += nbytes;
  2327. }
  2328. done:
  2329. vfree(conbuf);
  2330. return rv;
  2331. }
  2332. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2333. char __user *data, size_t count)
  2334. {
  2335. int error, res;
  2336. char buf[350];
  2337. struct brcmf_trap_info tr;
  2338. loff_t pos = 0;
  2339. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2340. brcmf_dbg(INFO, "no trap in firmware\n");
  2341. return 0;
  2342. }
  2343. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2344. sizeof(struct brcmf_trap_info));
  2345. if (error < 0)
  2346. return error;
  2347. res = scnprintf(buf, sizeof(buf),
  2348. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2349. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2350. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2351. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2352. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2353. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2354. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2355. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2356. le32_to_cpu(tr.pc), sh->trap_addr,
  2357. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2358. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2359. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2360. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2361. return simple_read_from_buffer(data, count, &pos, buf, res);
  2362. }
  2363. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2364. struct sdpcm_shared *sh, char __user *data,
  2365. size_t count)
  2366. {
  2367. int error = 0;
  2368. char buf[200];
  2369. char file[80] = "?";
  2370. char expr[80] = "<???>";
  2371. int res;
  2372. loff_t pos = 0;
  2373. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2374. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2375. return 0;
  2376. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2377. brcmf_dbg(INFO, "no assert in dongle\n");
  2378. return 0;
  2379. }
  2380. sdio_claim_host(bus->sdiodev->func[1]);
  2381. if (sh->assert_file_addr != 0) {
  2382. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2383. sh->assert_file_addr, (u8 *)file, 80);
  2384. if (error < 0)
  2385. return error;
  2386. }
  2387. if (sh->assert_exp_addr != 0) {
  2388. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2389. sh->assert_exp_addr, (u8 *)expr, 80);
  2390. if (error < 0)
  2391. return error;
  2392. }
  2393. sdio_release_host(bus->sdiodev->func[1]);
  2394. res = scnprintf(buf, sizeof(buf),
  2395. "dongle assert: %s:%d: assert(%s)\n",
  2396. file, sh->assert_line, expr);
  2397. return simple_read_from_buffer(data, count, &pos, buf, res);
  2398. }
  2399. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2400. {
  2401. int error;
  2402. struct sdpcm_shared sh;
  2403. error = brcmf_sdio_readshared(bus, &sh);
  2404. if (error < 0)
  2405. return error;
  2406. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2407. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2408. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2409. brcmf_err("assertion in dongle\n");
  2410. if (sh.flags & SDPCM_SHARED_TRAP)
  2411. brcmf_err("firmware trap in dongle\n");
  2412. return 0;
  2413. }
  2414. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2415. size_t count, loff_t *ppos)
  2416. {
  2417. int error = 0;
  2418. struct sdpcm_shared sh;
  2419. int nbytes = 0;
  2420. loff_t pos = *ppos;
  2421. if (pos != 0)
  2422. return 0;
  2423. error = brcmf_sdio_readshared(bus, &sh);
  2424. if (error < 0)
  2425. goto done;
  2426. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2427. if (error < 0)
  2428. goto done;
  2429. nbytes = error;
  2430. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2431. if (error < 0)
  2432. goto done;
  2433. nbytes += error;
  2434. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2435. if (error < 0)
  2436. goto done;
  2437. nbytes += error;
  2438. error = nbytes;
  2439. *ppos += nbytes;
  2440. done:
  2441. return error;
  2442. }
  2443. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2444. size_t count, loff_t *ppos)
  2445. {
  2446. struct brcmf_sdio *bus = f->private_data;
  2447. int res;
  2448. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2449. if (res > 0)
  2450. *ppos += res;
  2451. return (ssize_t)res;
  2452. }
  2453. static const struct file_operations brcmf_sdio_forensic_ops = {
  2454. .owner = THIS_MODULE,
  2455. .open = simple_open,
  2456. .read = brcmf_sdio_forensic_read
  2457. };
  2458. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2459. {
  2460. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2461. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2462. if (IS_ERR_OR_NULL(dentry))
  2463. return;
  2464. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2465. &brcmf_sdio_forensic_ops);
  2466. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2467. }
  2468. #else
  2469. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2470. {
  2471. return 0;
  2472. }
  2473. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2474. {
  2475. }
  2476. #endif /* DEBUG */
  2477. static int
  2478. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2479. {
  2480. int timeleft;
  2481. uint rxlen = 0;
  2482. bool pending;
  2483. u8 *buf;
  2484. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2485. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2486. struct brcmf_sdio *bus = sdiodev->bus;
  2487. brcmf_dbg(TRACE, "Enter\n");
  2488. /* Wait until control frame is available */
  2489. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2490. spin_lock_bh(&bus->rxctl_lock);
  2491. rxlen = bus->rxlen;
  2492. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2493. bus->rxctl = NULL;
  2494. buf = bus->rxctl_orig;
  2495. bus->rxctl_orig = NULL;
  2496. bus->rxlen = 0;
  2497. spin_unlock_bh(&bus->rxctl_lock);
  2498. vfree(buf);
  2499. if (rxlen) {
  2500. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2501. rxlen, msglen);
  2502. } else if (timeleft == 0) {
  2503. brcmf_err("resumed on timeout\n");
  2504. brcmf_sdbrcm_checkdied(bus);
  2505. } else if (pending) {
  2506. brcmf_dbg(CTL, "cancelled\n");
  2507. return -ERESTARTSYS;
  2508. } else {
  2509. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2510. brcmf_sdbrcm_checkdied(bus);
  2511. }
  2512. if (rxlen)
  2513. bus->sdcnt.rx_ctlpkts++;
  2514. else
  2515. bus->sdcnt.rx_ctlerrs++;
  2516. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2517. }
  2518. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2519. {
  2520. struct chip_info *ci = bus->ci;
  2521. /* To enter download state, disable ARM and reset SOCRAM.
  2522. * To exit download state, simply reset ARM (default is RAM boot).
  2523. */
  2524. if (enter) {
  2525. bus->alp_only = true;
  2526. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2527. } else {
  2528. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2529. bus->varsz))
  2530. return false;
  2531. /* Allow HT Clock now that the ARM is running. */
  2532. bus->alp_only = false;
  2533. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2534. }
  2535. return true;
  2536. }
  2537. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2538. {
  2539. if (bus->firmware->size < bus->fw_ptr + len)
  2540. len = bus->firmware->size - bus->fw_ptr;
  2541. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2542. bus->fw_ptr += len;
  2543. return len;
  2544. }
  2545. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2546. {
  2547. int offset;
  2548. uint len;
  2549. u8 *memblock = NULL, *memptr;
  2550. int ret;
  2551. u8 idx;
  2552. brcmf_dbg(INFO, "Enter\n");
  2553. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2554. &bus->sdiodev->func[2]->dev);
  2555. if (ret) {
  2556. brcmf_err("Fail to request firmware %d\n", ret);
  2557. return ret;
  2558. }
  2559. bus->fw_ptr = 0;
  2560. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2561. if (memblock == NULL) {
  2562. ret = -ENOMEM;
  2563. goto err;
  2564. }
  2565. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2566. memptr += (BRCMF_SDALIGN -
  2567. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2568. offset = bus->ci->rambase;
  2569. /* Download image */
  2570. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2571. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4);
  2572. if (BRCMF_MAX_CORENUM != idx)
  2573. memcpy(&bus->ci->rst_vec, memptr, sizeof(bus->ci->rst_vec));
  2574. while (len) {
  2575. ret = brcmf_sdio_ramrw(bus->sdiodev, true, offset, memptr, len);
  2576. if (ret) {
  2577. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2578. ret, MEMBLOCK, offset);
  2579. goto err;
  2580. }
  2581. offset += MEMBLOCK;
  2582. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2583. }
  2584. err:
  2585. kfree(memblock);
  2586. release_firmware(bus->firmware);
  2587. bus->fw_ptr = 0;
  2588. return ret;
  2589. }
  2590. /*
  2591. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2592. * and ending in a NUL.
  2593. * Removes carriage returns, empty lines, comment lines, and converts
  2594. * newlines to NULs.
  2595. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2596. * by two NULs.
  2597. */
  2598. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2599. {
  2600. char *varbuf;
  2601. char *dp;
  2602. bool findNewline;
  2603. int column;
  2604. int ret = 0;
  2605. uint buf_len, n, len;
  2606. len = bus->firmware->size;
  2607. varbuf = vmalloc(len);
  2608. if (!varbuf)
  2609. return -ENOMEM;
  2610. memcpy(varbuf, bus->firmware->data, len);
  2611. dp = varbuf;
  2612. findNewline = false;
  2613. column = 0;
  2614. for (n = 0; n < len; n++) {
  2615. if (varbuf[n] == 0)
  2616. break;
  2617. if (varbuf[n] == '\r')
  2618. continue;
  2619. if (findNewline && varbuf[n] != '\n')
  2620. continue;
  2621. findNewline = false;
  2622. if (varbuf[n] == '#') {
  2623. findNewline = true;
  2624. continue;
  2625. }
  2626. if (varbuf[n] == '\n') {
  2627. if (column == 0)
  2628. continue;
  2629. *dp++ = 0;
  2630. column = 0;
  2631. continue;
  2632. }
  2633. *dp++ = varbuf[n];
  2634. column++;
  2635. }
  2636. buf_len = dp - varbuf;
  2637. while (dp < varbuf + n)
  2638. *dp++ = 0;
  2639. kfree(bus->vars);
  2640. /* roundup needed for download to device */
  2641. bus->varsz = roundup(buf_len + 1, 4);
  2642. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2643. if (bus->vars == NULL) {
  2644. bus->varsz = 0;
  2645. ret = -ENOMEM;
  2646. goto err;
  2647. }
  2648. /* copy the processed variables and add null termination */
  2649. memcpy(bus->vars, varbuf, buf_len);
  2650. bus->vars[buf_len] = 0;
  2651. err:
  2652. vfree(varbuf);
  2653. return ret;
  2654. }
  2655. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2656. {
  2657. int ret;
  2658. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2659. &bus->sdiodev->func[2]->dev);
  2660. if (ret) {
  2661. brcmf_err("Fail to request nvram %d\n", ret);
  2662. return ret;
  2663. }
  2664. ret = brcmf_process_nvram_vars(bus);
  2665. release_firmware(bus->firmware);
  2666. return ret;
  2667. }
  2668. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2669. {
  2670. int bcmerror = -1;
  2671. /* Keep arm in reset */
  2672. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2673. brcmf_err("error placing ARM core in reset\n");
  2674. goto err;
  2675. }
  2676. if (brcmf_sdbrcm_download_code_file(bus)) {
  2677. brcmf_err("dongle image file download failed\n");
  2678. goto err;
  2679. }
  2680. if (brcmf_sdbrcm_download_nvram(bus)) {
  2681. brcmf_err("dongle nvram file download failed\n");
  2682. goto err;
  2683. }
  2684. /* Take arm out of reset */
  2685. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2686. brcmf_err("error getting out of ARM core reset\n");
  2687. goto err;
  2688. }
  2689. bcmerror = 0;
  2690. err:
  2691. return bcmerror;
  2692. }
  2693. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2694. {
  2695. u32 addr, reg;
  2696. brcmf_dbg(TRACE, "Enter\n");
  2697. /* old chips with PMU version less than 17 don't support save restore */
  2698. if (bus->ci->pmurev < 17)
  2699. return false;
  2700. /* read PMU chipcontrol register 3*/
  2701. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2702. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2703. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2704. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2705. return (bool)reg;
  2706. }
  2707. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2708. {
  2709. int err = 0;
  2710. u8 val;
  2711. brcmf_dbg(TRACE, "Enter\n");
  2712. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2713. &err);
  2714. if (err) {
  2715. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2716. return;
  2717. }
  2718. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2719. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2720. val, &err);
  2721. if (err) {
  2722. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2723. return;
  2724. }
  2725. /* Add CMD14 Support */
  2726. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2727. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2728. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2729. &err);
  2730. if (err) {
  2731. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2732. return;
  2733. }
  2734. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2735. SBSDIO_FORCE_HT, &err);
  2736. if (err) {
  2737. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2738. return;
  2739. }
  2740. /* set flag */
  2741. bus->sr_enabled = true;
  2742. brcmf_dbg(INFO, "SR enabled\n");
  2743. }
  2744. /* enable KSO bit */
  2745. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2746. {
  2747. u8 val;
  2748. int err = 0;
  2749. brcmf_dbg(TRACE, "Enter\n");
  2750. /* KSO bit added in SDIO core rev 12 */
  2751. if (bus->ci->c_inf[1].rev < 12)
  2752. return 0;
  2753. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2754. &err);
  2755. if (err) {
  2756. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2757. return err;
  2758. }
  2759. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2760. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2761. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2762. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2763. val, &err);
  2764. if (err) {
  2765. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2766. return err;
  2767. }
  2768. }
  2769. return 0;
  2770. }
  2771. static bool
  2772. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2773. {
  2774. bool ret;
  2775. sdio_claim_host(bus->sdiodev->func[1]);
  2776. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2777. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2778. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2779. sdio_release_host(bus->sdiodev->func[1]);
  2780. return ret;
  2781. }
  2782. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2783. {
  2784. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2785. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2786. struct brcmf_sdio *bus = sdiodev->bus;
  2787. unsigned long timeout;
  2788. u8 ready, enable;
  2789. int err, ret = 0;
  2790. u8 saveclk;
  2791. brcmf_dbg(TRACE, "Enter\n");
  2792. /* try to download image and nvram to the dongle */
  2793. if (bus_if->state == BRCMF_BUS_DOWN) {
  2794. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2795. return -1;
  2796. }
  2797. if (!bus->sdiodev->bus_if->drvr)
  2798. return 0;
  2799. /* Start the watchdog timer */
  2800. bus->sdcnt.tickcnt = 0;
  2801. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2802. sdio_claim_host(bus->sdiodev->func[1]);
  2803. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2804. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2805. if (bus->clkstate != CLK_AVAIL)
  2806. goto exit;
  2807. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2808. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2809. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2810. if (!err) {
  2811. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2812. (saveclk | SBSDIO_FORCE_HT), &err);
  2813. }
  2814. if (err) {
  2815. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2816. goto exit;
  2817. }
  2818. /* Enable function 2 (frame transfers) */
  2819. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2820. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2821. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2822. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2823. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2824. ready = 0;
  2825. while (enable != ready) {
  2826. ready = brcmf_sdio_regrb(bus->sdiodev,
  2827. SDIO_CCCR_IORx, NULL);
  2828. if (time_after(jiffies, timeout))
  2829. break;
  2830. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2831. /* prevent busy waiting if it takes too long */
  2832. msleep_interruptible(20);
  2833. }
  2834. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2835. /* If F2 successfully enabled, set core and enable interrupts */
  2836. if (ready == enable) {
  2837. /* Set up the interrupt mask and enable interrupts */
  2838. bus->hostintmask = HOSTINTMASK;
  2839. w_sdreg32(bus, bus->hostintmask,
  2840. offsetof(struct sdpcmd_regs, hostintmask));
  2841. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2842. } else {
  2843. /* Disable F2 again */
  2844. enable = SDIO_FUNC_ENABLE_1;
  2845. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2846. ret = -ENODEV;
  2847. }
  2848. if (brcmf_sdbrcm_sr_capable(bus)) {
  2849. brcmf_sdbrcm_sr_init(bus);
  2850. } else {
  2851. /* Restore previous clock setting */
  2852. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2853. saveclk, &err);
  2854. }
  2855. if (ret == 0) {
  2856. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2857. if (ret != 0)
  2858. brcmf_err("intr register failed:%d\n", ret);
  2859. }
  2860. /* If we didn't come up, turn off backplane clock */
  2861. if (bus_if->state != BRCMF_BUS_DATA)
  2862. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2863. exit:
  2864. sdio_release_host(bus->sdiodev->func[1]);
  2865. return ret;
  2866. }
  2867. void brcmf_sdbrcm_isr(void *arg)
  2868. {
  2869. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2870. brcmf_dbg(TRACE, "Enter\n");
  2871. if (!bus) {
  2872. brcmf_err("bus is null pointer, exiting\n");
  2873. return;
  2874. }
  2875. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2876. brcmf_err("bus is down. we have nothing to do\n");
  2877. return;
  2878. }
  2879. /* Count the interrupt call */
  2880. bus->sdcnt.intrcount++;
  2881. if (in_interrupt())
  2882. atomic_set(&bus->ipend, 1);
  2883. else
  2884. if (brcmf_sdio_intr_rstatus(bus)) {
  2885. brcmf_err("failed backplane access\n");
  2886. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2887. }
  2888. /* Disable additional interrupts (is this needed now)? */
  2889. if (!bus->intr)
  2890. brcmf_err("isr w/o interrupt configured!\n");
  2891. atomic_inc(&bus->dpc_tskcnt);
  2892. queue_work(bus->brcmf_wq, &bus->datawork);
  2893. }
  2894. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2895. {
  2896. #ifdef DEBUG
  2897. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2898. #endif /* DEBUG */
  2899. brcmf_dbg(TIMER, "Enter\n");
  2900. /* Poll period: check device if appropriate. */
  2901. if (!bus->sr_enabled &&
  2902. bus->poll && (++bus->polltick >= bus->pollrate)) {
  2903. u32 intstatus = 0;
  2904. /* Reset poll tick */
  2905. bus->polltick = 0;
  2906. /* Check device if no interrupts */
  2907. if (!bus->intr ||
  2908. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2909. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2910. u8 devpend;
  2911. sdio_claim_host(bus->sdiodev->func[1]);
  2912. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2913. SDIO_CCCR_INTx,
  2914. NULL);
  2915. sdio_release_host(bus->sdiodev->func[1]);
  2916. intstatus =
  2917. devpend & (INTR_STATUS_FUNC1 |
  2918. INTR_STATUS_FUNC2);
  2919. }
  2920. /* If there is something, make like the ISR and
  2921. schedule the DPC */
  2922. if (intstatus) {
  2923. bus->sdcnt.pollcnt++;
  2924. atomic_set(&bus->ipend, 1);
  2925. atomic_inc(&bus->dpc_tskcnt);
  2926. queue_work(bus->brcmf_wq, &bus->datawork);
  2927. }
  2928. }
  2929. /* Update interrupt tracking */
  2930. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2931. }
  2932. #ifdef DEBUG
  2933. /* Poll for console output periodically */
  2934. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2935. bus->console_interval != 0) {
  2936. bus->console.count += BRCMF_WD_POLL_MS;
  2937. if (bus->console.count >= bus->console_interval) {
  2938. bus->console.count -= bus->console_interval;
  2939. sdio_claim_host(bus->sdiodev->func[1]);
  2940. /* Make sure backplane clock is on */
  2941. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2942. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2943. /* stop on error */
  2944. bus->console_interval = 0;
  2945. sdio_release_host(bus->sdiodev->func[1]);
  2946. }
  2947. }
  2948. #endif /* DEBUG */
  2949. /* On idle timeout clear activity flag and/or turn off clock */
  2950. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  2951. if (++bus->idlecount >= bus->idletime) {
  2952. bus->idlecount = 0;
  2953. if (bus->activity) {
  2954. bus->activity = false;
  2955. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2956. } else {
  2957. brcmf_dbg(SDIO, "idle\n");
  2958. sdio_claim_host(bus->sdiodev->func[1]);
  2959. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2960. sdio_release_host(bus->sdiodev->func[1]);
  2961. }
  2962. }
  2963. }
  2964. return (atomic_read(&bus->ipend) > 0);
  2965. }
  2966. static void brcmf_sdio_dataworker(struct work_struct *work)
  2967. {
  2968. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  2969. datawork);
  2970. while (atomic_read(&bus->dpc_tskcnt)) {
  2971. brcmf_sdbrcm_dpc(bus);
  2972. atomic_dec(&bus->dpc_tskcnt);
  2973. }
  2974. }
  2975. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  2976. {
  2977. brcmf_dbg(TRACE, "Enter\n");
  2978. kfree(bus->rxbuf);
  2979. bus->rxctl = bus->rxbuf = NULL;
  2980. bus->rxlen = 0;
  2981. kfree(bus->databuf);
  2982. bus->databuf = NULL;
  2983. }
  2984. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  2985. {
  2986. brcmf_dbg(TRACE, "Enter\n");
  2987. if (bus->sdiodev->bus_if->maxctl) {
  2988. bus->rxblen =
  2989. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  2990. ALIGNMENT) + BRCMF_SDALIGN;
  2991. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  2992. if (!(bus->rxbuf))
  2993. goto fail;
  2994. }
  2995. /* Allocate buffer to receive glomed packet */
  2996. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  2997. if (!(bus->databuf)) {
  2998. /* release rxbuf which was already located as above */
  2999. if (!bus->rxblen)
  3000. kfree(bus->rxbuf);
  3001. goto fail;
  3002. }
  3003. /* Align the buffer */
  3004. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3005. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3006. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3007. else
  3008. bus->dataptr = bus->databuf;
  3009. return true;
  3010. fail:
  3011. return false;
  3012. }
  3013. static bool
  3014. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3015. {
  3016. u8 clkctl = 0;
  3017. int err = 0;
  3018. int reg_addr;
  3019. u32 reg_val;
  3020. u32 drivestrength;
  3021. bus->alp_only = true;
  3022. sdio_claim_host(bus->sdiodev->func[1]);
  3023. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3024. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3025. /*
  3026. * Force PLL off until brcmf_sdio_chip_attach()
  3027. * programs PLL control regs
  3028. */
  3029. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3030. BRCMF_INIT_CLKCTL1, &err);
  3031. if (!err)
  3032. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3033. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3034. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3035. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3036. err, BRCMF_INIT_CLKCTL1, clkctl);
  3037. goto fail;
  3038. }
  3039. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3040. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3041. goto fail;
  3042. }
  3043. if (brcmf_sdbrcm_kso_init(bus)) {
  3044. brcmf_err("error enabling KSO\n");
  3045. goto fail;
  3046. }
  3047. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3048. drivestrength = bus->sdiodev->pdata->drive_strength;
  3049. else
  3050. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3051. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3052. /* Get info on the SOCRAM cores... */
  3053. bus->ramsize = bus->ci->ramsize;
  3054. if (!(bus->ramsize)) {
  3055. brcmf_err("failed to find SOCRAM memory!\n");
  3056. goto fail;
  3057. }
  3058. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3059. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3060. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3061. if (err)
  3062. goto fail;
  3063. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3064. brcmf_sdio_regwb(bus->sdiodev,
  3065. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3066. if (err)
  3067. goto fail;
  3068. /* set PMUControl so a backplane reset does PMU state reload */
  3069. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3070. pmucontrol);
  3071. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3072. reg_addr,
  3073. &err);
  3074. if (err)
  3075. goto fail;
  3076. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3077. brcmf_sdio_regwl(bus->sdiodev,
  3078. reg_addr,
  3079. reg_val,
  3080. &err);
  3081. if (err)
  3082. goto fail;
  3083. sdio_release_host(bus->sdiodev->func[1]);
  3084. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3085. /* Locate an appropriately-aligned portion of hdrbuf */
  3086. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3087. BRCMF_SDALIGN);
  3088. /* Set the poll and/or interrupt flags */
  3089. bus->intr = true;
  3090. bus->poll = false;
  3091. if (bus->poll)
  3092. bus->pollrate = 1;
  3093. return true;
  3094. fail:
  3095. sdio_release_host(bus->sdiodev->func[1]);
  3096. return false;
  3097. }
  3098. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3099. {
  3100. brcmf_dbg(TRACE, "Enter\n");
  3101. sdio_claim_host(bus->sdiodev->func[1]);
  3102. /* Disable F2 to clear any intermediate frame state on the dongle */
  3103. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3104. SDIO_FUNC_ENABLE_1, NULL);
  3105. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3106. bus->rxflow = false;
  3107. /* Done with backplane-dependent accesses, can drop clock... */
  3108. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3109. sdio_release_host(bus->sdiodev->func[1]);
  3110. /* ...and initialize clock/power states */
  3111. bus->clkstate = CLK_SDONLY;
  3112. bus->idletime = BRCMF_IDLE_INTERVAL;
  3113. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3114. /* Query the F2 block size, set roundup accordingly */
  3115. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3116. bus->roundup = min(max_roundup, bus->blocksize);
  3117. /* bus module does not support packet chaining */
  3118. bus->use_rxchain = false;
  3119. bus->sd_rxchain = false;
  3120. /* SR state */
  3121. bus->sleeping = false;
  3122. bus->sr_enabled = false;
  3123. return true;
  3124. }
  3125. static int
  3126. brcmf_sdbrcm_watchdog_thread(void *data)
  3127. {
  3128. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3129. allow_signal(SIGTERM);
  3130. /* Run until signal received */
  3131. while (1) {
  3132. if (kthread_should_stop())
  3133. break;
  3134. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3135. brcmf_sdbrcm_bus_watchdog(bus);
  3136. /* Count the tick for reference */
  3137. bus->sdcnt.tickcnt++;
  3138. } else
  3139. break;
  3140. }
  3141. return 0;
  3142. }
  3143. static void
  3144. brcmf_sdbrcm_watchdog(unsigned long data)
  3145. {
  3146. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3147. if (bus->watchdog_tsk) {
  3148. complete(&bus->watchdog_wait);
  3149. /* Reschedule the watchdog */
  3150. if (bus->wd_timer_valid)
  3151. mod_timer(&bus->timer,
  3152. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3153. }
  3154. }
  3155. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3156. {
  3157. brcmf_dbg(TRACE, "Enter\n");
  3158. if (bus->ci) {
  3159. sdio_claim_host(bus->sdiodev->func[1]);
  3160. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3161. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3162. sdio_release_host(bus->sdiodev->func[1]);
  3163. brcmf_sdio_chip_detach(&bus->ci);
  3164. if (bus->vars && bus->varsz)
  3165. kfree(bus->vars);
  3166. bus->vars = NULL;
  3167. }
  3168. brcmf_dbg(TRACE, "Disconnected\n");
  3169. }
  3170. /* Detach and free everything */
  3171. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3172. {
  3173. brcmf_dbg(TRACE, "Enter\n");
  3174. if (bus) {
  3175. /* De-register interrupt handler */
  3176. brcmf_sdio_intr_unregister(bus->sdiodev);
  3177. cancel_work_sync(&bus->datawork);
  3178. if (bus->brcmf_wq)
  3179. destroy_workqueue(bus->brcmf_wq);
  3180. if (bus->sdiodev->bus_if->drvr) {
  3181. brcmf_detach(bus->sdiodev->dev);
  3182. brcmf_sdbrcm_release_dongle(bus);
  3183. }
  3184. brcmf_sdbrcm_release_malloc(bus);
  3185. kfree(bus);
  3186. }
  3187. brcmf_dbg(TRACE, "Disconnected\n");
  3188. }
  3189. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3190. .stop = brcmf_sdbrcm_bus_stop,
  3191. .init = brcmf_sdbrcm_bus_init,
  3192. .txdata = brcmf_sdbrcm_bus_txdata,
  3193. .txctl = brcmf_sdbrcm_bus_txctl,
  3194. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3195. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3196. };
  3197. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3198. {
  3199. int ret;
  3200. struct brcmf_sdio *bus;
  3201. struct brcmf_bus_dcmd *dlst;
  3202. u32 dngl_txglom;
  3203. u32 dngl_txglomalign;
  3204. u8 idx;
  3205. brcmf_dbg(TRACE, "Enter\n");
  3206. /* We make an assumption about address window mappings:
  3207. * regsva == SI_ENUM_BASE*/
  3208. /* Allocate private bus interface state */
  3209. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3210. if (!bus)
  3211. goto fail;
  3212. bus->sdiodev = sdiodev;
  3213. sdiodev->bus = bus;
  3214. skb_queue_head_init(&bus->glom);
  3215. bus->txbound = BRCMF_TXBOUND;
  3216. bus->rxbound = BRCMF_RXBOUND;
  3217. bus->txminmax = BRCMF_TXMINMAX;
  3218. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3219. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3220. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3221. if (bus->brcmf_wq == NULL) {
  3222. brcmf_err("insufficient memory to create txworkqueue\n");
  3223. goto fail;
  3224. }
  3225. /* attempt to attach to the dongle */
  3226. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3227. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3228. goto fail;
  3229. }
  3230. spin_lock_init(&bus->rxctl_lock);
  3231. spin_lock_init(&bus->txqlock);
  3232. init_waitqueue_head(&bus->ctrl_wait);
  3233. init_waitqueue_head(&bus->dcmd_resp_wait);
  3234. /* Set up the watchdog timer */
  3235. init_timer(&bus->timer);
  3236. bus->timer.data = (unsigned long)bus;
  3237. bus->timer.function = brcmf_sdbrcm_watchdog;
  3238. /* Initialize watchdog thread */
  3239. init_completion(&bus->watchdog_wait);
  3240. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3241. bus, "brcmf_watchdog");
  3242. if (IS_ERR(bus->watchdog_tsk)) {
  3243. pr_warn("brcmf_watchdog thread failed to start\n");
  3244. bus->watchdog_tsk = NULL;
  3245. }
  3246. /* Initialize DPC thread */
  3247. atomic_set(&bus->dpc_tskcnt, 0);
  3248. /* Assign bus interface call back */
  3249. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3250. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3251. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3252. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3253. /* Attach to the brcmf/OS/network interface */
  3254. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3255. if (ret != 0) {
  3256. brcmf_err("brcmf_attach failed\n");
  3257. goto fail;
  3258. }
  3259. /* Allocate buffers */
  3260. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3261. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3262. goto fail;
  3263. }
  3264. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3265. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3266. goto fail;
  3267. }
  3268. brcmf_sdio_debugfs_create(bus);
  3269. brcmf_dbg(INFO, "completed!!\n");
  3270. /* sdio bus core specific dcmd */
  3271. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3272. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3273. if (dlst) {
  3274. if (bus->ci->c_inf[idx].rev < 12) {
  3275. /* for sdio core rev < 12, disable txgloming */
  3276. dngl_txglom = 0;
  3277. dlst->name = "bus:txglom";
  3278. dlst->param = (char *)&dngl_txglom;
  3279. dlst->param_len = sizeof(u32);
  3280. } else {
  3281. /* otherwise, set txglomalign */
  3282. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3283. dlst->name = "bus:txglomalign";
  3284. dlst->param = (char *)&dngl_txglomalign;
  3285. dlst->param_len = sizeof(u32);
  3286. }
  3287. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3288. }
  3289. /* if firmware path present try to download and bring up bus */
  3290. ret = brcmf_bus_start(bus->sdiodev->dev);
  3291. if (ret != 0) {
  3292. brcmf_err("dongle is not responding\n");
  3293. goto fail;
  3294. }
  3295. return bus;
  3296. fail:
  3297. brcmf_sdbrcm_release(bus);
  3298. return NULL;
  3299. }
  3300. void brcmf_sdbrcm_disconnect(void *ptr)
  3301. {
  3302. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3303. brcmf_dbg(TRACE, "Enter\n");
  3304. if (bus)
  3305. brcmf_sdbrcm_release(bus);
  3306. brcmf_dbg(TRACE, "Disconnected\n");
  3307. }
  3308. void
  3309. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3310. {
  3311. /* Totally stop the timer */
  3312. if (!wdtick && bus->wd_timer_valid) {
  3313. del_timer_sync(&bus->timer);
  3314. bus->wd_timer_valid = false;
  3315. bus->save_ms = wdtick;
  3316. return;
  3317. }
  3318. /* don't start the wd until fw is loaded */
  3319. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3320. return;
  3321. if (wdtick) {
  3322. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3323. if (bus->wd_timer_valid)
  3324. /* Stop timer and restart at new value */
  3325. del_timer_sync(&bus->timer);
  3326. /* Create timer again when watchdog period is
  3327. dynamically changed or in the first instance
  3328. */
  3329. bus->timer.expires =
  3330. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3331. add_timer(&bus->timer);
  3332. } else {
  3333. /* Re arm the timer, at last watchdog period */
  3334. mod_timer(&bus->timer,
  3335. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3336. }
  3337. bus->wd_timer_valid = true;
  3338. bus->save_ms = wdtick;
  3339. }
  3340. }