radeon_asic.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if (rdev->family >= CHIP_R600) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .cp_commit = &r100_cp_commit,
  134. .ring_start = &r100_ring_start,
  135. .ring_test = &r100_ring_test,
  136. .ring_ib_execute = &r100_ring_ib_execute,
  137. .irq_set = &r100_irq_set,
  138. .irq_process = &r100_irq_process,
  139. .get_vblank_counter = &r100_get_vblank_counter,
  140. .fence_ring_emit = &r100_fence_ring_emit,
  141. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  142. .cs_parse = &r100_cs_parse,
  143. .copy_blit = &r100_copy_blit,
  144. .copy_dma = NULL,
  145. .copy = &r100_copy_blit,
  146. .get_engine_clock = &radeon_legacy_get_engine_clock,
  147. .set_engine_clock = &radeon_legacy_set_engine_clock,
  148. .get_memory_clock = &radeon_legacy_get_memory_clock,
  149. .set_memory_clock = NULL,
  150. .get_pcie_lanes = NULL,
  151. .set_pcie_lanes = NULL,
  152. .set_clock_gating = &radeon_legacy_set_clock_gating,
  153. .set_surface_reg = r100_set_surface_reg,
  154. .clear_surface_reg = r100_clear_surface_reg,
  155. .bandwidth_update = &r100_bandwidth_update,
  156. .hpd_init = &r100_hpd_init,
  157. .hpd_fini = &r100_hpd_fini,
  158. .hpd_sense = &r100_hpd_sense,
  159. .hpd_set_polarity = &r100_hpd_set_polarity,
  160. .ioctl_wait_idle = NULL,
  161. .gui_idle = &r100_gui_idle,
  162. .pm_misc = &r100_pm_misc,
  163. .pm_prepare = &r100_pm_prepare,
  164. .pm_finish = &r100_pm_finish,
  165. .pm_init_profile = &r100_pm_init_profile,
  166. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  167. .pre_page_flip = &r100_pre_page_flip,
  168. .page_flip = &r100_page_flip,
  169. .post_page_flip = &r100_post_page_flip,
  170. };
  171. static struct radeon_asic r200_asic = {
  172. .init = &r100_init,
  173. .fini = &r100_fini,
  174. .suspend = &r100_suspend,
  175. .resume = &r100_resume,
  176. .vga_set_state = &r100_vga_set_state,
  177. .gpu_is_lockup = &r100_gpu_is_lockup,
  178. .asic_reset = &r100_asic_reset,
  179. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  180. .gart_set_page = &r100_pci_gart_set_page,
  181. .cp_commit = &r100_cp_commit,
  182. .ring_start = &r100_ring_start,
  183. .ring_test = &r100_ring_test,
  184. .ring_ib_execute = &r100_ring_ib_execute,
  185. .irq_set = &r100_irq_set,
  186. .irq_process = &r100_irq_process,
  187. .get_vblank_counter = &r100_get_vblank_counter,
  188. .fence_ring_emit = &r100_fence_ring_emit,
  189. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  190. .cs_parse = &r100_cs_parse,
  191. .copy_blit = &r100_copy_blit,
  192. .copy_dma = &r200_copy_dma,
  193. .copy = &r100_copy_blit,
  194. .get_engine_clock = &radeon_legacy_get_engine_clock,
  195. .set_engine_clock = &radeon_legacy_set_engine_clock,
  196. .get_memory_clock = &radeon_legacy_get_memory_clock,
  197. .set_memory_clock = NULL,
  198. .set_pcie_lanes = NULL,
  199. .set_clock_gating = &radeon_legacy_set_clock_gating,
  200. .set_surface_reg = r100_set_surface_reg,
  201. .clear_surface_reg = r100_clear_surface_reg,
  202. .bandwidth_update = &r100_bandwidth_update,
  203. .hpd_init = &r100_hpd_init,
  204. .hpd_fini = &r100_hpd_fini,
  205. .hpd_sense = &r100_hpd_sense,
  206. .hpd_set_polarity = &r100_hpd_set_polarity,
  207. .ioctl_wait_idle = NULL,
  208. .gui_idle = &r100_gui_idle,
  209. .pm_misc = &r100_pm_misc,
  210. .pm_prepare = &r100_pm_prepare,
  211. .pm_finish = &r100_pm_finish,
  212. .pm_init_profile = &r100_pm_init_profile,
  213. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  214. .pre_page_flip = &r100_pre_page_flip,
  215. .page_flip = &r100_page_flip,
  216. .post_page_flip = &r100_post_page_flip,
  217. };
  218. static struct radeon_asic r300_asic = {
  219. .init = &r300_init,
  220. .fini = &r300_fini,
  221. .suspend = &r300_suspend,
  222. .resume = &r300_resume,
  223. .vga_set_state = &r100_vga_set_state,
  224. .gpu_is_lockup = &r300_gpu_is_lockup,
  225. .asic_reset = &r300_asic_reset,
  226. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  227. .gart_set_page = &r100_pci_gart_set_page,
  228. .cp_commit = &r100_cp_commit,
  229. .ring_start = &r300_ring_start,
  230. .ring_test = &r100_ring_test,
  231. .ring_ib_execute = &r100_ring_ib_execute,
  232. .irq_set = &r100_irq_set,
  233. .irq_process = &r100_irq_process,
  234. .get_vblank_counter = &r100_get_vblank_counter,
  235. .fence_ring_emit = &r300_fence_ring_emit,
  236. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  237. .cs_parse = &r300_cs_parse,
  238. .copy_blit = &r100_copy_blit,
  239. .copy_dma = &r200_copy_dma,
  240. .copy = &r100_copy_blit,
  241. .get_engine_clock = &radeon_legacy_get_engine_clock,
  242. .set_engine_clock = &radeon_legacy_set_engine_clock,
  243. .get_memory_clock = &radeon_legacy_get_memory_clock,
  244. .set_memory_clock = NULL,
  245. .get_pcie_lanes = &rv370_get_pcie_lanes,
  246. .set_pcie_lanes = &rv370_set_pcie_lanes,
  247. .set_clock_gating = &radeon_legacy_set_clock_gating,
  248. .set_surface_reg = r100_set_surface_reg,
  249. .clear_surface_reg = r100_clear_surface_reg,
  250. .bandwidth_update = &r100_bandwidth_update,
  251. .hpd_init = &r100_hpd_init,
  252. .hpd_fini = &r100_hpd_fini,
  253. .hpd_sense = &r100_hpd_sense,
  254. .hpd_set_polarity = &r100_hpd_set_polarity,
  255. .ioctl_wait_idle = NULL,
  256. .gui_idle = &r100_gui_idle,
  257. .pm_misc = &r100_pm_misc,
  258. .pm_prepare = &r100_pm_prepare,
  259. .pm_finish = &r100_pm_finish,
  260. .pm_init_profile = &r100_pm_init_profile,
  261. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  262. .pre_page_flip = &r100_pre_page_flip,
  263. .page_flip = &r100_page_flip,
  264. .post_page_flip = &r100_post_page_flip,
  265. };
  266. static struct radeon_asic r300_asic_pcie = {
  267. .init = &r300_init,
  268. .fini = &r300_fini,
  269. .suspend = &r300_suspend,
  270. .resume = &r300_resume,
  271. .vga_set_state = &r100_vga_set_state,
  272. .gpu_is_lockup = &r300_gpu_is_lockup,
  273. .asic_reset = &r300_asic_reset,
  274. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  275. .gart_set_page = &rv370_pcie_gart_set_page,
  276. .cp_commit = &r100_cp_commit,
  277. .ring_start = &r300_ring_start,
  278. .ring_test = &r100_ring_test,
  279. .ring_ib_execute = &r100_ring_ib_execute,
  280. .irq_set = &r100_irq_set,
  281. .irq_process = &r100_irq_process,
  282. .get_vblank_counter = &r100_get_vblank_counter,
  283. .fence_ring_emit = &r300_fence_ring_emit,
  284. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  285. .cs_parse = &r300_cs_parse,
  286. .copy_blit = &r100_copy_blit,
  287. .copy_dma = &r200_copy_dma,
  288. .copy = &r100_copy_blit,
  289. .get_engine_clock = &radeon_legacy_get_engine_clock,
  290. .set_engine_clock = &radeon_legacy_set_engine_clock,
  291. .get_memory_clock = &radeon_legacy_get_memory_clock,
  292. .set_memory_clock = NULL,
  293. .set_pcie_lanes = &rv370_set_pcie_lanes,
  294. .set_clock_gating = &radeon_legacy_set_clock_gating,
  295. .set_surface_reg = r100_set_surface_reg,
  296. .clear_surface_reg = r100_clear_surface_reg,
  297. .bandwidth_update = &r100_bandwidth_update,
  298. .hpd_init = &r100_hpd_init,
  299. .hpd_fini = &r100_hpd_fini,
  300. .hpd_sense = &r100_hpd_sense,
  301. .hpd_set_polarity = &r100_hpd_set_polarity,
  302. .ioctl_wait_idle = NULL,
  303. .gui_idle = &r100_gui_idle,
  304. .pm_misc = &r100_pm_misc,
  305. .pm_prepare = &r100_pm_prepare,
  306. .pm_finish = &r100_pm_finish,
  307. .pm_init_profile = &r100_pm_init_profile,
  308. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  309. .pre_page_flip = &r100_pre_page_flip,
  310. .page_flip = &r100_page_flip,
  311. .post_page_flip = &r100_post_page_flip,
  312. };
  313. static struct radeon_asic r420_asic = {
  314. .init = &r420_init,
  315. .fini = &r420_fini,
  316. .suspend = &r420_suspend,
  317. .resume = &r420_resume,
  318. .vga_set_state = &r100_vga_set_state,
  319. .gpu_is_lockup = &r300_gpu_is_lockup,
  320. .asic_reset = &r300_asic_reset,
  321. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  322. .gart_set_page = &rv370_pcie_gart_set_page,
  323. .cp_commit = &r100_cp_commit,
  324. .ring_start = &r300_ring_start,
  325. .ring_test = &r100_ring_test,
  326. .ring_ib_execute = &r100_ring_ib_execute,
  327. .irq_set = &r100_irq_set,
  328. .irq_process = &r100_irq_process,
  329. .get_vblank_counter = &r100_get_vblank_counter,
  330. .fence_ring_emit = &r300_fence_ring_emit,
  331. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  332. .cs_parse = &r300_cs_parse,
  333. .copy_blit = &r100_copy_blit,
  334. .copy_dma = &r200_copy_dma,
  335. .copy = &r100_copy_blit,
  336. .get_engine_clock = &radeon_atom_get_engine_clock,
  337. .set_engine_clock = &radeon_atom_set_engine_clock,
  338. .get_memory_clock = &radeon_atom_get_memory_clock,
  339. .set_memory_clock = &radeon_atom_set_memory_clock,
  340. .get_pcie_lanes = &rv370_get_pcie_lanes,
  341. .set_pcie_lanes = &rv370_set_pcie_lanes,
  342. .set_clock_gating = &radeon_atom_set_clock_gating,
  343. .set_surface_reg = r100_set_surface_reg,
  344. .clear_surface_reg = r100_clear_surface_reg,
  345. .bandwidth_update = &r100_bandwidth_update,
  346. .hpd_init = &r100_hpd_init,
  347. .hpd_fini = &r100_hpd_fini,
  348. .hpd_sense = &r100_hpd_sense,
  349. .hpd_set_polarity = &r100_hpd_set_polarity,
  350. .ioctl_wait_idle = NULL,
  351. .gui_idle = &r100_gui_idle,
  352. .pm_misc = &r100_pm_misc,
  353. .pm_prepare = &r100_pm_prepare,
  354. .pm_finish = &r100_pm_finish,
  355. .pm_init_profile = &r420_pm_init_profile,
  356. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  357. .pre_page_flip = &r100_pre_page_flip,
  358. .page_flip = &r100_page_flip,
  359. .post_page_flip = &r100_post_page_flip,
  360. };
  361. static struct radeon_asic rs400_asic = {
  362. .init = &rs400_init,
  363. .fini = &rs400_fini,
  364. .suspend = &rs400_suspend,
  365. .resume = &rs400_resume,
  366. .vga_set_state = &r100_vga_set_state,
  367. .gpu_is_lockup = &r300_gpu_is_lockup,
  368. .asic_reset = &r300_asic_reset,
  369. .gart_tlb_flush = &rs400_gart_tlb_flush,
  370. .gart_set_page = &rs400_gart_set_page,
  371. .cp_commit = &r100_cp_commit,
  372. .ring_start = &r300_ring_start,
  373. .ring_test = &r100_ring_test,
  374. .ring_ib_execute = &r100_ring_ib_execute,
  375. .irq_set = &r100_irq_set,
  376. .irq_process = &r100_irq_process,
  377. .get_vblank_counter = &r100_get_vblank_counter,
  378. .fence_ring_emit = &r300_fence_ring_emit,
  379. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  380. .cs_parse = &r300_cs_parse,
  381. .copy_blit = &r100_copy_blit,
  382. .copy_dma = &r200_copy_dma,
  383. .copy = &r100_copy_blit,
  384. .get_engine_clock = &radeon_legacy_get_engine_clock,
  385. .set_engine_clock = &radeon_legacy_set_engine_clock,
  386. .get_memory_clock = &radeon_legacy_get_memory_clock,
  387. .set_memory_clock = NULL,
  388. .get_pcie_lanes = NULL,
  389. .set_pcie_lanes = NULL,
  390. .set_clock_gating = &radeon_legacy_set_clock_gating,
  391. .set_surface_reg = r100_set_surface_reg,
  392. .clear_surface_reg = r100_clear_surface_reg,
  393. .bandwidth_update = &r100_bandwidth_update,
  394. .hpd_init = &r100_hpd_init,
  395. .hpd_fini = &r100_hpd_fini,
  396. .hpd_sense = &r100_hpd_sense,
  397. .hpd_set_polarity = &r100_hpd_set_polarity,
  398. .ioctl_wait_idle = NULL,
  399. .gui_idle = &r100_gui_idle,
  400. .pm_misc = &r100_pm_misc,
  401. .pm_prepare = &r100_pm_prepare,
  402. .pm_finish = &r100_pm_finish,
  403. .pm_init_profile = &r100_pm_init_profile,
  404. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  405. .pre_page_flip = &r100_pre_page_flip,
  406. .page_flip = &r100_page_flip,
  407. .post_page_flip = &r100_post_page_flip,
  408. };
  409. static struct radeon_asic rs600_asic = {
  410. .init = &rs600_init,
  411. .fini = &rs600_fini,
  412. .suspend = &rs600_suspend,
  413. .resume = &rs600_resume,
  414. .vga_set_state = &r100_vga_set_state,
  415. .gpu_is_lockup = &r300_gpu_is_lockup,
  416. .asic_reset = &rs600_asic_reset,
  417. .gart_tlb_flush = &rs600_gart_tlb_flush,
  418. .gart_set_page = &rs600_gart_set_page,
  419. .cp_commit = &r100_cp_commit,
  420. .ring_start = &r300_ring_start,
  421. .ring_test = &r100_ring_test,
  422. .ring_ib_execute = &r100_ring_ib_execute,
  423. .irq_set = &rs600_irq_set,
  424. .irq_process = &rs600_irq_process,
  425. .get_vblank_counter = &rs600_get_vblank_counter,
  426. .fence_ring_emit = &r300_fence_ring_emit,
  427. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  428. .cs_parse = &r300_cs_parse,
  429. .copy_blit = &r100_copy_blit,
  430. .copy_dma = &r200_copy_dma,
  431. .copy = &r100_copy_blit,
  432. .get_engine_clock = &radeon_atom_get_engine_clock,
  433. .set_engine_clock = &radeon_atom_set_engine_clock,
  434. .get_memory_clock = &radeon_atom_get_memory_clock,
  435. .set_memory_clock = &radeon_atom_set_memory_clock,
  436. .get_pcie_lanes = NULL,
  437. .set_pcie_lanes = NULL,
  438. .set_clock_gating = &radeon_atom_set_clock_gating,
  439. .set_surface_reg = r100_set_surface_reg,
  440. .clear_surface_reg = r100_clear_surface_reg,
  441. .bandwidth_update = &rs600_bandwidth_update,
  442. .hpd_init = &rs600_hpd_init,
  443. .hpd_fini = &rs600_hpd_fini,
  444. .hpd_sense = &rs600_hpd_sense,
  445. .hpd_set_polarity = &rs600_hpd_set_polarity,
  446. .ioctl_wait_idle = NULL,
  447. .gui_idle = &r100_gui_idle,
  448. .pm_misc = &rs600_pm_misc,
  449. .pm_prepare = &rs600_pm_prepare,
  450. .pm_finish = &rs600_pm_finish,
  451. .pm_init_profile = &r420_pm_init_profile,
  452. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  453. .pre_page_flip = &rs600_pre_page_flip,
  454. .page_flip = &rs600_page_flip,
  455. .post_page_flip = &rs600_post_page_flip,
  456. };
  457. static struct radeon_asic rs690_asic = {
  458. .init = &rs690_init,
  459. .fini = &rs690_fini,
  460. .suspend = &rs690_suspend,
  461. .resume = &rs690_resume,
  462. .vga_set_state = &r100_vga_set_state,
  463. .gpu_is_lockup = &r300_gpu_is_lockup,
  464. .asic_reset = &rs600_asic_reset,
  465. .gart_tlb_flush = &rs400_gart_tlb_flush,
  466. .gart_set_page = &rs400_gart_set_page,
  467. .cp_commit = &r100_cp_commit,
  468. .ring_start = &r300_ring_start,
  469. .ring_test = &r100_ring_test,
  470. .ring_ib_execute = &r100_ring_ib_execute,
  471. .irq_set = &rs600_irq_set,
  472. .irq_process = &rs600_irq_process,
  473. .get_vblank_counter = &rs600_get_vblank_counter,
  474. .fence_ring_emit = &r300_fence_ring_emit,
  475. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  476. .cs_parse = &r300_cs_parse,
  477. .copy_blit = &r100_copy_blit,
  478. .copy_dma = &r200_copy_dma,
  479. .copy = &r200_copy_dma,
  480. .get_engine_clock = &radeon_atom_get_engine_clock,
  481. .set_engine_clock = &radeon_atom_set_engine_clock,
  482. .get_memory_clock = &radeon_atom_get_memory_clock,
  483. .set_memory_clock = &radeon_atom_set_memory_clock,
  484. .get_pcie_lanes = NULL,
  485. .set_pcie_lanes = NULL,
  486. .set_clock_gating = &radeon_atom_set_clock_gating,
  487. .set_surface_reg = r100_set_surface_reg,
  488. .clear_surface_reg = r100_clear_surface_reg,
  489. .bandwidth_update = &rs690_bandwidth_update,
  490. .hpd_init = &rs600_hpd_init,
  491. .hpd_fini = &rs600_hpd_fini,
  492. .hpd_sense = &rs600_hpd_sense,
  493. .hpd_set_polarity = &rs600_hpd_set_polarity,
  494. .ioctl_wait_idle = NULL,
  495. .gui_idle = &r100_gui_idle,
  496. .pm_misc = &rs600_pm_misc,
  497. .pm_prepare = &rs600_pm_prepare,
  498. .pm_finish = &rs600_pm_finish,
  499. .pm_init_profile = &r420_pm_init_profile,
  500. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  501. .pre_page_flip = &rs600_pre_page_flip,
  502. .page_flip = &rs600_page_flip,
  503. .post_page_flip = &rs600_post_page_flip,
  504. };
  505. static struct radeon_asic rv515_asic = {
  506. .init = &rv515_init,
  507. .fini = &rv515_fini,
  508. .suspend = &rv515_suspend,
  509. .resume = &rv515_resume,
  510. .vga_set_state = &r100_vga_set_state,
  511. .gpu_is_lockup = &r300_gpu_is_lockup,
  512. .asic_reset = &rs600_asic_reset,
  513. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  514. .gart_set_page = &rv370_pcie_gart_set_page,
  515. .cp_commit = &r100_cp_commit,
  516. .ring_start = &rv515_ring_start,
  517. .ring_test = &r100_ring_test,
  518. .ring_ib_execute = &r100_ring_ib_execute,
  519. .irq_set = &rs600_irq_set,
  520. .irq_process = &rs600_irq_process,
  521. .get_vblank_counter = &rs600_get_vblank_counter,
  522. .fence_ring_emit = &r300_fence_ring_emit,
  523. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  524. .cs_parse = &r300_cs_parse,
  525. .copy_blit = &r100_copy_blit,
  526. .copy_dma = &r200_copy_dma,
  527. .copy = &r100_copy_blit,
  528. .get_engine_clock = &radeon_atom_get_engine_clock,
  529. .set_engine_clock = &radeon_atom_set_engine_clock,
  530. .get_memory_clock = &radeon_atom_get_memory_clock,
  531. .set_memory_clock = &radeon_atom_set_memory_clock,
  532. .get_pcie_lanes = &rv370_get_pcie_lanes,
  533. .set_pcie_lanes = &rv370_set_pcie_lanes,
  534. .set_clock_gating = &radeon_atom_set_clock_gating,
  535. .set_surface_reg = r100_set_surface_reg,
  536. .clear_surface_reg = r100_clear_surface_reg,
  537. .bandwidth_update = &rv515_bandwidth_update,
  538. .hpd_init = &rs600_hpd_init,
  539. .hpd_fini = &rs600_hpd_fini,
  540. .hpd_sense = &rs600_hpd_sense,
  541. .hpd_set_polarity = &rs600_hpd_set_polarity,
  542. .ioctl_wait_idle = NULL,
  543. .gui_idle = &r100_gui_idle,
  544. .pm_misc = &rs600_pm_misc,
  545. .pm_prepare = &rs600_pm_prepare,
  546. .pm_finish = &rs600_pm_finish,
  547. .pm_init_profile = &r420_pm_init_profile,
  548. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  549. .pre_page_flip = &rs600_pre_page_flip,
  550. .page_flip = &rs600_page_flip,
  551. .post_page_flip = &rs600_post_page_flip,
  552. };
  553. static struct radeon_asic r520_asic = {
  554. .init = &r520_init,
  555. .fini = &rv515_fini,
  556. .suspend = &rv515_suspend,
  557. .resume = &r520_resume,
  558. .vga_set_state = &r100_vga_set_state,
  559. .gpu_is_lockup = &r300_gpu_is_lockup,
  560. .asic_reset = &rs600_asic_reset,
  561. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  562. .gart_set_page = &rv370_pcie_gart_set_page,
  563. .cp_commit = &r100_cp_commit,
  564. .ring_start = &rv515_ring_start,
  565. .ring_test = &r100_ring_test,
  566. .ring_ib_execute = &r100_ring_ib_execute,
  567. .irq_set = &rs600_irq_set,
  568. .irq_process = &rs600_irq_process,
  569. .get_vblank_counter = &rs600_get_vblank_counter,
  570. .fence_ring_emit = &r300_fence_ring_emit,
  571. .semaphore_ring_emit = &r100_semaphore_ring_emit,
  572. .cs_parse = &r300_cs_parse,
  573. .copy_blit = &r100_copy_blit,
  574. .copy_dma = &r200_copy_dma,
  575. .copy = &r100_copy_blit,
  576. .get_engine_clock = &radeon_atom_get_engine_clock,
  577. .set_engine_clock = &radeon_atom_set_engine_clock,
  578. .get_memory_clock = &radeon_atom_get_memory_clock,
  579. .set_memory_clock = &radeon_atom_set_memory_clock,
  580. .get_pcie_lanes = &rv370_get_pcie_lanes,
  581. .set_pcie_lanes = &rv370_set_pcie_lanes,
  582. .set_clock_gating = &radeon_atom_set_clock_gating,
  583. .set_surface_reg = r100_set_surface_reg,
  584. .clear_surface_reg = r100_clear_surface_reg,
  585. .bandwidth_update = &rv515_bandwidth_update,
  586. .hpd_init = &rs600_hpd_init,
  587. .hpd_fini = &rs600_hpd_fini,
  588. .hpd_sense = &rs600_hpd_sense,
  589. .hpd_set_polarity = &rs600_hpd_set_polarity,
  590. .ioctl_wait_idle = NULL,
  591. .gui_idle = &r100_gui_idle,
  592. .pm_misc = &rs600_pm_misc,
  593. .pm_prepare = &rs600_pm_prepare,
  594. .pm_finish = &rs600_pm_finish,
  595. .pm_init_profile = &r420_pm_init_profile,
  596. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  597. .pre_page_flip = &rs600_pre_page_flip,
  598. .page_flip = &rs600_page_flip,
  599. .post_page_flip = &rs600_post_page_flip,
  600. };
  601. static struct radeon_asic r600_asic = {
  602. .init = &r600_init,
  603. .fini = &r600_fini,
  604. .suspend = &r600_suspend,
  605. .resume = &r600_resume,
  606. .cp_commit = &r600_cp_commit,
  607. .vga_set_state = &r600_vga_set_state,
  608. .gpu_is_lockup = &r600_gpu_is_lockup,
  609. .asic_reset = &r600_asic_reset,
  610. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  611. .gart_set_page = &rs600_gart_set_page,
  612. .ring_test = &r600_ring_test,
  613. .ring_ib_execute = &r600_ring_ib_execute,
  614. .irq_set = &r600_irq_set,
  615. .irq_process = &r600_irq_process,
  616. .get_vblank_counter = &rs600_get_vblank_counter,
  617. .fence_ring_emit = &r600_fence_ring_emit,
  618. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  619. .cs_parse = &r600_cs_parse,
  620. .copy_blit = &r600_copy_blit,
  621. .copy_dma = NULL,
  622. .copy = &r600_copy_blit,
  623. .get_engine_clock = &radeon_atom_get_engine_clock,
  624. .set_engine_clock = &radeon_atom_set_engine_clock,
  625. .get_memory_clock = &radeon_atom_get_memory_clock,
  626. .set_memory_clock = &radeon_atom_set_memory_clock,
  627. .get_pcie_lanes = &r600_get_pcie_lanes,
  628. .set_pcie_lanes = &r600_set_pcie_lanes,
  629. .set_clock_gating = NULL,
  630. .set_surface_reg = r600_set_surface_reg,
  631. .clear_surface_reg = r600_clear_surface_reg,
  632. .bandwidth_update = &rv515_bandwidth_update,
  633. .hpd_init = &r600_hpd_init,
  634. .hpd_fini = &r600_hpd_fini,
  635. .hpd_sense = &r600_hpd_sense,
  636. .hpd_set_polarity = &r600_hpd_set_polarity,
  637. .ioctl_wait_idle = r600_ioctl_wait_idle,
  638. .gui_idle = &r600_gui_idle,
  639. .pm_misc = &r600_pm_misc,
  640. .pm_prepare = &rs600_pm_prepare,
  641. .pm_finish = &rs600_pm_finish,
  642. .pm_init_profile = &r600_pm_init_profile,
  643. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  644. .pre_page_flip = &rs600_pre_page_flip,
  645. .page_flip = &rs600_page_flip,
  646. .post_page_flip = &rs600_post_page_flip,
  647. };
  648. static struct radeon_asic rs780_asic = {
  649. .init = &r600_init,
  650. .fini = &r600_fini,
  651. .suspend = &r600_suspend,
  652. .resume = &r600_resume,
  653. .cp_commit = &r600_cp_commit,
  654. .gpu_is_lockup = &r600_gpu_is_lockup,
  655. .vga_set_state = &r600_vga_set_state,
  656. .asic_reset = &r600_asic_reset,
  657. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  658. .gart_set_page = &rs600_gart_set_page,
  659. .ring_test = &r600_ring_test,
  660. .ring_ib_execute = &r600_ring_ib_execute,
  661. .irq_set = &r600_irq_set,
  662. .irq_process = &r600_irq_process,
  663. .get_vblank_counter = &rs600_get_vblank_counter,
  664. .fence_ring_emit = &r600_fence_ring_emit,
  665. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  666. .cs_parse = &r600_cs_parse,
  667. .copy_blit = &r600_copy_blit,
  668. .copy_dma = NULL,
  669. .copy = &r600_copy_blit,
  670. .get_engine_clock = &radeon_atom_get_engine_clock,
  671. .set_engine_clock = &radeon_atom_set_engine_clock,
  672. .get_memory_clock = NULL,
  673. .set_memory_clock = NULL,
  674. .get_pcie_lanes = NULL,
  675. .set_pcie_lanes = NULL,
  676. .set_clock_gating = NULL,
  677. .set_surface_reg = r600_set_surface_reg,
  678. .clear_surface_reg = r600_clear_surface_reg,
  679. .bandwidth_update = &rs690_bandwidth_update,
  680. .hpd_init = &r600_hpd_init,
  681. .hpd_fini = &r600_hpd_fini,
  682. .hpd_sense = &r600_hpd_sense,
  683. .hpd_set_polarity = &r600_hpd_set_polarity,
  684. .ioctl_wait_idle = r600_ioctl_wait_idle,
  685. .gui_idle = &r600_gui_idle,
  686. .pm_misc = &r600_pm_misc,
  687. .pm_prepare = &rs600_pm_prepare,
  688. .pm_finish = &rs600_pm_finish,
  689. .pm_init_profile = &rs780_pm_init_profile,
  690. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  691. .pre_page_flip = &rs600_pre_page_flip,
  692. .page_flip = &rs600_page_flip,
  693. .post_page_flip = &rs600_post_page_flip,
  694. };
  695. static struct radeon_asic rv770_asic = {
  696. .init = &rv770_init,
  697. .fini = &rv770_fini,
  698. .suspend = &rv770_suspend,
  699. .resume = &rv770_resume,
  700. .cp_commit = &r600_cp_commit,
  701. .asic_reset = &r600_asic_reset,
  702. .gpu_is_lockup = &r600_gpu_is_lockup,
  703. .vga_set_state = &r600_vga_set_state,
  704. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  705. .gart_set_page = &rs600_gart_set_page,
  706. .ring_test = &r600_ring_test,
  707. .ring_ib_execute = &r600_ring_ib_execute,
  708. .irq_set = &r600_irq_set,
  709. .irq_process = &r600_irq_process,
  710. .get_vblank_counter = &rs600_get_vblank_counter,
  711. .fence_ring_emit = &r600_fence_ring_emit,
  712. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  713. .cs_parse = &r600_cs_parse,
  714. .copy_blit = &r600_copy_blit,
  715. .copy_dma = NULL,
  716. .copy = &r600_copy_blit,
  717. .get_engine_clock = &radeon_atom_get_engine_clock,
  718. .set_engine_clock = &radeon_atom_set_engine_clock,
  719. .get_memory_clock = &radeon_atom_get_memory_clock,
  720. .set_memory_clock = &radeon_atom_set_memory_clock,
  721. .get_pcie_lanes = &r600_get_pcie_lanes,
  722. .set_pcie_lanes = &r600_set_pcie_lanes,
  723. .set_clock_gating = &radeon_atom_set_clock_gating,
  724. .set_surface_reg = r600_set_surface_reg,
  725. .clear_surface_reg = r600_clear_surface_reg,
  726. .bandwidth_update = &rv515_bandwidth_update,
  727. .hpd_init = &r600_hpd_init,
  728. .hpd_fini = &r600_hpd_fini,
  729. .hpd_sense = &r600_hpd_sense,
  730. .hpd_set_polarity = &r600_hpd_set_polarity,
  731. .ioctl_wait_idle = r600_ioctl_wait_idle,
  732. .gui_idle = &r600_gui_idle,
  733. .pm_misc = &rv770_pm_misc,
  734. .pm_prepare = &rs600_pm_prepare,
  735. .pm_finish = &rs600_pm_finish,
  736. .pm_init_profile = &r600_pm_init_profile,
  737. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  738. .pre_page_flip = &rs600_pre_page_flip,
  739. .page_flip = &rv770_page_flip,
  740. .post_page_flip = &rs600_post_page_flip,
  741. };
  742. static struct radeon_asic evergreen_asic = {
  743. .init = &evergreen_init,
  744. .fini = &evergreen_fini,
  745. .suspend = &evergreen_suspend,
  746. .resume = &evergreen_resume,
  747. .cp_commit = &r600_cp_commit,
  748. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  749. .asic_reset = &evergreen_asic_reset,
  750. .vga_set_state = &r600_vga_set_state,
  751. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  752. .gart_set_page = &rs600_gart_set_page,
  753. .ring_test = &r600_ring_test,
  754. .ring_ib_execute = &evergreen_ring_ib_execute,
  755. .irq_set = &evergreen_irq_set,
  756. .irq_process = &evergreen_irq_process,
  757. .get_vblank_counter = &evergreen_get_vblank_counter,
  758. .fence_ring_emit = &r600_fence_ring_emit,
  759. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  760. .cs_parse = &evergreen_cs_parse,
  761. .copy_blit = &r600_copy_blit,
  762. .copy_dma = NULL,
  763. .copy = &r600_copy_blit,
  764. .get_engine_clock = &radeon_atom_get_engine_clock,
  765. .set_engine_clock = &radeon_atom_set_engine_clock,
  766. .get_memory_clock = &radeon_atom_get_memory_clock,
  767. .set_memory_clock = &radeon_atom_set_memory_clock,
  768. .get_pcie_lanes = &r600_get_pcie_lanes,
  769. .set_pcie_lanes = &r600_set_pcie_lanes,
  770. .set_clock_gating = NULL,
  771. .set_surface_reg = r600_set_surface_reg,
  772. .clear_surface_reg = r600_clear_surface_reg,
  773. .bandwidth_update = &evergreen_bandwidth_update,
  774. .hpd_init = &evergreen_hpd_init,
  775. .hpd_fini = &evergreen_hpd_fini,
  776. .hpd_sense = &evergreen_hpd_sense,
  777. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  778. .ioctl_wait_idle = r600_ioctl_wait_idle,
  779. .gui_idle = &r600_gui_idle,
  780. .pm_misc = &evergreen_pm_misc,
  781. .pm_prepare = &evergreen_pm_prepare,
  782. .pm_finish = &evergreen_pm_finish,
  783. .pm_init_profile = &r600_pm_init_profile,
  784. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  785. .pre_page_flip = &evergreen_pre_page_flip,
  786. .page_flip = &evergreen_page_flip,
  787. .post_page_flip = &evergreen_post_page_flip,
  788. };
  789. static struct radeon_asic sumo_asic = {
  790. .init = &evergreen_init,
  791. .fini = &evergreen_fini,
  792. .suspend = &evergreen_suspend,
  793. .resume = &evergreen_resume,
  794. .cp_commit = &r600_cp_commit,
  795. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  796. .asic_reset = &evergreen_asic_reset,
  797. .vga_set_state = &r600_vga_set_state,
  798. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  799. .gart_set_page = &rs600_gart_set_page,
  800. .ring_test = &r600_ring_test,
  801. .ring_ib_execute = &evergreen_ring_ib_execute,
  802. .irq_set = &evergreen_irq_set,
  803. .irq_process = &evergreen_irq_process,
  804. .get_vblank_counter = &evergreen_get_vblank_counter,
  805. .fence_ring_emit = &r600_fence_ring_emit,
  806. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  807. .cs_parse = &evergreen_cs_parse,
  808. .copy_blit = &r600_copy_blit,
  809. .copy_dma = NULL,
  810. .copy = &r600_copy_blit,
  811. .get_engine_clock = &radeon_atom_get_engine_clock,
  812. .set_engine_clock = &radeon_atom_set_engine_clock,
  813. .get_memory_clock = NULL,
  814. .set_memory_clock = NULL,
  815. .get_pcie_lanes = NULL,
  816. .set_pcie_lanes = NULL,
  817. .set_clock_gating = NULL,
  818. .set_surface_reg = r600_set_surface_reg,
  819. .clear_surface_reg = r600_clear_surface_reg,
  820. .bandwidth_update = &evergreen_bandwidth_update,
  821. .hpd_init = &evergreen_hpd_init,
  822. .hpd_fini = &evergreen_hpd_fini,
  823. .hpd_sense = &evergreen_hpd_sense,
  824. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  825. .ioctl_wait_idle = r600_ioctl_wait_idle,
  826. .gui_idle = &r600_gui_idle,
  827. .pm_misc = &evergreen_pm_misc,
  828. .pm_prepare = &evergreen_pm_prepare,
  829. .pm_finish = &evergreen_pm_finish,
  830. .pm_init_profile = &sumo_pm_init_profile,
  831. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  832. .pre_page_flip = &evergreen_pre_page_flip,
  833. .page_flip = &evergreen_page_flip,
  834. .post_page_flip = &evergreen_post_page_flip,
  835. };
  836. static struct radeon_asic btc_asic = {
  837. .init = &evergreen_init,
  838. .fini = &evergreen_fini,
  839. .suspend = &evergreen_suspend,
  840. .resume = &evergreen_resume,
  841. .cp_commit = &r600_cp_commit,
  842. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  843. .asic_reset = &evergreen_asic_reset,
  844. .vga_set_state = &r600_vga_set_state,
  845. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  846. .gart_set_page = &rs600_gart_set_page,
  847. .ring_test = &r600_ring_test,
  848. .ring_ib_execute = &evergreen_ring_ib_execute,
  849. .irq_set = &evergreen_irq_set,
  850. .irq_process = &evergreen_irq_process,
  851. .get_vblank_counter = &evergreen_get_vblank_counter,
  852. .fence_ring_emit = &r600_fence_ring_emit,
  853. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  854. .cs_parse = &evergreen_cs_parse,
  855. .copy_blit = &r600_copy_blit,
  856. .copy_dma = NULL,
  857. .copy = &r600_copy_blit,
  858. .get_engine_clock = &radeon_atom_get_engine_clock,
  859. .set_engine_clock = &radeon_atom_set_engine_clock,
  860. .get_memory_clock = &radeon_atom_get_memory_clock,
  861. .set_memory_clock = &radeon_atom_set_memory_clock,
  862. .get_pcie_lanes = NULL,
  863. .set_pcie_lanes = NULL,
  864. .set_clock_gating = NULL,
  865. .set_surface_reg = r600_set_surface_reg,
  866. .clear_surface_reg = r600_clear_surface_reg,
  867. .bandwidth_update = &evergreen_bandwidth_update,
  868. .hpd_init = &evergreen_hpd_init,
  869. .hpd_fini = &evergreen_hpd_fini,
  870. .hpd_sense = &evergreen_hpd_sense,
  871. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  872. .ioctl_wait_idle = r600_ioctl_wait_idle,
  873. .gui_idle = &r600_gui_idle,
  874. .pm_misc = &evergreen_pm_misc,
  875. .pm_prepare = &evergreen_pm_prepare,
  876. .pm_finish = &evergreen_pm_finish,
  877. .pm_init_profile = &r600_pm_init_profile,
  878. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  879. .pre_page_flip = &evergreen_pre_page_flip,
  880. .page_flip = &evergreen_page_flip,
  881. .post_page_flip = &evergreen_post_page_flip,
  882. };
  883. static struct radeon_asic cayman_asic = {
  884. .init = &cayman_init,
  885. .fini = &cayman_fini,
  886. .suspend = &cayman_suspend,
  887. .resume = &cayman_resume,
  888. .cp_commit = &r600_cp_commit,
  889. .gpu_is_lockup = &cayman_gpu_is_lockup,
  890. .asic_reset = &cayman_asic_reset,
  891. .vga_set_state = &r600_vga_set_state,
  892. .gart_tlb_flush = &cayman_pcie_gart_tlb_flush,
  893. .gart_set_page = &rs600_gart_set_page,
  894. .ring_test = &r600_ring_test,
  895. .ring_ib_execute = &evergreen_ring_ib_execute,
  896. .irq_set = &evergreen_irq_set,
  897. .irq_process = &evergreen_irq_process,
  898. .get_vblank_counter = &evergreen_get_vblank_counter,
  899. .fence_ring_emit = &r600_fence_ring_emit,
  900. .semaphore_ring_emit = &r600_semaphore_ring_emit,
  901. .cs_parse = &evergreen_cs_parse,
  902. .copy_blit = &r600_copy_blit,
  903. .copy_dma = NULL,
  904. .copy = &r600_copy_blit,
  905. .get_engine_clock = &radeon_atom_get_engine_clock,
  906. .set_engine_clock = &radeon_atom_set_engine_clock,
  907. .get_memory_clock = &radeon_atom_get_memory_clock,
  908. .set_memory_clock = &radeon_atom_set_memory_clock,
  909. .get_pcie_lanes = NULL,
  910. .set_pcie_lanes = NULL,
  911. .set_clock_gating = NULL,
  912. .set_surface_reg = r600_set_surface_reg,
  913. .clear_surface_reg = r600_clear_surface_reg,
  914. .bandwidth_update = &evergreen_bandwidth_update,
  915. .hpd_init = &evergreen_hpd_init,
  916. .hpd_fini = &evergreen_hpd_fini,
  917. .hpd_sense = &evergreen_hpd_sense,
  918. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  919. .ioctl_wait_idle = r600_ioctl_wait_idle,
  920. .gui_idle = &r600_gui_idle,
  921. .pm_misc = &evergreen_pm_misc,
  922. .pm_prepare = &evergreen_pm_prepare,
  923. .pm_finish = &evergreen_pm_finish,
  924. .pm_init_profile = &r600_pm_init_profile,
  925. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  926. .pre_page_flip = &evergreen_pre_page_flip,
  927. .page_flip = &evergreen_page_flip,
  928. .post_page_flip = &evergreen_post_page_flip,
  929. };
  930. int radeon_asic_init(struct radeon_device *rdev)
  931. {
  932. radeon_register_accessor_init(rdev);
  933. /* set the number of crtcs */
  934. if (rdev->flags & RADEON_SINGLE_CRTC)
  935. rdev->num_crtc = 1;
  936. else
  937. rdev->num_crtc = 2;
  938. switch (rdev->family) {
  939. case CHIP_R100:
  940. case CHIP_RV100:
  941. case CHIP_RS100:
  942. case CHIP_RV200:
  943. case CHIP_RS200:
  944. rdev->asic = &r100_asic;
  945. break;
  946. case CHIP_R200:
  947. case CHIP_RV250:
  948. case CHIP_RS300:
  949. case CHIP_RV280:
  950. rdev->asic = &r200_asic;
  951. break;
  952. case CHIP_R300:
  953. case CHIP_R350:
  954. case CHIP_RV350:
  955. case CHIP_RV380:
  956. if (rdev->flags & RADEON_IS_PCIE)
  957. rdev->asic = &r300_asic_pcie;
  958. else
  959. rdev->asic = &r300_asic;
  960. break;
  961. case CHIP_R420:
  962. case CHIP_R423:
  963. case CHIP_RV410:
  964. rdev->asic = &r420_asic;
  965. /* handle macs */
  966. if (rdev->bios == NULL) {
  967. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  968. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  969. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  970. rdev->asic->set_memory_clock = NULL;
  971. }
  972. break;
  973. case CHIP_RS400:
  974. case CHIP_RS480:
  975. rdev->asic = &rs400_asic;
  976. break;
  977. case CHIP_RS600:
  978. rdev->asic = &rs600_asic;
  979. break;
  980. case CHIP_RS690:
  981. case CHIP_RS740:
  982. rdev->asic = &rs690_asic;
  983. break;
  984. case CHIP_RV515:
  985. rdev->asic = &rv515_asic;
  986. break;
  987. case CHIP_R520:
  988. case CHIP_RV530:
  989. case CHIP_RV560:
  990. case CHIP_RV570:
  991. case CHIP_R580:
  992. rdev->asic = &r520_asic;
  993. break;
  994. case CHIP_R600:
  995. case CHIP_RV610:
  996. case CHIP_RV630:
  997. case CHIP_RV620:
  998. case CHIP_RV635:
  999. case CHIP_RV670:
  1000. rdev->asic = &r600_asic;
  1001. break;
  1002. case CHIP_RS780:
  1003. case CHIP_RS880:
  1004. rdev->asic = &rs780_asic;
  1005. break;
  1006. case CHIP_RV770:
  1007. case CHIP_RV730:
  1008. case CHIP_RV710:
  1009. case CHIP_RV740:
  1010. rdev->asic = &rv770_asic;
  1011. break;
  1012. case CHIP_CEDAR:
  1013. case CHIP_REDWOOD:
  1014. case CHIP_JUNIPER:
  1015. case CHIP_CYPRESS:
  1016. case CHIP_HEMLOCK:
  1017. /* set num crtcs */
  1018. if (rdev->family == CHIP_CEDAR)
  1019. rdev->num_crtc = 4;
  1020. else
  1021. rdev->num_crtc = 6;
  1022. rdev->asic = &evergreen_asic;
  1023. break;
  1024. case CHIP_PALM:
  1025. case CHIP_SUMO:
  1026. case CHIP_SUMO2:
  1027. rdev->asic = &sumo_asic;
  1028. break;
  1029. case CHIP_BARTS:
  1030. case CHIP_TURKS:
  1031. case CHIP_CAICOS:
  1032. /* set num crtcs */
  1033. if (rdev->family == CHIP_CAICOS)
  1034. rdev->num_crtc = 4;
  1035. else
  1036. rdev->num_crtc = 6;
  1037. rdev->asic = &btc_asic;
  1038. break;
  1039. case CHIP_CAYMAN:
  1040. rdev->asic = &cayman_asic;
  1041. /* set num crtcs */
  1042. rdev->num_crtc = 6;
  1043. break;
  1044. default:
  1045. /* FIXME: not supported yet */
  1046. return -EINVAL;
  1047. }
  1048. if (rdev->flags & RADEON_IS_IGP) {
  1049. rdev->asic->get_memory_clock = NULL;
  1050. rdev->asic->set_memory_clock = NULL;
  1051. }
  1052. return 0;
  1053. }