nand.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Info:
  15. * Contains standard defines and IDs for NAND flash devices
  16. *
  17. * Changelog:
  18. * See git changelog.
  19. */
  20. #ifndef __LINUX_MTD_NAND_H
  21. #define __LINUX_MTD_NAND_H
  22. #include <linux/wait.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mtd/mtd.h>
  25. struct mtd_info;
  26. /* Scan and identify a NAND device */
  27. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  28. /* Free resources held by the NAND device */
  29. extern void nand_release (struct mtd_info *mtd);
  30. /* The maximum number of NAND chips in an array */
  31. #define NAND_MAX_CHIPS 8
  32. /* This constant declares the max. oobsize / page, which
  33. * is supported now. If you add a chip with bigger oobsize/page
  34. * adjust this accordingly.
  35. */
  36. #define NAND_MAX_OOBSIZE 64
  37. #define NAND_MAX_PAGESIZE 2048
  38. /*
  39. * Constants for hardware specific CLE/ALE/NCE function
  40. *
  41. * These are bits which can be or'ed to set/clear multiple
  42. * bits in one go.
  43. */
  44. /* Select the chip by setting nCE to low */
  45. #define NAND_NCE 0x01
  46. /* Select the command latch by setting CLE to high */
  47. #define NAND_CLE 0x02
  48. /* Select the address latch by setting ALE to high */
  49. #define NAND_ALE 0x04
  50. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  51. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  52. #define NAND_CTRL_CHANGE 0x80
  53. /*
  54. * Standard NAND flash commands
  55. */
  56. #define NAND_CMD_READ0 0
  57. #define NAND_CMD_READ1 1
  58. #define NAND_CMD_RNDOUT 5
  59. #define NAND_CMD_PAGEPROG 0x10
  60. #define NAND_CMD_READOOB 0x50
  61. #define NAND_CMD_ERASE1 0x60
  62. #define NAND_CMD_STATUS 0x70
  63. #define NAND_CMD_STATUS_MULTI 0x71
  64. #define NAND_CMD_SEQIN 0x80
  65. #define NAND_CMD_RNDIN 0x85
  66. #define NAND_CMD_READID 0x90
  67. #define NAND_CMD_ERASE2 0xd0
  68. #define NAND_CMD_RESET 0xff
  69. /* Extended commands for large page devices */
  70. #define NAND_CMD_READSTART 0x30
  71. #define NAND_CMD_RNDOUTSTART 0xE0
  72. #define NAND_CMD_CACHEDPROG 0x15
  73. /* Extended commands for AG-AND device */
  74. /*
  75. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  76. * there is no way to distinguish that from NAND_CMD_READ0
  77. * until the remaining sequence of commands has been completed
  78. * so add a high order bit and mask it off in the command.
  79. */
  80. #define NAND_CMD_DEPLETE1 0x100
  81. #define NAND_CMD_DEPLETE2 0x38
  82. #define NAND_CMD_STATUS_MULTI 0x71
  83. #define NAND_CMD_STATUS_ERROR 0x72
  84. /* multi-bank error status (banks 0-3) */
  85. #define NAND_CMD_STATUS_ERROR0 0x73
  86. #define NAND_CMD_STATUS_ERROR1 0x74
  87. #define NAND_CMD_STATUS_ERROR2 0x75
  88. #define NAND_CMD_STATUS_ERROR3 0x76
  89. #define NAND_CMD_STATUS_RESET 0x7f
  90. #define NAND_CMD_STATUS_CLEAR 0xff
  91. #define NAND_CMD_NONE -1
  92. /* Status bits */
  93. #define NAND_STATUS_FAIL 0x01
  94. #define NAND_STATUS_FAIL_N1 0x02
  95. #define NAND_STATUS_TRUE_READY 0x20
  96. #define NAND_STATUS_READY 0x40
  97. #define NAND_STATUS_WP 0x80
  98. /*
  99. * Constants for ECC_MODES
  100. */
  101. typedef enum {
  102. NAND_ECC_NONE,
  103. NAND_ECC_SOFT,
  104. NAND_ECC_HW,
  105. NAND_ECC_HW_SYNDROME,
  106. } nand_ecc_modes_t;
  107. /*
  108. * Constants for Hardware ECC
  109. */
  110. /* Reset Hardware ECC for read */
  111. #define NAND_ECC_READ 0
  112. /* Reset Hardware ECC for write */
  113. #define NAND_ECC_WRITE 1
  114. /* Enable Hardware ECC before syndrom is read back from flash */
  115. #define NAND_ECC_READSYN 2
  116. /* Bit mask for flags passed to do_nand_read_ecc */
  117. #define NAND_GET_DEVICE 0x80
  118. /* Option constants for bizarre disfunctionality and real
  119. * features
  120. */
  121. /* Chip can not auto increment pages */
  122. #define NAND_NO_AUTOINCR 0x00000001
  123. /* Buswitdh is 16 bit */
  124. #define NAND_BUSWIDTH_16 0x00000002
  125. /* Device supports partial programming without padding */
  126. #define NAND_NO_PADDING 0x00000004
  127. /* Chip has cache program function */
  128. #define NAND_CACHEPRG 0x00000008
  129. /* Chip has copy back function */
  130. #define NAND_COPYBACK 0x00000010
  131. /* AND Chip which has 4 banks and a confusing page / block
  132. * assignment. See Renesas datasheet for further information */
  133. #define NAND_IS_AND 0x00000020
  134. /* Chip has a array of 4 pages which can be read without
  135. * additional ready /busy waits */
  136. #define NAND_4PAGE_ARRAY 0x00000040
  137. /* Chip requires that BBT is periodically rewritten to prevent
  138. * bits from adjacent blocks from 'leaking' in altering data.
  139. * This happens with the Renesas AG-AND chips, possibly others. */
  140. #define BBT_AUTO_REFRESH 0x00000080
  141. /* Chip does not require ready check on read. True
  142. * for all large page devices, as they do not support
  143. * autoincrement.*/
  144. #define NAND_NO_READRDY 0x00000100
  145. /* Options valid for Samsung large page devices */
  146. #define NAND_SAMSUNG_LP_OPTIONS \
  147. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  148. /* Macros to identify the above */
  149. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  150. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  151. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  152. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  153. /* Mask to zero out the chip options, which come from the id table */
  154. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  155. /* Non chip related options */
  156. /* Use a flash based bad block table. This option is passed to the
  157. * default bad block table function. */
  158. #define NAND_USE_FLASH_BBT 0x00010000
  159. /* This option skips the bbt scan during initialization. */
  160. #define NAND_SKIP_BBTSCAN 0x00020000
  161. /* Options set by nand scan */
  162. /* Nand scan has allocated controller struct */
  163. #define NAND_CONTROLLER_ALLOC 0x80000000
  164. /*
  165. * nand_state_t - chip states
  166. * Enumeration for NAND flash chip state
  167. */
  168. typedef enum {
  169. FL_READY,
  170. FL_READING,
  171. FL_WRITING,
  172. FL_ERASING,
  173. FL_SYNCING,
  174. FL_CACHEDPRG,
  175. FL_PM_SUSPENDED,
  176. } nand_state_t;
  177. /* Keep gcc happy */
  178. struct nand_chip;
  179. /**
  180. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  181. * @lock: protection lock
  182. * @active: the mtd device which holds the controller currently
  183. * @wq: wait queue to sleep on if a NAND operation is in progress
  184. * used instead of the per chip wait queue when a hw controller is available
  185. */
  186. struct nand_hw_control {
  187. spinlock_t lock;
  188. struct nand_chip *active;
  189. wait_queue_head_t wq;
  190. };
  191. /**
  192. * struct nand_ecc_ctrl - Control structure for ecc
  193. * @mode: ecc mode
  194. * @steps: number of ecc steps per page
  195. * @size: data bytes per ecc step
  196. * @bytes: ecc bytes per step
  197. * @total: total number of ecc bytes per page
  198. * @prepad: padding information for syndrome based ecc generators
  199. * @postpad: padding information for syndrome based ecc generators
  200. * @layout: ECC layout control struct pointer
  201. * @hwctl: function to control hardware ecc generator. Must only
  202. * be provided if an hardware ECC is available
  203. * @calculate: function for ecc calculation or readback from ecc hardware
  204. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  205. * @read_page: function to read a page according to the ecc generator requirements
  206. * @write_page: function to write a page according to the ecc generator requirements
  207. * @read_oob: function to read chip OOB data
  208. * @write_oob: function to write chip OOB data
  209. */
  210. struct nand_ecc_ctrl {
  211. nand_ecc_modes_t mode;
  212. int steps;
  213. int size;
  214. int bytes;
  215. int total;
  216. int prepad;
  217. int postpad;
  218. struct nand_ecclayout *layout;
  219. void (*hwctl)(struct mtd_info *mtd, int mode);
  220. int (*calculate)(struct mtd_info *mtd,
  221. const uint8_t *dat,
  222. uint8_t *ecc_code);
  223. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  224. uint8_t *read_ecc,
  225. uint8_t *calc_ecc);
  226. int (*read_page)(struct mtd_info *mtd,
  227. struct nand_chip *chip,
  228. uint8_t *buf);
  229. void (*write_page)(struct mtd_info *mtd,
  230. struct nand_chip *chip,
  231. const uint8_t *buf);
  232. int (*read_oob)(struct mtd_info *mtd,
  233. struct nand_chip *chip,
  234. int page,
  235. int sndcmd);
  236. int (*write_oob)(struct mtd_info *mtd,
  237. struct nand_chip *chip,
  238. int page);
  239. };
  240. /**
  241. * struct nand_buffers - buffer structure for read/write
  242. * @ecccalc: buffer for calculated ecc
  243. * @ecccode: buffer for ecc read from flash
  244. * @oobwbuf: buffer for write oob data
  245. * @databuf: buffer for data - dynamically sized
  246. * @oobrbuf: buffer to read oob data
  247. *
  248. * Do not change the order of buffers. databuf and oobrbuf must be in
  249. * consecutive order.
  250. */
  251. struct nand_buffers {
  252. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  253. uint8_t ecccode[NAND_MAX_OOBSIZE];
  254. uint8_t oobwbuf[NAND_MAX_OOBSIZE];
  255. uint8_t databuf[NAND_MAX_PAGESIZE];
  256. uint8_t oobrbuf[NAND_MAX_OOBSIZE];
  257. };
  258. /**
  259. * struct nand_chip - NAND Private Flash Chip Data
  260. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  261. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  262. * @read_byte: [REPLACEABLE] read one byte from the chip
  263. * @read_word: [REPLACEABLE] read one word from the chip
  264. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  265. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  266. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  267. * @select_chip: [REPLACEABLE] select chip nr
  268. * @block_bad: [REPLACEABLE] check, if the block is bad
  269. * @block_markbad: [REPLACEABLE] mark the block bad
  270. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  271. * ALE/CLE/nCE. Also used to write command and address
  272. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  273. * If set to NULL no access to ready/busy is available and the ready/busy information
  274. * is read from the chip status register
  275. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  276. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  277. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  278. * @buffers: buffer structure for read/write
  279. * @hwcontrol: platform-specific hardware control structure
  280. * @ops: oob operation operands
  281. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  282. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  283. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  284. * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
  285. * @state: [INTERN] the current state of the NAND device
  286. * @oob_poi: poison value buffer
  287. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  288. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  289. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  290. * @chip_shift: [INTERN] number of address bits in one chip
  291. * @datbuf: [INTERN] internal buffer for one page + oob
  292. * @oobbuf: [INTERN] oob buffer for one eraseblock
  293. * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
  294. * @data_poi: [INTERN] pointer to a data buffer
  295. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  296. * special functionality. See the defines for further explanation
  297. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  298. * @numchips: [INTERN] number of physical chips
  299. * @chipsize: [INTERN] the size of one chip for multichip arrays
  300. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  301. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  302. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  303. * @bbt: [INTERN] bad block table pointer
  304. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  305. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  306. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  307. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  308. * which is shared among multiple independend devices
  309. * @priv: [OPTIONAL] pointer to private chip date
  310. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  311. * (determine if errors are correctable)
  312. */
  313. struct nand_chip {
  314. void __iomem *IO_ADDR_R;
  315. void __iomem *IO_ADDR_W;
  316. uint8_t (*read_byte)(struct mtd_info *mtd);
  317. u16 (*read_word)(struct mtd_info *mtd);
  318. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  319. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  320. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  321. void (*select_chip)(struct mtd_info *mtd, int chip);
  322. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  323. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  324. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  325. unsigned int ctrl);
  326. int (*dev_ready)(struct mtd_info *mtd);
  327. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  328. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  329. void (*erase_cmd)(struct mtd_info *mtd, int page);
  330. int (*scan_bbt)(struct mtd_info *mtd);
  331. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  332. int chip_delay;
  333. unsigned int options;
  334. int page_shift;
  335. int phys_erase_shift;
  336. int bbt_erase_shift;
  337. int chip_shift;
  338. int numchips;
  339. unsigned long chipsize;
  340. int pagemask;
  341. int pagebuf;
  342. int badblockpos;
  343. nand_state_t state;
  344. uint8_t *oob_poi;
  345. struct nand_hw_control *controller;
  346. struct nand_ecclayout *ecclayout;
  347. struct nand_ecc_ctrl ecc;
  348. struct nand_buffers buffers;
  349. struct nand_hw_control hwcontrol;
  350. struct mtd_oob_ops ops;
  351. uint8_t *bbt;
  352. struct nand_bbt_descr *bbt_td;
  353. struct nand_bbt_descr *bbt_md;
  354. struct nand_bbt_descr *badblock_pattern;
  355. void *priv;
  356. };
  357. /*
  358. * NAND Flash Manufacturer ID Codes
  359. */
  360. #define NAND_MFR_TOSHIBA 0x98
  361. #define NAND_MFR_SAMSUNG 0xec
  362. #define NAND_MFR_FUJITSU 0x04
  363. #define NAND_MFR_NATIONAL 0x8f
  364. #define NAND_MFR_RENESAS 0x07
  365. #define NAND_MFR_STMICRO 0x20
  366. #define NAND_MFR_HYNIX 0xad
  367. /**
  368. * struct nand_flash_dev - NAND Flash Device ID Structure
  369. * @name: Identify the device type
  370. * @id: device ID code
  371. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  372. * If the pagesize is 0, then the real pagesize
  373. * and the eraseize are determined from the
  374. * extended id bytes in the chip
  375. * @erasesize: Size of an erase block in the flash device.
  376. * @chipsize: Total chipsize in Mega Bytes
  377. * @options: Bitfield to store chip relevant options
  378. */
  379. struct nand_flash_dev {
  380. char *name;
  381. int id;
  382. unsigned long pagesize;
  383. unsigned long chipsize;
  384. unsigned long erasesize;
  385. unsigned long options;
  386. };
  387. /**
  388. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  389. * @name: Manufacturer name
  390. * @id: manufacturer ID code of device.
  391. */
  392. struct nand_manufacturers {
  393. int id;
  394. char * name;
  395. };
  396. extern struct nand_flash_dev nand_flash_ids[];
  397. extern struct nand_manufacturers nand_manuf_ids[];
  398. /**
  399. * struct nand_bbt_descr - bad block table descriptor
  400. * @options: options for this descriptor
  401. * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
  402. * when bbt is searched, then we store the found bbts pages here.
  403. * Its an array and supports up to 8 chips now
  404. * @offs: offset of the pattern in the oob area of the page
  405. * @veroffs: offset of the bbt version counter in the oob are of the page
  406. * @version: version read from the bbt page during scan
  407. * @len: length of the pattern, if 0 no pattern check is performed
  408. * @maxblocks: maximum number of blocks to search for a bbt. This number of
  409. * blocks is reserved at the end of the device where the tables are
  410. * written.
  411. * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
  412. * bad) block in the stored bbt
  413. * @pattern: pattern to identify bad block table or factory marked good /
  414. * bad blocks, can be NULL, if len = 0
  415. *
  416. * Descriptor for the bad block table marker and the descriptor for the
  417. * pattern which identifies good and bad blocks. The assumption is made
  418. * that the pattern and the version count are always located in the oob area
  419. * of the first block.
  420. */
  421. struct nand_bbt_descr {
  422. int options;
  423. int pages[NAND_MAX_CHIPS];
  424. int offs;
  425. int veroffs;
  426. uint8_t version[NAND_MAX_CHIPS];
  427. int len;
  428. int maxblocks;
  429. int reserved_block_code;
  430. uint8_t *pattern;
  431. };
  432. /* Options for the bad block table descriptors */
  433. /* The number of bits used per block in the bbt on the device */
  434. #define NAND_BBT_NRBITS_MSK 0x0000000F
  435. #define NAND_BBT_1BIT 0x00000001
  436. #define NAND_BBT_2BIT 0x00000002
  437. #define NAND_BBT_4BIT 0x00000004
  438. #define NAND_BBT_8BIT 0x00000008
  439. /* The bad block table is in the last good block of the device */
  440. #define NAND_BBT_LASTBLOCK 0x00000010
  441. /* The bbt is at the given page, else we must scan for the bbt */
  442. #define NAND_BBT_ABSPAGE 0x00000020
  443. /* The bbt is at the given page, else we must scan for the bbt */
  444. #define NAND_BBT_SEARCH 0x00000040
  445. /* bbt is stored per chip on multichip devices */
  446. #define NAND_BBT_PERCHIP 0x00000080
  447. /* bbt has a version counter at offset veroffs */
  448. #define NAND_BBT_VERSION 0x00000100
  449. /* Create a bbt if none axists */
  450. #define NAND_BBT_CREATE 0x00000200
  451. /* Search good / bad pattern through all pages of a block */
  452. #define NAND_BBT_SCANALLPAGES 0x00000400
  453. /* Scan block empty during good / bad block scan */
  454. #define NAND_BBT_SCANEMPTY 0x00000800
  455. /* Write bbt if neccecary */
  456. #define NAND_BBT_WRITE 0x00001000
  457. /* Read and write back block contents when writing bbt */
  458. #define NAND_BBT_SAVECONTENT 0x00002000
  459. /* Search good / bad pattern on the first and the second page */
  460. #define NAND_BBT_SCAN2NDPAGE 0x00004000
  461. /* The maximum number of blocks to scan for a bbt */
  462. #define NAND_BBT_SCAN_MAXBLOCKS 4
  463. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  464. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  465. extern int nand_default_bbt(struct mtd_info *mtd);
  466. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  467. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  468. int allowbbt);
  469. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  470. size_t * retlen, uint8_t * buf);
  471. /*
  472. * Constants for oob configuration
  473. */
  474. #define NAND_SMALL_BADBLOCK_POS 5
  475. #define NAND_LARGE_BADBLOCK_POS 0
  476. /**
  477. * struct platform_nand_chip - chip level device structure
  478. * @nr_chips: max. number of chips to scan for
  479. * @chip_offset: chip number offset
  480. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  481. * @partitions: mtd partition list
  482. * @chip_delay: R/B delay value in us
  483. * @options: Option flags, e.g. 16bit buswidth
  484. * @ecclayout: ecc layout info structure
  485. * @priv: hardware controller specific settings
  486. */
  487. struct platform_nand_chip {
  488. int nr_chips;
  489. int chip_offset;
  490. int nr_partitions;
  491. struct mtd_partition *partitions;
  492. struct nand_ecclayout *ecclayout;
  493. int chip_delay;
  494. unsigned int options;
  495. void *priv;
  496. };
  497. /**
  498. * struct platform_nand_ctrl - controller level device structure
  499. * @hwcontrol: platform specific hardware control structure
  500. * @dev_ready: platform specific function to read ready/busy pin
  501. * @select_chip: platform specific chip select function
  502. * @priv: private data to transport driver specific settings
  503. *
  504. * All fields are optional and depend on the hardware driver requirements
  505. */
  506. struct platform_nand_ctrl {
  507. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  508. int (*dev_ready)(struct mtd_info *mtd);
  509. void (*select_chip)(struct mtd_info *mtd, int chip);
  510. void *priv;
  511. };
  512. /* Some helpers to access the data structures */
  513. static inline
  514. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  515. {
  516. struct nand_chip *chip = mtd->priv;
  517. return chip->priv;
  518. }
  519. #endif /* __LINUX_MTD_NAND_H */