system.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. #include <asm/atomic.h>
  9. /*
  10. * Memory barrier.
  11. * The sync instruction guarantees that all memory accesses initiated
  12. * by this processor have been performed (with respect to all other
  13. * mechanisms that access memory). The eieio instruction is a barrier
  14. * providing an ordering (separately) for (a) cacheable stores and (b)
  15. * loads and stores to non-cacheable memory (e.g. I/O devices).
  16. *
  17. * mb() prevents loads and stores being reordered across this point.
  18. * rmb() prevents loads being reordered across this point.
  19. * wmb() prevents stores being reordered across this point.
  20. * read_barrier_depends() prevents data-dependent loads being reordered
  21. * across this point (nop on PPC).
  22. *
  23. * We have to use the sync instructions for mb(), since lwsync doesn't
  24. * order loads with respect to previous stores. Lwsync is fine for
  25. * rmb(), though. Note that lwsync is interpreted as sync by
  26. * 32-bit and older 64-bit CPUs.
  27. *
  28. * For wmb(), we use sync since wmb is used in drivers to order
  29. * stores to system memory with respect to writes to the device.
  30. * However, smp_wmb() can be a lighter-weight eieio barrier on
  31. * SMP since it is only used to order updates to system memory.
  32. */
  33. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  34. #define rmb() __asm__ __volatile__ ("lwsync" : : : "memory")
  35. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  36. #define read_barrier_depends() do { } while(0)
  37. #define set_mb(var, value) do { var = value; mb(); } while (0)
  38. #ifdef __KERNEL__
  39. #ifdef CONFIG_SMP
  40. #define smp_mb() mb()
  41. #define smp_rmb() rmb()
  42. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  43. #define smp_read_barrier_depends() read_barrier_depends()
  44. #else
  45. #define smp_mb() barrier()
  46. #define smp_rmb() barrier()
  47. #define smp_wmb() barrier()
  48. #define smp_read_barrier_depends() do { } while(0)
  49. #endif /* CONFIG_SMP */
  50. struct task_struct;
  51. struct pt_regs;
  52. #ifdef CONFIG_DEBUGGER
  53. extern int (*__debugger)(struct pt_regs *regs);
  54. extern int (*__debugger_ipi)(struct pt_regs *regs);
  55. extern int (*__debugger_bpt)(struct pt_regs *regs);
  56. extern int (*__debugger_sstep)(struct pt_regs *regs);
  57. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  58. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  59. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  60. #define DEBUGGER_BOILERPLATE(__NAME) \
  61. static inline int __NAME(struct pt_regs *regs) \
  62. { \
  63. if (unlikely(__ ## __NAME)) \
  64. return __ ## __NAME(regs); \
  65. return 0; \
  66. }
  67. DEBUGGER_BOILERPLATE(debugger)
  68. DEBUGGER_BOILERPLATE(debugger_ipi)
  69. DEBUGGER_BOILERPLATE(debugger_bpt)
  70. DEBUGGER_BOILERPLATE(debugger_sstep)
  71. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  72. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  73. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  74. #ifdef CONFIG_XMON
  75. extern void xmon_init(int enable);
  76. #endif
  77. #else
  78. static inline int debugger(struct pt_regs *regs) { return 0; }
  79. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  80. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  81. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  82. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  83. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  84. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  85. #endif
  86. extern int set_dabr(unsigned long dabr);
  87. extern void print_backtrace(unsigned long *);
  88. extern void show_regs(struct pt_regs * regs);
  89. extern void flush_instruction_cache(void);
  90. extern void hard_reset_now(void);
  91. extern void poweroff_now(void);
  92. #ifdef CONFIG_6xx
  93. extern long _get_L2CR(void);
  94. extern long _get_L3CR(void);
  95. extern void _set_L2CR(unsigned long);
  96. extern void _set_L3CR(unsigned long);
  97. #else
  98. #define _get_L2CR() 0L
  99. #define _get_L3CR() 0L
  100. #define _set_L2CR(val) do { } while(0)
  101. #define _set_L3CR(val) do { } while(0)
  102. #endif
  103. extern void via_cuda_init(void);
  104. extern void read_rtc_time(void);
  105. extern void pmac_find_display(void);
  106. extern void giveup_fpu(struct task_struct *);
  107. extern void disable_kernel_fp(void);
  108. extern void enable_kernel_fp(void);
  109. extern void flush_fp_to_thread(struct task_struct *);
  110. extern void enable_kernel_altivec(void);
  111. extern void giveup_altivec(struct task_struct *);
  112. extern void load_up_altivec(struct task_struct *);
  113. extern int emulate_altivec(struct pt_regs *);
  114. extern void giveup_spe(struct task_struct *);
  115. extern void load_up_spe(struct task_struct *);
  116. extern int fix_alignment(struct pt_regs *);
  117. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  118. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  119. #ifndef CONFIG_SMP
  120. extern void discard_lazy_cpu_state(void);
  121. #else
  122. static inline void discard_lazy_cpu_state(void)
  123. {
  124. }
  125. #endif
  126. #ifdef CONFIG_ALTIVEC
  127. extern void flush_altivec_to_thread(struct task_struct *);
  128. #else
  129. static inline void flush_altivec_to_thread(struct task_struct *t)
  130. {
  131. }
  132. #endif
  133. #ifdef CONFIG_SPE
  134. extern void flush_spe_to_thread(struct task_struct *);
  135. #else
  136. static inline void flush_spe_to_thread(struct task_struct *t)
  137. {
  138. }
  139. #endif
  140. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  141. extern void cacheable_memzero(void *p, unsigned int nb);
  142. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  143. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  144. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  145. extern int die(const char *, struct pt_regs *, long);
  146. extern void _exception(int, struct pt_regs *, int, unsigned long);
  147. #ifdef CONFIG_BOOKE_WDT
  148. extern u32 booke_wdt_enabled;
  149. extern u32 booke_wdt_period;
  150. #endif /* CONFIG_BOOKE_WDT */
  151. /* EBCDIC -> ASCII conversion for [0-9A-Z] on iSeries */
  152. extern unsigned char e2a(unsigned char);
  153. extern unsigned char* strne2a(unsigned char *dest,
  154. const unsigned char *src, size_t n);
  155. struct device_node;
  156. extern void note_scsi_host(struct device_node *, void *);
  157. extern struct task_struct *__switch_to(struct task_struct *,
  158. struct task_struct *);
  159. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  160. struct thread_struct;
  161. extern struct task_struct *_switch(struct thread_struct *prev,
  162. struct thread_struct *next);
  163. /*
  164. * On SMP systems, when the scheduler does migration-cost autodetection,
  165. * it needs a way to flush as much of the CPU's caches as possible.
  166. *
  167. * TODO: fill this in!
  168. */
  169. static inline void sched_cacheflush(void)
  170. {
  171. }
  172. extern unsigned int rtas_data;
  173. extern int mem_init_done; /* set on boot once kmalloc can be called */
  174. extern unsigned long memory_limit;
  175. extern unsigned long klimit;
  176. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  177. /*
  178. * Atomic exchange
  179. *
  180. * Changes the memory location '*ptr' to be val and returns
  181. * the previous value stored there.
  182. */
  183. static __inline__ unsigned long
  184. __xchg_u32(volatile void *p, unsigned long val)
  185. {
  186. unsigned long prev;
  187. __asm__ __volatile__(
  188. LWSYNC_ON_SMP
  189. "1: lwarx %0,0,%2 \n"
  190. PPC405_ERR77(0,%2)
  191. " stwcx. %3,0,%2 \n\
  192. bne- 1b"
  193. ISYNC_ON_SMP
  194. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  195. : "r" (p), "r" (val)
  196. : "cc", "memory");
  197. return prev;
  198. }
  199. #ifdef CONFIG_PPC64
  200. static __inline__ unsigned long
  201. __xchg_u64(volatile void *p, unsigned long val)
  202. {
  203. unsigned long prev;
  204. __asm__ __volatile__(
  205. LWSYNC_ON_SMP
  206. "1: ldarx %0,0,%2 \n"
  207. PPC405_ERR77(0,%2)
  208. " stdcx. %3,0,%2 \n\
  209. bne- 1b"
  210. ISYNC_ON_SMP
  211. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  212. : "r" (p), "r" (val)
  213. : "cc", "memory");
  214. return prev;
  215. }
  216. #endif
  217. /*
  218. * This function doesn't exist, so you'll get a linker error
  219. * if something tries to do an invalid xchg().
  220. */
  221. extern void __xchg_called_with_bad_pointer(void);
  222. static __inline__ unsigned long
  223. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  224. {
  225. switch (size) {
  226. case 4:
  227. return __xchg_u32(ptr, x);
  228. #ifdef CONFIG_PPC64
  229. case 8:
  230. return __xchg_u64(ptr, x);
  231. #endif
  232. }
  233. __xchg_called_with_bad_pointer();
  234. return x;
  235. }
  236. #define xchg(ptr,x) \
  237. ({ \
  238. __typeof__(*(ptr)) _x_ = (x); \
  239. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  240. })
  241. #define tas(ptr) (xchg((ptr),1))
  242. /*
  243. * Compare and exchange - if *p == old, set it to new,
  244. * and return the old value of *p.
  245. */
  246. #define __HAVE_ARCH_CMPXCHG 1
  247. static __inline__ unsigned long
  248. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  249. {
  250. unsigned int prev;
  251. __asm__ __volatile__ (
  252. LWSYNC_ON_SMP
  253. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  254. cmpw 0,%0,%3\n\
  255. bne- 2f\n"
  256. PPC405_ERR77(0,%2)
  257. " stwcx. %4,0,%2\n\
  258. bne- 1b"
  259. ISYNC_ON_SMP
  260. "\n\
  261. 2:"
  262. : "=&r" (prev), "+m" (*p)
  263. : "r" (p), "r" (old), "r" (new)
  264. : "cc", "memory");
  265. return prev;
  266. }
  267. #ifdef CONFIG_PPC64
  268. static __inline__ unsigned long
  269. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  270. {
  271. unsigned long prev;
  272. __asm__ __volatile__ (
  273. LWSYNC_ON_SMP
  274. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  275. cmpd 0,%0,%3\n\
  276. bne- 2f\n\
  277. stdcx. %4,0,%2\n\
  278. bne- 1b"
  279. ISYNC_ON_SMP
  280. "\n\
  281. 2:"
  282. : "=&r" (prev), "+m" (*p)
  283. : "r" (p), "r" (old), "r" (new)
  284. : "cc", "memory");
  285. return prev;
  286. }
  287. #endif
  288. /* This function doesn't exist, so you'll get a linker error
  289. if something tries to do an invalid cmpxchg(). */
  290. extern void __cmpxchg_called_with_bad_pointer(void);
  291. static __inline__ unsigned long
  292. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  293. unsigned int size)
  294. {
  295. switch (size) {
  296. case 4:
  297. return __cmpxchg_u32(ptr, old, new);
  298. #ifdef CONFIG_PPC64
  299. case 8:
  300. return __cmpxchg_u64(ptr, old, new);
  301. #endif
  302. }
  303. __cmpxchg_called_with_bad_pointer();
  304. return old;
  305. }
  306. #define cmpxchg(ptr,o,n) \
  307. ({ \
  308. __typeof__(*(ptr)) _o_ = (o); \
  309. __typeof__(*(ptr)) _n_ = (n); \
  310. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  311. (unsigned long)_n_, sizeof(*(ptr))); \
  312. })
  313. #ifdef CONFIG_PPC64
  314. /*
  315. * We handle most unaligned accesses in hardware. On the other hand
  316. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  317. * powers of 2 writes until it reaches sufficient alignment).
  318. *
  319. * Based on this we disable the IP header alignment in network drivers.
  320. * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
  321. * cacheline alignment of buffers.
  322. */
  323. #define NET_IP_ALIGN 0
  324. #define NET_SKB_PAD L1_CACHE_BYTES
  325. #endif
  326. #define arch_align_stack(x) (x)
  327. /* Used in very early kernel initialization. */
  328. extern unsigned long reloc_offset(void);
  329. extern unsigned long add_reloc_offset(unsigned long);
  330. extern void reloc_got2(unsigned long);
  331. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  332. static inline void create_instruction(unsigned long addr, unsigned int instr)
  333. {
  334. unsigned int *p;
  335. p = (unsigned int *)addr;
  336. *p = instr;
  337. asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
  338. }
  339. /* Flags for create_branch:
  340. * "b" == create_branch(addr, target, 0);
  341. * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
  342. * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
  343. * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
  344. */
  345. #define BRANCH_SET_LINK 0x1
  346. #define BRANCH_ABSOLUTE 0x2
  347. static inline void create_branch(unsigned long addr,
  348. unsigned long target, int flags)
  349. {
  350. unsigned int instruction;
  351. if (! (flags & BRANCH_ABSOLUTE))
  352. target = target - addr;
  353. /* Mask out the flags and target, so they don't step on each other. */
  354. instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
  355. create_instruction(addr, instruction);
  356. }
  357. static inline void create_function_call(unsigned long addr, void * func)
  358. {
  359. unsigned long func_addr;
  360. #ifdef CONFIG_PPC64
  361. /*
  362. * On PPC64 the function pointer actually points to the function's
  363. * descriptor. The first entry in the descriptor is the address
  364. * of the function text.
  365. */
  366. func_addr = *(unsigned long *)func;
  367. #else
  368. func_addr = (unsigned long)func;
  369. #endif
  370. create_branch(addr, func_addr, BRANCH_SET_LINK);
  371. }
  372. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  373. extern void account_system_vtime(struct task_struct *);
  374. #endif
  375. #endif /* __KERNEL__ */
  376. #endif /* _ASM_POWERPC_SYSTEM_H */