intel_ringbuffer.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. }
  289. return 0;
  290. }
  291. static int
  292. init_pipe_control(struct intel_ring_buffer *ring)
  293. {
  294. struct pipe_control *pc;
  295. struct drm_i915_gem_object *obj;
  296. int ret;
  297. if (ring->private)
  298. return 0;
  299. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  300. if (!pc)
  301. return -ENOMEM;
  302. obj = i915_gem_alloc_object(ring->dev, 4096);
  303. if (obj == NULL) {
  304. DRM_ERROR("Failed to allocate seqno page\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  309. ret = i915_gem_object_pin(obj, 4096, true);
  310. if (ret)
  311. goto err_unref;
  312. pc->gtt_offset = obj->gtt_offset;
  313. pc->cpu_page = kmap(obj->pages[0]);
  314. if (pc->cpu_page == NULL)
  315. goto err_unpin;
  316. pc->obj = obj;
  317. ring->private = pc;
  318. return 0;
  319. err_unpin:
  320. i915_gem_object_unpin(obj);
  321. err_unref:
  322. drm_gem_object_unreference(&obj->base);
  323. err:
  324. kfree(pc);
  325. return ret;
  326. }
  327. static void
  328. cleanup_pipe_control(struct intel_ring_buffer *ring)
  329. {
  330. struct pipe_control *pc = ring->private;
  331. struct drm_i915_gem_object *obj;
  332. if (!ring->private)
  333. return;
  334. obj = pc->obj;
  335. kunmap(obj->pages[0]);
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. kfree(pc);
  339. ring->private = NULL;
  340. }
  341. static int init_render_ring(struct intel_ring_buffer *ring)
  342. {
  343. struct drm_device *dev = ring->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int ret = init_ring_common(ring);
  346. if (INTEL_INFO(dev)->gen > 3) {
  347. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (IS_GEN6(dev)) {
  359. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  360. * "If this bit is set, STCunit will have LRA as replacement
  361. * policy. [...] This bit must be reset. LRA replacement
  362. * policy is not supported."
  363. */
  364. I915_WRITE(CACHE_MODE_0,
  365. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  366. }
  367. if (INTEL_INFO(dev)->gen >= 6)
  368. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  369. if (IS_IVYBRIDGE(dev))
  370. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  371. return ret;
  372. }
  373. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  374. {
  375. if (!ring->private)
  376. return;
  377. cleanup_pipe_control(ring);
  378. }
  379. static void
  380. update_mboxes(struct intel_ring_buffer *ring,
  381. u32 seqno,
  382. u32 mmio_offset)
  383. {
  384. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  385. MI_SEMAPHORE_GLOBAL_GTT |
  386. MI_SEMAPHORE_REGISTER |
  387. MI_SEMAPHORE_UPDATE);
  388. intel_ring_emit(ring, seqno);
  389. intel_ring_emit(ring, mmio_offset);
  390. }
  391. /**
  392. * gen6_add_request - Update the semaphore mailbox registers
  393. *
  394. * @ring - ring that is adding a request
  395. * @seqno - return seqno stuck into the ring
  396. *
  397. * Update the mailbox registers in the *other* rings with the current seqno.
  398. * This acts like a signal in the canonical semaphore.
  399. */
  400. static int
  401. gen6_add_request(struct intel_ring_buffer *ring,
  402. u32 *seqno)
  403. {
  404. u32 mbox1_reg;
  405. u32 mbox2_reg;
  406. int ret;
  407. ret = intel_ring_begin(ring, 10);
  408. if (ret)
  409. return ret;
  410. mbox1_reg = ring->signal_mbox[0];
  411. mbox2_reg = ring->signal_mbox[1];
  412. *seqno = i915_gem_next_request_seqno(ring);
  413. update_mboxes(ring, *seqno, mbox1_reg);
  414. update_mboxes(ring, *seqno, mbox2_reg);
  415. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  416. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  417. intel_ring_emit(ring, *seqno);
  418. intel_ring_emit(ring, MI_USER_INTERRUPT);
  419. intel_ring_advance(ring);
  420. return 0;
  421. }
  422. /**
  423. * intel_ring_sync - sync the waiter to the signaller on seqno
  424. *
  425. * @waiter - ring that is waiting
  426. * @signaller - ring which has, or will signal
  427. * @seqno - seqno which the waiter will block on
  428. */
  429. static int
  430. gen6_ring_sync(struct intel_ring_buffer *waiter,
  431. struct intel_ring_buffer *signaller,
  432. u32 seqno)
  433. {
  434. int ret;
  435. u32 dw1 = MI_SEMAPHORE_MBOX |
  436. MI_SEMAPHORE_COMPARE |
  437. MI_SEMAPHORE_REGISTER;
  438. /* Throughout all of the GEM code, seqno passed implies our current
  439. * seqno is >= the last seqno executed. However for hardware the
  440. * comparison is strictly greater than.
  441. */
  442. seqno -= 1;
  443. WARN_ON(signaller->semaphore_register[waiter->id] ==
  444. MI_SEMAPHORE_SYNC_INVALID);
  445. ret = intel_ring_begin(waiter, 4);
  446. if (ret)
  447. return ret;
  448. intel_ring_emit(waiter,
  449. dw1 | signaller->semaphore_register[waiter->id]);
  450. intel_ring_emit(waiter, seqno);
  451. intel_ring_emit(waiter, 0);
  452. intel_ring_emit(waiter, MI_NOOP);
  453. intel_ring_advance(waiter);
  454. return 0;
  455. }
  456. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  457. do { \
  458. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  459. PIPE_CONTROL_DEPTH_STALL); \
  460. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  461. intel_ring_emit(ring__, 0); \
  462. intel_ring_emit(ring__, 0); \
  463. } while (0)
  464. static int
  465. pc_render_add_request(struct intel_ring_buffer *ring,
  466. u32 *result)
  467. {
  468. u32 seqno = i915_gem_next_request_seqno(ring);
  469. struct pipe_control *pc = ring->private;
  470. u32 scratch_addr = pc->gtt_offset + 128;
  471. int ret;
  472. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  473. * incoherent with writes to memory, i.e. completely fubar,
  474. * so we need to use PIPE_NOTIFY instead.
  475. *
  476. * However, we also need to workaround the qword write
  477. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  478. * memory before requesting an interrupt.
  479. */
  480. ret = intel_ring_begin(ring, 32);
  481. if (ret)
  482. return ret;
  483. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  484. PIPE_CONTROL_WRITE_FLUSH |
  485. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  486. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  487. intel_ring_emit(ring, seqno);
  488. intel_ring_emit(ring, 0);
  489. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  490. scratch_addr += 128; /* write to separate cachelines */
  491. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  492. scratch_addr += 128;
  493. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  494. scratch_addr += 128;
  495. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  496. scratch_addr += 128;
  497. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  498. scratch_addr += 128;
  499. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  500. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  501. PIPE_CONTROL_WRITE_FLUSH |
  502. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  503. PIPE_CONTROL_NOTIFY);
  504. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  505. intel_ring_emit(ring, seqno);
  506. intel_ring_emit(ring, 0);
  507. intel_ring_advance(ring);
  508. *result = seqno;
  509. return 0;
  510. }
  511. static u32
  512. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  513. {
  514. struct drm_device *dev = ring->dev;
  515. /* Workaround to force correct ordering between irq and seqno writes on
  516. * ivb (and maybe also on snb) by reading from a CS register (like
  517. * ACTHD) before reading the status page. */
  518. if (IS_GEN6(dev) || IS_GEN7(dev))
  519. intel_ring_get_active_head(ring);
  520. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  521. }
  522. static u32
  523. ring_get_seqno(struct intel_ring_buffer *ring)
  524. {
  525. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  526. }
  527. static u32
  528. pc_render_get_seqno(struct intel_ring_buffer *ring)
  529. {
  530. struct pipe_control *pc = ring->private;
  531. return pc->cpu_page[0];
  532. }
  533. static bool
  534. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  535. {
  536. struct drm_device *dev = ring->dev;
  537. drm_i915_private_t *dev_priv = dev->dev_private;
  538. unsigned long flags;
  539. if (!dev->irq_enabled)
  540. return false;
  541. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  542. if (ring->irq_refcount++ == 0) {
  543. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  544. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  545. POSTING_READ(GTIMR);
  546. }
  547. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  548. return true;
  549. }
  550. static void
  551. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  552. {
  553. struct drm_device *dev = ring->dev;
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. unsigned long flags;
  556. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  557. if (--ring->irq_refcount == 0) {
  558. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  559. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  560. POSTING_READ(GTIMR);
  561. }
  562. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  563. }
  564. static bool
  565. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  566. {
  567. struct drm_device *dev = ring->dev;
  568. drm_i915_private_t *dev_priv = dev->dev_private;
  569. unsigned long flags;
  570. if (!dev->irq_enabled)
  571. return false;
  572. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  573. if (ring->irq_refcount++ == 0) {
  574. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  575. I915_WRITE(IMR, dev_priv->irq_mask);
  576. POSTING_READ(IMR);
  577. }
  578. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  579. return true;
  580. }
  581. static void
  582. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  583. {
  584. struct drm_device *dev = ring->dev;
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. unsigned long flags;
  587. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  588. if (--ring->irq_refcount == 0) {
  589. dev_priv->irq_mask |= ring->irq_enable_mask;
  590. I915_WRITE(IMR, dev_priv->irq_mask);
  591. POSTING_READ(IMR);
  592. }
  593. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  594. }
  595. static bool
  596. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  597. {
  598. struct drm_device *dev = ring->dev;
  599. drm_i915_private_t *dev_priv = dev->dev_private;
  600. unsigned long flags;
  601. if (!dev->irq_enabled)
  602. return false;
  603. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  604. if (ring->irq_refcount++ == 0) {
  605. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  606. I915_WRITE16(IMR, dev_priv->irq_mask);
  607. POSTING_READ16(IMR);
  608. }
  609. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  610. return true;
  611. }
  612. static void
  613. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  614. {
  615. struct drm_device *dev = ring->dev;
  616. drm_i915_private_t *dev_priv = dev->dev_private;
  617. unsigned long flags;
  618. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  619. if (--ring->irq_refcount == 0) {
  620. dev_priv->irq_mask |= ring->irq_enable_mask;
  621. I915_WRITE16(IMR, dev_priv->irq_mask);
  622. POSTING_READ16(IMR);
  623. }
  624. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  625. }
  626. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  627. {
  628. struct drm_device *dev = ring->dev;
  629. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  630. u32 mmio = 0;
  631. /* The ring status page addresses are no longer next to the rest of
  632. * the ring registers as of gen7.
  633. */
  634. if (IS_GEN7(dev)) {
  635. switch (ring->id) {
  636. case RCS:
  637. mmio = RENDER_HWS_PGA_GEN7;
  638. break;
  639. case BCS:
  640. mmio = BLT_HWS_PGA_GEN7;
  641. break;
  642. case VCS:
  643. mmio = BSD_HWS_PGA_GEN7;
  644. break;
  645. }
  646. } else if (IS_GEN6(ring->dev)) {
  647. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  648. } else {
  649. mmio = RING_HWS_PGA(ring->mmio_base);
  650. }
  651. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  652. POSTING_READ(mmio);
  653. }
  654. static int
  655. bsd_ring_flush(struct intel_ring_buffer *ring,
  656. u32 invalidate_domains,
  657. u32 flush_domains)
  658. {
  659. int ret;
  660. ret = intel_ring_begin(ring, 2);
  661. if (ret)
  662. return ret;
  663. intel_ring_emit(ring, MI_FLUSH);
  664. intel_ring_emit(ring, MI_NOOP);
  665. intel_ring_advance(ring);
  666. return 0;
  667. }
  668. static int
  669. i9xx_add_request(struct intel_ring_buffer *ring,
  670. u32 *result)
  671. {
  672. u32 seqno;
  673. int ret;
  674. ret = intel_ring_begin(ring, 4);
  675. if (ret)
  676. return ret;
  677. seqno = i915_gem_next_request_seqno(ring);
  678. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  679. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  680. intel_ring_emit(ring, seqno);
  681. intel_ring_emit(ring, MI_USER_INTERRUPT);
  682. intel_ring_advance(ring);
  683. *result = seqno;
  684. return 0;
  685. }
  686. static bool
  687. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  688. {
  689. struct drm_device *dev = ring->dev;
  690. drm_i915_private_t *dev_priv = dev->dev_private;
  691. unsigned long flags;
  692. if (!dev->irq_enabled)
  693. return false;
  694. /* It looks like we need to prevent the gt from suspending while waiting
  695. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  696. * blt/bsd rings on ivb. */
  697. gen6_gt_force_wake_get(dev_priv);
  698. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  699. if (ring->irq_refcount++ == 0) {
  700. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  701. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  702. GEN6_RENDER_L3_PARITY_ERROR));
  703. else
  704. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  705. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  706. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  707. POSTING_READ(GTIMR);
  708. }
  709. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  710. return true;
  711. }
  712. static void
  713. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  714. {
  715. struct drm_device *dev = ring->dev;
  716. drm_i915_private_t *dev_priv = dev->dev_private;
  717. unsigned long flags;
  718. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  719. if (--ring->irq_refcount == 0) {
  720. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  721. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  722. else
  723. I915_WRITE_IMR(ring, ~0);
  724. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  725. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  726. POSTING_READ(GTIMR);
  727. }
  728. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  729. gen6_gt_force_wake_put(dev_priv);
  730. }
  731. static int
  732. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  733. {
  734. int ret;
  735. ret = intel_ring_begin(ring, 2);
  736. if (ret)
  737. return ret;
  738. intel_ring_emit(ring,
  739. MI_BATCH_BUFFER_START |
  740. MI_BATCH_GTT |
  741. MI_BATCH_NON_SECURE_I965);
  742. intel_ring_emit(ring, offset);
  743. intel_ring_advance(ring);
  744. return 0;
  745. }
  746. static int
  747. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  748. u32 offset, u32 len)
  749. {
  750. int ret;
  751. ret = intel_ring_begin(ring, 4);
  752. if (ret)
  753. return ret;
  754. intel_ring_emit(ring, MI_BATCH_BUFFER);
  755. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  756. intel_ring_emit(ring, offset + len - 8);
  757. intel_ring_emit(ring, 0);
  758. intel_ring_advance(ring);
  759. return 0;
  760. }
  761. static int
  762. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  763. u32 offset, u32 len)
  764. {
  765. int ret;
  766. ret = intel_ring_begin(ring, 2);
  767. if (ret)
  768. return ret;
  769. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  770. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  771. intel_ring_advance(ring);
  772. return 0;
  773. }
  774. static void cleanup_status_page(struct intel_ring_buffer *ring)
  775. {
  776. struct drm_i915_gem_object *obj;
  777. obj = ring->status_page.obj;
  778. if (obj == NULL)
  779. return;
  780. kunmap(obj->pages[0]);
  781. i915_gem_object_unpin(obj);
  782. drm_gem_object_unreference(&obj->base);
  783. ring->status_page.obj = NULL;
  784. }
  785. static int init_status_page(struct intel_ring_buffer *ring)
  786. {
  787. struct drm_device *dev = ring->dev;
  788. struct drm_i915_gem_object *obj;
  789. int ret;
  790. obj = i915_gem_alloc_object(dev, 4096);
  791. if (obj == NULL) {
  792. DRM_ERROR("Failed to allocate status page\n");
  793. ret = -ENOMEM;
  794. goto err;
  795. }
  796. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  797. ret = i915_gem_object_pin(obj, 4096, true);
  798. if (ret != 0) {
  799. goto err_unref;
  800. }
  801. ring->status_page.gfx_addr = obj->gtt_offset;
  802. ring->status_page.page_addr = kmap(obj->pages[0]);
  803. if (ring->status_page.page_addr == NULL) {
  804. goto err_unpin;
  805. }
  806. ring->status_page.obj = obj;
  807. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  808. intel_ring_setup_status_page(ring);
  809. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  810. ring->name, ring->status_page.gfx_addr);
  811. return 0;
  812. err_unpin:
  813. i915_gem_object_unpin(obj);
  814. err_unref:
  815. drm_gem_object_unreference(&obj->base);
  816. err:
  817. return ret;
  818. }
  819. static int intel_init_ring_buffer(struct drm_device *dev,
  820. struct intel_ring_buffer *ring)
  821. {
  822. struct drm_i915_gem_object *obj;
  823. int ret;
  824. ring->dev = dev;
  825. INIT_LIST_HEAD(&ring->active_list);
  826. INIT_LIST_HEAD(&ring->request_list);
  827. INIT_LIST_HEAD(&ring->gpu_write_list);
  828. ring->size = 32 * PAGE_SIZE;
  829. init_waitqueue_head(&ring->irq_queue);
  830. if (I915_NEED_GFX_HWS(dev)) {
  831. ret = init_status_page(ring);
  832. if (ret)
  833. return ret;
  834. }
  835. obj = i915_gem_alloc_object(dev, ring->size);
  836. if (obj == NULL) {
  837. DRM_ERROR("Failed to allocate ringbuffer\n");
  838. ret = -ENOMEM;
  839. goto err_hws;
  840. }
  841. ring->obj = obj;
  842. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  843. if (ret)
  844. goto err_unref;
  845. ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
  846. ring->size);
  847. if (ring->virtual_start == NULL) {
  848. DRM_ERROR("Failed to map ringbuffer.\n");
  849. ret = -EINVAL;
  850. goto err_unpin;
  851. }
  852. ret = ring->init(ring);
  853. if (ret)
  854. goto err_unmap;
  855. /* Workaround an erratum on the i830 which causes a hang if
  856. * the TAIL pointer points to within the last 2 cachelines
  857. * of the buffer.
  858. */
  859. ring->effective_size = ring->size;
  860. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  861. ring->effective_size -= 128;
  862. return 0;
  863. err_unmap:
  864. iounmap(ring->virtual_start);
  865. err_unpin:
  866. i915_gem_object_unpin(obj);
  867. err_unref:
  868. drm_gem_object_unreference(&obj->base);
  869. ring->obj = NULL;
  870. err_hws:
  871. cleanup_status_page(ring);
  872. return ret;
  873. }
  874. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  875. {
  876. struct drm_i915_private *dev_priv;
  877. int ret;
  878. if (ring->obj == NULL)
  879. return;
  880. /* Disable the ring buffer. The ring must be idle at this point */
  881. dev_priv = ring->dev->dev_private;
  882. ret = intel_wait_ring_idle(ring);
  883. if (ret)
  884. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  885. ring->name, ret);
  886. I915_WRITE_CTL(ring, 0);
  887. iounmap(ring->virtual_start);
  888. i915_gem_object_unpin(ring->obj);
  889. drm_gem_object_unreference(&ring->obj->base);
  890. ring->obj = NULL;
  891. if (ring->cleanup)
  892. ring->cleanup(ring);
  893. cleanup_status_page(ring);
  894. }
  895. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  896. {
  897. uint32_t __iomem *virt;
  898. int rem = ring->size - ring->tail;
  899. if (ring->space < rem) {
  900. int ret = intel_wait_ring_buffer(ring, rem);
  901. if (ret)
  902. return ret;
  903. }
  904. virt = ring->virtual_start + ring->tail;
  905. rem /= 4;
  906. while (rem--)
  907. iowrite32(MI_NOOP, virt++);
  908. ring->tail = 0;
  909. ring->space = ring_space(ring);
  910. return 0;
  911. }
  912. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  913. {
  914. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  915. bool was_interruptible;
  916. int ret;
  917. /* XXX As we have not yet audited all the paths to check that
  918. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  919. * allow us to be interruptible by a signal.
  920. */
  921. was_interruptible = dev_priv->mm.interruptible;
  922. dev_priv->mm.interruptible = false;
  923. ret = i915_wait_seqno(ring, seqno);
  924. dev_priv->mm.interruptible = was_interruptible;
  925. if (!ret)
  926. i915_gem_retire_requests_ring(ring);
  927. return ret;
  928. }
  929. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  930. {
  931. struct drm_i915_gem_request *request;
  932. u32 seqno = 0;
  933. int ret;
  934. i915_gem_retire_requests_ring(ring);
  935. if (ring->last_retired_head != -1) {
  936. ring->head = ring->last_retired_head;
  937. ring->last_retired_head = -1;
  938. ring->space = ring_space(ring);
  939. if (ring->space >= n)
  940. return 0;
  941. }
  942. list_for_each_entry(request, &ring->request_list, list) {
  943. int space;
  944. if (request->tail == -1)
  945. continue;
  946. space = request->tail - (ring->tail + 8);
  947. if (space < 0)
  948. space += ring->size;
  949. if (space >= n) {
  950. seqno = request->seqno;
  951. break;
  952. }
  953. /* Consume this request in case we need more space than
  954. * is available and so need to prevent a race between
  955. * updating last_retired_head and direct reads of
  956. * I915_RING_HEAD. It also provides a nice sanity check.
  957. */
  958. request->tail = -1;
  959. }
  960. if (seqno == 0)
  961. return -ENOSPC;
  962. ret = intel_ring_wait_seqno(ring, seqno);
  963. if (ret)
  964. return ret;
  965. if (WARN_ON(ring->last_retired_head == -1))
  966. return -ENOSPC;
  967. ring->head = ring->last_retired_head;
  968. ring->last_retired_head = -1;
  969. ring->space = ring_space(ring);
  970. if (WARN_ON(ring->space < n))
  971. return -ENOSPC;
  972. return 0;
  973. }
  974. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  975. {
  976. struct drm_device *dev = ring->dev;
  977. struct drm_i915_private *dev_priv = dev->dev_private;
  978. unsigned long end;
  979. int ret;
  980. ret = intel_ring_wait_request(ring, n);
  981. if (ret != -ENOSPC)
  982. return ret;
  983. trace_i915_ring_wait_begin(ring);
  984. /* With GEM the hangcheck timer should kick us out of the loop,
  985. * leaving it early runs the risk of corrupting GEM state (due
  986. * to running on almost untested codepaths). But on resume
  987. * timers don't work yet, so prevent a complete hang in that
  988. * case by choosing an insanely large timeout. */
  989. end = jiffies + 60 * HZ;
  990. do {
  991. ring->head = I915_READ_HEAD(ring);
  992. ring->space = ring_space(ring);
  993. if (ring->space >= n) {
  994. trace_i915_ring_wait_end(ring);
  995. return 0;
  996. }
  997. if (dev->primary->master) {
  998. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  999. if (master_priv->sarea_priv)
  1000. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1001. }
  1002. msleep(1);
  1003. if (atomic_read(&dev_priv->mm.wedged))
  1004. return -EAGAIN;
  1005. } while (!time_after(jiffies, end));
  1006. trace_i915_ring_wait_end(ring);
  1007. return -EBUSY;
  1008. }
  1009. int intel_ring_begin(struct intel_ring_buffer *ring,
  1010. int num_dwords)
  1011. {
  1012. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1013. int n = 4*num_dwords;
  1014. int ret;
  1015. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1016. return -EIO;
  1017. if (unlikely(ring->tail + n > ring->effective_size)) {
  1018. ret = intel_wrap_ring_buffer(ring);
  1019. if (unlikely(ret))
  1020. return ret;
  1021. }
  1022. if (unlikely(ring->space < n)) {
  1023. ret = intel_wait_ring_buffer(ring, n);
  1024. if (unlikely(ret))
  1025. return ret;
  1026. }
  1027. ring->space -= n;
  1028. return 0;
  1029. }
  1030. void intel_ring_advance(struct intel_ring_buffer *ring)
  1031. {
  1032. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1033. ring->tail &= ring->size - 1;
  1034. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1035. return;
  1036. ring->write_tail(ring, ring->tail);
  1037. }
  1038. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1039. u32 value)
  1040. {
  1041. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1042. /* Every tail move must follow the sequence below */
  1043. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1044. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1045. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1046. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1047. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1048. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1049. 50))
  1050. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1051. I915_WRITE_TAIL(ring, value);
  1052. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1053. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1054. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1055. }
  1056. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1057. u32 invalidate, u32 flush)
  1058. {
  1059. uint32_t cmd;
  1060. int ret;
  1061. ret = intel_ring_begin(ring, 4);
  1062. if (ret)
  1063. return ret;
  1064. cmd = MI_FLUSH_DW;
  1065. if (invalidate & I915_GEM_GPU_DOMAINS)
  1066. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1067. intel_ring_emit(ring, cmd);
  1068. intel_ring_emit(ring, 0);
  1069. intel_ring_emit(ring, 0);
  1070. intel_ring_emit(ring, MI_NOOP);
  1071. intel_ring_advance(ring);
  1072. return 0;
  1073. }
  1074. static int
  1075. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1076. u32 offset, u32 len)
  1077. {
  1078. int ret;
  1079. ret = intel_ring_begin(ring, 2);
  1080. if (ret)
  1081. return ret;
  1082. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1083. /* bit0-7 is the length on GEN6+ */
  1084. intel_ring_emit(ring, offset);
  1085. intel_ring_advance(ring);
  1086. return 0;
  1087. }
  1088. /* Blitter support (SandyBridge+) */
  1089. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1090. u32 invalidate, u32 flush)
  1091. {
  1092. uint32_t cmd;
  1093. int ret;
  1094. ret = intel_ring_begin(ring, 4);
  1095. if (ret)
  1096. return ret;
  1097. cmd = MI_FLUSH_DW;
  1098. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1099. cmd |= MI_INVALIDATE_TLB;
  1100. intel_ring_emit(ring, cmd);
  1101. intel_ring_emit(ring, 0);
  1102. intel_ring_emit(ring, 0);
  1103. intel_ring_emit(ring, MI_NOOP);
  1104. intel_ring_advance(ring);
  1105. return 0;
  1106. }
  1107. int intel_init_render_ring_buffer(struct drm_device *dev)
  1108. {
  1109. drm_i915_private_t *dev_priv = dev->dev_private;
  1110. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1111. ring->name = "render ring";
  1112. ring->id = RCS;
  1113. ring->mmio_base = RENDER_RING_BASE;
  1114. if (INTEL_INFO(dev)->gen >= 6) {
  1115. ring->add_request = gen6_add_request;
  1116. ring->flush = gen6_render_ring_flush;
  1117. ring->irq_get = gen6_ring_get_irq;
  1118. ring->irq_put = gen6_ring_put_irq;
  1119. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1120. ring->get_seqno = gen6_ring_get_seqno;
  1121. ring->sync_to = gen6_ring_sync;
  1122. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1123. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1124. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1125. ring->signal_mbox[0] = GEN6_VRSYNC;
  1126. ring->signal_mbox[1] = GEN6_BRSYNC;
  1127. } else if (IS_GEN5(dev)) {
  1128. ring->add_request = pc_render_add_request;
  1129. ring->flush = gen4_render_ring_flush;
  1130. ring->get_seqno = pc_render_get_seqno;
  1131. ring->irq_get = gen5_ring_get_irq;
  1132. ring->irq_put = gen5_ring_put_irq;
  1133. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1134. } else {
  1135. ring->add_request = i9xx_add_request;
  1136. if (INTEL_INFO(dev)->gen < 4)
  1137. ring->flush = gen2_render_ring_flush;
  1138. else
  1139. ring->flush = gen4_render_ring_flush;
  1140. ring->get_seqno = ring_get_seqno;
  1141. if (IS_GEN2(dev)) {
  1142. ring->irq_get = i8xx_ring_get_irq;
  1143. ring->irq_put = i8xx_ring_put_irq;
  1144. } else {
  1145. ring->irq_get = i9xx_ring_get_irq;
  1146. ring->irq_put = i9xx_ring_put_irq;
  1147. }
  1148. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1149. }
  1150. ring->write_tail = ring_write_tail;
  1151. if (INTEL_INFO(dev)->gen >= 6)
  1152. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1153. else if (INTEL_INFO(dev)->gen >= 4)
  1154. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1155. else if (IS_I830(dev) || IS_845G(dev))
  1156. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1157. else
  1158. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1159. ring->init = init_render_ring;
  1160. ring->cleanup = render_ring_cleanup;
  1161. if (!I915_NEED_GFX_HWS(dev)) {
  1162. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1163. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1164. }
  1165. return intel_init_ring_buffer(dev, ring);
  1166. }
  1167. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1168. {
  1169. drm_i915_private_t *dev_priv = dev->dev_private;
  1170. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1171. ring->name = "render ring";
  1172. ring->id = RCS;
  1173. ring->mmio_base = RENDER_RING_BASE;
  1174. if (INTEL_INFO(dev)->gen >= 6) {
  1175. /* non-kms not supported on gen6+ */
  1176. return -ENODEV;
  1177. }
  1178. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1179. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1180. * the special gen5 functions. */
  1181. ring->add_request = i9xx_add_request;
  1182. if (INTEL_INFO(dev)->gen < 4)
  1183. ring->flush = gen2_render_ring_flush;
  1184. else
  1185. ring->flush = gen4_render_ring_flush;
  1186. ring->get_seqno = ring_get_seqno;
  1187. if (IS_GEN2(dev)) {
  1188. ring->irq_get = i8xx_ring_get_irq;
  1189. ring->irq_put = i8xx_ring_put_irq;
  1190. } else {
  1191. ring->irq_get = i9xx_ring_get_irq;
  1192. ring->irq_put = i9xx_ring_put_irq;
  1193. }
  1194. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1195. ring->write_tail = ring_write_tail;
  1196. if (INTEL_INFO(dev)->gen >= 4)
  1197. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1198. else if (IS_I830(dev) || IS_845G(dev))
  1199. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1200. else
  1201. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1202. ring->init = init_render_ring;
  1203. ring->cleanup = render_ring_cleanup;
  1204. if (!I915_NEED_GFX_HWS(dev))
  1205. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1206. ring->dev = dev;
  1207. INIT_LIST_HEAD(&ring->active_list);
  1208. INIT_LIST_HEAD(&ring->request_list);
  1209. INIT_LIST_HEAD(&ring->gpu_write_list);
  1210. ring->size = size;
  1211. ring->effective_size = ring->size;
  1212. if (IS_I830(ring->dev))
  1213. ring->effective_size -= 128;
  1214. ring->virtual_start = ioremap_wc(start, size);
  1215. if (ring->virtual_start == NULL) {
  1216. DRM_ERROR("can not ioremap virtual address for"
  1217. " ring buffer\n");
  1218. return -ENOMEM;
  1219. }
  1220. return 0;
  1221. }
  1222. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1223. {
  1224. drm_i915_private_t *dev_priv = dev->dev_private;
  1225. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1226. ring->name = "bsd ring";
  1227. ring->id = VCS;
  1228. ring->write_tail = ring_write_tail;
  1229. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1230. ring->mmio_base = GEN6_BSD_RING_BASE;
  1231. /* gen6 bsd needs a special wa for tail updates */
  1232. if (IS_GEN6(dev))
  1233. ring->write_tail = gen6_bsd_ring_write_tail;
  1234. ring->flush = gen6_ring_flush;
  1235. ring->add_request = gen6_add_request;
  1236. ring->get_seqno = gen6_ring_get_seqno;
  1237. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1238. ring->irq_get = gen6_ring_get_irq;
  1239. ring->irq_put = gen6_ring_put_irq;
  1240. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1241. ring->sync_to = gen6_ring_sync;
  1242. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1243. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1244. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1245. ring->signal_mbox[0] = GEN6_RVSYNC;
  1246. ring->signal_mbox[1] = GEN6_BVSYNC;
  1247. } else {
  1248. ring->mmio_base = BSD_RING_BASE;
  1249. ring->flush = bsd_ring_flush;
  1250. ring->add_request = i9xx_add_request;
  1251. ring->get_seqno = ring_get_seqno;
  1252. if (IS_GEN5(dev)) {
  1253. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1254. ring->irq_get = gen5_ring_get_irq;
  1255. ring->irq_put = gen5_ring_put_irq;
  1256. } else {
  1257. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1258. ring->irq_get = i9xx_ring_get_irq;
  1259. ring->irq_put = i9xx_ring_put_irq;
  1260. }
  1261. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1262. }
  1263. ring->init = init_ring_common;
  1264. return intel_init_ring_buffer(dev, ring);
  1265. }
  1266. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1267. {
  1268. drm_i915_private_t *dev_priv = dev->dev_private;
  1269. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1270. ring->name = "blitter ring";
  1271. ring->id = BCS;
  1272. ring->mmio_base = BLT_RING_BASE;
  1273. ring->write_tail = ring_write_tail;
  1274. ring->flush = blt_ring_flush;
  1275. ring->add_request = gen6_add_request;
  1276. ring->get_seqno = gen6_ring_get_seqno;
  1277. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1278. ring->irq_get = gen6_ring_get_irq;
  1279. ring->irq_put = gen6_ring_put_irq;
  1280. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1281. ring->sync_to = gen6_ring_sync;
  1282. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1283. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1284. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1285. ring->signal_mbox[0] = GEN6_RBSYNC;
  1286. ring->signal_mbox[1] = GEN6_VBSYNC;
  1287. ring->init = init_ring_common;
  1288. return intel_init_ring_buffer(dev, ring);
  1289. }