i915_irq.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u8 new_delay = dev_priv->cur_delay;
  299. u32 pm_iir, pm_imr;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if (!pm_iir)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  310. if (dev_priv->cur_delay != dev_priv->max_delay)
  311. new_delay = dev_priv->cur_delay + 1;
  312. if (new_delay > dev_priv->max_delay)
  313. new_delay = dev_priv->max_delay;
  314. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  315. gen6_gt_force_wake_get(dev_priv);
  316. if (dev_priv->cur_delay != dev_priv->min_delay)
  317. new_delay = dev_priv->cur_delay - 1;
  318. if (new_delay < dev_priv->min_delay) {
  319. new_delay = dev_priv->min_delay;
  320. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  321. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  322. ((new_delay << 16) & 0x3f0000));
  323. } else {
  324. /* Make sure we continue to get down interrupts
  325. * until we hit the minimum frequency */
  326. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  327. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  328. }
  329. gen6_gt_force_wake_put(dev_priv);
  330. }
  331. gen6_set_rps(dev_priv->dev, new_delay);
  332. dev_priv->cur_delay = new_delay;
  333. /*
  334. * rps_lock not held here because clearing is non-destructive. There is
  335. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  336. * by holding struct_mutex for the duration of the write.
  337. */
  338. mutex_unlock(&dev_priv->dev->struct_mutex);
  339. }
  340. /**
  341. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  342. * occurred.
  343. * @work: workqueue struct
  344. *
  345. * Doesn't actually do anything except notify userspace. As a consequence of
  346. * this event, userspace should try to remap the bad rows since statistically
  347. * it is likely the same row is more likely to go bad again.
  348. */
  349. static void ivybridge_parity_work(struct work_struct *work)
  350. {
  351. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  352. parity_error_work);
  353. u32 error_status, row, bank, subbank;
  354. char *parity_event[5];
  355. uint32_t misccpctl;
  356. unsigned long flags;
  357. /* We must turn off DOP level clock gating to access the L3 registers.
  358. * In order to prevent a get/put style interface, acquire struct mutex
  359. * any time we access those registers.
  360. */
  361. mutex_lock(&dev_priv->dev->struct_mutex);
  362. misccpctl = I915_READ(GEN7_MISCCPCTL);
  363. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  364. POSTING_READ(GEN7_MISCCPCTL);
  365. error_status = I915_READ(GEN7_L3CDERRST1);
  366. row = GEN7_PARITY_ERROR_ROW(error_status);
  367. bank = GEN7_PARITY_ERROR_BANK(error_status);
  368. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  369. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  370. GEN7_L3CDERRST1_ENABLE);
  371. POSTING_READ(GEN7_L3CDERRST1);
  372. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  373. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  374. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  376. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  377. mutex_unlock(&dev_priv->dev->struct_mutex);
  378. parity_event[0] = "L3_PARITY_ERROR=1";
  379. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  380. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  381. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  382. parity_event[4] = NULL;
  383. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  384. KOBJ_CHANGE, parity_event);
  385. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  386. row, bank, subbank);
  387. kfree(parity_event[3]);
  388. kfree(parity_event[2]);
  389. kfree(parity_event[1]);
  390. }
  391. void ivybridge_handle_parity_error(struct drm_device *dev)
  392. {
  393. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  394. unsigned long flags;
  395. if (!IS_IVYBRIDGE(dev))
  396. return;
  397. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  398. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  399. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  400. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  401. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  402. }
  403. static void snb_gt_irq_handler(struct drm_device *dev,
  404. struct drm_i915_private *dev_priv,
  405. u32 gt_iir)
  406. {
  407. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  408. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  409. notify_ring(dev, &dev_priv->ring[RCS]);
  410. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  411. notify_ring(dev, &dev_priv->ring[VCS]);
  412. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  413. notify_ring(dev, &dev_priv->ring[BCS]);
  414. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  415. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  416. GT_RENDER_CS_ERROR_INTERRUPT)) {
  417. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  418. i915_handle_error(dev, false);
  419. }
  420. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  421. ivybridge_handle_parity_error(dev);
  422. }
  423. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  424. u32 pm_iir)
  425. {
  426. unsigned long flags;
  427. /*
  428. * IIR bits should never already be set because IMR should
  429. * prevent an interrupt from being shown in IIR. The warning
  430. * displays a case where we've unsafely cleared
  431. * dev_priv->pm_iir. Although missing an interrupt of the same
  432. * type is not a problem, it displays a problem in the logic.
  433. *
  434. * The mask bit in IMR is cleared by rps_work.
  435. */
  436. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  437. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  438. dev_priv->pm_iir |= pm_iir;
  439. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  440. POSTING_READ(GEN6_PMIMR);
  441. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  442. queue_work(dev_priv->wq, &dev_priv->rps_work);
  443. }
  444. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  445. {
  446. struct drm_device *dev = (struct drm_device *) arg;
  447. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  448. u32 iir, gt_iir, pm_iir;
  449. irqreturn_t ret = IRQ_NONE;
  450. unsigned long irqflags;
  451. int pipe;
  452. u32 pipe_stats[I915_MAX_PIPES];
  453. u32 vblank_status;
  454. int vblank = 0;
  455. bool blc_event;
  456. atomic_inc(&dev_priv->irq_received);
  457. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  458. PIPE_VBLANK_INTERRUPT_STATUS;
  459. while (true) {
  460. iir = I915_READ(VLV_IIR);
  461. gt_iir = I915_READ(GTIIR);
  462. pm_iir = I915_READ(GEN6_PMIIR);
  463. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  464. goto out;
  465. ret = IRQ_HANDLED;
  466. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  467. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  468. for_each_pipe(pipe) {
  469. int reg = PIPESTAT(pipe);
  470. pipe_stats[pipe] = I915_READ(reg);
  471. /*
  472. * Clear the PIPE*STAT regs before the IIR
  473. */
  474. if (pipe_stats[pipe] & 0x8000ffff) {
  475. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  476. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  477. pipe_name(pipe));
  478. I915_WRITE(reg, pipe_stats[pipe]);
  479. }
  480. }
  481. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  482. /* Consume port. Then clear IIR or we'll miss events */
  483. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  484. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  485. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  486. hotplug_status);
  487. if (hotplug_status & dev_priv->hotplug_supported_mask)
  488. queue_work(dev_priv->wq,
  489. &dev_priv->hotplug_work);
  490. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  491. I915_READ(PORT_HOTPLUG_STAT);
  492. }
  493. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  494. drm_handle_vblank(dev, 0);
  495. vblank++;
  496. intel_finish_page_flip(dev, 0);
  497. }
  498. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  499. drm_handle_vblank(dev, 1);
  500. vblank++;
  501. intel_finish_page_flip(dev, 0);
  502. }
  503. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  504. blc_event = true;
  505. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  506. gen6_queue_rps_work(dev_priv, pm_iir);
  507. I915_WRITE(GTIIR, gt_iir);
  508. I915_WRITE(GEN6_PMIIR, pm_iir);
  509. I915_WRITE(VLV_IIR, iir);
  510. }
  511. out:
  512. return ret;
  513. }
  514. static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
  515. {
  516. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  517. int pipe;
  518. if (pch_iir & SDE_AUDIO_POWER_MASK)
  519. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  520. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  521. SDE_AUDIO_POWER_SHIFT);
  522. if (pch_iir & SDE_GMBUS)
  523. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  524. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  525. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  526. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  527. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  528. if (pch_iir & SDE_POISON)
  529. DRM_ERROR("PCH poison interrupt\n");
  530. if (pch_iir & SDE_FDI_MASK)
  531. for_each_pipe(pipe)
  532. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  533. pipe_name(pipe),
  534. I915_READ(FDI_RX_IIR(pipe)));
  535. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  536. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  537. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  538. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  539. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  540. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  541. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  542. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  543. }
  544. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  545. {
  546. struct drm_device *dev = (struct drm_device *) arg;
  547. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  548. u32 de_iir, gt_iir, de_ier, pm_iir;
  549. irqreturn_t ret = IRQ_NONE;
  550. int i;
  551. atomic_inc(&dev_priv->irq_received);
  552. /* disable master interrupt before clearing iir */
  553. de_ier = I915_READ(DEIER);
  554. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  555. gt_iir = I915_READ(GTIIR);
  556. if (gt_iir) {
  557. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  558. I915_WRITE(GTIIR, gt_iir);
  559. ret = IRQ_HANDLED;
  560. }
  561. de_iir = I915_READ(DEIIR);
  562. if (de_iir) {
  563. if (de_iir & DE_GSE_IVB)
  564. intel_opregion_gse_intr(dev);
  565. for (i = 0; i < 3; i++) {
  566. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  567. intel_prepare_page_flip(dev, i);
  568. intel_finish_page_flip_plane(dev, i);
  569. }
  570. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  571. drm_handle_vblank(dev, i);
  572. }
  573. /* check event from PCH */
  574. if (de_iir & DE_PCH_EVENT_IVB) {
  575. u32 pch_iir = I915_READ(SDEIIR);
  576. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  577. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  578. pch_irq_handler(dev, pch_iir);
  579. /* clear PCH hotplug event before clear CPU irq */
  580. I915_WRITE(SDEIIR, pch_iir);
  581. }
  582. I915_WRITE(DEIIR, de_iir);
  583. ret = IRQ_HANDLED;
  584. }
  585. pm_iir = I915_READ(GEN6_PMIIR);
  586. if (pm_iir) {
  587. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  588. gen6_queue_rps_work(dev_priv, pm_iir);
  589. I915_WRITE(GEN6_PMIIR, pm_iir);
  590. ret = IRQ_HANDLED;
  591. }
  592. I915_WRITE(DEIER, de_ier);
  593. POSTING_READ(DEIER);
  594. return ret;
  595. }
  596. static void ilk_gt_irq_handler(struct drm_device *dev,
  597. struct drm_i915_private *dev_priv,
  598. u32 gt_iir)
  599. {
  600. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  601. notify_ring(dev, &dev_priv->ring[RCS]);
  602. if (gt_iir & GT_BSD_USER_INTERRUPT)
  603. notify_ring(dev, &dev_priv->ring[VCS]);
  604. }
  605. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  606. {
  607. struct drm_device *dev = (struct drm_device *) arg;
  608. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  609. int ret = IRQ_NONE;
  610. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  611. u32 hotplug_mask;
  612. atomic_inc(&dev_priv->irq_received);
  613. /* disable master interrupt before clearing iir */
  614. de_ier = I915_READ(DEIER);
  615. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  616. POSTING_READ(DEIER);
  617. de_iir = I915_READ(DEIIR);
  618. gt_iir = I915_READ(GTIIR);
  619. pch_iir = I915_READ(SDEIIR);
  620. pm_iir = I915_READ(GEN6_PMIIR);
  621. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  622. (!IS_GEN6(dev) || pm_iir == 0))
  623. goto done;
  624. if (HAS_PCH_CPT(dev))
  625. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  626. else
  627. hotplug_mask = SDE_HOTPLUG_MASK;
  628. ret = IRQ_HANDLED;
  629. if (IS_GEN5(dev))
  630. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  631. else
  632. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  633. if (de_iir & DE_GSE)
  634. intel_opregion_gse_intr(dev);
  635. if (de_iir & DE_PLANEA_FLIP_DONE) {
  636. intel_prepare_page_flip(dev, 0);
  637. intel_finish_page_flip_plane(dev, 0);
  638. }
  639. if (de_iir & DE_PLANEB_FLIP_DONE) {
  640. intel_prepare_page_flip(dev, 1);
  641. intel_finish_page_flip_plane(dev, 1);
  642. }
  643. if (de_iir & DE_PIPEA_VBLANK)
  644. drm_handle_vblank(dev, 0);
  645. if (de_iir & DE_PIPEB_VBLANK)
  646. drm_handle_vblank(dev, 1);
  647. /* check event from PCH */
  648. if (de_iir & DE_PCH_EVENT) {
  649. if (pch_iir & hotplug_mask)
  650. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  651. pch_irq_handler(dev, pch_iir);
  652. }
  653. if (de_iir & DE_PCU_EVENT) {
  654. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  655. i915_handle_rps_change(dev);
  656. }
  657. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  658. gen6_queue_rps_work(dev_priv, pm_iir);
  659. /* should clear PCH hotplug event before clear CPU irq */
  660. I915_WRITE(SDEIIR, pch_iir);
  661. I915_WRITE(GTIIR, gt_iir);
  662. I915_WRITE(DEIIR, de_iir);
  663. I915_WRITE(GEN6_PMIIR, pm_iir);
  664. done:
  665. I915_WRITE(DEIER, de_ier);
  666. POSTING_READ(DEIER);
  667. return ret;
  668. }
  669. /**
  670. * i915_error_work_func - do process context error handling work
  671. * @work: work struct
  672. *
  673. * Fire an error uevent so userspace can see that a hang or error
  674. * was detected.
  675. */
  676. static void i915_error_work_func(struct work_struct *work)
  677. {
  678. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  679. error_work);
  680. struct drm_device *dev = dev_priv->dev;
  681. char *error_event[] = { "ERROR=1", NULL };
  682. char *reset_event[] = { "RESET=1", NULL };
  683. char *reset_done_event[] = { "ERROR=0", NULL };
  684. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  685. if (atomic_read(&dev_priv->mm.wedged)) {
  686. DRM_DEBUG_DRIVER("resetting chip\n");
  687. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  688. if (!i915_reset(dev)) {
  689. atomic_set(&dev_priv->mm.wedged, 0);
  690. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  691. }
  692. complete_all(&dev_priv->error_completion);
  693. }
  694. }
  695. #ifdef CONFIG_DEBUG_FS
  696. static struct drm_i915_error_object *
  697. i915_error_object_create(struct drm_i915_private *dev_priv,
  698. struct drm_i915_gem_object *src)
  699. {
  700. struct drm_i915_error_object *dst;
  701. int page, page_count;
  702. u32 reloc_offset;
  703. if (src == NULL || src->pages == NULL)
  704. return NULL;
  705. page_count = src->base.size / PAGE_SIZE;
  706. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  707. if (dst == NULL)
  708. return NULL;
  709. reloc_offset = src->gtt_offset;
  710. for (page = 0; page < page_count; page++) {
  711. unsigned long flags;
  712. void *d;
  713. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  714. if (d == NULL)
  715. goto unwind;
  716. local_irq_save(flags);
  717. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  718. src->has_global_gtt_mapping) {
  719. void __iomem *s;
  720. /* Simply ignore tiling or any overlapping fence.
  721. * It's part of the error state, and this hopefully
  722. * captures what the GPU read.
  723. */
  724. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  725. reloc_offset);
  726. memcpy_fromio(d, s, PAGE_SIZE);
  727. io_mapping_unmap_atomic(s);
  728. } else {
  729. void *s;
  730. drm_clflush_pages(&src->pages[page], 1);
  731. s = kmap_atomic(src->pages[page]);
  732. memcpy(d, s, PAGE_SIZE);
  733. kunmap_atomic(s);
  734. drm_clflush_pages(&src->pages[page], 1);
  735. }
  736. local_irq_restore(flags);
  737. dst->pages[page] = d;
  738. reloc_offset += PAGE_SIZE;
  739. }
  740. dst->page_count = page_count;
  741. dst->gtt_offset = src->gtt_offset;
  742. return dst;
  743. unwind:
  744. while (page--)
  745. kfree(dst->pages[page]);
  746. kfree(dst);
  747. return NULL;
  748. }
  749. static void
  750. i915_error_object_free(struct drm_i915_error_object *obj)
  751. {
  752. int page;
  753. if (obj == NULL)
  754. return;
  755. for (page = 0; page < obj->page_count; page++)
  756. kfree(obj->pages[page]);
  757. kfree(obj);
  758. }
  759. void
  760. i915_error_state_free(struct kref *error_ref)
  761. {
  762. struct drm_i915_error_state *error = container_of(error_ref,
  763. typeof(*error), ref);
  764. int i;
  765. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  766. i915_error_object_free(error->ring[i].batchbuffer);
  767. i915_error_object_free(error->ring[i].ringbuffer);
  768. kfree(error->ring[i].requests);
  769. }
  770. kfree(error->active_bo);
  771. kfree(error->overlay);
  772. kfree(error);
  773. }
  774. static void capture_bo(struct drm_i915_error_buffer *err,
  775. struct drm_i915_gem_object *obj)
  776. {
  777. err->size = obj->base.size;
  778. err->name = obj->base.name;
  779. err->seqno = obj->last_rendering_seqno;
  780. err->gtt_offset = obj->gtt_offset;
  781. err->read_domains = obj->base.read_domains;
  782. err->write_domain = obj->base.write_domain;
  783. err->fence_reg = obj->fence_reg;
  784. err->pinned = 0;
  785. if (obj->pin_count > 0)
  786. err->pinned = 1;
  787. if (obj->user_pin_count > 0)
  788. err->pinned = -1;
  789. err->tiling = obj->tiling_mode;
  790. err->dirty = obj->dirty;
  791. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  792. err->ring = obj->ring ? obj->ring->id : -1;
  793. err->cache_level = obj->cache_level;
  794. }
  795. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  796. int count, struct list_head *head)
  797. {
  798. struct drm_i915_gem_object *obj;
  799. int i = 0;
  800. list_for_each_entry(obj, head, mm_list) {
  801. capture_bo(err++, obj);
  802. if (++i == count)
  803. break;
  804. }
  805. return i;
  806. }
  807. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  808. int count, struct list_head *head)
  809. {
  810. struct drm_i915_gem_object *obj;
  811. int i = 0;
  812. list_for_each_entry(obj, head, gtt_list) {
  813. if (obj->pin_count == 0)
  814. continue;
  815. capture_bo(err++, obj);
  816. if (++i == count)
  817. break;
  818. }
  819. return i;
  820. }
  821. static void i915_gem_record_fences(struct drm_device *dev,
  822. struct drm_i915_error_state *error)
  823. {
  824. struct drm_i915_private *dev_priv = dev->dev_private;
  825. int i;
  826. /* Fences */
  827. switch (INTEL_INFO(dev)->gen) {
  828. case 7:
  829. case 6:
  830. for (i = 0; i < 16; i++)
  831. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  832. break;
  833. case 5:
  834. case 4:
  835. for (i = 0; i < 16; i++)
  836. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  837. break;
  838. case 3:
  839. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  840. for (i = 0; i < 8; i++)
  841. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  842. case 2:
  843. for (i = 0; i < 8; i++)
  844. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  845. break;
  846. }
  847. }
  848. static struct drm_i915_error_object *
  849. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  850. struct intel_ring_buffer *ring)
  851. {
  852. struct drm_i915_gem_object *obj;
  853. u32 seqno;
  854. if (!ring->get_seqno)
  855. return NULL;
  856. seqno = ring->get_seqno(ring);
  857. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  858. if (obj->ring != ring)
  859. continue;
  860. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  861. continue;
  862. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  863. continue;
  864. /* We need to copy these to an anonymous buffer as the simplest
  865. * method to avoid being overwritten by userspace.
  866. */
  867. return i915_error_object_create(dev_priv, obj);
  868. }
  869. return NULL;
  870. }
  871. static void i915_record_ring_state(struct drm_device *dev,
  872. struct drm_i915_error_state *error,
  873. struct intel_ring_buffer *ring)
  874. {
  875. struct drm_i915_private *dev_priv = dev->dev_private;
  876. if (INTEL_INFO(dev)->gen >= 6) {
  877. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  878. error->semaphore_mboxes[ring->id][0]
  879. = I915_READ(RING_SYNC_0(ring->mmio_base));
  880. error->semaphore_mboxes[ring->id][1]
  881. = I915_READ(RING_SYNC_1(ring->mmio_base));
  882. }
  883. if (INTEL_INFO(dev)->gen >= 4) {
  884. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  885. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  886. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  887. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  888. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  889. if (ring->id == RCS) {
  890. error->instdone1 = I915_READ(INSTDONE1);
  891. error->bbaddr = I915_READ64(BB_ADDR);
  892. }
  893. } else {
  894. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  895. error->ipeir[ring->id] = I915_READ(IPEIR);
  896. error->ipehr[ring->id] = I915_READ(IPEHR);
  897. error->instdone[ring->id] = I915_READ(INSTDONE);
  898. }
  899. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  900. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  901. error->seqno[ring->id] = ring->get_seqno(ring);
  902. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  903. error->head[ring->id] = I915_READ_HEAD(ring);
  904. error->tail[ring->id] = I915_READ_TAIL(ring);
  905. error->cpu_ring_head[ring->id] = ring->head;
  906. error->cpu_ring_tail[ring->id] = ring->tail;
  907. }
  908. static void i915_gem_record_rings(struct drm_device *dev,
  909. struct drm_i915_error_state *error)
  910. {
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. struct intel_ring_buffer *ring;
  913. struct drm_i915_gem_request *request;
  914. int i, count;
  915. for_each_ring(ring, dev_priv, i) {
  916. i915_record_ring_state(dev, error, ring);
  917. error->ring[i].batchbuffer =
  918. i915_error_first_batchbuffer(dev_priv, ring);
  919. error->ring[i].ringbuffer =
  920. i915_error_object_create(dev_priv, ring->obj);
  921. count = 0;
  922. list_for_each_entry(request, &ring->request_list, list)
  923. count++;
  924. error->ring[i].num_requests = count;
  925. error->ring[i].requests =
  926. kmalloc(count*sizeof(struct drm_i915_error_request),
  927. GFP_ATOMIC);
  928. if (error->ring[i].requests == NULL) {
  929. error->ring[i].num_requests = 0;
  930. continue;
  931. }
  932. count = 0;
  933. list_for_each_entry(request, &ring->request_list, list) {
  934. struct drm_i915_error_request *erq;
  935. erq = &error->ring[i].requests[count++];
  936. erq->seqno = request->seqno;
  937. erq->jiffies = request->emitted_jiffies;
  938. erq->tail = request->tail;
  939. }
  940. }
  941. }
  942. /**
  943. * i915_capture_error_state - capture an error record for later analysis
  944. * @dev: drm device
  945. *
  946. * Should be called when an error is detected (either a hang or an error
  947. * interrupt) to capture error state from the time of the error. Fills
  948. * out a structure which becomes available in debugfs for user level tools
  949. * to pick up.
  950. */
  951. static void i915_capture_error_state(struct drm_device *dev)
  952. {
  953. struct drm_i915_private *dev_priv = dev->dev_private;
  954. struct drm_i915_gem_object *obj;
  955. struct drm_i915_error_state *error;
  956. unsigned long flags;
  957. int i, pipe;
  958. spin_lock_irqsave(&dev_priv->error_lock, flags);
  959. error = dev_priv->first_error;
  960. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  961. if (error)
  962. return;
  963. /* Account for pipe specific data like PIPE*STAT */
  964. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  965. if (!error) {
  966. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  967. return;
  968. }
  969. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  970. dev->primary->index);
  971. kref_init(&error->ref);
  972. error->eir = I915_READ(EIR);
  973. error->pgtbl_er = I915_READ(PGTBL_ER);
  974. if (HAS_PCH_SPLIT(dev))
  975. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  976. else if (IS_VALLEYVIEW(dev))
  977. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  978. else if (IS_GEN2(dev))
  979. error->ier = I915_READ16(IER);
  980. else
  981. error->ier = I915_READ(IER);
  982. for_each_pipe(pipe)
  983. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  984. if (INTEL_INFO(dev)->gen >= 6) {
  985. error->error = I915_READ(ERROR_GEN6);
  986. error->done_reg = I915_READ(DONE_REG);
  987. }
  988. i915_gem_record_fences(dev, error);
  989. i915_gem_record_rings(dev, error);
  990. /* Record buffers on the active and pinned lists. */
  991. error->active_bo = NULL;
  992. error->pinned_bo = NULL;
  993. i = 0;
  994. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  995. i++;
  996. error->active_bo_count = i;
  997. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  998. if (obj->pin_count)
  999. i++;
  1000. error->pinned_bo_count = i - error->active_bo_count;
  1001. error->active_bo = NULL;
  1002. error->pinned_bo = NULL;
  1003. if (i) {
  1004. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1005. GFP_ATOMIC);
  1006. if (error->active_bo)
  1007. error->pinned_bo =
  1008. error->active_bo + error->active_bo_count;
  1009. }
  1010. if (error->active_bo)
  1011. error->active_bo_count =
  1012. capture_active_bo(error->active_bo,
  1013. error->active_bo_count,
  1014. &dev_priv->mm.active_list);
  1015. if (error->pinned_bo)
  1016. error->pinned_bo_count =
  1017. capture_pinned_bo(error->pinned_bo,
  1018. error->pinned_bo_count,
  1019. &dev_priv->mm.gtt_list);
  1020. do_gettimeofday(&error->time);
  1021. error->overlay = intel_overlay_capture_error_state(dev);
  1022. error->display = intel_display_capture_error_state(dev);
  1023. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1024. if (dev_priv->first_error == NULL) {
  1025. dev_priv->first_error = error;
  1026. error = NULL;
  1027. }
  1028. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1029. if (error)
  1030. i915_error_state_free(&error->ref);
  1031. }
  1032. void i915_destroy_error_state(struct drm_device *dev)
  1033. {
  1034. struct drm_i915_private *dev_priv = dev->dev_private;
  1035. struct drm_i915_error_state *error;
  1036. unsigned long flags;
  1037. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1038. error = dev_priv->first_error;
  1039. dev_priv->first_error = NULL;
  1040. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1041. if (error)
  1042. kref_put(&error->ref, i915_error_state_free);
  1043. }
  1044. #else
  1045. #define i915_capture_error_state(x)
  1046. #endif
  1047. static void i915_report_and_clear_eir(struct drm_device *dev)
  1048. {
  1049. struct drm_i915_private *dev_priv = dev->dev_private;
  1050. u32 eir = I915_READ(EIR);
  1051. int pipe;
  1052. if (!eir)
  1053. return;
  1054. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1055. if (IS_G4X(dev)) {
  1056. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1057. u32 ipeir = I915_READ(IPEIR_I965);
  1058. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1059. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1060. pr_err(" INSTDONE: 0x%08x\n",
  1061. I915_READ(INSTDONE_I965));
  1062. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1063. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1064. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1065. I915_WRITE(IPEIR_I965, ipeir);
  1066. POSTING_READ(IPEIR_I965);
  1067. }
  1068. if (eir & GM45_ERROR_PAGE_TABLE) {
  1069. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1070. pr_err("page table error\n");
  1071. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1072. I915_WRITE(PGTBL_ER, pgtbl_err);
  1073. POSTING_READ(PGTBL_ER);
  1074. }
  1075. }
  1076. if (!IS_GEN2(dev)) {
  1077. if (eir & I915_ERROR_PAGE_TABLE) {
  1078. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1079. pr_err("page table error\n");
  1080. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1081. I915_WRITE(PGTBL_ER, pgtbl_err);
  1082. POSTING_READ(PGTBL_ER);
  1083. }
  1084. }
  1085. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1086. pr_err("memory refresh error:\n");
  1087. for_each_pipe(pipe)
  1088. pr_err("pipe %c stat: 0x%08x\n",
  1089. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1090. /* pipestat has already been acked */
  1091. }
  1092. if (eir & I915_ERROR_INSTRUCTION) {
  1093. pr_err("instruction error\n");
  1094. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1095. if (INTEL_INFO(dev)->gen < 4) {
  1096. u32 ipeir = I915_READ(IPEIR);
  1097. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1098. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1099. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1100. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1101. I915_WRITE(IPEIR, ipeir);
  1102. POSTING_READ(IPEIR);
  1103. } else {
  1104. u32 ipeir = I915_READ(IPEIR_I965);
  1105. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1106. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1107. pr_err(" INSTDONE: 0x%08x\n",
  1108. I915_READ(INSTDONE_I965));
  1109. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1110. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1111. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1112. I915_WRITE(IPEIR_I965, ipeir);
  1113. POSTING_READ(IPEIR_I965);
  1114. }
  1115. }
  1116. I915_WRITE(EIR, eir);
  1117. POSTING_READ(EIR);
  1118. eir = I915_READ(EIR);
  1119. if (eir) {
  1120. /*
  1121. * some errors might have become stuck,
  1122. * mask them.
  1123. */
  1124. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1125. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1126. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1127. }
  1128. }
  1129. /**
  1130. * i915_handle_error - handle an error interrupt
  1131. * @dev: drm device
  1132. *
  1133. * Do some basic checking of regsiter state at error interrupt time and
  1134. * dump it to the syslog. Also call i915_capture_error_state() to make
  1135. * sure we get a record and make it available in debugfs. Fire a uevent
  1136. * so userspace knows something bad happened (should trigger collection
  1137. * of a ring dump etc.).
  1138. */
  1139. void i915_handle_error(struct drm_device *dev, bool wedged)
  1140. {
  1141. struct drm_i915_private *dev_priv = dev->dev_private;
  1142. struct intel_ring_buffer *ring;
  1143. int i;
  1144. i915_capture_error_state(dev);
  1145. i915_report_and_clear_eir(dev);
  1146. if (wedged) {
  1147. INIT_COMPLETION(dev_priv->error_completion);
  1148. atomic_set(&dev_priv->mm.wedged, 1);
  1149. /*
  1150. * Wakeup waiting processes so they don't hang
  1151. */
  1152. for_each_ring(ring, dev_priv, i)
  1153. wake_up_all(&ring->irq_queue);
  1154. }
  1155. queue_work(dev_priv->wq, &dev_priv->error_work);
  1156. }
  1157. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1158. {
  1159. drm_i915_private_t *dev_priv = dev->dev_private;
  1160. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1161. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1162. struct drm_i915_gem_object *obj;
  1163. struct intel_unpin_work *work;
  1164. unsigned long flags;
  1165. bool stall_detected;
  1166. /* Ignore early vblank irqs */
  1167. if (intel_crtc == NULL)
  1168. return;
  1169. spin_lock_irqsave(&dev->event_lock, flags);
  1170. work = intel_crtc->unpin_work;
  1171. if (work == NULL || work->pending || !work->enable_stall_check) {
  1172. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1173. spin_unlock_irqrestore(&dev->event_lock, flags);
  1174. return;
  1175. }
  1176. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1177. obj = work->pending_flip_obj;
  1178. if (INTEL_INFO(dev)->gen >= 4) {
  1179. int dspsurf = DSPSURF(intel_crtc->plane);
  1180. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1181. obj->gtt_offset;
  1182. } else {
  1183. int dspaddr = DSPADDR(intel_crtc->plane);
  1184. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1185. crtc->y * crtc->fb->pitches[0] +
  1186. crtc->x * crtc->fb->bits_per_pixel/8);
  1187. }
  1188. spin_unlock_irqrestore(&dev->event_lock, flags);
  1189. if (stall_detected) {
  1190. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1191. intel_prepare_page_flip(dev, intel_crtc->plane);
  1192. }
  1193. }
  1194. /* Called from drm generic code, passed 'crtc' which
  1195. * we use as a pipe index
  1196. */
  1197. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1198. {
  1199. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1200. unsigned long irqflags;
  1201. if (!i915_pipe_enabled(dev, pipe))
  1202. return -EINVAL;
  1203. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1204. if (INTEL_INFO(dev)->gen >= 4)
  1205. i915_enable_pipestat(dev_priv, pipe,
  1206. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1207. else
  1208. i915_enable_pipestat(dev_priv, pipe,
  1209. PIPE_VBLANK_INTERRUPT_ENABLE);
  1210. /* maintain vblank delivery even in deep C-states */
  1211. if (dev_priv->info->gen == 3)
  1212. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1213. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1214. return 0;
  1215. }
  1216. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1217. {
  1218. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1219. unsigned long irqflags;
  1220. if (!i915_pipe_enabled(dev, pipe))
  1221. return -EINVAL;
  1222. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1223. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1224. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1225. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1226. return 0;
  1227. }
  1228. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1229. {
  1230. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1231. unsigned long irqflags;
  1232. if (!i915_pipe_enabled(dev, pipe))
  1233. return -EINVAL;
  1234. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1235. ironlake_enable_display_irq(dev_priv,
  1236. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1237. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1238. return 0;
  1239. }
  1240. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1241. {
  1242. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1243. unsigned long irqflags;
  1244. u32 dpfl, imr;
  1245. if (!i915_pipe_enabled(dev, pipe))
  1246. return -EINVAL;
  1247. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1248. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1249. imr = I915_READ(VLV_IMR);
  1250. if (pipe == 0) {
  1251. dpfl |= PIPEA_VBLANK_INT_EN;
  1252. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1253. } else {
  1254. dpfl |= PIPEA_VBLANK_INT_EN;
  1255. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1256. }
  1257. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1258. I915_WRITE(VLV_IMR, imr);
  1259. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1260. return 0;
  1261. }
  1262. /* Called from drm generic code, passed 'crtc' which
  1263. * we use as a pipe index
  1264. */
  1265. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1266. {
  1267. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1268. unsigned long irqflags;
  1269. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1270. if (dev_priv->info->gen == 3)
  1271. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1272. i915_disable_pipestat(dev_priv, pipe,
  1273. PIPE_VBLANK_INTERRUPT_ENABLE |
  1274. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1275. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1276. }
  1277. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1278. {
  1279. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1280. unsigned long irqflags;
  1281. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1282. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1283. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1284. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1285. }
  1286. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1287. {
  1288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1289. unsigned long irqflags;
  1290. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1291. ironlake_disable_display_irq(dev_priv,
  1292. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1293. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1294. }
  1295. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1296. {
  1297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1298. unsigned long irqflags;
  1299. u32 dpfl, imr;
  1300. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1301. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1302. imr = I915_READ(VLV_IMR);
  1303. if (pipe == 0) {
  1304. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1305. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1306. } else {
  1307. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1308. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1309. }
  1310. I915_WRITE(VLV_IMR, imr);
  1311. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1312. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1313. }
  1314. static u32
  1315. ring_last_seqno(struct intel_ring_buffer *ring)
  1316. {
  1317. return list_entry(ring->request_list.prev,
  1318. struct drm_i915_gem_request, list)->seqno;
  1319. }
  1320. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1321. {
  1322. if (list_empty(&ring->request_list) ||
  1323. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1324. /* Issue a wake-up to catch stuck h/w. */
  1325. if (waitqueue_active(&ring->irq_queue)) {
  1326. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1327. ring->name);
  1328. wake_up_all(&ring->irq_queue);
  1329. *err = true;
  1330. }
  1331. return true;
  1332. }
  1333. return false;
  1334. }
  1335. static bool kick_ring(struct intel_ring_buffer *ring)
  1336. {
  1337. struct drm_device *dev = ring->dev;
  1338. struct drm_i915_private *dev_priv = dev->dev_private;
  1339. u32 tmp = I915_READ_CTL(ring);
  1340. if (tmp & RING_WAIT) {
  1341. DRM_ERROR("Kicking stuck wait on %s\n",
  1342. ring->name);
  1343. I915_WRITE_CTL(ring, tmp);
  1344. return true;
  1345. }
  1346. return false;
  1347. }
  1348. static bool i915_hangcheck_hung(struct drm_device *dev)
  1349. {
  1350. drm_i915_private_t *dev_priv = dev->dev_private;
  1351. if (dev_priv->hangcheck_count++ > 1) {
  1352. bool hung = true;
  1353. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1354. i915_handle_error(dev, true);
  1355. if (!IS_GEN2(dev)) {
  1356. struct intel_ring_buffer *ring;
  1357. int i;
  1358. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1359. * If so we can simply poke the RB_WAIT bit
  1360. * and break the hang. This should work on
  1361. * all but the second generation chipsets.
  1362. */
  1363. for_each_ring(ring, dev_priv, i)
  1364. hung &= !kick_ring(ring);
  1365. }
  1366. return hung;
  1367. }
  1368. return false;
  1369. }
  1370. /**
  1371. * This is called when the chip hasn't reported back with completed
  1372. * batchbuffers in a long time. The first time this is called we simply record
  1373. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1374. * again, we assume the chip is wedged and try to fix it.
  1375. */
  1376. void i915_hangcheck_elapsed(unsigned long data)
  1377. {
  1378. struct drm_device *dev = (struct drm_device *)data;
  1379. drm_i915_private_t *dev_priv = dev->dev_private;
  1380. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1381. struct intel_ring_buffer *ring;
  1382. bool err = false, idle;
  1383. int i;
  1384. if (!i915_enable_hangcheck)
  1385. return;
  1386. memset(acthd, 0, sizeof(acthd));
  1387. idle = true;
  1388. for_each_ring(ring, dev_priv, i) {
  1389. idle &= i915_hangcheck_ring_idle(ring, &err);
  1390. acthd[i] = intel_ring_get_active_head(ring);
  1391. }
  1392. /* If all work is done then ACTHD clearly hasn't advanced. */
  1393. if (idle) {
  1394. if (err) {
  1395. if (i915_hangcheck_hung(dev))
  1396. return;
  1397. goto repeat;
  1398. }
  1399. dev_priv->hangcheck_count = 0;
  1400. return;
  1401. }
  1402. if (INTEL_INFO(dev)->gen < 4) {
  1403. instdone = I915_READ(INSTDONE);
  1404. instdone1 = 0;
  1405. } else {
  1406. instdone = I915_READ(INSTDONE_I965);
  1407. instdone1 = I915_READ(INSTDONE1);
  1408. }
  1409. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1410. dev_priv->last_instdone == instdone &&
  1411. dev_priv->last_instdone1 == instdone1) {
  1412. if (i915_hangcheck_hung(dev))
  1413. return;
  1414. } else {
  1415. dev_priv->hangcheck_count = 0;
  1416. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1417. dev_priv->last_instdone = instdone;
  1418. dev_priv->last_instdone1 = instdone1;
  1419. }
  1420. repeat:
  1421. /* Reset timer case chip hangs without another request being added */
  1422. mod_timer(&dev_priv->hangcheck_timer,
  1423. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1424. }
  1425. /* drm_dma.h hooks
  1426. */
  1427. static void ironlake_irq_preinstall(struct drm_device *dev)
  1428. {
  1429. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1430. atomic_set(&dev_priv->irq_received, 0);
  1431. if (IS_IVYBRIDGE(dev))
  1432. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  1433. I915_WRITE(HWSTAM, 0xeffe);
  1434. /* XXX hotplug from PCH */
  1435. I915_WRITE(DEIMR, 0xffffffff);
  1436. I915_WRITE(DEIER, 0x0);
  1437. POSTING_READ(DEIER);
  1438. /* and GT */
  1439. I915_WRITE(GTIMR, 0xffffffff);
  1440. I915_WRITE(GTIER, 0x0);
  1441. POSTING_READ(GTIER);
  1442. /* south display irq */
  1443. I915_WRITE(SDEIMR, 0xffffffff);
  1444. I915_WRITE(SDEIER, 0x0);
  1445. POSTING_READ(SDEIER);
  1446. }
  1447. static void valleyview_irq_preinstall(struct drm_device *dev)
  1448. {
  1449. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1450. int pipe;
  1451. atomic_set(&dev_priv->irq_received, 0);
  1452. /* VLV magic */
  1453. I915_WRITE(VLV_IMR, 0);
  1454. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1455. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1456. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1457. /* and GT */
  1458. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1459. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1460. I915_WRITE(GTIMR, 0xffffffff);
  1461. I915_WRITE(GTIER, 0x0);
  1462. POSTING_READ(GTIER);
  1463. I915_WRITE(DPINVGTT, 0xff);
  1464. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1465. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1466. for_each_pipe(pipe)
  1467. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1468. I915_WRITE(VLV_IIR, 0xffffffff);
  1469. I915_WRITE(VLV_IMR, 0xffffffff);
  1470. I915_WRITE(VLV_IER, 0x0);
  1471. POSTING_READ(VLV_IER);
  1472. }
  1473. /*
  1474. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1475. * duration to 2ms (which is the minimum in the Display Port spec)
  1476. *
  1477. * This register is the same on all known PCH chips.
  1478. */
  1479. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1480. {
  1481. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1482. u32 hotplug;
  1483. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1484. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1485. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1486. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1487. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1488. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1489. }
  1490. static int ironlake_irq_postinstall(struct drm_device *dev)
  1491. {
  1492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1493. /* enable kind of interrupts always enabled */
  1494. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1495. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1496. u32 render_irqs;
  1497. u32 hotplug_mask;
  1498. dev_priv->irq_mask = ~display_mask;
  1499. /* should always can generate irq */
  1500. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1501. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1502. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1503. POSTING_READ(DEIER);
  1504. dev_priv->gt_irq_mask = ~0;
  1505. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1506. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1507. if (IS_GEN6(dev))
  1508. render_irqs =
  1509. GT_USER_INTERRUPT |
  1510. GEN6_BSD_USER_INTERRUPT |
  1511. GEN6_BLITTER_USER_INTERRUPT;
  1512. else
  1513. render_irqs =
  1514. GT_USER_INTERRUPT |
  1515. GT_PIPE_NOTIFY |
  1516. GT_BSD_USER_INTERRUPT;
  1517. I915_WRITE(GTIER, render_irqs);
  1518. POSTING_READ(GTIER);
  1519. if (HAS_PCH_CPT(dev)) {
  1520. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1521. SDE_PORTB_HOTPLUG_CPT |
  1522. SDE_PORTC_HOTPLUG_CPT |
  1523. SDE_PORTD_HOTPLUG_CPT);
  1524. } else {
  1525. hotplug_mask = (SDE_CRT_HOTPLUG |
  1526. SDE_PORTB_HOTPLUG |
  1527. SDE_PORTC_HOTPLUG |
  1528. SDE_PORTD_HOTPLUG |
  1529. SDE_AUX_MASK);
  1530. }
  1531. dev_priv->pch_irq_mask = ~hotplug_mask;
  1532. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1533. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1534. I915_WRITE(SDEIER, hotplug_mask);
  1535. POSTING_READ(SDEIER);
  1536. ironlake_enable_pch_hotplug(dev);
  1537. if (IS_IRONLAKE_M(dev)) {
  1538. /* Clear & enable PCU event interrupts */
  1539. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1540. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1541. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1542. }
  1543. return 0;
  1544. }
  1545. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1546. {
  1547. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1548. /* enable kind of interrupts always enabled */
  1549. u32 display_mask =
  1550. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1551. DE_PLANEC_FLIP_DONE_IVB |
  1552. DE_PLANEB_FLIP_DONE_IVB |
  1553. DE_PLANEA_FLIP_DONE_IVB;
  1554. u32 render_irqs;
  1555. u32 hotplug_mask;
  1556. dev_priv->irq_mask = ~display_mask;
  1557. /* should always can generate irq */
  1558. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1559. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1560. I915_WRITE(DEIER,
  1561. display_mask |
  1562. DE_PIPEC_VBLANK_IVB |
  1563. DE_PIPEB_VBLANK_IVB |
  1564. DE_PIPEA_VBLANK_IVB);
  1565. POSTING_READ(DEIER);
  1566. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1567. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1568. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1569. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1570. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1571. I915_WRITE(GTIER, render_irqs);
  1572. POSTING_READ(GTIER);
  1573. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1574. SDE_PORTB_HOTPLUG_CPT |
  1575. SDE_PORTC_HOTPLUG_CPT |
  1576. SDE_PORTD_HOTPLUG_CPT);
  1577. dev_priv->pch_irq_mask = ~hotplug_mask;
  1578. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1579. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1580. I915_WRITE(SDEIER, hotplug_mask);
  1581. POSTING_READ(SDEIER);
  1582. ironlake_enable_pch_hotplug(dev);
  1583. return 0;
  1584. }
  1585. static int valleyview_irq_postinstall(struct drm_device *dev)
  1586. {
  1587. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1588. u32 render_irqs;
  1589. u32 enable_mask;
  1590. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1591. u16 msid;
  1592. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1593. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1594. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1595. dev_priv->irq_mask = ~enable_mask;
  1596. dev_priv->pipestat[0] = 0;
  1597. dev_priv->pipestat[1] = 0;
  1598. /* Hack for broken MSIs on VLV */
  1599. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1600. pci_read_config_word(dev->pdev, 0x98, &msid);
  1601. msid &= 0xff; /* mask out delivery bits */
  1602. msid |= (1<<14);
  1603. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1604. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1605. I915_WRITE(VLV_IER, enable_mask);
  1606. I915_WRITE(VLV_IIR, 0xffffffff);
  1607. I915_WRITE(PIPESTAT(0), 0xffff);
  1608. I915_WRITE(PIPESTAT(1), 0xffff);
  1609. POSTING_READ(VLV_IER);
  1610. I915_WRITE(VLV_IIR, 0xffffffff);
  1611. I915_WRITE(VLV_IIR, 0xffffffff);
  1612. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1613. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1614. GT_GEN6_BLT_USER_INTERRUPT |
  1615. GT_GEN6_BSD_USER_INTERRUPT |
  1616. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1617. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1618. GT_PIPE_NOTIFY |
  1619. GT_RENDER_CS_ERROR_INTERRUPT |
  1620. GT_SYNC_STATUS |
  1621. GT_USER_INTERRUPT;
  1622. dev_priv->gt_irq_mask = ~render_irqs;
  1623. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1624. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1625. I915_WRITE(GTIMR, 0);
  1626. I915_WRITE(GTIER, render_irqs);
  1627. POSTING_READ(GTIER);
  1628. /* ack & enable invalid PTE error interrupts */
  1629. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1630. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1631. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1632. #endif
  1633. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1634. #if 0 /* FIXME: check register definitions; some have moved */
  1635. /* Note HDMI and DP share bits */
  1636. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1637. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1638. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1639. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1640. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1641. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1642. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1643. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1644. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1645. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1646. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1647. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1648. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1649. }
  1650. #endif
  1651. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1652. return 0;
  1653. }
  1654. static void valleyview_irq_uninstall(struct drm_device *dev)
  1655. {
  1656. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1657. int pipe;
  1658. if (!dev_priv)
  1659. return;
  1660. for_each_pipe(pipe)
  1661. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1662. I915_WRITE(HWSTAM, 0xffffffff);
  1663. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1664. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1665. for_each_pipe(pipe)
  1666. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1667. I915_WRITE(VLV_IIR, 0xffffffff);
  1668. I915_WRITE(VLV_IMR, 0xffffffff);
  1669. I915_WRITE(VLV_IER, 0x0);
  1670. POSTING_READ(VLV_IER);
  1671. }
  1672. static void ironlake_irq_uninstall(struct drm_device *dev)
  1673. {
  1674. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1675. if (!dev_priv)
  1676. return;
  1677. I915_WRITE(HWSTAM, 0xffffffff);
  1678. I915_WRITE(DEIMR, 0xffffffff);
  1679. I915_WRITE(DEIER, 0x0);
  1680. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1681. I915_WRITE(GTIMR, 0xffffffff);
  1682. I915_WRITE(GTIER, 0x0);
  1683. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1684. I915_WRITE(SDEIMR, 0xffffffff);
  1685. I915_WRITE(SDEIER, 0x0);
  1686. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1687. }
  1688. static void i8xx_irq_preinstall(struct drm_device * dev)
  1689. {
  1690. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1691. int pipe;
  1692. atomic_set(&dev_priv->irq_received, 0);
  1693. for_each_pipe(pipe)
  1694. I915_WRITE(PIPESTAT(pipe), 0);
  1695. I915_WRITE16(IMR, 0xffff);
  1696. I915_WRITE16(IER, 0x0);
  1697. POSTING_READ16(IER);
  1698. }
  1699. static int i8xx_irq_postinstall(struct drm_device *dev)
  1700. {
  1701. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1702. dev_priv->pipestat[0] = 0;
  1703. dev_priv->pipestat[1] = 0;
  1704. I915_WRITE16(EMR,
  1705. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1706. /* Unmask the interrupts that we always want on. */
  1707. dev_priv->irq_mask =
  1708. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1709. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1710. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1711. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1712. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1713. I915_WRITE16(IMR, dev_priv->irq_mask);
  1714. I915_WRITE16(IER,
  1715. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1716. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1717. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1718. I915_USER_INTERRUPT);
  1719. POSTING_READ16(IER);
  1720. return 0;
  1721. }
  1722. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1723. {
  1724. struct drm_device *dev = (struct drm_device *) arg;
  1725. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1726. u16 iir, new_iir;
  1727. u32 pipe_stats[2];
  1728. unsigned long irqflags;
  1729. int irq_received;
  1730. int pipe;
  1731. u16 flip_mask =
  1732. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1733. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1734. atomic_inc(&dev_priv->irq_received);
  1735. iir = I915_READ16(IIR);
  1736. if (iir == 0)
  1737. return IRQ_NONE;
  1738. while (iir & ~flip_mask) {
  1739. /* Can't rely on pipestat interrupt bit in iir as it might
  1740. * have been cleared after the pipestat interrupt was received.
  1741. * It doesn't set the bit in iir again, but it still produces
  1742. * interrupts (for non-MSI).
  1743. */
  1744. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1745. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1746. i915_handle_error(dev, false);
  1747. for_each_pipe(pipe) {
  1748. int reg = PIPESTAT(pipe);
  1749. pipe_stats[pipe] = I915_READ(reg);
  1750. /*
  1751. * Clear the PIPE*STAT regs before the IIR
  1752. */
  1753. if (pipe_stats[pipe] & 0x8000ffff) {
  1754. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1755. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1756. pipe_name(pipe));
  1757. I915_WRITE(reg, pipe_stats[pipe]);
  1758. irq_received = 1;
  1759. }
  1760. }
  1761. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1762. I915_WRITE16(IIR, iir & ~flip_mask);
  1763. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1764. i915_update_dri1_breadcrumb(dev);
  1765. if (iir & I915_USER_INTERRUPT)
  1766. notify_ring(dev, &dev_priv->ring[RCS]);
  1767. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1768. drm_handle_vblank(dev, 0)) {
  1769. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1770. intel_prepare_page_flip(dev, 0);
  1771. intel_finish_page_flip(dev, 0);
  1772. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1773. }
  1774. }
  1775. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1776. drm_handle_vblank(dev, 1)) {
  1777. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1778. intel_prepare_page_flip(dev, 1);
  1779. intel_finish_page_flip(dev, 1);
  1780. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1781. }
  1782. }
  1783. iir = new_iir;
  1784. }
  1785. return IRQ_HANDLED;
  1786. }
  1787. static void i8xx_irq_uninstall(struct drm_device * dev)
  1788. {
  1789. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1790. int pipe;
  1791. for_each_pipe(pipe) {
  1792. /* Clear enable bits; then clear status bits */
  1793. I915_WRITE(PIPESTAT(pipe), 0);
  1794. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1795. }
  1796. I915_WRITE16(IMR, 0xffff);
  1797. I915_WRITE16(IER, 0x0);
  1798. I915_WRITE16(IIR, I915_READ16(IIR));
  1799. }
  1800. static void i915_irq_preinstall(struct drm_device * dev)
  1801. {
  1802. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1803. int pipe;
  1804. atomic_set(&dev_priv->irq_received, 0);
  1805. if (I915_HAS_HOTPLUG(dev)) {
  1806. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1807. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1808. }
  1809. I915_WRITE16(HWSTAM, 0xeffe);
  1810. for_each_pipe(pipe)
  1811. I915_WRITE(PIPESTAT(pipe), 0);
  1812. I915_WRITE(IMR, 0xffffffff);
  1813. I915_WRITE(IER, 0x0);
  1814. POSTING_READ(IER);
  1815. }
  1816. static int i915_irq_postinstall(struct drm_device *dev)
  1817. {
  1818. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1819. u32 enable_mask;
  1820. dev_priv->pipestat[0] = 0;
  1821. dev_priv->pipestat[1] = 0;
  1822. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1823. /* Unmask the interrupts that we always want on. */
  1824. dev_priv->irq_mask =
  1825. ~(I915_ASLE_INTERRUPT |
  1826. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1827. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1828. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1829. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1830. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1831. enable_mask =
  1832. I915_ASLE_INTERRUPT |
  1833. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1834. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1835. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1836. I915_USER_INTERRUPT;
  1837. if (I915_HAS_HOTPLUG(dev)) {
  1838. /* Enable in IER... */
  1839. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1840. /* and unmask in IMR */
  1841. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1842. }
  1843. I915_WRITE(IMR, dev_priv->irq_mask);
  1844. I915_WRITE(IER, enable_mask);
  1845. POSTING_READ(IER);
  1846. if (I915_HAS_HOTPLUG(dev)) {
  1847. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1848. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1849. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1850. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1851. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1852. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1853. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1854. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1855. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1856. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1857. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1858. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1859. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1860. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1861. }
  1862. /* Ignore TV since it's buggy */
  1863. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1864. }
  1865. intel_opregion_enable_asle(dev);
  1866. return 0;
  1867. }
  1868. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1869. {
  1870. struct drm_device *dev = (struct drm_device *) arg;
  1871. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1872. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1873. unsigned long irqflags;
  1874. u32 flip_mask =
  1875. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1876. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1877. u32 flip[2] = {
  1878. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1879. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1880. };
  1881. int pipe, ret = IRQ_NONE;
  1882. atomic_inc(&dev_priv->irq_received);
  1883. iir = I915_READ(IIR);
  1884. do {
  1885. bool irq_received = (iir & ~flip_mask) != 0;
  1886. bool blc_event = false;
  1887. /* Can't rely on pipestat interrupt bit in iir as it might
  1888. * have been cleared after the pipestat interrupt was received.
  1889. * It doesn't set the bit in iir again, but it still produces
  1890. * interrupts (for non-MSI).
  1891. */
  1892. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1893. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1894. i915_handle_error(dev, false);
  1895. for_each_pipe(pipe) {
  1896. int reg = PIPESTAT(pipe);
  1897. pipe_stats[pipe] = I915_READ(reg);
  1898. /* Clear the PIPE*STAT regs before the IIR */
  1899. if (pipe_stats[pipe] & 0x8000ffff) {
  1900. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1901. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1902. pipe_name(pipe));
  1903. I915_WRITE(reg, pipe_stats[pipe]);
  1904. irq_received = true;
  1905. }
  1906. }
  1907. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1908. if (!irq_received)
  1909. break;
  1910. /* Consume port. Then clear IIR or we'll miss events */
  1911. if ((I915_HAS_HOTPLUG(dev)) &&
  1912. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1913. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1914. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1915. hotplug_status);
  1916. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1917. queue_work(dev_priv->wq,
  1918. &dev_priv->hotplug_work);
  1919. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1920. POSTING_READ(PORT_HOTPLUG_STAT);
  1921. }
  1922. I915_WRITE(IIR, iir & ~flip_mask);
  1923. new_iir = I915_READ(IIR); /* Flush posted writes */
  1924. if (iir & I915_USER_INTERRUPT)
  1925. notify_ring(dev, &dev_priv->ring[RCS]);
  1926. for_each_pipe(pipe) {
  1927. int plane = pipe;
  1928. if (IS_MOBILE(dev))
  1929. plane = !plane;
  1930. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1931. drm_handle_vblank(dev, pipe)) {
  1932. if (iir & flip[plane]) {
  1933. intel_prepare_page_flip(dev, plane);
  1934. intel_finish_page_flip(dev, pipe);
  1935. flip_mask &= ~flip[plane];
  1936. }
  1937. }
  1938. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1939. blc_event = true;
  1940. }
  1941. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1942. intel_opregion_asle_intr(dev);
  1943. /* With MSI, interrupts are only generated when iir
  1944. * transitions from zero to nonzero. If another bit got
  1945. * set while we were handling the existing iir bits, then
  1946. * we would never get another interrupt.
  1947. *
  1948. * This is fine on non-MSI as well, as if we hit this path
  1949. * we avoid exiting the interrupt handler only to generate
  1950. * another one.
  1951. *
  1952. * Note that for MSI this could cause a stray interrupt report
  1953. * if an interrupt landed in the time between writing IIR and
  1954. * the posting read. This should be rare enough to never
  1955. * trigger the 99% of 100,000 interrupts test for disabling
  1956. * stray interrupts.
  1957. */
  1958. ret = IRQ_HANDLED;
  1959. iir = new_iir;
  1960. } while (iir & ~flip_mask);
  1961. i915_update_dri1_breadcrumb(dev);
  1962. return ret;
  1963. }
  1964. static void i915_irq_uninstall(struct drm_device * dev)
  1965. {
  1966. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1967. int pipe;
  1968. if (I915_HAS_HOTPLUG(dev)) {
  1969. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1970. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1971. }
  1972. I915_WRITE16(HWSTAM, 0xffff);
  1973. for_each_pipe(pipe) {
  1974. /* Clear enable bits; then clear status bits */
  1975. I915_WRITE(PIPESTAT(pipe), 0);
  1976. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1977. }
  1978. I915_WRITE(IMR, 0xffffffff);
  1979. I915_WRITE(IER, 0x0);
  1980. I915_WRITE(IIR, I915_READ(IIR));
  1981. }
  1982. static void i965_irq_preinstall(struct drm_device * dev)
  1983. {
  1984. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1985. int pipe;
  1986. atomic_set(&dev_priv->irq_received, 0);
  1987. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1988. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1989. I915_WRITE(HWSTAM, 0xeffe);
  1990. for_each_pipe(pipe)
  1991. I915_WRITE(PIPESTAT(pipe), 0);
  1992. I915_WRITE(IMR, 0xffffffff);
  1993. I915_WRITE(IER, 0x0);
  1994. POSTING_READ(IER);
  1995. }
  1996. static int i965_irq_postinstall(struct drm_device *dev)
  1997. {
  1998. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1999. u32 hotplug_en;
  2000. u32 enable_mask;
  2001. u32 error_mask;
  2002. /* Unmask the interrupts that we always want on. */
  2003. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2004. I915_DISPLAY_PORT_INTERRUPT |
  2005. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2006. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2007. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2008. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2009. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2010. enable_mask = ~dev_priv->irq_mask;
  2011. enable_mask |= I915_USER_INTERRUPT;
  2012. if (IS_G4X(dev))
  2013. enable_mask |= I915_BSD_USER_INTERRUPT;
  2014. dev_priv->pipestat[0] = 0;
  2015. dev_priv->pipestat[1] = 0;
  2016. /*
  2017. * Enable some error detection, note the instruction error mask
  2018. * bit is reserved, so we leave it masked.
  2019. */
  2020. if (IS_G4X(dev)) {
  2021. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2022. GM45_ERROR_MEM_PRIV |
  2023. GM45_ERROR_CP_PRIV |
  2024. I915_ERROR_MEMORY_REFRESH);
  2025. } else {
  2026. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2027. I915_ERROR_MEMORY_REFRESH);
  2028. }
  2029. I915_WRITE(EMR, error_mask);
  2030. I915_WRITE(IMR, dev_priv->irq_mask);
  2031. I915_WRITE(IER, enable_mask);
  2032. POSTING_READ(IER);
  2033. /* Note HDMI and DP share hotplug bits */
  2034. hotplug_en = 0;
  2035. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2036. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2037. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2038. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2039. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2040. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2041. if (IS_G4X(dev)) {
  2042. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2043. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2044. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2045. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2046. } else {
  2047. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2048. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2049. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2050. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2051. }
  2052. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2053. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2054. /* Programming the CRT detection parameters tends
  2055. to generate a spurious hotplug event about three
  2056. seconds later. So just do it once.
  2057. */
  2058. if (IS_G4X(dev))
  2059. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2060. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2061. }
  2062. /* Ignore TV since it's buggy */
  2063. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2064. intel_opregion_enable_asle(dev);
  2065. return 0;
  2066. }
  2067. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2068. {
  2069. struct drm_device *dev = (struct drm_device *) arg;
  2070. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2071. u32 iir, new_iir;
  2072. u32 pipe_stats[I915_MAX_PIPES];
  2073. unsigned long irqflags;
  2074. int irq_received;
  2075. int ret = IRQ_NONE, pipe;
  2076. atomic_inc(&dev_priv->irq_received);
  2077. iir = I915_READ(IIR);
  2078. for (;;) {
  2079. bool blc_event = false;
  2080. irq_received = iir != 0;
  2081. /* Can't rely on pipestat interrupt bit in iir as it might
  2082. * have been cleared after the pipestat interrupt was received.
  2083. * It doesn't set the bit in iir again, but it still produces
  2084. * interrupts (for non-MSI).
  2085. */
  2086. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2087. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2088. i915_handle_error(dev, false);
  2089. for_each_pipe(pipe) {
  2090. int reg = PIPESTAT(pipe);
  2091. pipe_stats[pipe] = I915_READ(reg);
  2092. /*
  2093. * Clear the PIPE*STAT regs before the IIR
  2094. */
  2095. if (pipe_stats[pipe] & 0x8000ffff) {
  2096. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2097. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2098. pipe_name(pipe));
  2099. I915_WRITE(reg, pipe_stats[pipe]);
  2100. irq_received = 1;
  2101. }
  2102. }
  2103. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2104. if (!irq_received)
  2105. break;
  2106. ret = IRQ_HANDLED;
  2107. /* Consume port. Then clear IIR or we'll miss events */
  2108. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2109. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2110. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2111. hotplug_status);
  2112. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2113. queue_work(dev_priv->wq,
  2114. &dev_priv->hotplug_work);
  2115. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2116. I915_READ(PORT_HOTPLUG_STAT);
  2117. }
  2118. I915_WRITE(IIR, iir);
  2119. new_iir = I915_READ(IIR); /* Flush posted writes */
  2120. if (iir & I915_USER_INTERRUPT)
  2121. notify_ring(dev, &dev_priv->ring[RCS]);
  2122. if (iir & I915_BSD_USER_INTERRUPT)
  2123. notify_ring(dev, &dev_priv->ring[VCS]);
  2124. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2125. intel_prepare_page_flip(dev, 0);
  2126. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2127. intel_prepare_page_flip(dev, 1);
  2128. for_each_pipe(pipe) {
  2129. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2130. drm_handle_vblank(dev, pipe)) {
  2131. i915_pageflip_stall_check(dev, pipe);
  2132. intel_finish_page_flip(dev, pipe);
  2133. }
  2134. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2135. blc_event = true;
  2136. }
  2137. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2138. intel_opregion_asle_intr(dev);
  2139. /* With MSI, interrupts are only generated when iir
  2140. * transitions from zero to nonzero. If another bit got
  2141. * set while we were handling the existing iir bits, then
  2142. * we would never get another interrupt.
  2143. *
  2144. * This is fine on non-MSI as well, as if we hit this path
  2145. * we avoid exiting the interrupt handler only to generate
  2146. * another one.
  2147. *
  2148. * Note that for MSI this could cause a stray interrupt report
  2149. * if an interrupt landed in the time between writing IIR and
  2150. * the posting read. This should be rare enough to never
  2151. * trigger the 99% of 100,000 interrupts test for disabling
  2152. * stray interrupts.
  2153. */
  2154. iir = new_iir;
  2155. }
  2156. i915_update_dri1_breadcrumb(dev);
  2157. return ret;
  2158. }
  2159. static void i965_irq_uninstall(struct drm_device * dev)
  2160. {
  2161. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2162. int pipe;
  2163. if (!dev_priv)
  2164. return;
  2165. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2166. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2167. I915_WRITE(HWSTAM, 0xffffffff);
  2168. for_each_pipe(pipe)
  2169. I915_WRITE(PIPESTAT(pipe), 0);
  2170. I915_WRITE(IMR, 0xffffffff);
  2171. I915_WRITE(IER, 0x0);
  2172. for_each_pipe(pipe)
  2173. I915_WRITE(PIPESTAT(pipe),
  2174. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2175. I915_WRITE(IIR, I915_READ(IIR));
  2176. }
  2177. void intel_irq_init(struct drm_device *dev)
  2178. {
  2179. struct drm_i915_private *dev_priv = dev->dev_private;
  2180. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2181. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2182. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2183. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2184. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2185. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2186. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2187. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2188. }
  2189. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2190. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2191. else
  2192. dev->driver->get_vblank_timestamp = NULL;
  2193. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2194. if (IS_VALLEYVIEW(dev)) {
  2195. dev->driver->irq_handler = valleyview_irq_handler;
  2196. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2197. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2198. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2199. dev->driver->enable_vblank = valleyview_enable_vblank;
  2200. dev->driver->disable_vblank = valleyview_disable_vblank;
  2201. } else if (IS_IVYBRIDGE(dev)) {
  2202. /* Share pre & uninstall handlers with ILK/SNB */
  2203. dev->driver->irq_handler = ivybridge_irq_handler;
  2204. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2205. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2206. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2207. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2208. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2209. } else if (IS_HASWELL(dev)) {
  2210. /* Share interrupts handling with IVB */
  2211. dev->driver->irq_handler = ivybridge_irq_handler;
  2212. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2213. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2214. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2215. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2216. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2217. } else if (HAS_PCH_SPLIT(dev)) {
  2218. dev->driver->irq_handler = ironlake_irq_handler;
  2219. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2220. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2221. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2222. dev->driver->enable_vblank = ironlake_enable_vblank;
  2223. dev->driver->disable_vblank = ironlake_disable_vblank;
  2224. } else {
  2225. if (INTEL_INFO(dev)->gen == 2) {
  2226. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2227. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2228. dev->driver->irq_handler = i8xx_irq_handler;
  2229. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2230. } else if (INTEL_INFO(dev)->gen == 3) {
  2231. /* IIR "flip pending" means done if this bit is set */
  2232. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2233. dev->driver->irq_preinstall = i915_irq_preinstall;
  2234. dev->driver->irq_postinstall = i915_irq_postinstall;
  2235. dev->driver->irq_uninstall = i915_irq_uninstall;
  2236. dev->driver->irq_handler = i915_irq_handler;
  2237. } else {
  2238. dev->driver->irq_preinstall = i965_irq_preinstall;
  2239. dev->driver->irq_postinstall = i965_irq_postinstall;
  2240. dev->driver->irq_uninstall = i965_irq_uninstall;
  2241. dev->driver->irq_handler = i965_irq_handler;
  2242. }
  2243. dev->driver->enable_vblank = i915_enable_vblank;
  2244. dev->driver->disable_vblank = i915_disable_vblank;
  2245. }
  2246. }