be_main.h 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include "be.h"
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.467.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define OC_SKH_MAX_NUM_CPUS 31
  62. #define BEISCSI_VER_STRLEN 32
  63. #define BEISCSI_SGLIST_ELEMENTS 30
  64. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  65. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  66. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  67. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  68. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  69. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  70. #define BEISCSI_MAX_FRAGS_INIT 192
  71. #define BE_NUM_MSIX_ENTRIES 1
  72. #define MPU_EP_CONTROL 0
  73. #define MPU_EP_SEMAPHORE 0xac
  74. #define BE2_SOFT_RESET 0x5c
  75. #define BE2_PCI_ONLINE0 0xb0
  76. #define BE2_PCI_ONLINE1 0xb4
  77. #define BE2_SET_RESET 0x80
  78. #define BE2_MPU_IRAM_ONLINE 0x00000080
  79. #define BE_SENSE_INFO_SIZE 258
  80. #define BE_ISCSI_PDU_HEADER_SIZE 64
  81. #define BE_MIN_MEM_SIZE 16384
  82. #define MAX_CMD_SZ 65536
  83. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  84. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  85. #define BE_ADAPTER_UP 0x00000000
  86. #define BE_ADAPTER_LINK_DOWN 0x00000001
  87. /**
  88. * hardware needs the async PDU buffers to be posted in multiples of 8
  89. * So have atleast 8 of them by default
  90. */
  91. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  92. /********* Memory BAR register ************/
  93. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  94. /**
  95. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  96. * Disable" may still globally block interrupts in addition to individual
  97. * interrupt masks; a mechanism for the device driver to block all interrupts
  98. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  99. * with the OS.
  100. */
  101. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  102. /********* ISR0 Register offset **********/
  103. #define CEV_ISR0_OFFSET 0xC18
  104. #define CEV_ISR_SIZE 4
  105. /**
  106. * Macros for reading/writing a protection domain or CSR registers
  107. * in BladeEngine.
  108. */
  109. #define DB_TXULP0_OFFSET 0x40
  110. #define DB_RXULP0_OFFSET 0xA0
  111. /********* Event Q door bell *************/
  112. #define DB_EQ_OFFSET DB_CQ_OFFSET
  113. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  114. /* Clear the interrupt for this eq */
  115. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  116. /* Must be 1 */
  117. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  118. /* Number of event entries processed */
  119. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  120. /* Rearm bit */
  121. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  122. /********* Compl Q door bell *************/
  123. #define DB_CQ_OFFSET 0x120
  124. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  125. /* Number of event entries processed */
  126. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  127. /* Rearm bit */
  128. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  129. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  130. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  131. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  132. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  133. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  134. #define PAGES_REQUIRED(x) \
  135. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  136. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  137. enum be_mem_enum {
  138. HWI_MEM_ADDN_CONTEXT,
  139. HWI_MEM_WRB,
  140. HWI_MEM_WRBH,
  141. HWI_MEM_SGLH,
  142. HWI_MEM_SGE,
  143. HWI_MEM_TEMPLATE_HDR,
  144. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  145. HWI_MEM_ASYNC_DATA_BUF,
  146. HWI_MEM_ASYNC_HEADER_RING,
  147. HWI_MEM_ASYNC_DATA_RING,
  148. HWI_MEM_ASYNC_HEADER_HANDLE,
  149. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  150. HWI_MEM_ASYNC_PDU_CONTEXT,
  151. ISCSI_MEM_GLOBAL_HEADER,
  152. SE_MEM_MAX
  153. };
  154. struct be_bus_address32 {
  155. unsigned int address_lo;
  156. unsigned int address_hi;
  157. };
  158. struct be_bus_address64 {
  159. unsigned long long address;
  160. };
  161. struct be_bus_address {
  162. union {
  163. struct be_bus_address32 a32;
  164. struct be_bus_address64 a64;
  165. } u;
  166. };
  167. struct mem_array {
  168. struct be_bus_address bus_address; /* Bus address of location */
  169. void *virtual_address; /* virtual address to the location */
  170. unsigned int size; /* Size required by memory block */
  171. };
  172. struct be_mem_descriptor {
  173. unsigned int index; /* Index of this memory parameter */
  174. unsigned int category; /* type indicates cached/non-cached */
  175. unsigned int num_elements; /* number of elements in this
  176. * descriptor
  177. */
  178. unsigned int alignment_mask; /* Alignment mask for this block */
  179. unsigned int size_in_bytes; /* Size required by memory block */
  180. struct mem_array *mem_array;
  181. };
  182. struct sgl_handle {
  183. unsigned int sgl_index;
  184. unsigned int type;
  185. unsigned int cid;
  186. struct iscsi_task *task;
  187. struct iscsi_sge *pfrag;
  188. };
  189. struct hba_parameters {
  190. unsigned int ios_per_ctrl;
  191. unsigned int cxns_per_ctrl;
  192. unsigned int asyncpdus_per_ctrl;
  193. unsigned int icds_per_ctrl;
  194. unsigned int num_sge_per_io;
  195. unsigned int defpdu_hdr_sz;
  196. unsigned int defpdu_data_sz;
  197. unsigned int num_cq_entries;
  198. unsigned int num_eq_entries;
  199. unsigned int wrbs_per_cxn;
  200. unsigned int crashmode;
  201. unsigned int hba_num;
  202. unsigned int mgmt_ws_sz;
  203. unsigned int hwi_ws_sz;
  204. unsigned int eto;
  205. unsigned int ldto;
  206. unsigned int dbg_flags;
  207. unsigned int num_cxn;
  208. unsigned int eq_timer;
  209. /**
  210. * These are calculated from other params. They're here
  211. * for debug purposes
  212. */
  213. unsigned int num_mcc_pages;
  214. unsigned int num_mcc_cq_pages;
  215. unsigned int num_cq_pages;
  216. unsigned int num_eq_pages;
  217. unsigned int num_async_pdu_buf_pages;
  218. unsigned int num_async_pdu_buf_sgl_pages;
  219. unsigned int num_async_pdu_buf_cq_pages;
  220. unsigned int num_async_pdu_hdr_pages;
  221. unsigned int num_async_pdu_hdr_sgl_pages;
  222. unsigned int num_async_pdu_hdr_cq_pages;
  223. unsigned int num_sge;
  224. };
  225. struct invalidate_command_table {
  226. unsigned short icd;
  227. unsigned short cid;
  228. } __packed;
  229. #define chip_be2(phba) (phba->generation == BE_GEN2)
  230. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  231. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  232. struct beiscsi_hba {
  233. struct hba_parameters params;
  234. struct hwi_controller *phwi_ctrlr;
  235. unsigned int mem_req[SE_MEM_MAX];
  236. /* PCI BAR mapped addresses */
  237. u8 __iomem *csr_va; /* CSR */
  238. u8 __iomem *db_va; /* Door Bell */
  239. u8 __iomem *pci_va; /* PCI Config */
  240. struct be_bus_address csr_pa; /* CSR */
  241. struct be_bus_address db_pa; /* CSR */
  242. struct be_bus_address pci_pa; /* CSR */
  243. /* PCI representation of our HBA */
  244. struct pci_dev *pcidev;
  245. unsigned short asic_revision;
  246. unsigned int num_cpus;
  247. unsigned int nxt_cqid;
  248. struct msix_entry msix_entries[MAX_CPUS];
  249. char *msi_name[MAX_CPUS];
  250. bool msix_enabled;
  251. struct be_mem_descriptor *init_mem;
  252. unsigned short io_sgl_alloc_index;
  253. unsigned short io_sgl_free_index;
  254. unsigned short io_sgl_hndl_avbl;
  255. struct sgl_handle **io_sgl_hndl_base;
  256. struct sgl_handle **sgl_hndl_array;
  257. unsigned short eh_sgl_alloc_index;
  258. unsigned short eh_sgl_free_index;
  259. unsigned short eh_sgl_hndl_avbl;
  260. struct sgl_handle **eh_sgl_hndl_base;
  261. spinlock_t io_sgl_lock;
  262. spinlock_t mgmt_sgl_lock;
  263. spinlock_t isr_lock;
  264. unsigned int age;
  265. unsigned short avlbl_cids;
  266. unsigned short cid_alloc;
  267. unsigned short cid_free;
  268. struct list_head hba_queue;
  269. #define BE_MAX_SESSION 2048
  270. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  271. (phba->cid_to_cri_map[cid] = cri_index)
  272. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  273. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  274. unsigned short *cid_array;
  275. struct iscsi_endpoint **ep_array;
  276. struct beiscsi_conn **conn_table;
  277. struct iscsi_boot_kset *boot_kset;
  278. struct Scsi_Host *shost;
  279. struct iscsi_iface *ipv4_iface;
  280. struct iscsi_iface *ipv6_iface;
  281. struct {
  282. /**
  283. * group together since they are used most frequently
  284. * for cid to cri conversion
  285. */
  286. unsigned int iscsi_cid_start;
  287. unsigned int phys_port;
  288. unsigned int isr_offset;
  289. unsigned int iscsi_icd_start;
  290. unsigned int iscsi_cid_count;
  291. unsigned int iscsi_icd_count;
  292. unsigned int pci_function;
  293. unsigned short cid_alloc;
  294. unsigned short cid_free;
  295. unsigned short avlbl_cids;
  296. unsigned short iscsi_features;
  297. spinlock_t cid_lock;
  298. } fw_config;
  299. unsigned int state;
  300. bool fw_timeout;
  301. bool ue_detected;
  302. struct delayed_work beiscsi_hw_check_task;
  303. u8 mac_address[ETH_ALEN];
  304. char fw_ver_str[BEISCSI_VER_STRLEN];
  305. char wq_name[20];
  306. struct workqueue_struct *wq; /* The actuak work queue */
  307. struct be_ctrl_info ctrl;
  308. unsigned int generation;
  309. unsigned int interface_handle;
  310. struct mgmt_session_info boot_sess;
  311. struct invalidate_command_table inv_tbl[128];
  312. unsigned int attr_log_enable;
  313. int (*iotask_fn)(struct iscsi_task *,
  314. struct scatterlist *sg,
  315. uint32_t num_sg, uint32_t xferlen,
  316. uint32_t writedir);
  317. };
  318. struct beiscsi_session {
  319. struct pci_pool *bhs_pool;
  320. };
  321. /**
  322. * struct beiscsi_conn - iscsi connection structure
  323. */
  324. struct beiscsi_conn {
  325. struct iscsi_conn *conn;
  326. struct beiscsi_hba *phba;
  327. u32 exp_statsn;
  328. u32 beiscsi_conn_cid;
  329. struct beiscsi_endpoint *ep;
  330. unsigned short login_in_progress;
  331. struct wrb_handle *plogin_wrb_handle;
  332. struct sgl_handle *plogin_sgl_handle;
  333. struct beiscsi_session *beiscsi_sess;
  334. struct iscsi_task *task;
  335. };
  336. /* This structure is used by the chip */
  337. struct pdu_data_out {
  338. u32 dw[12];
  339. };
  340. /**
  341. * Pseudo amap definition in which each bit of the actual structure is defined
  342. * as a byte: used to calculate offset/shift/mask of each field
  343. */
  344. struct amap_pdu_data_out {
  345. u8 opcode[6]; /* opcode */
  346. u8 rsvd0[2]; /* should be 0 */
  347. u8 rsvd1[7];
  348. u8 final_bit; /* F bit */
  349. u8 rsvd2[16];
  350. u8 ahs_length[8]; /* no AHS */
  351. u8 data_len_hi[8];
  352. u8 data_len_lo[16]; /* DataSegmentLength */
  353. u8 lun[64];
  354. u8 itt[32]; /* ITT; initiator task tag */
  355. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  356. u8 rsvd3[32];
  357. u8 exp_stat_sn[32];
  358. u8 rsvd4[32];
  359. u8 data_sn[32];
  360. u8 buffer_offset[32];
  361. u8 rsvd5[32];
  362. };
  363. struct be_cmd_bhs {
  364. struct iscsi_scsi_req iscsi_hdr;
  365. unsigned char pad1[16];
  366. struct pdu_data_out iscsi_data_pdu;
  367. unsigned char pad2[BE_SENSE_INFO_SIZE -
  368. sizeof(struct pdu_data_out)];
  369. };
  370. struct beiscsi_io_task {
  371. struct wrb_handle *pwrb_handle;
  372. struct sgl_handle *psgl_handle;
  373. struct beiscsi_conn *conn;
  374. struct scsi_cmnd *scsi_cmnd;
  375. unsigned int cmd_sn;
  376. unsigned int flags;
  377. unsigned short cid;
  378. unsigned short header_len;
  379. itt_t libiscsi_itt;
  380. struct be_cmd_bhs *cmd_bhs;
  381. struct be_bus_address bhs_pa;
  382. unsigned short bhs_len;
  383. dma_addr_t mtask_addr;
  384. uint32_t mtask_data_count;
  385. uint8_t wrb_type;
  386. };
  387. struct be_nonio_bhs {
  388. struct iscsi_hdr iscsi_hdr;
  389. unsigned char pad1[16];
  390. struct pdu_data_out iscsi_data_pdu;
  391. unsigned char pad2[BE_SENSE_INFO_SIZE -
  392. sizeof(struct pdu_data_out)];
  393. };
  394. struct be_status_bhs {
  395. struct iscsi_scsi_req iscsi_hdr;
  396. unsigned char pad1[16];
  397. /**
  398. * The plus 2 below is to hold the sense info length that gets
  399. * DMA'ed by RxULP
  400. */
  401. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  402. };
  403. struct iscsi_sge {
  404. u32 dw[4];
  405. };
  406. /**
  407. * Pseudo amap definition in which each bit of the actual structure is defined
  408. * as a byte: used to calculate offset/shift/mask of each field
  409. */
  410. struct amap_iscsi_sge {
  411. u8 addr_hi[32];
  412. u8 addr_lo[32];
  413. u8 sge_offset[22]; /* DWORD 2 */
  414. u8 rsvd0[9]; /* DWORD 2 */
  415. u8 last_sge; /* DWORD 2 */
  416. u8 len[17]; /* DWORD 3 */
  417. u8 rsvd1[15]; /* DWORD 3 */
  418. };
  419. struct beiscsi_offload_params {
  420. u32 dw[5];
  421. };
  422. #define OFFLD_PARAMS_ERL 0x00000003
  423. #define OFFLD_PARAMS_DDE 0x00000004
  424. #define OFFLD_PARAMS_HDE 0x00000008
  425. #define OFFLD_PARAMS_IR2T 0x00000010
  426. #define OFFLD_PARAMS_IMD 0x00000020
  427. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  428. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  429. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  430. /**
  431. * Pseudo amap definition in which each bit of the actual structure is defined
  432. * as a byte: used to calculate offset/shift/mask of each field
  433. */
  434. struct amap_beiscsi_offload_params {
  435. u8 max_burst_length[32];
  436. u8 max_send_data_segment_length[32];
  437. u8 first_burst_length[32];
  438. u8 erl[2];
  439. u8 dde[1];
  440. u8 hde[1];
  441. u8 ir2t[1];
  442. u8 imd[1];
  443. u8 data_seq_inorder[1];
  444. u8 pdu_seq_inorder[1];
  445. u8 max_r2t[16];
  446. u8 pad[8];
  447. u8 exp_statsn[32];
  448. };
  449. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  450. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  451. struct async_pdu_handle {
  452. struct list_head link;
  453. struct be_bus_address pa;
  454. void *pbuffer;
  455. unsigned int consumed;
  456. unsigned char index;
  457. unsigned char is_header;
  458. unsigned short cri;
  459. unsigned long buffer_len;
  460. };
  461. struct hwi_async_entry {
  462. struct {
  463. unsigned char hdr_received;
  464. unsigned char hdr_len;
  465. unsigned short bytes_received;
  466. unsigned int bytes_needed;
  467. struct list_head list;
  468. } wait_queue;
  469. struct list_head header_busy_list;
  470. struct list_head data_busy_list;
  471. };
  472. struct hwi_async_pdu_context {
  473. struct {
  474. struct be_bus_address pa_base;
  475. void *va_base;
  476. void *ring_base;
  477. struct async_pdu_handle *handle_base;
  478. unsigned int host_write_ptr;
  479. unsigned int ep_read_ptr;
  480. unsigned int writables;
  481. unsigned int free_entries;
  482. unsigned int busy_entries;
  483. struct list_head free_list;
  484. } async_header;
  485. struct {
  486. struct be_bus_address pa_base;
  487. void *va_base;
  488. void *ring_base;
  489. struct async_pdu_handle *handle_base;
  490. unsigned int host_write_ptr;
  491. unsigned int ep_read_ptr;
  492. unsigned int writables;
  493. unsigned int free_entries;
  494. unsigned int busy_entries;
  495. struct list_head free_list;
  496. } async_data;
  497. unsigned int buffer_size;
  498. unsigned int num_entries;
  499. /**
  500. * This is a varying size list! Do not add anything
  501. * after this entry!!
  502. */
  503. struct hwi_async_entry *async_entry;
  504. };
  505. #define PDUCQE_CODE_MASK 0x0000003F
  506. #define PDUCQE_DPL_MASK 0xFFFF0000
  507. #define PDUCQE_INDEX_MASK 0x0000FFFF
  508. struct i_t_dpdu_cqe {
  509. u32 dw[4];
  510. } __packed;
  511. /**
  512. * Pseudo amap definition in which each bit of the actual structure is defined
  513. * as a byte: used to calculate offset/shift/mask of each field
  514. */
  515. struct amap_i_t_dpdu_cqe {
  516. u8 db_addr_hi[32];
  517. u8 db_addr_lo[32];
  518. u8 code[6];
  519. u8 cid[10];
  520. u8 dpl[16];
  521. u8 index[16];
  522. u8 num_cons[10];
  523. u8 rsvd0[4];
  524. u8 final;
  525. u8 valid;
  526. } __packed;
  527. struct amap_i_t_dpdu_cqe_v2 {
  528. u8 db_addr_hi[32]; /* DWORD 0 */
  529. u8 db_addr_lo[32]; /* DWORD 1 */
  530. u8 code[6]; /* DWORD 2 */
  531. u8 num_cons; /* DWORD 2*/
  532. u8 rsvd0[8]; /* DWORD 2 */
  533. u8 dpl[17]; /* DWORD 2 */
  534. u8 index[16]; /* DWORD 3 */
  535. u8 cid[13]; /* DWORD 3 */
  536. u8 rsvd1; /* DWORD 3 */
  537. u8 final; /* DWORD 3 */
  538. u8 valid; /* DWORD 3 */
  539. } __packed;
  540. #define CQE_VALID_MASK 0x80000000
  541. #define CQE_CODE_MASK 0x0000003F
  542. #define CQE_CID_MASK 0x0000FFC0
  543. #define EQE_VALID_MASK 0x00000001
  544. #define EQE_MAJORCODE_MASK 0x0000000E
  545. #define EQE_RESID_MASK 0xFFFF0000
  546. struct be_eq_entry {
  547. u32 dw[1];
  548. } __packed;
  549. /**
  550. * Pseudo amap definition in which each bit of the actual structure is defined
  551. * as a byte: used to calculate offset/shift/mask of each field
  552. */
  553. struct amap_eq_entry {
  554. u8 valid; /* DWORD 0 */
  555. u8 major_code[3]; /* DWORD 0 */
  556. u8 minor_code[12]; /* DWORD 0 */
  557. u8 resource_id[16]; /* DWORD 0 */
  558. } __packed;
  559. struct cq_db {
  560. u32 dw[1];
  561. } __packed;
  562. /**
  563. * Pseudo amap definition in which each bit of the actual structure is defined
  564. * as a byte: used to calculate offset/shift/mask of each field
  565. */
  566. struct amap_cq_db {
  567. u8 qid[10];
  568. u8 event[1];
  569. u8 rsvd0[5];
  570. u8 num_popped[13];
  571. u8 rearm[1];
  572. u8 rsvd1[2];
  573. } __packed;
  574. void beiscsi_process_eq(struct beiscsi_hba *phba);
  575. struct iscsi_wrb {
  576. u32 dw[16];
  577. } __packed;
  578. #define WRB_TYPE_MASK 0xF0000000
  579. #define SKH_WRB_TYPE_OFFSET 27
  580. #define BE_WRB_TYPE_OFFSET 28
  581. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  582. (pwrb->dw[0] |= (wrb_type << type_offset))
  583. /**
  584. * Pseudo amap definition in which each bit of the actual structure is defined
  585. * as a byte: used to calculate offset/shift/mask of each field
  586. */
  587. struct amap_iscsi_wrb {
  588. u8 lun[14]; /* DWORD 0 */
  589. u8 lt; /* DWORD 0 */
  590. u8 invld; /* DWORD 0 */
  591. u8 wrb_idx[8]; /* DWORD 0 */
  592. u8 dsp; /* DWORD 0 */
  593. u8 dmsg; /* DWORD 0 */
  594. u8 undr_run; /* DWORD 0 */
  595. u8 over_run; /* DWORD 0 */
  596. u8 type[4]; /* DWORD 0 */
  597. u8 ptr2nextwrb[8]; /* DWORD 1 */
  598. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  599. u8 sgl_icd_idx[12]; /* DWORD 2 */
  600. u8 rsvd0[20]; /* DWORD 2 */
  601. u8 exp_data_sn[32]; /* DWORD 3 */
  602. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  603. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  604. u8 cmdsn_itt[32]; /* DWORD 6 */
  605. u8 dif_ref_tag[32]; /* DWORD 7 */
  606. u8 sge0_addr_hi[32]; /* DWORD 8 */
  607. u8 sge0_addr_lo[32]; /* DWORD 9 */
  608. u8 sge0_offset[22]; /* DWORD 10 */
  609. u8 pbs; /* DWORD 10 */
  610. u8 dif_mode[2]; /* DWORD 10 */
  611. u8 rsvd1[6]; /* DWORD 10 */
  612. u8 sge0_last; /* DWORD 10 */
  613. u8 sge0_len[17]; /* DWORD 11 */
  614. u8 dif_meta_tag[14]; /* DWORD 11 */
  615. u8 sge0_in_ddr; /* DWORD 11 */
  616. u8 sge1_addr_hi[32]; /* DWORD 12 */
  617. u8 sge1_addr_lo[32]; /* DWORD 13 */
  618. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  619. u8 rsvd2[9]; /* DWORD 14 */
  620. u8 sge1_last; /* DWORD 14 */
  621. u8 sge1_len[17]; /* DWORD 15 */
  622. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  623. u8 rsvd3[2]; /* DWORD 15 */
  624. u8 sge1_in_ddr; /* DWORD 15 */
  625. } __packed;
  626. struct amap_iscsi_wrb_v2 {
  627. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  628. u8 rsvd0[2]; /* DWORD 0*/
  629. u8 type[5]; /* DWORD 0 */
  630. u8 ptr2nextwrb[8]; /* DWORD 1 */
  631. u8 wrb_idx[8]; /* DWORD 1 */
  632. u8 lun[16]; /* DWORD 1 */
  633. u8 sgl_idx[16]; /* DWORD 2 */
  634. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  635. u8 exp_data_sn[32]; /* DWORD 3 */
  636. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  637. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  638. u8 cq_id[16]; /* DWORD 6 */
  639. u8 rsvd1[16]; /* DWORD 6 */
  640. u8 cmdsn_itt[32]; /* DWORD 7 */
  641. u8 sge0_addr_hi[32]; /* DWORD 8 */
  642. u8 sge0_addr_lo[32]; /* DWORD 9 */
  643. u8 sge0_offset[24]; /* DWORD 10 */
  644. u8 rsvd2[7]; /* DWORD 10 */
  645. u8 sge0_last; /* DWORD 10 */
  646. u8 sge0_len[17]; /* DWORD 11 */
  647. u8 rsvd3[7]; /* DWORD 11 */
  648. u8 diff_enbl; /* DWORD 11 */
  649. u8 u_run; /* DWORD 11 */
  650. u8 o_run; /* DWORD 11 */
  651. u8 invalid; /* DWORD 11 */
  652. u8 dsp; /* DWORD 11 */
  653. u8 dmsg; /* DWORD 11 */
  654. u8 rsvd4; /* DWORD 11 */
  655. u8 lt; /* DWORD 11 */
  656. u8 sge1_addr_hi[32]; /* DWORD 12 */
  657. u8 sge1_addr_lo[32]; /* DWORD 13 */
  658. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  659. u8 rsvd5[7]; /* DWORD 14 */
  660. u8 sge1_last; /* DWORD 14 */
  661. u8 sge1_len[17]; /* DWORD 15 */
  662. u8 rsvd6[15]; /* DWORD 15 */
  663. } __packed;
  664. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  665. void
  666. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  667. void beiscsi_process_all_cqs(struct work_struct *work);
  668. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  669. struct iscsi_task *task);
  670. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  671. {
  672. return phba->ue_detected || phba->fw_timeout;
  673. }
  674. struct pdu_nop_out {
  675. u32 dw[12];
  676. };
  677. /**
  678. * Pseudo amap definition in which each bit of the actual structure is defined
  679. * as a byte: used to calculate offset/shift/mask of each field
  680. */
  681. struct amap_pdu_nop_out {
  682. u8 opcode[6]; /* opcode 0x00 */
  683. u8 i_bit; /* I Bit */
  684. u8 x_bit; /* reserved; should be 0 */
  685. u8 fp_bit_filler1[7];
  686. u8 f_bit; /* always 1 */
  687. u8 reserved1[16];
  688. u8 ahs_length[8]; /* no AHS */
  689. u8 data_len_hi[8];
  690. u8 data_len_lo[16]; /* DataSegmentLength */
  691. u8 lun[64];
  692. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  693. u8 ttt[32]; /* target id for ping or 0xffffffff */
  694. u8 cmd_sn[32];
  695. u8 exp_stat_sn[32];
  696. u8 reserved5[128];
  697. };
  698. #define PDUBASE_OPCODE_MASK 0x0000003F
  699. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  700. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  701. struct pdu_base {
  702. u32 dw[16];
  703. } __packed;
  704. /**
  705. * Pseudo amap definition in which each bit of the actual structure is defined
  706. * as a byte: used to calculate offset/shift/mask of each field
  707. */
  708. struct amap_pdu_base {
  709. u8 opcode[6];
  710. u8 i_bit; /* immediate bit */
  711. u8 x_bit; /* reserved, always 0 */
  712. u8 reserved1[24]; /* opcode-specific fields */
  713. u8 ahs_length[8]; /* length units is 4 byte words */
  714. u8 data_len_hi[8];
  715. u8 data_len_lo[16]; /* DatasegmentLength */
  716. u8 lun[64]; /* lun or opcode-specific fields */
  717. u8 itt[32]; /* initiator task tag */
  718. u8 reserved4[224];
  719. };
  720. struct iscsi_target_context_update_wrb {
  721. u32 dw[16];
  722. } __packed;
  723. /**
  724. * Pseudo amap definition in which each bit of the actual structure is defined
  725. * as a byte: used to calculate offset/shift/mask of each field
  726. */
  727. #define BE_TGT_CTX_UPDT_CMD 0x07
  728. struct amap_iscsi_target_context_update_wrb {
  729. u8 lun[14]; /* DWORD 0 */
  730. u8 lt; /* DWORD 0 */
  731. u8 invld; /* DWORD 0 */
  732. u8 wrb_idx[8]; /* DWORD 0 */
  733. u8 dsp; /* DWORD 0 */
  734. u8 dmsg; /* DWORD 0 */
  735. u8 undr_run; /* DWORD 0 */
  736. u8 over_run; /* DWORD 0 */
  737. u8 type[4]; /* DWORD 0 */
  738. u8 ptr2nextwrb[8]; /* DWORD 1 */
  739. u8 max_burst_length[19]; /* DWORD 1 */
  740. u8 rsvd0[5]; /* DWORD 1 */
  741. u8 rsvd1[15]; /* DWORD 2 */
  742. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  743. u8 first_burst_length[14]; /* DWORD 3 */
  744. u8 rsvd2[2]; /* DWORD 3 */
  745. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  746. u8 rsvd3[5]; /* DWORD 3 */
  747. u8 session_state[3]; /* DWORD 3 */
  748. u8 rsvd4[16]; /* DWORD 4 */
  749. u8 tx_jumbo; /* DWORD 4 */
  750. u8 hde; /* DWORD 4 */
  751. u8 dde; /* DWORD 4 */
  752. u8 erl[2]; /* DWORD 4 */
  753. u8 domain_id[5]; /* DWORD 4 */
  754. u8 mode; /* DWORD 4 */
  755. u8 imd; /* DWORD 4 */
  756. u8 ir2t; /* DWORD 4 */
  757. u8 notpredblq[2]; /* DWORD 4 */
  758. u8 compltonack; /* DWORD 4 */
  759. u8 stat_sn[32]; /* DWORD 5 */
  760. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  761. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  762. u8 pad_addr_hi[32]; /* DWORD 8 */
  763. u8 pad_addr_lo[32]; /* DWORD 9 */
  764. u8 rsvd5[32]; /* DWORD 10 */
  765. u8 rsvd6[32]; /* DWORD 11 */
  766. u8 rsvd7[32]; /* DWORD 12 */
  767. u8 rsvd8[32]; /* DWORD 13 */
  768. u8 rsvd9[32]; /* DWORD 14 */
  769. u8 rsvd10[32]; /* DWORD 15 */
  770. } __packed;
  771. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  772. #define BEISCSI_MAX_CXNS 1
  773. struct amap_iscsi_target_context_update_wrb_v2 {
  774. u8 max_burst_length[24]; /* DWORD 0 */
  775. u8 rsvd0[3]; /* DWORD 0 */
  776. u8 type[5]; /* DWORD 0 */
  777. u8 ptr2nextwrb[8]; /* DWORD 1 */
  778. u8 wrb_idx[8]; /* DWORD 1 */
  779. u8 rsvd1[16]; /* DWORD 1 */
  780. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  781. u8 rsvd2[8]; /* DWORD 2 */
  782. u8 first_burst_length[24]; /* DWORD 3 */
  783. u8 rsvd3[8]; /* DOWRD 3 */
  784. u8 max_r2t[16]; /* DWORD 4 */
  785. u8 rsvd4[10]; /* DWORD 4 */
  786. u8 hde; /* DWORD 4 */
  787. u8 dde; /* DWORD 4 */
  788. u8 erl[2]; /* DWORD 4 */
  789. u8 imd; /* DWORD 4 */
  790. u8 ir2t; /* DWORD 4 */
  791. u8 stat_sn[32]; /* DWORD 5 */
  792. u8 rsvd5[32]; /* DWORD 6 */
  793. u8 rsvd6[32]; /* DWORD 7 */
  794. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  795. u8 rsvd7[8]; /* DWORD 8 */
  796. u8 rsvd8[32]; /* DWORD 9 */
  797. u8 rsvd9[32]; /* DWORD 10 */
  798. u8 max_cxns[16]; /* DWORD 11 */
  799. u8 rsvd10[11]; /* DWORD 11*/
  800. u8 invld; /* DWORD 11 */
  801. u8 rsvd11;/* DWORD 11*/
  802. u8 dmsg; /* DWORD 11 */
  803. u8 data_seq_inorder; /* DWORD 11 */
  804. u8 pdu_seq_inorder; /* DWORD 11 */
  805. u8 rsvd12[32]; /*DWORD 12 */
  806. u8 rsvd13[32]; /* DWORD 13 */
  807. u8 rsvd14[32]; /* DWORD 14 */
  808. u8 rsvd15[32]; /* DWORD 15 */
  809. } __packed;
  810. struct be_ring {
  811. u32 pages; /* queue size in pages */
  812. u32 id; /* queue id assigned by beklib */
  813. u32 num; /* number of elements in queue */
  814. u32 cidx; /* consumer index */
  815. u32 pidx; /* producer index -- not used by most rings */
  816. u32 item_size; /* size in bytes of one object */
  817. void *va; /* The virtual address of the ring. This
  818. * should be last to allow 32 & 64 bit debugger
  819. * extensions to work.
  820. */
  821. };
  822. struct hwi_wrb_context {
  823. struct list_head wrb_handle_list;
  824. struct list_head wrb_handle_drvr_list;
  825. struct wrb_handle **pwrb_handle_base;
  826. struct wrb_handle **pwrb_handle_basestd;
  827. struct iscsi_wrb *plast_wrb;
  828. unsigned short alloc_index;
  829. unsigned short free_index;
  830. unsigned short wrb_handles_available;
  831. unsigned short cid;
  832. };
  833. struct hwi_controller {
  834. struct list_head io_sgl_list;
  835. struct list_head eh_sgl_list;
  836. struct sgl_handle *psgl_handle_base;
  837. unsigned int wrb_mem_index;
  838. struct hwi_wrb_context *wrb_context;
  839. struct mcc_wrb *pmcc_wrb_base;
  840. struct be_ring default_pdu_hdr;
  841. struct be_ring default_pdu_data;
  842. struct hwi_context_memory *phwi_ctxt;
  843. };
  844. enum hwh_type_enum {
  845. HWH_TYPE_IO = 1,
  846. HWH_TYPE_LOGOUT = 2,
  847. HWH_TYPE_TMF = 3,
  848. HWH_TYPE_NOP = 4,
  849. HWH_TYPE_IO_RD = 5,
  850. HWH_TYPE_LOGIN = 11,
  851. HWH_TYPE_INVALID = 0xFFFFFFFF
  852. };
  853. struct wrb_handle {
  854. enum hwh_type_enum type;
  855. unsigned short wrb_index;
  856. unsigned short nxt_wrb_index;
  857. struct iscsi_task *pio_handle;
  858. struct iscsi_wrb *pwrb;
  859. };
  860. struct hwi_context_memory {
  861. /* Adaptive interrupt coalescing (AIC) info */
  862. u16 min_eqd; /* in usecs */
  863. u16 max_eqd; /* in usecs */
  864. u16 cur_eqd; /* in usecs */
  865. struct be_eq_obj be_eq[MAX_CPUS];
  866. struct be_queue_info be_cq[MAX_CPUS - 1];
  867. struct be_queue_info be_def_hdrq;
  868. struct be_queue_info be_def_dataq;
  869. struct be_queue_info *be_wrbq;
  870. struct hwi_async_pdu_context *pasync_ctx;
  871. };
  872. /* Logging related definitions */
  873. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  874. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  875. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  876. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  877. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  878. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  879. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  880. do { \
  881. uint32_t log_value = phba->attr_log_enable; \
  882. if (((mask) & log_value) || (level[1] <= '3')) \
  883. shost_printk(level, phba->shost, \
  884. fmt, __LINE__, ##arg); \
  885. } while (0)
  886. #endif