i915_gem.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/shmem_fs.h>
  34. #include <linux/slab.h>
  35. #include <linux/swap.h>
  36. #include <linux/pci.h>
  37. static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  39. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  40. static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
  41. bool write);
  42. static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  43. uint64_t offset,
  44. uint64_t size);
  45. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
  46. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  47. unsigned alignment,
  48. bool map_and_fenceable);
  49. static void i915_gem_clear_fence_reg(struct drm_device *dev,
  50. struct drm_i915_fence_reg *reg);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev,
  52. struct drm_i915_gem_object *obj,
  53. struct drm_i915_gem_pwrite *args,
  54. struct drm_file *file);
  55. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
  56. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  57. struct shrink_control *sc);
  58. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  59. /* some bookkeeping */
  60. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  61. size_t size)
  62. {
  63. dev_priv->mm.object_count++;
  64. dev_priv->mm.object_memory += size;
  65. }
  66. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  67. size_t size)
  68. {
  69. dev_priv->mm.object_count--;
  70. dev_priv->mm.object_memory -= size;
  71. }
  72. static int
  73. i915_gem_wait_for_error(struct drm_device *dev)
  74. {
  75. struct drm_i915_private *dev_priv = dev->dev_private;
  76. struct completion *x = &dev_priv->error_completion;
  77. unsigned long flags;
  78. int ret;
  79. if (!atomic_read(&dev_priv->mm.wedged))
  80. return 0;
  81. ret = wait_for_completion_interruptible(x);
  82. if (ret)
  83. return ret;
  84. if (atomic_read(&dev_priv->mm.wedged)) {
  85. /* GPU is hung, bump the completion count to account for
  86. * the token we just consumed so that we never hit zero and
  87. * end up waiting upon a subsequent completion event that
  88. * will never happen.
  89. */
  90. spin_lock_irqsave(&x->wait.lock, flags);
  91. x->done++;
  92. spin_unlock_irqrestore(&x->wait.lock, flags);
  93. }
  94. return 0;
  95. }
  96. int i915_mutex_lock_interruptible(struct drm_device *dev)
  97. {
  98. int ret;
  99. ret = i915_gem_wait_for_error(dev);
  100. if (ret)
  101. return ret;
  102. ret = mutex_lock_interruptible(&dev->struct_mutex);
  103. if (ret)
  104. return ret;
  105. WARN_ON(i915_verify_lists(dev));
  106. return 0;
  107. }
  108. static inline bool
  109. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  110. {
  111. return obj->gtt_space && !obj->active && obj->pin_count == 0;
  112. }
  113. void i915_gem_do_init(struct drm_device *dev,
  114. unsigned long start,
  115. unsigned long mappable_end,
  116. unsigned long end)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
  120. dev_priv->mm.gtt_start = start;
  121. dev_priv->mm.gtt_mappable_end = mappable_end;
  122. dev_priv->mm.gtt_end = end;
  123. dev_priv->mm.gtt_total = end - start;
  124. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  125. /* Take over this portion of the GTT */
  126. intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  127. }
  128. int
  129. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  130. struct drm_file *file)
  131. {
  132. struct drm_i915_gem_init *args = data;
  133. if (args->gtt_start >= args->gtt_end ||
  134. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  135. return -EINVAL;
  136. mutex_lock(&dev->struct_mutex);
  137. i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
  138. mutex_unlock(&dev->struct_mutex);
  139. return 0;
  140. }
  141. int
  142. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  143. struct drm_file *file)
  144. {
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct drm_i915_gem_get_aperture *args = data;
  147. struct drm_i915_gem_object *obj;
  148. size_t pinned;
  149. if (!(dev->driver->driver_features & DRIVER_GEM))
  150. return -ENODEV;
  151. pinned = 0;
  152. mutex_lock(&dev->struct_mutex);
  153. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  154. pinned += obj->gtt_space->size;
  155. mutex_unlock(&dev->struct_mutex);
  156. args->aper_size = dev_priv->mm.gtt_total;
  157. args->aper_available_size = args->aper_size - pinned;
  158. return 0;
  159. }
  160. static int
  161. i915_gem_create(struct drm_file *file,
  162. struct drm_device *dev,
  163. uint64_t size,
  164. uint32_t *handle_p)
  165. {
  166. struct drm_i915_gem_object *obj;
  167. int ret;
  168. u32 handle;
  169. size = roundup(size, PAGE_SIZE);
  170. if (size == 0)
  171. return -EINVAL;
  172. /* Allocate the new object */
  173. obj = i915_gem_alloc_object(dev, size);
  174. if (obj == NULL)
  175. return -ENOMEM;
  176. ret = drm_gem_handle_create(file, &obj->base, &handle);
  177. if (ret) {
  178. drm_gem_object_release(&obj->base);
  179. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  180. kfree(obj);
  181. return ret;
  182. }
  183. /* drop reference from allocate - handle holds it now */
  184. drm_gem_object_unreference(&obj->base);
  185. trace_i915_gem_object_create(obj);
  186. *handle_p = handle;
  187. return 0;
  188. }
  189. int
  190. i915_gem_dumb_create(struct drm_file *file,
  191. struct drm_device *dev,
  192. struct drm_mode_create_dumb *args)
  193. {
  194. /* have to work out size/pitch and return them */
  195. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  196. args->size = args->pitch * args->height;
  197. return i915_gem_create(file, dev,
  198. args->size, &args->handle);
  199. }
  200. int i915_gem_dumb_destroy(struct drm_file *file,
  201. struct drm_device *dev,
  202. uint32_t handle)
  203. {
  204. return drm_gem_handle_delete(file, handle);
  205. }
  206. /**
  207. * Creates a new mm object and returns a handle to it.
  208. */
  209. int
  210. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  211. struct drm_file *file)
  212. {
  213. struct drm_i915_gem_create *args = data;
  214. return i915_gem_create(file, dev,
  215. args->size, &args->handle);
  216. }
  217. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  218. {
  219. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  220. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  221. obj->tiling_mode != I915_TILING_NONE;
  222. }
  223. /**
  224. * This is the fast shmem pread path, which attempts to copy_from_user directly
  225. * from the backing pages of the object to the user's address space. On a
  226. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  227. */
  228. static int
  229. i915_gem_shmem_pread_fast(struct drm_device *dev,
  230. struct drm_i915_gem_object *obj,
  231. struct drm_i915_gem_pread *args,
  232. struct drm_file *file)
  233. {
  234. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  235. ssize_t remain;
  236. loff_t offset;
  237. char __user *user_data;
  238. int page_offset, page_length;
  239. user_data = (char __user *) (uintptr_t) args->data_ptr;
  240. remain = args->size;
  241. offset = args->offset;
  242. while (remain > 0) {
  243. struct page *page;
  244. char *vaddr;
  245. int ret;
  246. /* Operation in this page
  247. *
  248. * page_offset = offset within page
  249. * page_length = bytes to copy for this page
  250. */
  251. page_offset = offset_in_page(offset);
  252. page_length = remain;
  253. if ((page_offset + remain) > PAGE_SIZE)
  254. page_length = PAGE_SIZE - page_offset;
  255. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  256. if (IS_ERR(page))
  257. return PTR_ERR(page);
  258. vaddr = kmap_atomic(page);
  259. ret = __copy_to_user_inatomic(user_data,
  260. vaddr + page_offset,
  261. page_length);
  262. kunmap_atomic(vaddr);
  263. mark_page_accessed(page);
  264. page_cache_release(page);
  265. if (ret)
  266. return -EFAULT;
  267. remain -= page_length;
  268. user_data += page_length;
  269. offset += page_length;
  270. }
  271. return 0;
  272. }
  273. static inline int
  274. __copy_to_user_swizzled(char __user *cpu_vaddr,
  275. const char *gpu_vaddr, int gpu_offset,
  276. int length)
  277. {
  278. int ret, cpu_offset = 0;
  279. while (length > 0) {
  280. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  281. int this_length = min(cacheline_end - gpu_offset, length);
  282. int swizzled_gpu_offset = gpu_offset ^ 64;
  283. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  284. gpu_vaddr + swizzled_gpu_offset,
  285. this_length);
  286. if (ret)
  287. return ret + length;
  288. cpu_offset += this_length;
  289. gpu_offset += this_length;
  290. length -= this_length;
  291. }
  292. return 0;
  293. }
  294. static inline int
  295. __copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
  296. const char *cpu_vaddr,
  297. int length)
  298. {
  299. int ret, cpu_offset = 0;
  300. while (length > 0) {
  301. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  302. int this_length = min(cacheline_end - gpu_offset, length);
  303. int swizzled_gpu_offset = gpu_offset ^ 64;
  304. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  305. cpu_vaddr + cpu_offset,
  306. this_length);
  307. if (ret)
  308. return ret + length;
  309. cpu_offset += this_length;
  310. gpu_offset += this_length;
  311. length -= this_length;
  312. }
  313. return 0;
  314. }
  315. /**
  316. * This is the fallback shmem pread path, which allocates temporary storage
  317. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  318. * can copy out of the object's backing pages while holding the struct mutex
  319. * and not take page faults.
  320. */
  321. static int
  322. i915_gem_shmem_pread_slow(struct drm_device *dev,
  323. struct drm_i915_gem_object *obj,
  324. struct drm_i915_gem_pread *args,
  325. struct drm_file *file)
  326. {
  327. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  328. char __user *user_data;
  329. ssize_t remain;
  330. loff_t offset;
  331. int shmem_page_offset, page_length, ret;
  332. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  333. user_data = (char __user *) (uintptr_t) args->data_ptr;
  334. remain = args->size;
  335. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  336. offset = args->offset;
  337. mutex_unlock(&dev->struct_mutex);
  338. while (remain > 0) {
  339. struct page *page;
  340. char *vaddr;
  341. /* Operation in this page
  342. *
  343. * shmem_page_offset = offset within page in shmem file
  344. * page_length = bytes to copy for this page
  345. */
  346. shmem_page_offset = offset_in_page(offset);
  347. page_length = remain;
  348. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  349. page_length = PAGE_SIZE - shmem_page_offset;
  350. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  351. if (IS_ERR(page)) {
  352. ret = PTR_ERR(page);
  353. goto out;
  354. }
  355. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  356. (page_to_phys(page) & (1 << 17)) != 0;
  357. vaddr = kmap(page);
  358. if (page_do_bit17_swizzling)
  359. ret = __copy_to_user_swizzled(user_data,
  360. vaddr, shmem_page_offset,
  361. page_length);
  362. else
  363. ret = __copy_to_user(user_data,
  364. vaddr + shmem_page_offset,
  365. page_length);
  366. kunmap(page);
  367. mark_page_accessed(page);
  368. page_cache_release(page);
  369. if (ret) {
  370. ret = -EFAULT;
  371. goto out;
  372. }
  373. remain -= page_length;
  374. user_data += page_length;
  375. offset += page_length;
  376. }
  377. out:
  378. mutex_lock(&dev->struct_mutex);
  379. /* Fixup: Kill any reinstated backing storage pages */
  380. if (obj->madv == __I915_MADV_PURGED)
  381. i915_gem_object_truncate(obj);
  382. return ret;
  383. }
  384. /**
  385. * Reads data from the object referenced by handle.
  386. *
  387. * On error, the contents of *data are undefined.
  388. */
  389. int
  390. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  391. struct drm_file *file)
  392. {
  393. struct drm_i915_gem_pread *args = data;
  394. struct drm_i915_gem_object *obj;
  395. int ret = 0;
  396. if (args->size == 0)
  397. return 0;
  398. if (!access_ok(VERIFY_WRITE,
  399. (char __user *)(uintptr_t)args->data_ptr,
  400. args->size))
  401. return -EFAULT;
  402. ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
  403. args->size);
  404. if (ret)
  405. return -EFAULT;
  406. ret = i915_mutex_lock_interruptible(dev);
  407. if (ret)
  408. return ret;
  409. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  410. if (&obj->base == NULL) {
  411. ret = -ENOENT;
  412. goto unlock;
  413. }
  414. /* Bounds check source. */
  415. if (args->offset > obj->base.size ||
  416. args->size > obj->base.size - args->offset) {
  417. ret = -EINVAL;
  418. goto out;
  419. }
  420. trace_i915_gem_object_pread(obj, args->offset, args->size);
  421. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  422. args->offset,
  423. args->size);
  424. if (ret)
  425. goto out;
  426. ret = -EFAULT;
  427. if (!i915_gem_object_needs_bit17_swizzle(obj))
  428. ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
  429. if (ret == -EFAULT)
  430. ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
  431. out:
  432. drm_gem_object_unreference(&obj->base);
  433. unlock:
  434. mutex_unlock(&dev->struct_mutex);
  435. return ret;
  436. }
  437. /* This is the fast write path which cannot handle
  438. * page faults in the source data
  439. */
  440. static inline int
  441. fast_user_write(struct io_mapping *mapping,
  442. loff_t page_base, int page_offset,
  443. char __user *user_data,
  444. int length)
  445. {
  446. char *vaddr_atomic;
  447. unsigned long unwritten;
  448. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  449. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  450. user_data, length);
  451. io_mapping_unmap_atomic(vaddr_atomic);
  452. return unwritten;
  453. }
  454. /* Here's the write path which can sleep for
  455. * page faults
  456. */
  457. static inline void
  458. slow_kernel_write(struct io_mapping *mapping,
  459. loff_t gtt_base, int gtt_offset,
  460. struct page *user_page, int user_offset,
  461. int length)
  462. {
  463. char __iomem *dst_vaddr;
  464. char *src_vaddr;
  465. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  466. src_vaddr = kmap(user_page);
  467. memcpy_toio(dst_vaddr + gtt_offset,
  468. src_vaddr + user_offset,
  469. length);
  470. kunmap(user_page);
  471. io_mapping_unmap(dst_vaddr);
  472. }
  473. /**
  474. * This is the fast pwrite path, where we copy the data directly from the
  475. * user into the GTT, uncached.
  476. */
  477. static int
  478. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  479. struct drm_i915_gem_object *obj,
  480. struct drm_i915_gem_pwrite *args,
  481. struct drm_file *file)
  482. {
  483. drm_i915_private_t *dev_priv = dev->dev_private;
  484. ssize_t remain;
  485. loff_t offset, page_base;
  486. char __user *user_data;
  487. int page_offset, page_length;
  488. user_data = (char __user *) (uintptr_t) args->data_ptr;
  489. remain = args->size;
  490. offset = obj->gtt_offset + args->offset;
  491. while (remain > 0) {
  492. /* Operation in this page
  493. *
  494. * page_base = page offset within aperture
  495. * page_offset = offset within page
  496. * page_length = bytes to copy for this page
  497. */
  498. page_base = offset & PAGE_MASK;
  499. page_offset = offset_in_page(offset);
  500. page_length = remain;
  501. if ((page_offset + remain) > PAGE_SIZE)
  502. page_length = PAGE_SIZE - page_offset;
  503. /* If we get a fault while copying data, then (presumably) our
  504. * source page isn't available. Return the error and we'll
  505. * retry in the slow path.
  506. */
  507. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  508. page_offset, user_data, page_length))
  509. return -EFAULT;
  510. remain -= page_length;
  511. user_data += page_length;
  512. offset += page_length;
  513. }
  514. return 0;
  515. }
  516. /**
  517. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  518. * the memory and maps it using kmap_atomic for copying.
  519. *
  520. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  521. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  522. */
  523. static int
  524. i915_gem_gtt_pwrite_slow(struct drm_device *dev,
  525. struct drm_i915_gem_object *obj,
  526. struct drm_i915_gem_pwrite *args,
  527. struct drm_file *file)
  528. {
  529. drm_i915_private_t *dev_priv = dev->dev_private;
  530. ssize_t remain;
  531. loff_t gtt_page_base, offset;
  532. loff_t first_data_page, last_data_page, num_pages;
  533. loff_t pinned_pages, i;
  534. struct page **user_pages;
  535. struct mm_struct *mm = current->mm;
  536. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  537. int ret;
  538. uint64_t data_ptr = args->data_ptr;
  539. remain = args->size;
  540. /* Pin the user pages containing the data. We can't fault while
  541. * holding the struct mutex, and all of the pwrite implementations
  542. * want to hold it while dereferencing the user data.
  543. */
  544. first_data_page = data_ptr / PAGE_SIZE;
  545. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  546. num_pages = last_data_page - first_data_page + 1;
  547. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  548. if (user_pages == NULL)
  549. return -ENOMEM;
  550. mutex_unlock(&dev->struct_mutex);
  551. down_read(&mm->mmap_sem);
  552. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  553. num_pages, 0, 0, user_pages, NULL);
  554. up_read(&mm->mmap_sem);
  555. mutex_lock(&dev->struct_mutex);
  556. if (pinned_pages < num_pages) {
  557. ret = -EFAULT;
  558. goto out_unpin_pages;
  559. }
  560. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  561. if (ret)
  562. goto out_unpin_pages;
  563. ret = i915_gem_object_put_fence(obj);
  564. if (ret)
  565. goto out_unpin_pages;
  566. offset = obj->gtt_offset + args->offset;
  567. while (remain > 0) {
  568. /* Operation in this page
  569. *
  570. * gtt_page_base = page offset within aperture
  571. * gtt_page_offset = offset within page in aperture
  572. * data_page_index = page number in get_user_pages return
  573. * data_page_offset = offset with data_page_index page.
  574. * page_length = bytes to copy for this page
  575. */
  576. gtt_page_base = offset & PAGE_MASK;
  577. gtt_page_offset = offset_in_page(offset);
  578. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  579. data_page_offset = offset_in_page(data_ptr);
  580. page_length = remain;
  581. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  582. page_length = PAGE_SIZE - gtt_page_offset;
  583. if ((data_page_offset + page_length) > PAGE_SIZE)
  584. page_length = PAGE_SIZE - data_page_offset;
  585. slow_kernel_write(dev_priv->mm.gtt_mapping,
  586. gtt_page_base, gtt_page_offset,
  587. user_pages[data_page_index],
  588. data_page_offset,
  589. page_length);
  590. remain -= page_length;
  591. offset += page_length;
  592. data_ptr += page_length;
  593. }
  594. out_unpin_pages:
  595. for (i = 0; i < pinned_pages; i++)
  596. page_cache_release(user_pages[i]);
  597. drm_free_large(user_pages);
  598. return ret;
  599. }
  600. /**
  601. * This is the fast shmem pwrite path, which attempts to directly
  602. * copy_from_user into the kmapped pages backing the object.
  603. */
  604. static int
  605. i915_gem_shmem_pwrite_fast(struct drm_device *dev,
  606. struct drm_i915_gem_object *obj,
  607. struct drm_i915_gem_pwrite *args,
  608. struct drm_file *file)
  609. {
  610. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  611. ssize_t remain;
  612. loff_t offset;
  613. char __user *user_data;
  614. int page_offset, page_length;
  615. user_data = (char __user *) (uintptr_t) args->data_ptr;
  616. remain = args->size;
  617. offset = args->offset;
  618. obj->dirty = 1;
  619. while (remain > 0) {
  620. struct page *page;
  621. char *vaddr;
  622. int ret;
  623. /* Operation in this page
  624. *
  625. * page_offset = offset within page
  626. * page_length = bytes to copy for this page
  627. */
  628. page_offset = offset_in_page(offset);
  629. page_length = remain;
  630. if ((page_offset + remain) > PAGE_SIZE)
  631. page_length = PAGE_SIZE - page_offset;
  632. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  633. if (IS_ERR(page))
  634. return PTR_ERR(page);
  635. vaddr = kmap_atomic(page);
  636. ret = __copy_from_user_inatomic(vaddr + page_offset,
  637. user_data,
  638. page_length);
  639. kunmap_atomic(vaddr);
  640. set_page_dirty(page);
  641. mark_page_accessed(page);
  642. page_cache_release(page);
  643. /* If we get a fault while copying data, then (presumably) our
  644. * source page isn't available. Return the error and we'll
  645. * retry in the slow path.
  646. */
  647. if (ret)
  648. return -EFAULT;
  649. remain -= page_length;
  650. user_data += page_length;
  651. offset += page_length;
  652. }
  653. return 0;
  654. }
  655. /**
  656. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  657. * the memory and maps it using kmap_atomic for copying.
  658. *
  659. * This avoids taking mmap_sem for faulting on the user's address while the
  660. * struct_mutex is held.
  661. */
  662. static int
  663. i915_gem_shmem_pwrite_slow(struct drm_device *dev,
  664. struct drm_i915_gem_object *obj,
  665. struct drm_i915_gem_pwrite *args,
  666. struct drm_file *file)
  667. {
  668. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  669. ssize_t remain;
  670. loff_t offset;
  671. char __user *user_data;
  672. int shmem_page_offset, page_length, ret;
  673. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  674. user_data = (char __user *) (uintptr_t) args->data_ptr;
  675. remain = args->size;
  676. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  677. offset = args->offset;
  678. obj->dirty = 1;
  679. mutex_unlock(&dev->struct_mutex);
  680. while (remain > 0) {
  681. struct page *page;
  682. char *vaddr;
  683. /* Operation in this page
  684. *
  685. * shmem_page_offset = offset within page in shmem file
  686. * page_length = bytes to copy for this page
  687. */
  688. shmem_page_offset = offset_in_page(offset);
  689. page_length = remain;
  690. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  691. page_length = PAGE_SIZE - shmem_page_offset;
  692. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  693. if (IS_ERR(page)) {
  694. ret = PTR_ERR(page);
  695. goto out;
  696. }
  697. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  698. (page_to_phys(page) & (1 << 17)) != 0;
  699. vaddr = kmap(page);
  700. if (page_do_bit17_swizzling)
  701. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  702. user_data,
  703. page_length);
  704. else
  705. ret = __copy_from_user(vaddr + shmem_page_offset,
  706. user_data,
  707. page_length);
  708. kunmap(page);
  709. set_page_dirty(page);
  710. mark_page_accessed(page);
  711. page_cache_release(page);
  712. if (ret) {
  713. ret = -EFAULT;
  714. goto out;
  715. }
  716. remain -= page_length;
  717. user_data += page_length;
  718. offset += page_length;
  719. }
  720. out:
  721. mutex_lock(&dev->struct_mutex);
  722. /* Fixup: Kill any reinstated backing storage pages */
  723. if (obj->madv == __I915_MADV_PURGED)
  724. i915_gem_object_truncate(obj);
  725. /* and flush dirty cachelines in case the object isn't in the cpu write
  726. * domain anymore. */
  727. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  728. i915_gem_clflush_object(obj);
  729. intel_gtt_chipset_flush();
  730. }
  731. return ret;
  732. }
  733. /**
  734. * Writes data to the object referenced by handle.
  735. *
  736. * On error, the contents of the buffer that were to be modified are undefined.
  737. */
  738. int
  739. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  740. struct drm_file *file)
  741. {
  742. struct drm_i915_gem_pwrite *args = data;
  743. struct drm_i915_gem_object *obj;
  744. int ret;
  745. if (args->size == 0)
  746. return 0;
  747. if (!access_ok(VERIFY_READ,
  748. (char __user *)(uintptr_t)args->data_ptr,
  749. args->size))
  750. return -EFAULT;
  751. ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
  752. args->size);
  753. if (ret)
  754. return -EFAULT;
  755. ret = i915_mutex_lock_interruptible(dev);
  756. if (ret)
  757. return ret;
  758. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  759. if (&obj->base == NULL) {
  760. ret = -ENOENT;
  761. goto unlock;
  762. }
  763. /* Bounds check destination. */
  764. if (args->offset > obj->base.size ||
  765. args->size > obj->base.size - args->offset) {
  766. ret = -EINVAL;
  767. goto out;
  768. }
  769. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  770. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  771. * it would end up going through the fenced access, and we'll get
  772. * different detiling behavior between reading and writing.
  773. * pread/pwrite currently are reading and writing from the CPU
  774. * perspective, requiring manual detiling by the client.
  775. */
  776. if (obj->phys_obj) {
  777. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  778. goto out;
  779. }
  780. if (obj->gtt_space &&
  781. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  782. ret = i915_gem_object_pin(obj, 0, true);
  783. if (ret)
  784. goto out;
  785. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  786. if (ret)
  787. goto out_unpin;
  788. ret = i915_gem_object_put_fence(obj);
  789. if (ret)
  790. goto out_unpin;
  791. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  792. if (ret == -EFAULT)
  793. ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
  794. out_unpin:
  795. i915_gem_object_unpin(obj);
  796. if (ret != -EFAULT)
  797. goto out;
  798. /* Fall through to the shmfs paths because the gtt paths might
  799. * fail with non-page-backed user pointers (e.g. gtt mappings
  800. * when moving data between textures). */
  801. }
  802. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  803. if (ret)
  804. goto out;
  805. ret = -EFAULT;
  806. if (!i915_gem_object_needs_bit17_swizzle(obj))
  807. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
  808. if (ret == -EFAULT)
  809. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
  810. out:
  811. drm_gem_object_unreference(&obj->base);
  812. unlock:
  813. mutex_unlock(&dev->struct_mutex);
  814. return ret;
  815. }
  816. /**
  817. * Called when user space prepares to use an object with the CPU, either
  818. * through the mmap ioctl's mapping or a GTT mapping.
  819. */
  820. int
  821. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  822. struct drm_file *file)
  823. {
  824. struct drm_i915_gem_set_domain *args = data;
  825. struct drm_i915_gem_object *obj;
  826. uint32_t read_domains = args->read_domains;
  827. uint32_t write_domain = args->write_domain;
  828. int ret;
  829. if (!(dev->driver->driver_features & DRIVER_GEM))
  830. return -ENODEV;
  831. /* Only handle setting domains to types used by the CPU. */
  832. if (write_domain & I915_GEM_GPU_DOMAINS)
  833. return -EINVAL;
  834. if (read_domains & I915_GEM_GPU_DOMAINS)
  835. return -EINVAL;
  836. /* Having something in the write domain implies it's in the read
  837. * domain, and only that read domain. Enforce that in the request.
  838. */
  839. if (write_domain != 0 && read_domains != write_domain)
  840. return -EINVAL;
  841. ret = i915_mutex_lock_interruptible(dev);
  842. if (ret)
  843. return ret;
  844. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  845. if (&obj->base == NULL) {
  846. ret = -ENOENT;
  847. goto unlock;
  848. }
  849. if (read_domains & I915_GEM_DOMAIN_GTT) {
  850. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  851. /* Silently promote "you're not bound, there was nothing to do"
  852. * to success, since the client was just asking us to
  853. * make sure everything was done.
  854. */
  855. if (ret == -EINVAL)
  856. ret = 0;
  857. } else {
  858. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  859. }
  860. drm_gem_object_unreference(&obj->base);
  861. unlock:
  862. mutex_unlock(&dev->struct_mutex);
  863. return ret;
  864. }
  865. /**
  866. * Called when user space has done writes to this buffer
  867. */
  868. int
  869. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *file)
  871. {
  872. struct drm_i915_gem_sw_finish *args = data;
  873. struct drm_i915_gem_object *obj;
  874. int ret = 0;
  875. if (!(dev->driver->driver_features & DRIVER_GEM))
  876. return -ENODEV;
  877. ret = i915_mutex_lock_interruptible(dev);
  878. if (ret)
  879. return ret;
  880. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  881. if (&obj->base == NULL) {
  882. ret = -ENOENT;
  883. goto unlock;
  884. }
  885. /* Pinned buffers may be scanout, so flush the cache */
  886. if (obj->pin_count)
  887. i915_gem_object_flush_cpu_write_domain(obj);
  888. drm_gem_object_unreference(&obj->base);
  889. unlock:
  890. mutex_unlock(&dev->struct_mutex);
  891. return ret;
  892. }
  893. /**
  894. * Maps the contents of an object, returning the address it is mapped
  895. * into.
  896. *
  897. * While the mapping holds a reference on the contents of the object, it doesn't
  898. * imply a ref on the object itself.
  899. */
  900. int
  901. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *file)
  903. {
  904. struct drm_i915_gem_mmap *args = data;
  905. struct drm_gem_object *obj;
  906. unsigned long addr;
  907. if (!(dev->driver->driver_features & DRIVER_GEM))
  908. return -ENODEV;
  909. obj = drm_gem_object_lookup(dev, file, args->handle);
  910. if (obj == NULL)
  911. return -ENOENT;
  912. down_write(&current->mm->mmap_sem);
  913. addr = do_mmap(obj->filp, 0, args->size,
  914. PROT_READ | PROT_WRITE, MAP_SHARED,
  915. args->offset);
  916. up_write(&current->mm->mmap_sem);
  917. drm_gem_object_unreference_unlocked(obj);
  918. if (IS_ERR((void *)addr))
  919. return addr;
  920. args->addr_ptr = (uint64_t) addr;
  921. return 0;
  922. }
  923. /**
  924. * i915_gem_fault - fault a page into the GTT
  925. * vma: VMA in question
  926. * vmf: fault info
  927. *
  928. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  929. * from userspace. The fault handler takes care of binding the object to
  930. * the GTT (if needed), allocating and programming a fence register (again,
  931. * only if needed based on whether the old reg is still valid or the object
  932. * is tiled) and inserting a new PTE into the faulting process.
  933. *
  934. * Note that the faulting process may involve evicting existing objects
  935. * from the GTT and/or fence registers to make room. So performance may
  936. * suffer if the GTT working set is large or there are few fence registers
  937. * left.
  938. */
  939. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  940. {
  941. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  942. struct drm_device *dev = obj->base.dev;
  943. drm_i915_private_t *dev_priv = dev->dev_private;
  944. pgoff_t page_offset;
  945. unsigned long pfn;
  946. int ret = 0;
  947. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  948. /* We don't use vmf->pgoff since that has the fake offset */
  949. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  950. PAGE_SHIFT;
  951. ret = i915_mutex_lock_interruptible(dev);
  952. if (ret)
  953. goto out;
  954. trace_i915_gem_object_fault(obj, page_offset, true, write);
  955. /* Now bind it into the GTT if needed */
  956. if (!obj->map_and_fenceable) {
  957. ret = i915_gem_object_unbind(obj);
  958. if (ret)
  959. goto unlock;
  960. }
  961. if (!obj->gtt_space) {
  962. ret = i915_gem_object_bind_to_gtt(obj, 0, true);
  963. if (ret)
  964. goto unlock;
  965. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  966. if (ret)
  967. goto unlock;
  968. }
  969. if (obj->tiling_mode == I915_TILING_NONE)
  970. ret = i915_gem_object_put_fence(obj);
  971. else
  972. ret = i915_gem_object_get_fence(obj, NULL);
  973. if (ret)
  974. goto unlock;
  975. if (i915_gem_object_is_inactive(obj))
  976. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  977. obj->fault_mappable = true;
  978. pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
  979. page_offset;
  980. /* Finally, remap it using the new GTT offset */
  981. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  982. unlock:
  983. mutex_unlock(&dev->struct_mutex);
  984. out:
  985. switch (ret) {
  986. case -EIO:
  987. case -EAGAIN:
  988. /* Give the error handler a chance to run and move the
  989. * objects off the GPU active list. Next time we service the
  990. * fault, we should be able to transition the page into the
  991. * GTT without touching the GPU (and so avoid further
  992. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  993. * with coherency, just lost writes.
  994. */
  995. set_need_resched();
  996. case 0:
  997. case -ERESTARTSYS:
  998. case -EINTR:
  999. return VM_FAULT_NOPAGE;
  1000. case -ENOMEM:
  1001. return VM_FAULT_OOM;
  1002. default:
  1003. return VM_FAULT_SIGBUS;
  1004. }
  1005. }
  1006. /**
  1007. * i915_gem_release_mmap - remove physical page mappings
  1008. * @obj: obj in question
  1009. *
  1010. * Preserve the reservation of the mmapping with the DRM core code, but
  1011. * relinquish ownership of the pages back to the system.
  1012. *
  1013. * It is vital that we remove the page mapping if we have mapped a tiled
  1014. * object through the GTT and then lose the fence register due to
  1015. * resource pressure. Similarly if the object has been moved out of the
  1016. * aperture, than pages mapped into userspace must be revoked. Removing the
  1017. * mapping will then trigger a page fault on the next user access, allowing
  1018. * fixup by i915_gem_fault().
  1019. */
  1020. void
  1021. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1022. {
  1023. if (!obj->fault_mappable)
  1024. return;
  1025. if (obj->base.dev->dev_mapping)
  1026. unmap_mapping_range(obj->base.dev->dev_mapping,
  1027. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1028. obj->base.size, 1);
  1029. obj->fault_mappable = false;
  1030. }
  1031. static uint32_t
  1032. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1033. {
  1034. uint32_t gtt_size;
  1035. if (INTEL_INFO(dev)->gen >= 4 ||
  1036. tiling_mode == I915_TILING_NONE)
  1037. return size;
  1038. /* Previous chips need a power-of-two fence region when tiling */
  1039. if (INTEL_INFO(dev)->gen == 3)
  1040. gtt_size = 1024*1024;
  1041. else
  1042. gtt_size = 512*1024;
  1043. while (gtt_size < size)
  1044. gtt_size <<= 1;
  1045. return gtt_size;
  1046. }
  1047. /**
  1048. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1049. * @obj: object to check
  1050. *
  1051. * Return the required GTT alignment for an object, taking into account
  1052. * potential fence register mapping.
  1053. */
  1054. static uint32_t
  1055. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1056. uint32_t size,
  1057. int tiling_mode)
  1058. {
  1059. /*
  1060. * Minimum alignment is 4k (GTT page size), but might be greater
  1061. * if a fence register is needed for the object.
  1062. */
  1063. if (INTEL_INFO(dev)->gen >= 4 ||
  1064. tiling_mode == I915_TILING_NONE)
  1065. return 4096;
  1066. /*
  1067. * Previous chips need to be aligned to the size of the smallest
  1068. * fence register that can contain the object.
  1069. */
  1070. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1071. }
  1072. /**
  1073. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1074. * unfenced object
  1075. * @dev: the device
  1076. * @size: size of the object
  1077. * @tiling_mode: tiling mode of the object
  1078. *
  1079. * Return the required GTT alignment for an object, only taking into account
  1080. * unfenced tiled surface requirements.
  1081. */
  1082. uint32_t
  1083. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1084. uint32_t size,
  1085. int tiling_mode)
  1086. {
  1087. /*
  1088. * Minimum alignment is 4k (GTT page size) for sane hw.
  1089. */
  1090. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1091. tiling_mode == I915_TILING_NONE)
  1092. return 4096;
  1093. /* Previous hardware however needs to be aligned to a power-of-two
  1094. * tile height. The simplest method for determining this is to reuse
  1095. * the power-of-tile object size.
  1096. */
  1097. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1098. }
  1099. int
  1100. i915_gem_mmap_gtt(struct drm_file *file,
  1101. struct drm_device *dev,
  1102. uint32_t handle,
  1103. uint64_t *offset)
  1104. {
  1105. struct drm_i915_private *dev_priv = dev->dev_private;
  1106. struct drm_i915_gem_object *obj;
  1107. int ret;
  1108. if (!(dev->driver->driver_features & DRIVER_GEM))
  1109. return -ENODEV;
  1110. ret = i915_mutex_lock_interruptible(dev);
  1111. if (ret)
  1112. return ret;
  1113. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1114. if (&obj->base == NULL) {
  1115. ret = -ENOENT;
  1116. goto unlock;
  1117. }
  1118. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1119. ret = -E2BIG;
  1120. goto out;
  1121. }
  1122. if (obj->madv != I915_MADV_WILLNEED) {
  1123. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1124. ret = -EINVAL;
  1125. goto out;
  1126. }
  1127. if (!obj->base.map_list.map) {
  1128. ret = drm_gem_create_mmap_offset(&obj->base);
  1129. if (ret)
  1130. goto out;
  1131. }
  1132. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1133. out:
  1134. drm_gem_object_unreference(&obj->base);
  1135. unlock:
  1136. mutex_unlock(&dev->struct_mutex);
  1137. return ret;
  1138. }
  1139. /**
  1140. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1141. * @dev: DRM device
  1142. * @data: GTT mapping ioctl data
  1143. * @file: GEM object info
  1144. *
  1145. * Simply returns the fake offset to userspace so it can mmap it.
  1146. * The mmap call will end up in drm_gem_mmap(), which will set things
  1147. * up so we can get faults in the handler above.
  1148. *
  1149. * The fault handler will take care of binding the object into the GTT
  1150. * (since it may have been evicted to make room for something), allocating
  1151. * a fence register, and mapping the appropriate aperture address into
  1152. * userspace.
  1153. */
  1154. int
  1155. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1156. struct drm_file *file)
  1157. {
  1158. struct drm_i915_gem_mmap_gtt *args = data;
  1159. if (!(dev->driver->driver_features & DRIVER_GEM))
  1160. return -ENODEV;
  1161. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1162. }
  1163. static int
  1164. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1165. gfp_t gfpmask)
  1166. {
  1167. int page_count, i;
  1168. struct address_space *mapping;
  1169. struct inode *inode;
  1170. struct page *page;
  1171. /* Get the list of pages out of our struct file. They'll be pinned
  1172. * at this point until we release them.
  1173. */
  1174. page_count = obj->base.size / PAGE_SIZE;
  1175. BUG_ON(obj->pages != NULL);
  1176. obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
  1177. if (obj->pages == NULL)
  1178. return -ENOMEM;
  1179. inode = obj->base.filp->f_path.dentry->d_inode;
  1180. mapping = inode->i_mapping;
  1181. gfpmask |= mapping_gfp_mask(mapping);
  1182. for (i = 0; i < page_count; i++) {
  1183. page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
  1184. if (IS_ERR(page))
  1185. goto err_pages;
  1186. obj->pages[i] = page;
  1187. }
  1188. if (i915_gem_object_needs_bit17_swizzle(obj))
  1189. i915_gem_object_do_bit_17_swizzle(obj);
  1190. return 0;
  1191. err_pages:
  1192. while (i--)
  1193. page_cache_release(obj->pages[i]);
  1194. drm_free_large(obj->pages);
  1195. obj->pages = NULL;
  1196. return PTR_ERR(page);
  1197. }
  1198. static void
  1199. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1200. {
  1201. int page_count = obj->base.size / PAGE_SIZE;
  1202. int i;
  1203. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1204. if (i915_gem_object_needs_bit17_swizzle(obj))
  1205. i915_gem_object_save_bit_17_swizzle(obj);
  1206. if (obj->madv == I915_MADV_DONTNEED)
  1207. obj->dirty = 0;
  1208. for (i = 0; i < page_count; i++) {
  1209. if (obj->dirty)
  1210. set_page_dirty(obj->pages[i]);
  1211. if (obj->madv == I915_MADV_WILLNEED)
  1212. mark_page_accessed(obj->pages[i]);
  1213. page_cache_release(obj->pages[i]);
  1214. }
  1215. obj->dirty = 0;
  1216. drm_free_large(obj->pages);
  1217. obj->pages = NULL;
  1218. }
  1219. void
  1220. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1221. struct intel_ring_buffer *ring,
  1222. u32 seqno)
  1223. {
  1224. struct drm_device *dev = obj->base.dev;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. BUG_ON(ring == NULL);
  1227. obj->ring = ring;
  1228. /* Add a reference if we're newly entering the active list. */
  1229. if (!obj->active) {
  1230. drm_gem_object_reference(&obj->base);
  1231. obj->active = 1;
  1232. }
  1233. /* Move from whatever list we were on to the tail of execution. */
  1234. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1235. list_move_tail(&obj->ring_list, &ring->active_list);
  1236. obj->last_rendering_seqno = seqno;
  1237. if (obj->fenced_gpu_access) {
  1238. obj->last_fenced_seqno = seqno;
  1239. obj->last_fenced_ring = ring;
  1240. /* Bump MRU to take account of the delayed flush */
  1241. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1242. struct drm_i915_fence_reg *reg;
  1243. reg = &dev_priv->fence_regs[obj->fence_reg];
  1244. list_move_tail(&reg->lru_list,
  1245. &dev_priv->mm.fence_list);
  1246. }
  1247. }
  1248. }
  1249. static void
  1250. i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
  1251. {
  1252. list_del_init(&obj->ring_list);
  1253. obj->last_rendering_seqno = 0;
  1254. obj->last_fenced_seqno = 0;
  1255. }
  1256. static void
  1257. i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
  1258. {
  1259. struct drm_device *dev = obj->base.dev;
  1260. drm_i915_private_t *dev_priv = dev->dev_private;
  1261. BUG_ON(!obj->active);
  1262. list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
  1263. i915_gem_object_move_off_active(obj);
  1264. }
  1265. static void
  1266. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1267. {
  1268. struct drm_device *dev = obj->base.dev;
  1269. struct drm_i915_private *dev_priv = dev->dev_private;
  1270. if (obj->pin_count != 0)
  1271. list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
  1272. else
  1273. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1274. BUG_ON(!list_empty(&obj->gpu_write_list));
  1275. BUG_ON(!obj->active);
  1276. obj->ring = NULL;
  1277. obj->last_fenced_ring = NULL;
  1278. i915_gem_object_move_off_active(obj);
  1279. obj->fenced_gpu_access = false;
  1280. obj->active = 0;
  1281. obj->pending_gpu_write = false;
  1282. drm_gem_object_unreference(&obj->base);
  1283. WARN_ON(i915_verify_lists(dev));
  1284. }
  1285. /* Immediately discard the backing storage */
  1286. static void
  1287. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1288. {
  1289. struct inode *inode;
  1290. /* Our goal here is to return as much of the memory as
  1291. * is possible back to the system as we are called from OOM.
  1292. * To do this we must instruct the shmfs to drop all of its
  1293. * backing pages, *now*.
  1294. */
  1295. inode = obj->base.filp->f_path.dentry->d_inode;
  1296. shmem_truncate_range(inode, 0, (loff_t)-1);
  1297. obj->madv = __I915_MADV_PURGED;
  1298. }
  1299. static inline int
  1300. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1301. {
  1302. return obj->madv == I915_MADV_DONTNEED;
  1303. }
  1304. static void
  1305. i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
  1306. uint32_t flush_domains)
  1307. {
  1308. struct drm_i915_gem_object *obj, *next;
  1309. list_for_each_entry_safe(obj, next,
  1310. &ring->gpu_write_list,
  1311. gpu_write_list) {
  1312. if (obj->base.write_domain & flush_domains) {
  1313. uint32_t old_write_domain = obj->base.write_domain;
  1314. obj->base.write_domain = 0;
  1315. list_del_init(&obj->gpu_write_list);
  1316. i915_gem_object_move_to_active(obj, ring,
  1317. i915_gem_next_request_seqno(ring));
  1318. trace_i915_gem_object_change_domain(obj,
  1319. obj->base.read_domains,
  1320. old_write_domain);
  1321. }
  1322. }
  1323. }
  1324. static u32
  1325. i915_gem_get_seqno(struct drm_device *dev)
  1326. {
  1327. drm_i915_private_t *dev_priv = dev->dev_private;
  1328. u32 seqno = dev_priv->next_seqno;
  1329. /* reserve 0 for non-seqno */
  1330. if (++dev_priv->next_seqno == 0)
  1331. dev_priv->next_seqno = 1;
  1332. return seqno;
  1333. }
  1334. u32
  1335. i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1336. {
  1337. if (ring->outstanding_lazy_request == 0)
  1338. ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
  1339. return ring->outstanding_lazy_request;
  1340. }
  1341. int
  1342. i915_add_request(struct intel_ring_buffer *ring,
  1343. struct drm_file *file,
  1344. struct drm_i915_gem_request *request)
  1345. {
  1346. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1347. uint32_t seqno;
  1348. u32 request_ring_position;
  1349. int was_empty;
  1350. int ret;
  1351. BUG_ON(request == NULL);
  1352. seqno = i915_gem_next_request_seqno(ring);
  1353. /* Record the position of the start of the request so that
  1354. * should we detect the updated seqno part-way through the
  1355. * GPU processing the request, we never over-estimate the
  1356. * position of the head.
  1357. */
  1358. request_ring_position = intel_ring_get_tail(ring);
  1359. ret = ring->add_request(ring, &seqno);
  1360. if (ret)
  1361. return ret;
  1362. trace_i915_gem_request_add(ring, seqno);
  1363. request->seqno = seqno;
  1364. request->ring = ring;
  1365. request->tail = request_ring_position;
  1366. request->emitted_jiffies = jiffies;
  1367. was_empty = list_empty(&ring->request_list);
  1368. list_add_tail(&request->list, &ring->request_list);
  1369. if (file) {
  1370. struct drm_i915_file_private *file_priv = file->driver_priv;
  1371. spin_lock(&file_priv->mm.lock);
  1372. request->file_priv = file_priv;
  1373. list_add_tail(&request->client_list,
  1374. &file_priv->mm.request_list);
  1375. spin_unlock(&file_priv->mm.lock);
  1376. }
  1377. ring->outstanding_lazy_request = 0;
  1378. if (!dev_priv->mm.suspended) {
  1379. if (i915_enable_hangcheck) {
  1380. mod_timer(&dev_priv->hangcheck_timer,
  1381. jiffies +
  1382. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1383. }
  1384. if (was_empty)
  1385. queue_delayed_work(dev_priv->wq,
  1386. &dev_priv->mm.retire_work, HZ);
  1387. }
  1388. return 0;
  1389. }
  1390. static inline void
  1391. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1392. {
  1393. struct drm_i915_file_private *file_priv = request->file_priv;
  1394. if (!file_priv)
  1395. return;
  1396. spin_lock(&file_priv->mm.lock);
  1397. if (request->file_priv) {
  1398. list_del(&request->client_list);
  1399. request->file_priv = NULL;
  1400. }
  1401. spin_unlock(&file_priv->mm.lock);
  1402. }
  1403. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1404. struct intel_ring_buffer *ring)
  1405. {
  1406. while (!list_empty(&ring->request_list)) {
  1407. struct drm_i915_gem_request *request;
  1408. request = list_first_entry(&ring->request_list,
  1409. struct drm_i915_gem_request,
  1410. list);
  1411. list_del(&request->list);
  1412. i915_gem_request_remove_from_client(request);
  1413. kfree(request);
  1414. }
  1415. while (!list_empty(&ring->active_list)) {
  1416. struct drm_i915_gem_object *obj;
  1417. obj = list_first_entry(&ring->active_list,
  1418. struct drm_i915_gem_object,
  1419. ring_list);
  1420. obj->base.write_domain = 0;
  1421. list_del_init(&obj->gpu_write_list);
  1422. i915_gem_object_move_to_inactive(obj);
  1423. }
  1424. }
  1425. static void i915_gem_reset_fences(struct drm_device *dev)
  1426. {
  1427. struct drm_i915_private *dev_priv = dev->dev_private;
  1428. int i;
  1429. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1430. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1431. struct drm_i915_gem_object *obj = reg->obj;
  1432. if (!obj)
  1433. continue;
  1434. if (obj->tiling_mode)
  1435. i915_gem_release_mmap(obj);
  1436. reg->obj->fence_reg = I915_FENCE_REG_NONE;
  1437. reg->obj->fenced_gpu_access = false;
  1438. reg->obj->last_fenced_seqno = 0;
  1439. reg->obj->last_fenced_ring = NULL;
  1440. i915_gem_clear_fence_reg(dev, reg);
  1441. }
  1442. }
  1443. void i915_gem_reset(struct drm_device *dev)
  1444. {
  1445. struct drm_i915_private *dev_priv = dev->dev_private;
  1446. struct drm_i915_gem_object *obj;
  1447. int i;
  1448. for (i = 0; i < I915_NUM_RINGS; i++)
  1449. i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
  1450. /* Remove anything from the flushing lists. The GPU cache is likely
  1451. * to be lost on reset along with the data, so simply move the
  1452. * lost bo to the inactive list.
  1453. */
  1454. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1455. obj = list_first_entry(&dev_priv->mm.flushing_list,
  1456. struct drm_i915_gem_object,
  1457. mm_list);
  1458. obj->base.write_domain = 0;
  1459. list_del_init(&obj->gpu_write_list);
  1460. i915_gem_object_move_to_inactive(obj);
  1461. }
  1462. /* Move everything out of the GPU domains to ensure we do any
  1463. * necessary invalidation upon reuse.
  1464. */
  1465. list_for_each_entry(obj,
  1466. &dev_priv->mm.inactive_list,
  1467. mm_list)
  1468. {
  1469. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1470. }
  1471. /* The fence registers are invalidated so clear them out */
  1472. i915_gem_reset_fences(dev);
  1473. }
  1474. /**
  1475. * This function clears the request list as sequence numbers are passed.
  1476. */
  1477. void
  1478. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1479. {
  1480. uint32_t seqno;
  1481. int i;
  1482. if (list_empty(&ring->request_list))
  1483. return;
  1484. WARN_ON(i915_verify_lists(ring->dev));
  1485. seqno = ring->get_seqno(ring);
  1486. for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
  1487. if (seqno >= ring->sync_seqno[i])
  1488. ring->sync_seqno[i] = 0;
  1489. while (!list_empty(&ring->request_list)) {
  1490. struct drm_i915_gem_request *request;
  1491. request = list_first_entry(&ring->request_list,
  1492. struct drm_i915_gem_request,
  1493. list);
  1494. if (!i915_seqno_passed(seqno, request->seqno))
  1495. break;
  1496. trace_i915_gem_request_retire(ring, request->seqno);
  1497. /* We know the GPU must have read the request to have
  1498. * sent us the seqno + interrupt, so use the position
  1499. * of tail of the request to update the last known position
  1500. * of the GPU head.
  1501. */
  1502. ring->last_retired_head = request->tail;
  1503. list_del(&request->list);
  1504. i915_gem_request_remove_from_client(request);
  1505. kfree(request);
  1506. }
  1507. /* Move any buffers on the active list that are no longer referenced
  1508. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1509. */
  1510. while (!list_empty(&ring->active_list)) {
  1511. struct drm_i915_gem_object *obj;
  1512. obj = list_first_entry(&ring->active_list,
  1513. struct drm_i915_gem_object,
  1514. ring_list);
  1515. if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
  1516. break;
  1517. if (obj->base.write_domain != 0)
  1518. i915_gem_object_move_to_flushing(obj);
  1519. else
  1520. i915_gem_object_move_to_inactive(obj);
  1521. }
  1522. if (unlikely(ring->trace_irq_seqno &&
  1523. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1524. ring->irq_put(ring);
  1525. ring->trace_irq_seqno = 0;
  1526. }
  1527. WARN_ON(i915_verify_lists(ring->dev));
  1528. }
  1529. void
  1530. i915_gem_retire_requests(struct drm_device *dev)
  1531. {
  1532. drm_i915_private_t *dev_priv = dev->dev_private;
  1533. int i;
  1534. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1535. struct drm_i915_gem_object *obj, *next;
  1536. /* We must be careful that during unbind() we do not
  1537. * accidentally infinitely recurse into retire requests.
  1538. * Currently:
  1539. * retire -> free -> unbind -> wait -> retire_ring
  1540. */
  1541. list_for_each_entry_safe(obj, next,
  1542. &dev_priv->mm.deferred_free_list,
  1543. mm_list)
  1544. i915_gem_free_object_tail(obj);
  1545. }
  1546. for (i = 0; i < I915_NUM_RINGS; i++)
  1547. i915_gem_retire_requests_ring(&dev_priv->ring[i]);
  1548. }
  1549. static void
  1550. i915_gem_retire_work_handler(struct work_struct *work)
  1551. {
  1552. drm_i915_private_t *dev_priv;
  1553. struct drm_device *dev;
  1554. bool idle;
  1555. int i;
  1556. dev_priv = container_of(work, drm_i915_private_t,
  1557. mm.retire_work.work);
  1558. dev = dev_priv->dev;
  1559. /* Come back later if the device is busy... */
  1560. if (!mutex_trylock(&dev->struct_mutex)) {
  1561. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1562. return;
  1563. }
  1564. i915_gem_retire_requests(dev);
  1565. /* Send a periodic flush down the ring so we don't hold onto GEM
  1566. * objects indefinitely.
  1567. */
  1568. idle = true;
  1569. for (i = 0; i < I915_NUM_RINGS; i++) {
  1570. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  1571. if (!list_empty(&ring->gpu_write_list)) {
  1572. struct drm_i915_gem_request *request;
  1573. int ret;
  1574. ret = i915_gem_flush_ring(ring,
  1575. 0, I915_GEM_GPU_DOMAINS);
  1576. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1577. if (ret || request == NULL ||
  1578. i915_add_request(ring, NULL, request))
  1579. kfree(request);
  1580. }
  1581. idle &= list_empty(&ring->request_list);
  1582. }
  1583. if (!dev_priv->mm.suspended && !idle)
  1584. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1585. mutex_unlock(&dev->struct_mutex);
  1586. }
  1587. /**
  1588. * Waits for a sequence number to be signaled, and cleans up the
  1589. * request and object lists appropriately for that event.
  1590. */
  1591. int
  1592. i915_wait_request(struct intel_ring_buffer *ring,
  1593. uint32_t seqno,
  1594. bool do_retire)
  1595. {
  1596. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1597. u32 ier;
  1598. int ret = 0;
  1599. BUG_ON(seqno == 0);
  1600. if (atomic_read(&dev_priv->mm.wedged)) {
  1601. struct completion *x = &dev_priv->error_completion;
  1602. bool recovery_complete;
  1603. unsigned long flags;
  1604. /* Give the error handler a chance to run. */
  1605. spin_lock_irqsave(&x->wait.lock, flags);
  1606. recovery_complete = x->done > 0;
  1607. spin_unlock_irqrestore(&x->wait.lock, flags);
  1608. return recovery_complete ? -EIO : -EAGAIN;
  1609. }
  1610. if (seqno == ring->outstanding_lazy_request) {
  1611. struct drm_i915_gem_request *request;
  1612. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1613. if (request == NULL)
  1614. return -ENOMEM;
  1615. ret = i915_add_request(ring, NULL, request);
  1616. if (ret) {
  1617. kfree(request);
  1618. return ret;
  1619. }
  1620. seqno = request->seqno;
  1621. }
  1622. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  1623. if (HAS_PCH_SPLIT(ring->dev))
  1624. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1625. else
  1626. ier = I915_READ(IER);
  1627. if (!ier) {
  1628. DRM_ERROR("something (likely vbetool) disabled "
  1629. "interrupts, re-enabling\n");
  1630. ring->dev->driver->irq_preinstall(ring->dev);
  1631. ring->dev->driver->irq_postinstall(ring->dev);
  1632. }
  1633. trace_i915_gem_request_wait_begin(ring, seqno);
  1634. ring->waiting_seqno = seqno;
  1635. if (ring->irq_get(ring)) {
  1636. if (dev_priv->mm.interruptible)
  1637. ret = wait_event_interruptible(ring->irq_queue,
  1638. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1639. || atomic_read(&dev_priv->mm.wedged));
  1640. else
  1641. wait_event(ring->irq_queue,
  1642. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1643. || atomic_read(&dev_priv->mm.wedged));
  1644. ring->irq_put(ring);
  1645. } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
  1646. seqno) ||
  1647. atomic_read(&dev_priv->mm.wedged), 3000))
  1648. ret = -EBUSY;
  1649. ring->waiting_seqno = 0;
  1650. trace_i915_gem_request_wait_end(ring, seqno);
  1651. }
  1652. if (atomic_read(&dev_priv->mm.wedged))
  1653. ret = -EAGAIN;
  1654. /* Directly dispatch request retiring. While we have the work queue
  1655. * to handle this, the waiter on a request often wants an associated
  1656. * buffer to have made it to the inactive list, and we would need
  1657. * a separate wait queue to handle that.
  1658. */
  1659. if (ret == 0 && do_retire)
  1660. i915_gem_retire_requests_ring(ring);
  1661. return ret;
  1662. }
  1663. /**
  1664. * Ensures that all rendering to the object has completed and the object is
  1665. * safe to unbind from the GTT or access from the CPU.
  1666. */
  1667. int
  1668. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
  1669. {
  1670. int ret;
  1671. /* This function only exists to support waiting for existing rendering,
  1672. * not for emitting required flushes.
  1673. */
  1674. BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1675. /* If there is rendering queued on the buffer being evicted, wait for
  1676. * it.
  1677. */
  1678. if (obj->active) {
  1679. ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
  1680. true);
  1681. if (ret)
  1682. return ret;
  1683. }
  1684. return 0;
  1685. }
  1686. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  1687. {
  1688. u32 old_write_domain, old_read_domains;
  1689. /* Act a barrier for all accesses through the GTT */
  1690. mb();
  1691. /* Force a pagefault for domain tracking on next user access */
  1692. i915_gem_release_mmap(obj);
  1693. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  1694. return;
  1695. old_read_domains = obj->base.read_domains;
  1696. old_write_domain = obj->base.write_domain;
  1697. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  1698. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  1699. trace_i915_gem_object_change_domain(obj,
  1700. old_read_domains,
  1701. old_write_domain);
  1702. }
  1703. /**
  1704. * Unbinds an object from the GTT aperture.
  1705. */
  1706. int
  1707. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  1708. {
  1709. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1710. int ret = 0;
  1711. if (obj->gtt_space == NULL)
  1712. return 0;
  1713. if (obj->pin_count != 0) {
  1714. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1715. return -EINVAL;
  1716. }
  1717. ret = i915_gem_object_finish_gpu(obj);
  1718. if (ret == -ERESTARTSYS)
  1719. return ret;
  1720. /* Continue on if we fail due to EIO, the GPU is hung so we
  1721. * should be safe and we need to cleanup or else we might
  1722. * cause memory corruption through use-after-free.
  1723. */
  1724. i915_gem_object_finish_gtt(obj);
  1725. /* Move the object to the CPU domain to ensure that
  1726. * any possible CPU writes while it's not in the GTT
  1727. * are flushed when we go to remap it.
  1728. */
  1729. if (ret == 0)
  1730. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1731. if (ret == -ERESTARTSYS)
  1732. return ret;
  1733. if (ret) {
  1734. /* In the event of a disaster, abandon all caches and
  1735. * hope for the best.
  1736. */
  1737. i915_gem_clflush_object(obj);
  1738. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1739. }
  1740. /* release the fence reg _after_ flushing */
  1741. ret = i915_gem_object_put_fence(obj);
  1742. if (ret == -ERESTARTSYS)
  1743. return ret;
  1744. trace_i915_gem_object_unbind(obj);
  1745. i915_gem_gtt_unbind_object(obj);
  1746. if (obj->has_aliasing_ppgtt_mapping) {
  1747. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  1748. obj->has_aliasing_ppgtt_mapping = 0;
  1749. }
  1750. i915_gem_object_put_pages_gtt(obj);
  1751. list_del_init(&obj->gtt_list);
  1752. list_del_init(&obj->mm_list);
  1753. /* Avoid an unnecessary call to unbind on rebind. */
  1754. obj->map_and_fenceable = true;
  1755. drm_mm_put_block(obj->gtt_space);
  1756. obj->gtt_space = NULL;
  1757. obj->gtt_offset = 0;
  1758. if (i915_gem_object_is_purgeable(obj))
  1759. i915_gem_object_truncate(obj);
  1760. return ret;
  1761. }
  1762. int
  1763. i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1764. uint32_t invalidate_domains,
  1765. uint32_t flush_domains)
  1766. {
  1767. int ret;
  1768. if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
  1769. return 0;
  1770. trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
  1771. ret = ring->flush(ring, invalidate_domains, flush_domains);
  1772. if (ret)
  1773. return ret;
  1774. if (flush_domains & I915_GEM_GPU_DOMAINS)
  1775. i915_gem_process_flushing_list(ring, flush_domains);
  1776. return 0;
  1777. }
  1778. static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
  1779. {
  1780. int ret;
  1781. if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
  1782. return 0;
  1783. if (!list_empty(&ring->gpu_write_list)) {
  1784. ret = i915_gem_flush_ring(ring,
  1785. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1786. if (ret)
  1787. return ret;
  1788. }
  1789. return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
  1790. do_retire);
  1791. }
  1792. int i915_gpu_idle(struct drm_device *dev, bool do_retire)
  1793. {
  1794. drm_i915_private_t *dev_priv = dev->dev_private;
  1795. int ret, i;
  1796. /* Flush everything onto the inactive list. */
  1797. for (i = 0; i < I915_NUM_RINGS; i++) {
  1798. ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
  1799. if (ret)
  1800. return ret;
  1801. }
  1802. return 0;
  1803. }
  1804. static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
  1805. struct intel_ring_buffer *pipelined)
  1806. {
  1807. struct drm_device *dev = obj->base.dev;
  1808. drm_i915_private_t *dev_priv = dev->dev_private;
  1809. u32 size = obj->gtt_space->size;
  1810. int regnum = obj->fence_reg;
  1811. uint64_t val;
  1812. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1813. 0xfffff000) << 32;
  1814. val |= obj->gtt_offset & 0xfffff000;
  1815. val |= (uint64_t)((obj->stride / 128) - 1) <<
  1816. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1817. if (obj->tiling_mode == I915_TILING_Y)
  1818. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1819. val |= I965_FENCE_REG_VALID;
  1820. if (pipelined) {
  1821. int ret = intel_ring_begin(pipelined, 6);
  1822. if (ret)
  1823. return ret;
  1824. intel_ring_emit(pipelined, MI_NOOP);
  1825. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1826. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
  1827. intel_ring_emit(pipelined, (u32)val);
  1828. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
  1829. intel_ring_emit(pipelined, (u32)(val >> 32));
  1830. intel_ring_advance(pipelined);
  1831. } else
  1832. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
  1833. return 0;
  1834. }
  1835. static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
  1836. struct intel_ring_buffer *pipelined)
  1837. {
  1838. struct drm_device *dev = obj->base.dev;
  1839. drm_i915_private_t *dev_priv = dev->dev_private;
  1840. u32 size = obj->gtt_space->size;
  1841. int regnum = obj->fence_reg;
  1842. uint64_t val;
  1843. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1844. 0xfffff000) << 32;
  1845. val |= obj->gtt_offset & 0xfffff000;
  1846. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1847. if (obj->tiling_mode == I915_TILING_Y)
  1848. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1849. val |= I965_FENCE_REG_VALID;
  1850. if (pipelined) {
  1851. int ret = intel_ring_begin(pipelined, 6);
  1852. if (ret)
  1853. return ret;
  1854. intel_ring_emit(pipelined, MI_NOOP);
  1855. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1856. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
  1857. intel_ring_emit(pipelined, (u32)val);
  1858. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
  1859. intel_ring_emit(pipelined, (u32)(val >> 32));
  1860. intel_ring_advance(pipelined);
  1861. } else
  1862. I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
  1863. return 0;
  1864. }
  1865. static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
  1866. struct intel_ring_buffer *pipelined)
  1867. {
  1868. struct drm_device *dev = obj->base.dev;
  1869. drm_i915_private_t *dev_priv = dev->dev_private;
  1870. u32 size = obj->gtt_space->size;
  1871. u32 fence_reg, val, pitch_val;
  1872. int tile_width;
  1873. if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  1874. (size & -size) != size ||
  1875. (obj->gtt_offset & (size - 1)),
  1876. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  1877. obj->gtt_offset, obj->map_and_fenceable, size))
  1878. return -EINVAL;
  1879. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  1880. tile_width = 128;
  1881. else
  1882. tile_width = 512;
  1883. /* Note: pitch better be a power of two tile widths */
  1884. pitch_val = obj->stride / tile_width;
  1885. pitch_val = ffs(pitch_val) - 1;
  1886. val = obj->gtt_offset;
  1887. if (obj->tiling_mode == I915_TILING_Y)
  1888. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1889. val |= I915_FENCE_SIZE_BITS(size);
  1890. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1891. val |= I830_FENCE_REG_VALID;
  1892. fence_reg = obj->fence_reg;
  1893. if (fence_reg < 8)
  1894. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  1895. else
  1896. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  1897. if (pipelined) {
  1898. int ret = intel_ring_begin(pipelined, 4);
  1899. if (ret)
  1900. return ret;
  1901. intel_ring_emit(pipelined, MI_NOOP);
  1902. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  1903. intel_ring_emit(pipelined, fence_reg);
  1904. intel_ring_emit(pipelined, val);
  1905. intel_ring_advance(pipelined);
  1906. } else
  1907. I915_WRITE(fence_reg, val);
  1908. return 0;
  1909. }
  1910. static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
  1911. struct intel_ring_buffer *pipelined)
  1912. {
  1913. struct drm_device *dev = obj->base.dev;
  1914. drm_i915_private_t *dev_priv = dev->dev_private;
  1915. u32 size = obj->gtt_space->size;
  1916. int regnum = obj->fence_reg;
  1917. uint32_t val;
  1918. uint32_t pitch_val;
  1919. if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  1920. (size & -size) != size ||
  1921. (obj->gtt_offset & (size - 1)),
  1922. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  1923. obj->gtt_offset, size))
  1924. return -EINVAL;
  1925. pitch_val = obj->stride / 128;
  1926. pitch_val = ffs(pitch_val) - 1;
  1927. val = obj->gtt_offset;
  1928. if (obj->tiling_mode == I915_TILING_Y)
  1929. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1930. val |= I830_FENCE_SIZE_BITS(size);
  1931. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1932. val |= I830_FENCE_REG_VALID;
  1933. if (pipelined) {
  1934. int ret = intel_ring_begin(pipelined, 4);
  1935. if (ret)
  1936. return ret;
  1937. intel_ring_emit(pipelined, MI_NOOP);
  1938. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  1939. intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
  1940. intel_ring_emit(pipelined, val);
  1941. intel_ring_advance(pipelined);
  1942. } else
  1943. I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
  1944. return 0;
  1945. }
  1946. static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1947. {
  1948. return i915_seqno_passed(ring->get_seqno(ring), seqno);
  1949. }
  1950. static int
  1951. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
  1952. struct intel_ring_buffer *pipelined)
  1953. {
  1954. int ret;
  1955. if (obj->fenced_gpu_access) {
  1956. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  1957. ret = i915_gem_flush_ring(obj->last_fenced_ring,
  1958. 0, obj->base.write_domain);
  1959. if (ret)
  1960. return ret;
  1961. }
  1962. obj->fenced_gpu_access = false;
  1963. }
  1964. if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
  1965. if (!ring_passed_seqno(obj->last_fenced_ring,
  1966. obj->last_fenced_seqno)) {
  1967. ret = i915_wait_request(obj->last_fenced_ring,
  1968. obj->last_fenced_seqno,
  1969. true);
  1970. if (ret)
  1971. return ret;
  1972. }
  1973. obj->last_fenced_seqno = 0;
  1974. obj->last_fenced_ring = NULL;
  1975. }
  1976. /* Ensure that all CPU reads are completed before installing a fence
  1977. * and all writes before removing the fence.
  1978. */
  1979. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  1980. mb();
  1981. return 0;
  1982. }
  1983. int
  1984. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  1985. {
  1986. int ret;
  1987. if (obj->tiling_mode)
  1988. i915_gem_release_mmap(obj);
  1989. ret = i915_gem_object_flush_fence(obj, NULL);
  1990. if (ret)
  1991. return ret;
  1992. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1993. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1994. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
  1995. i915_gem_clear_fence_reg(obj->base.dev,
  1996. &dev_priv->fence_regs[obj->fence_reg]);
  1997. obj->fence_reg = I915_FENCE_REG_NONE;
  1998. }
  1999. return 0;
  2000. }
  2001. static struct drm_i915_fence_reg *
  2002. i915_find_fence_reg(struct drm_device *dev,
  2003. struct intel_ring_buffer *pipelined)
  2004. {
  2005. struct drm_i915_private *dev_priv = dev->dev_private;
  2006. struct drm_i915_fence_reg *reg, *first, *avail;
  2007. int i;
  2008. /* First try to find a free reg */
  2009. avail = NULL;
  2010. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2011. reg = &dev_priv->fence_regs[i];
  2012. if (!reg->obj)
  2013. return reg;
  2014. if (!reg->pin_count)
  2015. avail = reg;
  2016. }
  2017. if (avail == NULL)
  2018. return NULL;
  2019. /* None available, try to steal one or wait for a user to finish */
  2020. avail = first = NULL;
  2021. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2022. if (reg->pin_count)
  2023. continue;
  2024. if (first == NULL)
  2025. first = reg;
  2026. if (!pipelined ||
  2027. !reg->obj->last_fenced_ring ||
  2028. reg->obj->last_fenced_ring == pipelined) {
  2029. avail = reg;
  2030. break;
  2031. }
  2032. }
  2033. if (avail == NULL)
  2034. avail = first;
  2035. return avail;
  2036. }
  2037. /**
  2038. * i915_gem_object_get_fence - set up a fence reg for an object
  2039. * @obj: object to map through a fence reg
  2040. * @pipelined: ring on which to queue the change, or NULL for CPU access
  2041. * @interruptible: must we wait uninterruptibly for the register to retire?
  2042. *
  2043. * When mapping objects through the GTT, userspace wants to be able to write
  2044. * to them without having to worry about swizzling if the object is tiled.
  2045. *
  2046. * This function walks the fence regs looking for a free one for @obj,
  2047. * stealing one if it can't find any.
  2048. *
  2049. * It then sets up the reg based on the object's properties: address, pitch
  2050. * and tiling format.
  2051. */
  2052. int
  2053. i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  2054. struct intel_ring_buffer *pipelined)
  2055. {
  2056. struct drm_device *dev = obj->base.dev;
  2057. struct drm_i915_private *dev_priv = dev->dev_private;
  2058. struct drm_i915_fence_reg *reg;
  2059. int ret;
  2060. /* XXX disable pipelining. There are bugs. Shocking. */
  2061. pipelined = NULL;
  2062. /* Just update our place in the LRU if our fence is getting reused. */
  2063. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2064. reg = &dev_priv->fence_regs[obj->fence_reg];
  2065. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2066. if (obj->tiling_changed) {
  2067. ret = i915_gem_object_flush_fence(obj, pipelined);
  2068. if (ret)
  2069. return ret;
  2070. if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
  2071. pipelined = NULL;
  2072. if (pipelined) {
  2073. reg->setup_seqno =
  2074. i915_gem_next_request_seqno(pipelined);
  2075. obj->last_fenced_seqno = reg->setup_seqno;
  2076. obj->last_fenced_ring = pipelined;
  2077. }
  2078. goto update;
  2079. }
  2080. if (!pipelined) {
  2081. if (reg->setup_seqno) {
  2082. if (!ring_passed_seqno(obj->last_fenced_ring,
  2083. reg->setup_seqno)) {
  2084. ret = i915_wait_request(obj->last_fenced_ring,
  2085. reg->setup_seqno,
  2086. true);
  2087. if (ret)
  2088. return ret;
  2089. }
  2090. reg->setup_seqno = 0;
  2091. }
  2092. } else if (obj->last_fenced_ring &&
  2093. obj->last_fenced_ring != pipelined) {
  2094. ret = i915_gem_object_flush_fence(obj, pipelined);
  2095. if (ret)
  2096. return ret;
  2097. }
  2098. return 0;
  2099. }
  2100. reg = i915_find_fence_reg(dev, pipelined);
  2101. if (reg == NULL)
  2102. return -EDEADLK;
  2103. ret = i915_gem_object_flush_fence(obj, pipelined);
  2104. if (ret)
  2105. return ret;
  2106. if (reg->obj) {
  2107. struct drm_i915_gem_object *old = reg->obj;
  2108. drm_gem_object_reference(&old->base);
  2109. if (old->tiling_mode)
  2110. i915_gem_release_mmap(old);
  2111. ret = i915_gem_object_flush_fence(old, pipelined);
  2112. if (ret) {
  2113. drm_gem_object_unreference(&old->base);
  2114. return ret;
  2115. }
  2116. if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
  2117. pipelined = NULL;
  2118. old->fence_reg = I915_FENCE_REG_NONE;
  2119. old->last_fenced_ring = pipelined;
  2120. old->last_fenced_seqno =
  2121. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2122. drm_gem_object_unreference(&old->base);
  2123. } else if (obj->last_fenced_seqno == 0)
  2124. pipelined = NULL;
  2125. reg->obj = obj;
  2126. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2127. obj->fence_reg = reg - dev_priv->fence_regs;
  2128. obj->last_fenced_ring = pipelined;
  2129. reg->setup_seqno =
  2130. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2131. obj->last_fenced_seqno = reg->setup_seqno;
  2132. update:
  2133. obj->tiling_changed = false;
  2134. switch (INTEL_INFO(dev)->gen) {
  2135. case 7:
  2136. case 6:
  2137. ret = sandybridge_write_fence_reg(obj, pipelined);
  2138. break;
  2139. case 5:
  2140. case 4:
  2141. ret = i965_write_fence_reg(obj, pipelined);
  2142. break;
  2143. case 3:
  2144. ret = i915_write_fence_reg(obj, pipelined);
  2145. break;
  2146. case 2:
  2147. ret = i830_write_fence_reg(obj, pipelined);
  2148. break;
  2149. }
  2150. return ret;
  2151. }
  2152. /**
  2153. * i915_gem_clear_fence_reg - clear out fence register info
  2154. * @obj: object to clear
  2155. *
  2156. * Zeroes out the fence register itself and clears out the associated
  2157. * data structures in dev_priv and obj.
  2158. */
  2159. static void
  2160. i915_gem_clear_fence_reg(struct drm_device *dev,
  2161. struct drm_i915_fence_reg *reg)
  2162. {
  2163. drm_i915_private_t *dev_priv = dev->dev_private;
  2164. uint32_t fence_reg = reg - dev_priv->fence_regs;
  2165. switch (INTEL_INFO(dev)->gen) {
  2166. case 7:
  2167. case 6:
  2168. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
  2169. break;
  2170. case 5:
  2171. case 4:
  2172. I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
  2173. break;
  2174. case 3:
  2175. if (fence_reg >= 8)
  2176. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  2177. else
  2178. case 2:
  2179. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  2180. I915_WRITE(fence_reg, 0);
  2181. break;
  2182. }
  2183. list_del_init(&reg->lru_list);
  2184. reg->obj = NULL;
  2185. reg->setup_seqno = 0;
  2186. reg->pin_count = 0;
  2187. }
  2188. /**
  2189. * Finds free space in the GTT aperture and binds the object there.
  2190. */
  2191. static int
  2192. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2193. unsigned alignment,
  2194. bool map_and_fenceable)
  2195. {
  2196. struct drm_device *dev = obj->base.dev;
  2197. drm_i915_private_t *dev_priv = dev->dev_private;
  2198. struct drm_mm_node *free_space;
  2199. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2200. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2201. bool mappable, fenceable;
  2202. int ret;
  2203. if (obj->madv != I915_MADV_WILLNEED) {
  2204. DRM_ERROR("Attempting to bind a purgeable object\n");
  2205. return -EINVAL;
  2206. }
  2207. fence_size = i915_gem_get_gtt_size(dev,
  2208. obj->base.size,
  2209. obj->tiling_mode);
  2210. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2211. obj->base.size,
  2212. obj->tiling_mode);
  2213. unfenced_alignment =
  2214. i915_gem_get_unfenced_gtt_alignment(dev,
  2215. obj->base.size,
  2216. obj->tiling_mode);
  2217. if (alignment == 0)
  2218. alignment = map_and_fenceable ? fence_alignment :
  2219. unfenced_alignment;
  2220. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2221. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2222. return -EINVAL;
  2223. }
  2224. size = map_and_fenceable ? fence_size : obj->base.size;
  2225. /* If the object is bigger than the entire aperture, reject it early
  2226. * before evicting everything in a vain attempt to find space.
  2227. */
  2228. if (obj->base.size >
  2229. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2230. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2231. return -E2BIG;
  2232. }
  2233. search_free:
  2234. if (map_and_fenceable)
  2235. free_space =
  2236. drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
  2237. size, alignment, 0,
  2238. dev_priv->mm.gtt_mappable_end,
  2239. 0);
  2240. else
  2241. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2242. size, alignment, 0);
  2243. if (free_space != NULL) {
  2244. if (map_and_fenceable)
  2245. obj->gtt_space =
  2246. drm_mm_get_block_range_generic(free_space,
  2247. size, alignment, 0,
  2248. dev_priv->mm.gtt_mappable_end,
  2249. 0);
  2250. else
  2251. obj->gtt_space =
  2252. drm_mm_get_block(free_space, size, alignment);
  2253. }
  2254. if (obj->gtt_space == NULL) {
  2255. /* If the gtt is empty and we're still having trouble
  2256. * fitting our object in, we're out of memory.
  2257. */
  2258. ret = i915_gem_evict_something(dev, size, alignment,
  2259. map_and_fenceable);
  2260. if (ret)
  2261. return ret;
  2262. goto search_free;
  2263. }
  2264. ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
  2265. if (ret) {
  2266. drm_mm_put_block(obj->gtt_space);
  2267. obj->gtt_space = NULL;
  2268. if (ret == -ENOMEM) {
  2269. /* first try to reclaim some memory by clearing the GTT */
  2270. ret = i915_gem_evict_everything(dev, false);
  2271. if (ret) {
  2272. /* now try to shrink everyone else */
  2273. if (gfpmask) {
  2274. gfpmask = 0;
  2275. goto search_free;
  2276. }
  2277. return -ENOMEM;
  2278. }
  2279. goto search_free;
  2280. }
  2281. return ret;
  2282. }
  2283. ret = i915_gem_gtt_bind_object(obj);
  2284. if (ret) {
  2285. i915_gem_object_put_pages_gtt(obj);
  2286. drm_mm_put_block(obj->gtt_space);
  2287. obj->gtt_space = NULL;
  2288. if (i915_gem_evict_everything(dev, false))
  2289. return ret;
  2290. goto search_free;
  2291. }
  2292. list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
  2293. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2294. /* Assert that the object is not currently in any GPU domain. As it
  2295. * wasn't in the GTT, there shouldn't be any way it could have been in
  2296. * a GPU cache
  2297. */
  2298. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  2299. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  2300. obj->gtt_offset = obj->gtt_space->start;
  2301. fenceable =
  2302. obj->gtt_space->size == fence_size &&
  2303. (obj->gtt_space->start & (fence_alignment - 1)) == 0;
  2304. mappable =
  2305. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2306. obj->map_and_fenceable = mappable && fenceable;
  2307. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2308. return 0;
  2309. }
  2310. void
  2311. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2312. {
  2313. /* If we don't have a page list set up, then we're not pinned
  2314. * to GPU, and we can ignore the cache flush because it'll happen
  2315. * again at bind time.
  2316. */
  2317. if (obj->pages == NULL)
  2318. return;
  2319. /* If the GPU is snooping the contents of the CPU cache,
  2320. * we do not need to manually clear the CPU cache lines. However,
  2321. * the caches are only snooped when the render cache is
  2322. * flushed/invalidated. As we always have to emit invalidations
  2323. * and flushes when moving into and out of the RENDER domain, correct
  2324. * snooping behaviour occurs naturally as the result of our domain
  2325. * tracking.
  2326. */
  2327. if (obj->cache_level != I915_CACHE_NONE)
  2328. return;
  2329. trace_i915_gem_object_clflush(obj);
  2330. drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
  2331. }
  2332. /** Flushes any GPU write domain for the object if it's dirty. */
  2333. static int
  2334. i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
  2335. {
  2336. if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2337. return 0;
  2338. /* Queue the GPU write cache flushing we need. */
  2339. return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2340. }
  2341. /** Flushes the GTT write domain for the object if it's dirty. */
  2342. static void
  2343. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2344. {
  2345. uint32_t old_write_domain;
  2346. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2347. return;
  2348. /* No actual flushing is required for the GTT write domain. Writes
  2349. * to it immediately go to main memory as far as we know, so there's
  2350. * no chipset flush. It also doesn't land in render cache.
  2351. *
  2352. * However, we do have to enforce the order so that all writes through
  2353. * the GTT land before any writes to the device, such as updates to
  2354. * the GATT itself.
  2355. */
  2356. wmb();
  2357. old_write_domain = obj->base.write_domain;
  2358. obj->base.write_domain = 0;
  2359. trace_i915_gem_object_change_domain(obj,
  2360. obj->base.read_domains,
  2361. old_write_domain);
  2362. }
  2363. /** Flushes the CPU write domain for the object if it's dirty. */
  2364. static void
  2365. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2366. {
  2367. uint32_t old_write_domain;
  2368. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2369. return;
  2370. i915_gem_clflush_object(obj);
  2371. intel_gtt_chipset_flush();
  2372. old_write_domain = obj->base.write_domain;
  2373. obj->base.write_domain = 0;
  2374. trace_i915_gem_object_change_domain(obj,
  2375. obj->base.read_domains,
  2376. old_write_domain);
  2377. }
  2378. /**
  2379. * Moves a single object to the GTT read, and possibly write domain.
  2380. *
  2381. * This function returns when the move is complete, including waiting on
  2382. * flushes to occur.
  2383. */
  2384. int
  2385. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2386. {
  2387. uint32_t old_write_domain, old_read_domains;
  2388. int ret;
  2389. /* Not valid to be called on unbound objects. */
  2390. if (obj->gtt_space == NULL)
  2391. return -EINVAL;
  2392. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2393. return 0;
  2394. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2395. if (ret)
  2396. return ret;
  2397. if (obj->pending_gpu_write || write) {
  2398. ret = i915_gem_object_wait_rendering(obj);
  2399. if (ret)
  2400. return ret;
  2401. }
  2402. i915_gem_object_flush_cpu_write_domain(obj);
  2403. old_write_domain = obj->base.write_domain;
  2404. old_read_domains = obj->base.read_domains;
  2405. /* It should now be out of any other write domains, and we can update
  2406. * the domain values for our changes.
  2407. */
  2408. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2409. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2410. if (write) {
  2411. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2412. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2413. obj->dirty = 1;
  2414. }
  2415. trace_i915_gem_object_change_domain(obj,
  2416. old_read_domains,
  2417. old_write_domain);
  2418. return 0;
  2419. }
  2420. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2421. enum i915_cache_level cache_level)
  2422. {
  2423. struct drm_device *dev = obj->base.dev;
  2424. drm_i915_private_t *dev_priv = dev->dev_private;
  2425. int ret;
  2426. if (obj->cache_level == cache_level)
  2427. return 0;
  2428. if (obj->pin_count) {
  2429. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2430. return -EBUSY;
  2431. }
  2432. if (obj->gtt_space) {
  2433. ret = i915_gem_object_finish_gpu(obj);
  2434. if (ret)
  2435. return ret;
  2436. i915_gem_object_finish_gtt(obj);
  2437. /* Before SandyBridge, you could not use tiling or fence
  2438. * registers with snooped memory, so relinquish any fences
  2439. * currently pointing to our region in the aperture.
  2440. */
  2441. if (INTEL_INFO(obj->base.dev)->gen < 6) {
  2442. ret = i915_gem_object_put_fence(obj);
  2443. if (ret)
  2444. return ret;
  2445. }
  2446. i915_gem_gtt_rebind_object(obj, cache_level);
  2447. if (obj->has_aliasing_ppgtt_mapping)
  2448. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2449. obj, cache_level);
  2450. }
  2451. if (cache_level == I915_CACHE_NONE) {
  2452. u32 old_read_domains, old_write_domain;
  2453. /* If we're coming from LLC cached, then we haven't
  2454. * actually been tracking whether the data is in the
  2455. * CPU cache or not, since we only allow one bit set
  2456. * in obj->write_domain and have been skipping the clflushes.
  2457. * Just set it to the CPU cache for now.
  2458. */
  2459. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2460. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2461. old_read_domains = obj->base.read_domains;
  2462. old_write_domain = obj->base.write_domain;
  2463. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2464. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2465. trace_i915_gem_object_change_domain(obj,
  2466. old_read_domains,
  2467. old_write_domain);
  2468. }
  2469. obj->cache_level = cache_level;
  2470. return 0;
  2471. }
  2472. /*
  2473. * Prepare buffer for display plane (scanout, cursors, etc).
  2474. * Can be called from an uninterruptible phase (modesetting) and allows
  2475. * any flushes to be pipelined (for pageflips).
  2476. *
  2477. * For the display plane, we want to be in the GTT but out of any write
  2478. * domains. So in many ways this looks like set_to_gtt_domain() apart from the
  2479. * ability to pipeline the waits, pinning and any additional subtleties
  2480. * that may differentiate the display plane from ordinary buffers.
  2481. */
  2482. int
  2483. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2484. u32 alignment,
  2485. struct intel_ring_buffer *pipelined)
  2486. {
  2487. u32 old_read_domains, old_write_domain;
  2488. int ret;
  2489. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2490. if (ret)
  2491. return ret;
  2492. if (pipelined != obj->ring) {
  2493. ret = i915_gem_object_wait_rendering(obj);
  2494. if (ret == -ERESTARTSYS)
  2495. return ret;
  2496. }
  2497. /* The display engine is not coherent with the LLC cache on gen6. As
  2498. * a result, we make sure that the pinning that is about to occur is
  2499. * done with uncached PTEs. This is lowest common denominator for all
  2500. * chipsets.
  2501. *
  2502. * However for gen6+, we could do better by using the GFDT bit instead
  2503. * of uncaching, which would allow us to flush all the LLC-cached data
  2504. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2505. */
  2506. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2507. if (ret)
  2508. return ret;
  2509. /* As the user may map the buffer once pinned in the display plane
  2510. * (e.g. libkms for the bootup splash), we have to ensure that we
  2511. * always use map_and_fenceable for all scanout buffers.
  2512. */
  2513. ret = i915_gem_object_pin(obj, alignment, true);
  2514. if (ret)
  2515. return ret;
  2516. i915_gem_object_flush_cpu_write_domain(obj);
  2517. old_write_domain = obj->base.write_domain;
  2518. old_read_domains = obj->base.read_domains;
  2519. /* It should now be out of any other write domains, and we can update
  2520. * the domain values for our changes.
  2521. */
  2522. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2523. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2524. trace_i915_gem_object_change_domain(obj,
  2525. old_read_domains,
  2526. old_write_domain);
  2527. return 0;
  2528. }
  2529. int
  2530. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2531. {
  2532. int ret;
  2533. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2534. return 0;
  2535. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2536. ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2537. if (ret)
  2538. return ret;
  2539. }
  2540. ret = i915_gem_object_wait_rendering(obj);
  2541. if (ret)
  2542. return ret;
  2543. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2544. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2545. return 0;
  2546. }
  2547. /**
  2548. * Moves a single object to the CPU read, and possibly write domain.
  2549. *
  2550. * This function returns when the move is complete, including waiting on
  2551. * flushes to occur.
  2552. */
  2553. static int
  2554. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2555. {
  2556. uint32_t old_write_domain, old_read_domains;
  2557. int ret;
  2558. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2559. return 0;
  2560. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2561. if (ret)
  2562. return ret;
  2563. ret = i915_gem_object_wait_rendering(obj);
  2564. if (ret)
  2565. return ret;
  2566. i915_gem_object_flush_gtt_write_domain(obj);
  2567. /* If we have a partially-valid cache of the object in the CPU,
  2568. * finish invalidating it and free the per-page flags.
  2569. */
  2570. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2571. old_write_domain = obj->base.write_domain;
  2572. old_read_domains = obj->base.read_domains;
  2573. /* Flush the CPU cache if it's still invalid. */
  2574. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2575. i915_gem_clflush_object(obj);
  2576. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2577. }
  2578. /* It should now be out of any other write domains, and we can update
  2579. * the domain values for our changes.
  2580. */
  2581. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2582. /* If we're writing through the CPU, then the GPU read domains will
  2583. * need to be invalidated at next use.
  2584. */
  2585. if (write) {
  2586. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2587. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2588. }
  2589. trace_i915_gem_object_change_domain(obj,
  2590. old_read_domains,
  2591. old_write_domain);
  2592. return 0;
  2593. }
  2594. /**
  2595. * Moves the object from a partially CPU read to a full one.
  2596. *
  2597. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2598. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2599. */
  2600. static void
  2601. i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
  2602. {
  2603. if (!obj->page_cpu_valid)
  2604. return;
  2605. /* If we're partially in the CPU read domain, finish moving it in.
  2606. */
  2607. if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
  2608. int i;
  2609. for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
  2610. if (obj->page_cpu_valid[i])
  2611. continue;
  2612. drm_clflush_pages(obj->pages + i, 1);
  2613. }
  2614. }
  2615. /* Free the page_cpu_valid mappings which are now stale, whether
  2616. * or not we've got I915_GEM_DOMAIN_CPU.
  2617. */
  2618. kfree(obj->page_cpu_valid);
  2619. obj->page_cpu_valid = NULL;
  2620. }
  2621. /**
  2622. * Set the CPU read domain on a range of the object.
  2623. *
  2624. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2625. * not entirely valid. The page_cpu_valid member of the object flags which
  2626. * pages have been flushed, and will be respected by
  2627. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2628. * of the whole object.
  2629. *
  2630. * This function returns when the move is complete, including waiting on
  2631. * flushes to occur.
  2632. */
  2633. static int
  2634. i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  2635. uint64_t offset, uint64_t size)
  2636. {
  2637. uint32_t old_read_domains;
  2638. int i, ret;
  2639. if (offset == 0 && size == obj->base.size)
  2640. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2641. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2642. if (ret)
  2643. return ret;
  2644. ret = i915_gem_object_wait_rendering(obj);
  2645. if (ret)
  2646. return ret;
  2647. i915_gem_object_flush_gtt_write_domain(obj);
  2648. /* If we're already fully in the CPU read domain, we're done. */
  2649. if (obj->page_cpu_valid == NULL &&
  2650. (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2651. return 0;
  2652. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2653. * newly adding I915_GEM_DOMAIN_CPU
  2654. */
  2655. if (obj->page_cpu_valid == NULL) {
  2656. obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
  2657. GFP_KERNEL);
  2658. if (obj->page_cpu_valid == NULL)
  2659. return -ENOMEM;
  2660. } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2661. memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
  2662. /* Flush the cache on any pages that are still invalid from the CPU's
  2663. * perspective.
  2664. */
  2665. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2666. i++) {
  2667. if (obj->page_cpu_valid[i])
  2668. continue;
  2669. drm_clflush_pages(obj->pages + i, 1);
  2670. obj->page_cpu_valid[i] = 1;
  2671. }
  2672. /* It should now be out of any other write domains, and we can update
  2673. * the domain values for our changes.
  2674. */
  2675. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2676. old_read_domains = obj->base.read_domains;
  2677. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2678. trace_i915_gem_object_change_domain(obj,
  2679. old_read_domains,
  2680. obj->base.write_domain);
  2681. return 0;
  2682. }
  2683. /* Throttle our rendering by waiting until the ring has completed our requests
  2684. * emitted over 20 msec ago.
  2685. *
  2686. * Note that if we were to use the current jiffies each time around the loop,
  2687. * we wouldn't escape the function with any frames outstanding if the time to
  2688. * render a frame was over 20ms.
  2689. *
  2690. * This should get us reasonable parallelism between CPU and GPU but also
  2691. * relatively low latency when blocking on a particular request to finish.
  2692. */
  2693. static int
  2694. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2695. {
  2696. struct drm_i915_private *dev_priv = dev->dev_private;
  2697. struct drm_i915_file_private *file_priv = file->driver_priv;
  2698. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2699. struct drm_i915_gem_request *request;
  2700. struct intel_ring_buffer *ring = NULL;
  2701. u32 seqno = 0;
  2702. int ret;
  2703. if (atomic_read(&dev_priv->mm.wedged))
  2704. return -EIO;
  2705. spin_lock(&file_priv->mm.lock);
  2706. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2707. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2708. break;
  2709. ring = request->ring;
  2710. seqno = request->seqno;
  2711. }
  2712. spin_unlock(&file_priv->mm.lock);
  2713. if (seqno == 0)
  2714. return 0;
  2715. ret = 0;
  2716. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  2717. /* And wait for the seqno passing without holding any locks and
  2718. * causing extra latency for others. This is safe as the irq
  2719. * generation is designed to be run atomically and so is
  2720. * lockless.
  2721. */
  2722. if (ring->irq_get(ring)) {
  2723. ret = wait_event_interruptible(ring->irq_queue,
  2724. i915_seqno_passed(ring->get_seqno(ring), seqno)
  2725. || atomic_read(&dev_priv->mm.wedged));
  2726. ring->irq_put(ring);
  2727. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  2728. ret = -EIO;
  2729. } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
  2730. seqno) ||
  2731. atomic_read(&dev_priv->mm.wedged), 3000)) {
  2732. ret = -EBUSY;
  2733. }
  2734. }
  2735. if (ret == 0)
  2736. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2737. return ret;
  2738. }
  2739. int
  2740. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2741. uint32_t alignment,
  2742. bool map_and_fenceable)
  2743. {
  2744. struct drm_device *dev = obj->base.dev;
  2745. struct drm_i915_private *dev_priv = dev->dev_private;
  2746. int ret;
  2747. BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  2748. WARN_ON(i915_verify_lists(dev));
  2749. if (obj->gtt_space != NULL) {
  2750. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2751. (map_and_fenceable && !obj->map_and_fenceable)) {
  2752. WARN(obj->pin_count,
  2753. "bo is already pinned with incorrect alignment:"
  2754. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2755. " obj->map_and_fenceable=%d\n",
  2756. obj->gtt_offset, alignment,
  2757. map_and_fenceable,
  2758. obj->map_and_fenceable);
  2759. ret = i915_gem_object_unbind(obj);
  2760. if (ret)
  2761. return ret;
  2762. }
  2763. }
  2764. if (obj->gtt_space == NULL) {
  2765. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2766. map_and_fenceable);
  2767. if (ret)
  2768. return ret;
  2769. }
  2770. if (obj->pin_count++ == 0) {
  2771. if (!obj->active)
  2772. list_move_tail(&obj->mm_list,
  2773. &dev_priv->mm.pinned_list);
  2774. }
  2775. obj->pin_mappable |= map_and_fenceable;
  2776. WARN_ON(i915_verify_lists(dev));
  2777. return 0;
  2778. }
  2779. void
  2780. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2781. {
  2782. struct drm_device *dev = obj->base.dev;
  2783. drm_i915_private_t *dev_priv = dev->dev_private;
  2784. WARN_ON(i915_verify_lists(dev));
  2785. BUG_ON(obj->pin_count == 0);
  2786. BUG_ON(obj->gtt_space == NULL);
  2787. if (--obj->pin_count == 0) {
  2788. if (!obj->active)
  2789. list_move_tail(&obj->mm_list,
  2790. &dev_priv->mm.inactive_list);
  2791. obj->pin_mappable = false;
  2792. }
  2793. WARN_ON(i915_verify_lists(dev));
  2794. }
  2795. int
  2796. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2797. struct drm_file *file)
  2798. {
  2799. struct drm_i915_gem_pin *args = data;
  2800. struct drm_i915_gem_object *obj;
  2801. int ret;
  2802. ret = i915_mutex_lock_interruptible(dev);
  2803. if (ret)
  2804. return ret;
  2805. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2806. if (&obj->base == NULL) {
  2807. ret = -ENOENT;
  2808. goto unlock;
  2809. }
  2810. if (obj->madv != I915_MADV_WILLNEED) {
  2811. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2812. ret = -EINVAL;
  2813. goto out;
  2814. }
  2815. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2816. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2817. args->handle);
  2818. ret = -EINVAL;
  2819. goto out;
  2820. }
  2821. obj->user_pin_count++;
  2822. obj->pin_filp = file;
  2823. if (obj->user_pin_count == 1) {
  2824. ret = i915_gem_object_pin(obj, args->alignment, true);
  2825. if (ret)
  2826. goto out;
  2827. }
  2828. /* XXX - flush the CPU caches for pinned objects
  2829. * as the X server doesn't manage domains yet
  2830. */
  2831. i915_gem_object_flush_cpu_write_domain(obj);
  2832. args->offset = obj->gtt_offset;
  2833. out:
  2834. drm_gem_object_unreference(&obj->base);
  2835. unlock:
  2836. mutex_unlock(&dev->struct_mutex);
  2837. return ret;
  2838. }
  2839. int
  2840. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2841. struct drm_file *file)
  2842. {
  2843. struct drm_i915_gem_pin *args = data;
  2844. struct drm_i915_gem_object *obj;
  2845. int ret;
  2846. ret = i915_mutex_lock_interruptible(dev);
  2847. if (ret)
  2848. return ret;
  2849. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2850. if (&obj->base == NULL) {
  2851. ret = -ENOENT;
  2852. goto unlock;
  2853. }
  2854. if (obj->pin_filp != file) {
  2855. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2856. args->handle);
  2857. ret = -EINVAL;
  2858. goto out;
  2859. }
  2860. obj->user_pin_count--;
  2861. if (obj->user_pin_count == 0) {
  2862. obj->pin_filp = NULL;
  2863. i915_gem_object_unpin(obj);
  2864. }
  2865. out:
  2866. drm_gem_object_unreference(&obj->base);
  2867. unlock:
  2868. mutex_unlock(&dev->struct_mutex);
  2869. return ret;
  2870. }
  2871. int
  2872. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2873. struct drm_file *file)
  2874. {
  2875. struct drm_i915_gem_busy *args = data;
  2876. struct drm_i915_gem_object *obj;
  2877. int ret;
  2878. ret = i915_mutex_lock_interruptible(dev);
  2879. if (ret)
  2880. return ret;
  2881. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2882. if (&obj->base == NULL) {
  2883. ret = -ENOENT;
  2884. goto unlock;
  2885. }
  2886. /* Count all active objects as busy, even if they are currently not used
  2887. * by the gpu. Users of this interface expect objects to eventually
  2888. * become non-busy without any further actions, therefore emit any
  2889. * necessary flushes here.
  2890. */
  2891. args->busy = obj->active;
  2892. if (args->busy) {
  2893. /* Unconditionally flush objects, even when the gpu still uses this
  2894. * object. Userspace calling this function indicates that it wants to
  2895. * use this buffer rather sooner than later, so issuing the required
  2896. * flush earlier is beneficial.
  2897. */
  2898. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2899. ret = i915_gem_flush_ring(obj->ring,
  2900. 0, obj->base.write_domain);
  2901. } else if (obj->ring->outstanding_lazy_request ==
  2902. obj->last_rendering_seqno) {
  2903. struct drm_i915_gem_request *request;
  2904. /* This ring is not being cleared by active usage,
  2905. * so emit a request to do so.
  2906. */
  2907. request = kzalloc(sizeof(*request), GFP_KERNEL);
  2908. if (request) {
  2909. ret = i915_add_request(obj->ring, NULL, request);
  2910. if (ret)
  2911. kfree(request);
  2912. } else
  2913. ret = -ENOMEM;
  2914. }
  2915. /* Update the active list for the hardware's current position.
  2916. * Otherwise this only updates on a delayed timer or when irqs
  2917. * are actually unmasked, and our working set ends up being
  2918. * larger than required.
  2919. */
  2920. i915_gem_retire_requests_ring(obj->ring);
  2921. args->busy = obj->active;
  2922. }
  2923. drm_gem_object_unreference(&obj->base);
  2924. unlock:
  2925. mutex_unlock(&dev->struct_mutex);
  2926. return ret;
  2927. }
  2928. int
  2929. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  2930. struct drm_file *file_priv)
  2931. {
  2932. return i915_gem_ring_throttle(dev, file_priv);
  2933. }
  2934. int
  2935. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  2936. struct drm_file *file_priv)
  2937. {
  2938. struct drm_i915_gem_madvise *args = data;
  2939. struct drm_i915_gem_object *obj;
  2940. int ret;
  2941. switch (args->madv) {
  2942. case I915_MADV_DONTNEED:
  2943. case I915_MADV_WILLNEED:
  2944. break;
  2945. default:
  2946. return -EINVAL;
  2947. }
  2948. ret = i915_mutex_lock_interruptible(dev);
  2949. if (ret)
  2950. return ret;
  2951. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  2952. if (&obj->base == NULL) {
  2953. ret = -ENOENT;
  2954. goto unlock;
  2955. }
  2956. if (obj->pin_count) {
  2957. ret = -EINVAL;
  2958. goto out;
  2959. }
  2960. if (obj->madv != __I915_MADV_PURGED)
  2961. obj->madv = args->madv;
  2962. /* if the object is no longer bound, discard its backing storage */
  2963. if (i915_gem_object_is_purgeable(obj) &&
  2964. obj->gtt_space == NULL)
  2965. i915_gem_object_truncate(obj);
  2966. args->retained = obj->madv != __I915_MADV_PURGED;
  2967. out:
  2968. drm_gem_object_unreference(&obj->base);
  2969. unlock:
  2970. mutex_unlock(&dev->struct_mutex);
  2971. return ret;
  2972. }
  2973. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  2974. size_t size)
  2975. {
  2976. struct drm_i915_private *dev_priv = dev->dev_private;
  2977. struct drm_i915_gem_object *obj;
  2978. struct address_space *mapping;
  2979. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  2980. if (obj == NULL)
  2981. return NULL;
  2982. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  2983. kfree(obj);
  2984. return NULL;
  2985. }
  2986. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  2987. mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
  2988. i915_gem_info_add_obj(dev_priv, size);
  2989. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2990. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2991. if (HAS_LLC(dev)) {
  2992. /* On some devices, we can have the GPU use the LLC (the CPU
  2993. * cache) for about a 10% performance improvement
  2994. * compared to uncached. Graphics requests other than
  2995. * display scanout are coherent with the CPU in
  2996. * accessing this cache. This means in this mode we
  2997. * don't need to clflush on the CPU side, and on the
  2998. * GPU side we only need to flush internal caches to
  2999. * get data visible to the CPU.
  3000. *
  3001. * However, we maintain the display planes as UC, and so
  3002. * need to rebind when first used as such.
  3003. */
  3004. obj->cache_level = I915_CACHE_LLC;
  3005. } else
  3006. obj->cache_level = I915_CACHE_NONE;
  3007. obj->base.driver_private = NULL;
  3008. obj->fence_reg = I915_FENCE_REG_NONE;
  3009. INIT_LIST_HEAD(&obj->mm_list);
  3010. INIT_LIST_HEAD(&obj->gtt_list);
  3011. INIT_LIST_HEAD(&obj->ring_list);
  3012. INIT_LIST_HEAD(&obj->exec_list);
  3013. INIT_LIST_HEAD(&obj->gpu_write_list);
  3014. obj->madv = I915_MADV_WILLNEED;
  3015. /* Avoid an unnecessary call to unbind on the first bind. */
  3016. obj->map_and_fenceable = true;
  3017. return obj;
  3018. }
  3019. int i915_gem_init_object(struct drm_gem_object *obj)
  3020. {
  3021. BUG();
  3022. return 0;
  3023. }
  3024. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
  3025. {
  3026. struct drm_device *dev = obj->base.dev;
  3027. drm_i915_private_t *dev_priv = dev->dev_private;
  3028. int ret;
  3029. ret = i915_gem_object_unbind(obj);
  3030. if (ret == -ERESTARTSYS) {
  3031. list_move(&obj->mm_list,
  3032. &dev_priv->mm.deferred_free_list);
  3033. return;
  3034. }
  3035. trace_i915_gem_object_destroy(obj);
  3036. if (obj->base.map_list.map)
  3037. drm_gem_free_mmap_offset(&obj->base);
  3038. drm_gem_object_release(&obj->base);
  3039. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3040. kfree(obj->page_cpu_valid);
  3041. kfree(obj->bit_17);
  3042. kfree(obj);
  3043. }
  3044. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3045. {
  3046. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3047. struct drm_device *dev = obj->base.dev;
  3048. while (obj->pin_count > 0)
  3049. i915_gem_object_unpin(obj);
  3050. if (obj->phys_obj)
  3051. i915_gem_detach_phys_object(dev, obj);
  3052. i915_gem_free_object_tail(obj);
  3053. }
  3054. int
  3055. i915_gem_idle(struct drm_device *dev)
  3056. {
  3057. drm_i915_private_t *dev_priv = dev->dev_private;
  3058. int ret;
  3059. mutex_lock(&dev->struct_mutex);
  3060. if (dev_priv->mm.suspended) {
  3061. mutex_unlock(&dev->struct_mutex);
  3062. return 0;
  3063. }
  3064. ret = i915_gpu_idle(dev, true);
  3065. if (ret) {
  3066. mutex_unlock(&dev->struct_mutex);
  3067. return ret;
  3068. }
  3069. /* Under UMS, be paranoid and evict. */
  3070. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3071. ret = i915_gem_evict_inactive(dev, false);
  3072. if (ret) {
  3073. mutex_unlock(&dev->struct_mutex);
  3074. return ret;
  3075. }
  3076. }
  3077. i915_gem_reset_fences(dev);
  3078. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3079. * We need to replace this with a semaphore, or something.
  3080. * And not confound mm.suspended!
  3081. */
  3082. dev_priv->mm.suspended = 1;
  3083. del_timer_sync(&dev_priv->hangcheck_timer);
  3084. i915_kernel_lost_context(dev);
  3085. i915_gem_cleanup_ringbuffer(dev);
  3086. mutex_unlock(&dev->struct_mutex);
  3087. /* Cancel the retire work handler, which should be idle now. */
  3088. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3089. return 0;
  3090. }
  3091. void i915_gem_init_swizzling(struct drm_device *dev)
  3092. {
  3093. drm_i915_private_t *dev_priv = dev->dev_private;
  3094. if (INTEL_INFO(dev)->gen < 5 ||
  3095. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3096. return;
  3097. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3098. DISP_TILE_SURFACE_SWIZZLING);
  3099. if (IS_GEN5(dev))
  3100. return;
  3101. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3102. if (IS_GEN6(dev))
  3103. I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3104. else
  3105. I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3106. }
  3107. void i915_gem_init_ppgtt(struct drm_device *dev)
  3108. {
  3109. drm_i915_private_t *dev_priv = dev->dev_private;
  3110. uint32_t pd_offset;
  3111. struct intel_ring_buffer *ring;
  3112. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  3113. uint32_t __iomem *pd_addr;
  3114. uint32_t pd_entry;
  3115. int i;
  3116. if (!dev_priv->mm.aliasing_ppgtt)
  3117. return;
  3118. pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
  3119. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  3120. dma_addr_t pt_addr;
  3121. if (dev_priv->mm.gtt->needs_dmar)
  3122. pt_addr = ppgtt->pt_dma_addr[i];
  3123. else
  3124. pt_addr = page_to_phys(ppgtt->pt_pages[i]);
  3125. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  3126. pd_entry |= GEN6_PDE_VALID;
  3127. writel(pd_entry, pd_addr + i);
  3128. }
  3129. readl(pd_addr);
  3130. pd_offset = ppgtt->pd_offset;
  3131. pd_offset /= 64; /* in cachelines, */
  3132. pd_offset <<= 16;
  3133. if (INTEL_INFO(dev)->gen == 6) {
  3134. uint32_t ecochk = I915_READ(GAM_ECOCHK);
  3135. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  3136. ECOCHK_PPGTT_CACHE64B);
  3137. I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
  3138. } else if (INTEL_INFO(dev)->gen >= 7) {
  3139. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  3140. /* GFX_MODE is per-ring on gen7+ */
  3141. }
  3142. for (i = 0; i < I915_NUM_RINGS; i++) {
  3143. ring = &dev_priv->ring[i];
  3144. if (INTEL_INFO(dev)->gen >= 7)
  3145. I915_WRITE(RING_MODE_GEN7(ring),
  3146. GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
  3147. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  3148. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  3149. }
  3150. }
  3151. int
  3152. i915_gem_init_hw(struct drm_device *dev)
  3153. {
  3154. drm_i915_private_t *dev_priv = dev->dev_private;
  3155. int ret;
  3156. i915_gem_init_swizzling(dev);
  3157. ret = intel_init_render_ring_buffer(dev);
  3158. if (ret)
  3159. return ret;
  3160. if (HAS_BSD(dev)) {
  3161. ret = intel_init_bsd_ring_buffer(dev);
  3162. if (ret)
  3163. goto cleanup_render_ring;
  3164. }
  3165. if (HAS_BLT(dev)) {
  3166. ret = intel_init_blt_ring_buffer(dev);
  3167. if (ret)
  3168. goto cleanup_bsd_ring;
  3169. }
  3170. dev_priv->next_seqno = 1;
  3171. i915_gem_init_ppgtt(dev);
  3172. return 0;
  3173. cleanup_bsd_ring:
  3174. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3175. cleanup_render_ring:
  3176. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3177. return ret;
  3178. }
  3179. void
  3180. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3181. {
  3182. drm_i915_private_t *dev_priv = dev->dev_private;
  3183. int i;
  3184. for (i = 0; i < I915_NUM_RINGS; i++)
  3185. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  3186. }
  3187. int
  3188. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3189. struct drm_file *file_priv)
  3190. {
  3191. drm_i915_private_t *dev_priv = dev->dev_private;
  3192. int ret, i;
  3193. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3194. return 0;
  3195. if (atomic_read(&dev_priv->mm.wedged)) {
  3196. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3197. atomic_set(&dev_priv->mm.wedged, 0);
  3198. }
  3199. mutex_lock(&dev->struct_mutex);
  3200. dev_priv->mm.suspended = 0;
  3201. ret = i915_gem_init_hw(dev);
  3202. if (ret != 0) {
  3203. mutex_unlock(&dev->struct_mutex);
  3204. return ret;
  3205. }
  3206. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3207. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3208. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3209. for (i = 0; i < I915_NUM_RINGS; i++) {
  3210. BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
  3211. BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
  3212. }
  3213. mutex_unlock(&dev->struct_mutex);
  3214. ret = drm_irq_install(dev);
  3215. if (ret)
  3216. goto cleanup_ringbuffer;
  3217. return 0;
  3218. cleanup_ringbuffer:
  3219. mutex_lock(&dev->struct_mutex);
  3220. i915_gem_cleanup_ringbuffer(dev);
  3221. dev_priv->mm.suspended = 1;
  3222. mutex_unlock(&dev->struct_mutex);
  3223. return ret;
  3224. }
  3225. int
  3226. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3227. struct drm_file *file_priv)
  3228. {
  3229. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3230. return 0;
  3231. drm_irq_uninstall(dev);
  3232. return i915_gem_idle(dev);
  3233. }
  3234. void
  3235. i915_gem_lastclose(struct drm_device *dev)
  3236. {
  3237. int ret;
  3238. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3239. return;
  3240. ret = i915_gem_idle(dev);
  3241. if (ret)
  3242. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3243. }
  3244. static void
  3245. init_ring_lists(struct intel_ring_buffer *ring)
  3246. {
  3247. INIT_LIST_HEAD(&ring->active_list);
  3248. INIT_LIST_HEAD(&ring->request_list);
  3249. INIT_LIST_HEAD(&ring->gpu_write_list);
  3250. }
  3251. void
  3252. i915_gem_load(struct drm_device *dev)
  3253. {
  3254. int i;
  3255. drm_i915_private_t *dev_priv = dev->dev_private;
  3256. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3257. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3258. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3259. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  3260. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3261. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  3262. INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
  3263. for (i = 0; i < I915_NUM_RINGS; i++)
  3264. init_ring_lists(&dev_priv->ring[i]);
  3265. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3266. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3267. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3268. i915_gem_retire_work_handler);
  3269. init_completion(&dev_priv->error_completion);
  3270. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3271. if (IS_GEN3(dev)) {
  3272. u32 tmp = I915_READ(MI_ARB_STATE);
  3273. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  3274. /* arb state is a masked write, so set bit + bit in mask */
  3275. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  3276. I915_WRITE(MI_ARB_STATE, tmp);
  3277. }
  3278. }
  3279. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3280. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3281. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3282. dev_priv->fence_reg_start = 3;
  3283. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3284. dev_priv->num_fence_regs = 16;
  3285. else
  3286. dev_priv->num_fence_regs = 8;
  3287. /* Initialize fence registers to zero */
  3288. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  3289. i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
  3290. }
  3291. i915_gem_detect_bit_6_swizzle(dev);
  3292. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3293. dev_priv->mm.interruptible = true;
  3294. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3295. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3296. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3297. }
  3298. /*
  3299. * Create a physically contiguous memory object for this object
  3300. * e.g. for cursor + overlay regs
  3301. */
  3302. static int i915_gem_init_phys_object(struct drm_device *dev,
  3303. int id, int size, int align)
  3304. {
  3305. drm_i915_private_t *dev_priv = dev->dev_private;
  3306. struct drm_i915_gem_phys_object *phys_obj;
  3307. int ret;
  3308. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3309. return 0;
  3310. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3311. if (!phys_obj)
  3312. return -ENOMEM;
  3313. phys_obj->id = id;
  3314. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3315. if (!phys_obj->handle) {
  3316. ret = -ENOMEM;
  3317. goto kfree_obj;
  3318. }
  3319. #ifdef CONFIG_X86
  3320. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3321. #endif
  3322. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3323. return 0;
  3324. kfree_obj:
  3325. kfree(phys_obj);
  3326. return ret;
  3327. }
  3328. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3329. {
  3330. drm_i915_private_t *dev_priv = dev->dev_private;
  3331. struct drm_i915_gem_phys_object *phys_obj;
  3332. if (!dev_priv->mm.phys_objs[id - 1])
  3333. return;
  3334. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3335. if (phys_obj->cur_obj) {
  3336. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3337. }
  3338. #ifdef CONFIG_X86
  3339. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3340. #endif
  3341. drm_pci_free(dev, phys_obj->handle);
  3342. kfree(phys_obj);
  3343. dev_priv->mm.phys_objs[id - 1] = NULL;
  3344. }
  3345. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3346. {
  3347. int i;
  3348. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3349. i915_gem_free_phys_object(dev, i);
  3350. }
  3351. void i915_gem_detach_phys_object(struct drm_device *dev,
  3352. struct drm_i915_gem_object *obj)
  3353. {
  3354. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3355. char *vaddr;
  3356. int i;
  3357. int page_count;
  3358. if (!obj->phys_obj)
  3359. return;
  3360. vaddr = obj->phys_obj->handle->vaddr;
  3361. page_count = obj->base.size / PAGE_SIZE;
  3362. for (i = 0; i < page_count; i++) {
  3363. struct page *page = shmem_read_mapping_page(mapping, i);
  3364. if (!IS_ERR(page)) {
  3365. char *dst = kmap_atomic(page);
  3366. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3367. kunmap_atomic(dst);
  3368. drm_clflush_pages(&page, 1);
  3369. set_page_dirty(page);
  3370. mark_page_accessed(page);
  3371. page_cache_release(page);
  3372. }
  3373. }
  3374. intel_gtt_chipset_flush();
  3375. obj->phys_obj->cur_obj = NULL;
  3376. obj->phys_obj = NULL;
  3377. }
  3378. int
  3379. i915_gem_attach_phys_object(struct drm_device *dev,
  3380. struct drm_i915_gem_object *obj,
  3381. int id,
  3382. int align)
  3383. {
  3384. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3385. drm_i915_private_t *dev_priv = dev->dev_private;
  3386. int ret = 0;
  3387. int page_count;
  3388. int i;
  3389. if (id > I915_MAX_PHYS_OBJECT)
  3390. return -EINVAL;
  3391. if (obj->phys_obj) {
  3392. if (obj->phys_obj->id == id)
  3393. return 0;
  3394. i915_gem_detach_phys_object(dev, obj);
  3395. }
  3396. /* create a new object */
  3397. if (!dev_priv->mm.phys_objs[id - 1]) {
  3398. ret = i915_gem_init_phys_object(dev, id,
  3399. obj->base.size, align);
  3400. if (ret) {
  3401. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3402. id, obj->base.size);
  3403. return ret;
  3404. }
  3405. }
  3406. /* bind to the object */
  3407. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3408. obj->phys_obj->cur_obj = obj;
  3409. page_count = obj->base.size / PAGE_SIZE;
  3410. for (i = 0; i < page_count; i++) {
  3411. struct page *page;
  3412. char *dst, *src;
  3413. page = shmem_read_mapping_page(mapping, i);
  3414. if (IS_ERR(page))
  3415. return PTR_ERR(page);
  3416. src = kmap_atomic(page);
  3417. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3418. memcpy(dst, src, PAGE_SIZE);
  3419. kunmap_atomic(src);
  3420. mark_page_accessed(page);
  3421. page_cache_release(page);
  3422. }
  3423. return 0;
  3424. }
  3425. static int
  3426. i915_gem_phys_pwrite(struct drm_device *dev,
  3427. struct drm_i915_gem_object *obj,
  3428. struct drm_i915_gem_pwrite *args,
  3429. struct drm_file *file_priv)
  3430. {
  3431. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3432. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3433. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3434. unsigned long unwritten;
  3435. /* The physical object once assigned is fixed for the lifetime
  3436. * of the obj, so we can safely drop the lock and continue
  3437. * to access vaddr.
  3438. */
  3439. mutex_unlock(&dev->struct_mutex);
  3440. unwritten = copy_from_user(vaddr, user_data, args->size);
  3441. mutex_lock(&dev->struct_mutex);
  3442. if (unwritten)
  3443. return -EFAULT;
  3444. }
  3445. intel_gtt_chipset_flush();
  3446. return 0;
  3447. }
  3448. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3449. {
  3450. struct drm_i915_file_private *file_priv = file->driver_priv;
  3451. /* Clean up our request list when the client is going away, so that
  3452. * later retire_requests won't dereference our soon-to-be-gone
  3453. * file_priv.
  3454. */
  3455. spin_lock(&file_priv->mm.lock);
  3456. while (!list_empty(&file_priv->mm.request_list)) {
  3457. struct drm_i915_gem_request *request;
  3458. request = list_first_entry(&file_priv->mm.request_list,
  3459. struct drm_i915_gem_request,
  3460. client_list);
  3461. list_del(&request->client_list);
  3462. request->file_priv = NULL;
  3463. }
  3464. spin_unlock(&file_priv->mm.lock);
  3465. }
  3466. static int
  3467. i915_gpu_is_active(struct drm_device *dev)
  3468. {
  3469. drm_i915_private_t *dev_priv = dev->dev_private;
  3470. int lists_empty;
  3471. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  3472. list_empty(&dev_priv->mm.active_list);
  3473. return !lists_empty;
  3474. }
  3475. static int
  3476. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3477. {
  3478. struct drm_i915_private *dev_priv =
  3479. container_of(shrinker,
  3480. struct drm_i915_private,
  3481. mm.inactive_shrinker);
  3482. struct drm_device *dev = dev_priv->dev;
  3483. struct drm_i915_gem_object *obj, *next;
  3484. int nr_to_scan = sc->nr_to_scan;
  3485. int cnt;
  3486. if (!mutex_trylock(&dev->struct_mutex))
  3487. return 0;
  3488. /* "fast-path" to count number of available objects */
  3489. if (nr_to_scan == 0) {
  3490. cnt = 0;
  3491. list_for_each_entry(obj,
  3492. &dev_priv->mm.inactive_list,
  3493. mm_list)
  3494. cnt++;
  3495. mutex_unlock(&dev->struct_mutex);
  3496. return cnt / 100 * sysctl_vfs_cache_pressure;
  3497. }
  3498. rescan:
  3499. /* first scan for clean buffers */
  3500. i915_gem_retire_requests(dev);
  3501. list_for_each_entry_safe(obj, next,
  3502. &dev_priv->mm.inactive_list,
  3503. mm_list) {
  3504. if (i915_gem_object_is_purgeable(obj)) {
  3505. if (i915_gem_object_unbind(obj) == 0 &&
  3506. --nr_to_scan == 0)
  3507. break;
  3508. }
  3509. }
  3510. /* second pass, evict/count anything still on the inactive list */
  3511. cnt = 0;
  3512. list_for_each_entry_safe(obj, next,
  3513. &dev_priv->mm.inactive_list,
  3514. mm_list) {
  3515. if (nr_to_scan &&
  3516. i915_gem_object_unbind(obj) == 0)
  3517. nr_to_scan--;
  3518. else
  3519. cnt++;
  3520. }
  3521. if (nr_to_scan && i915_gpu_is_active(dev)) {
  3522. /*
  3523. * We are desperate for pages, so as a last resort, wait
  3524. * for the GPU to finish and discard whatever we can.
  3525. * This has a dramatic impact to reduce the number of
  3526. * OOM-killer events whilst running the GPU aggressively.
  3527. */
  3528. if (i915_gpu_idle(dev, true) == 0)
  3529. goto rescan;
  3530. }
  3531. mutex_unlock(&dev->struct_mutex);
  3532. return cnt / 100 * sysctl_vfs_cache_pressure;
  3533. }