pxa3xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa3xx.c
  3. *
  4. * code specific to pxa3xx aka Monahans
  5. *
  6. * Copyright (C) 2006 Marvell International Ltd.
  7. *
  8. * 2007-09-02: eric miao <eric.miao@marvell.com>
  9. * initial version
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/syscore_ops.h>
  23. #include <linux/i2c/pxa-i2c.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/suspend.h>
  26. #include <mach/hardware.h>
  27. #include <mach/pxa3xx-regs.h>
  28. #include <mach/reset.h>
  29. #include <mach/ohci.h>
  30. #include <mach/pm.h>
  31. #include <mach/dma.h>
  32. #include <mach/smemc.h>
  33. #include "generic.h"
  34. #include "devices.h"
  35. #include "clock.h"
  36. #define PECR_IE(n) ((1 << ((n) * 2)) << 28)
  37. #define PECR_IS(n) ((1 << ((n) * 2)) << 29)
  38. static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
  39. static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
  40. static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
  41. static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
  42. static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
  43. static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
  44. static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
  45. static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
  46. static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
  47. static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
  48. static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
  49. static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
  50. static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
  51. static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
  52. static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
  53. static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
  54. static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
  55. static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
  56. static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
  57. static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
  58. static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
  59. static struct clk_lookup pxa3xx_clkregs[] = {
  60. INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
  61. /* Power I2C clock is always on */
  62. INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
  63. INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
  64. INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
  65. INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
  66. INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
  67. INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
  68. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
  69. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
  70. INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
  71. INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
  72. INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
  73. INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
  74. INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
  75. INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
  76. INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
  77. INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
  78. INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
  79. INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
  80. INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
  81. INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
  82. INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
  83. INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
  84. };
  85. #ifdef CONFIG_PM
  86. #define ISRAM_START 0x5c000000
  87. #define ISRAM_SIZE SZ_256K
  88. static void __iomem *sram;
  89. static unsigned long wakeup_src;
  90. /*
  91. * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
  92. * memory controller has to be reinitialised, so we place some code
  93. * in the SRAM to perform this function.
  94. *
  95. * We disable FIQs across the standby - otherwise, we might receive a
  96. * FIQ while the SDRAM is unavailable.
  97. */
  98. static void pxa3xx_cpu_standby(unsigned int pwrmode)
  99. {
  100. extern const char pm_enter_standby_start[], pm_enter_standby_end[];
  101. void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
  102. memcpy_toio(sram + 0x8000, pm_enter_standby_start,
  103. pm_enter_standby_end - pm_enter_standby_start);
  104. AD2D0SR = ~0;
  105. AD2D1SR = ~0;
  106. AD2D0ER = wakeup_src;
  107. AD2D1ER = 0;
  108. ASCR = ASCR;
  109. ARSR = ARSR;
  110. local_fiq_disable();
  111. fn(pwrmode);
  112. local_fiq_enable();
  113. AD2D0ER = 0;
  114. AD2D1ER = 0;
  115. }
  116. /*
  117. * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
  118. * PXA3xx development kits assumes that the resuming process continues
  119. * with the address stored within the first 4 bytes of SDRAM. The PSPR
  120. * register is used privately by BootROM and OBM, and _must_ be set to
  121. * 0x5c014000 for the moment.
  122. */
  123. static void pxa3xx_cpu_pm_suspend(void)
  124. {
  125. volatile unsigned long *p = (volatile void *)0xc0000000;
  126. unsigned long saved_data = *p;
  127. #ifndef CONFIG_IWMMXT
  128. u64 acc0;
  129. asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
  130. #endif
  131. extern int pxa3xx_finish_suspend(unsigned long);
  132. /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
  133. CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
  134. CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
  135. /* clear and setup wakeup source */
  136. AD3SR = ~0;
  137. AD3ER = wakeup_src;
  138. ASCR = ASCR;
  139. ARSR = ARSR;
  140. PCFR |= (1u << 13); /* L1_DIS */
  141. PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
  142. PSPR = 0x5c014000;
  143. /* overwrite with the resume address */
  144. *p = virt_to_phys(cpu_resume);
  145. cpu_suspend(0, pxa3xx_finish_suspend);
  146. *p = saved_data;
  147. AD3ER = 0;
  148. #ifndef CONFIG_IWMMXT
  149. asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
  150. #endif
  151. }
  152. static void pxa3xx_cpu_pm_enter(suspend_state_t state)
  153. {
  154. /*
  155. * Don't sleep if no wakeup sources are defined
  156. */
  157. if (wakeup_src == 0) {
  158. printk(KERN_ERR "Not suspending: no wakeup sources\n");
  159. return;
  160. }
  161. switch (state) {
  162. case PM_SUSPEND_STANDBY:
  163. pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
  164. break;
  165. case PM_SUSPEND_MEM:
  166. pxa3xx_cpu_pm_suspend();
  167. break;
  168. }
  169. }
  170. static int pxa3xx_cpu_pm_valid(suspend_state_t state)
  171. {
  172. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  173. }
  174. static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
  175. .valid = pxa3xx_cpu_pm_valid,
  176. .enter = pxa3xx_cpu_pm_enter,
  177. };
  178. static void __init pxa3xx_init_pm(void)
  179. {
  180. sram = ioremap(ISRAM_START, ISRAM_SIZE);
  181. if (!sram) {
  182. printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
  183. return;
  184. }
  185. /*
  186. * Since we copy wakeup code into the SRAM, we need to ensure
  187. * that it is preserved over the low power modes. Note: bit 8
  188. * is undocumented in the developer manual, but must be set.
  189. */
  190. AD1R |= ADXR_L2 | ADXR_R0;
  191. AD2R |= ADXR_L2 | ADXR_R0;
  192. AD3R |= ADXR_L2 | ADXR_R0;
  193. /*
  194. * Clear the resume enable registers.
  195. */
  196. AD1D0ER = 0;
  197. AD2D0ER = 0;
  198. AD2D1ER = 0;
  199. AD3ER = 0;
  200. pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
  201. }
  202. static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
  203. {
  204. unsigned long flags, mask = 0;
  205. switch (d->irq) {
  206. case IRQ_SSP3:
  207. mask = ADXER_MFP_WSSP3;
  208. break;
  209. case IRQ_MSL:
  210. mask = ADXER_WMSL0;
  211. break;
  212. case IRQ_USBH2:
  213. case IRQ_USBH1:
  214. mask = ADXER_WUSBH;
  215. break;
  216. case IRQ_KEYPAD:
  217. mask = ADXER_WKP;
  218. break;
  219. case IRQ_AC97:
  220. mask = ADXER_MFP_WAC97;
  221. break;
  222. case IRQ_USIM:
  223. mask = ADXER_WUSIM0;
  224. break;
  225. case IRQ_SSP2:
  226. mask = ADXER_MFP_WSSP2;
  227. break;
  228. case IRQ_I2C:
  229. mask = ADXER_MFP_WI2C;
  230. break;
  231. case IRQ_STUART:
  232. mask = ADXER_MFP_WUART3;
  233. break;
  234. case IRQ_BTUART:
  235. mask = ADXER_MFP_WUART2;
  236. break;
  237. case IRQ_FFUART:
  238. mask = ADXER_MFP_WUART1;
  239. break;
  240. case IRQ_MMC:
  241. mask = ADXER_MFP_WMMC1;
  242. break;
  243. case IRQ_SSP:
  244. mask = ADXER_MFP_WSSP1;
  245. break;
  246. case IRQ_RTCAlrm:
  247. mask = ADXER_WRTC;
  248. break;
  249. case IRQ_SSP4:
  250. mask = ADXER_MFP_WSSP4;
  251. break;
  252. case IRQ_TSI:
  253. mask = ADXER_WTSI;
  254. break;
  255. case IRQ_USIM2:
  256. mask = ADXER_WUSIM1;
  257. break;
  258. case IRQ_MMC2:
  259. mask = ADXER_MFP_WMMC2;
  260. break;
  261. case IRQ_NAND:
  262. mask = ADXER_MFP_WFLASH;
  263. break;
  264. case IRQ_USB2:
  265. mask = ADXER_WUSB2;
  266. break;
  267. case IRQ_WAKEUP0:
  268. mask = ADXER_WEXTWAKE0;
  269. break;
  270. case IRQ_WAKEUP1:
  271. mask = ADXER_WEXTWAKE1;
  272. break;
  273. case IRQ_MMC3:
  274. mask = ADXER_MFP_GEN12;
  275. break;
  276. default:
  277. return -EINVAL;
  278. }
  279. local_irq_save(flags);
  280. if (on)
  281. wakeup_src |= mask;
  282. else
  283. wakeup_src &= ~mask;
  284. local_irq_restore(flags);
  285. return 0;
  286. }
  287. #else
  288. static inline void pxa3xx_init_pm(void) {}
  289. #define pxa3xx_set_wake NULL
  290. #endif
  291. static void pxa_ack_ext_wakeup(struct irq_data *d)
  292. {
  293. PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
  294. }
  295. static void pxa_mask_ext_wakeup(struct irq_data *d)
  296. {
  297. pxa_mask_irq(d);
  298. PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
  299. }
  300. static void pxa_unmask_ext_wakeup(struct irq_data *d)
  301. {
  302. pxa_unmask_irq(d);
  303. PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
  304. }
  305. static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
  306. {
  307. if (flow_type & IRQ_TYPE_EDGE_RISING)
  308. PWER |= 1 << (d->irq - IRQ_WAKEUP0);
  309. if (flow_type & IRQ_TYPE_EDGE_FALLING)
  310. PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
  311. return 0;
  312. }
  313. static struct irq_chip pxa_ext_wakeup_chip = {
  314. .name = "WAKEUP",
  315. .irq_ack = pxa_ack_ext_wakeup,
  316. .irq_mask = pxa_mask_ext_wakeup,
  317. .irq_unmask = pxa_unmask_ext_wakeup,
  318. .irq_set_type = pxa_set_ext_wakeup_type,
  319. };
  320. static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
  321. unsigned int))
  322. {
  323. int irq;
  324. for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
  325. irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
  326. handle_edge_irq);
  327. set_irq_flags(irq, IRQF_VALID);
  328. }
  329. pxa_ext_wakeup_chip.irq_set_wake = fn;
  330. }
  331. void __init pxa3xx_init_irq(void)
  332. {
  333. /* enable CP6 access */
  334. u32 value;
  335. __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
  336. value |= (1 << 6);
  337. __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
  338. pxa_init_irq(56, pxa3xx_set_wake);
  339. pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
  340. }
  341. static struct map_desc pxa3xx_io_desc[] __initdata = {
  342. { /* Mem Ctl */
  343. .virtual = (unsigned long)SMEMC_VIRT,
  344. .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
  345. .length = 0x00200000,
  346. .type = MT_DEVICE
  347. }
  348. };
  349. void __init pxa3xx_map_io(void)
  350. {
  351. pxa_map_io();
  352. iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
  353. pxa3xx_get_clk_frequency_khz(1);
  354. }
  355. /*
  356. * device registration specific to PXA3xx.
  357. */
  358. void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  359. {
  360. pxa_register_device(&pxa3xx_device_i2c_power, info);
  361. }
  362. static struct platform_device *devices[] __initdata = {
  363. &pxa_device_gpio,
  364. &pxa27x_device_udc,
  365. &pxa_device_pmu,
  366. &pxa_device_i2s,
  367. &pxa_device_asoc_ssp1,
  368. &pxa_device_asoc_ssp2,
  369. &pxa_device_asoc_ssp3,
  370. &pxa_device_asoc_ssp4,
  371. &pxa_device_asoc_platform,
  372. &sa1100_device_rtc,
  373. &pxa_device_rtc,
  374. &pxa27x_device_ssp1,
  375. &pxa27x_device_ssp2,
  376. &pxa27x_device_ssp3,
  377. &pxa3xx_device_ssp4,
  378. &pxa27x_device_pwm0,
  379. &pxa27x_device_pwm1,
  380. };
  381. static int __init pxa3xx_init(void)
  382. {
  383. int ret = 0;
  384. if (cpu_is_pxa3xx()) {
  385. reset_status = ARSR;
  386. /*
  387. * clear RDH bit every time after reset
  388. *
  389. * Note: the last 3 bits DxS are write-1-to-clear so carefully
  390. * preserve them here in case they will be referenced later
  391. */
  392. ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
  393. clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
  394. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  395. return ret;
  396. pxa3xx_init_pm();
  397. register_syscore_ops(&pxa_irq_syscore_ops);
  398. register_syscore_ops(&pxa3xx_mfp_syscore_ops);
  399. register_syscore_ops(&pxa_gpio_syscore_ops);
  400. register_syscore_ops(&pxa3xx_clock_syscore_ops);
  401. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  402. }
  403. return ret;
  404. }
  405. postcore_initcall(pxa3xx_init);