nouveau_state.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clock_get = nv04_pm_clock_get;
  285. engine->pm.clock_pre = nv04_pm_clock_pre;
  286. engine->pm.clock_set = nv04_pm_clock_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. engine->vram.init = nouveau_mem_detect;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xA0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.init = nv50_display_init;
  333. engine->display.destroy = nv50_display_destroy;
  334. engine->gpio.init = nv50_gpio_init;
  335. engine->gpio.takedown = nv50_gpio_fini;
  336. engine->gpio.get = nv50_gpio_get;
  337. engine->gpio.set = nv50_gpio_set;
  338. engine->gpio.irq_register = nv50_gpio_irq_register;
  339. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  340. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  341. switch (dev_priv->chipset) {
  342. case 0x84:
  343. case 0x86:
  344. case 0x92:
  345. case 0x94:
  346. case 0x96:
  347. case 0x98:
  348. case 0xa0:
  349. case 0xaa:
  350. case 0xac:
  351. case 0x50:
  352. engine->pm.clock_get = nv50_pm_clock_get;
  353. engine->pm.clock_pre = nv50_pm_clock_pre;
  354. engine->pm.clock_set = nv50_pm_clock_set;
  355. break;
  356. default:
  357. engine->pm.clocks_get = nva3_pm_clocks_get;
  358. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  359. engine->pm.clocks_set = nva3_pm_clocks_set;
  360. break;
  361. }
  362. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  363. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  364. if (dev_priv->chipset >= 0x84)
  365. engine->pm.temp_get = nv84_temp_get;
  366. else
  367. engine->pm.temp_get = nv40_temp_get;
  368. engine->vram.init = nv50_vram_init;
  369. engine->vram.takedown = nv50_vram_fini;
  370. engine->vram.get = nv50_vram_new;
  371. engine->vram.put = nv50_vram_del;
  372. engine->vram.flags_valid = nv50_vram_flags_valid;
  373. break;
  374. case 0xC0:
  375. engine->instmem.init = nvc0_instmem_init;
  376. engine->instmem.takedown = nvc0_instmem_takedown;
  377. engine->instmem.suspend = nvc0_instmem_suspend;
  378. engine->instmem.resume = nvc0_instmem_resume;
  379. engine->instmem.get = nv50_instmem_get;
  380. engine->instmem.put = nv50_instmem_put;
  381. engine->instmem.map = nv50_instmem_map;
  382. engine->instmem.unmap = nv50_instmem_unmap;
  383. engine->instmem.flush = nv84_instmem_flush;
  384. engine->mc.init = nv50_mc_init;
  385. engine->mc.takedown = nv50_mc_takedown;
  386. engine->timer.init = nv04_timer_init;
  387. engine->timer.read = nv04_timer_read;
  388. engine->timer.takedown = nv04_timer_takedown;
  389. engine->fb.init = nvc0_fb_init;
  390. engine->fb.takedown = nvc0_fb_takedown;
  391. engine->fifo.channels = 128;
  392. engine->fifo.init = nvc0_fifo_init;
  393. engine->fifo.takedown = nvc0_fifo_takedown;
  394. engine->fifo.disable = nvc0_fifo_disable;
  395. engine->fifo.enable = nvc0_fifo_enable;
  396. engine->fifo.reassign = nvc0_fifo_reassign;
  397. engine->fifo.channel_id = nvc0_fifo_channel_id;
  398. engine->fifo.create_context = nvc0_fifo_create_context;
  399. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  400. engine->fifo.load_context = nvc0_fifo_load_context;
  401. engine->fifo.unload_context = nvc0_fifo_unload_context;
  402. engine->display.early_init = nv50_display_early_init;
  403. engine->display.late_takedown = nv50_display_late_takedown;
  404. engine->display.create = nv50_display_create;
  405. engine->display.init = nv50_display_init;
  406. engine->display.destroy = nv50_display_destroy;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.takedown = nouveau_stub_takedown;
  409. engine->gpio.get = nv50_gpio_get;
  410. engine->gpio.set = nv50_gpio_set;
  411. engine->gpio.irq_register = nv50_gpio_irq_register;
  412. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. engine->pm.temp_get = nv84_temp_get;
  420. engine->pm.clocks_get = nvc0_pm_clocks_get;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. break;
  424. default:
  425. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  426. return 1;
  427. }
  428. return 0;
  429. }
  430. static unsigned int
  431. nouveau_vga_set_decode(void *priv, bool state)
  432. {
  433. struct drm_device *dev = priv;
  434. struct drm_nouveau_private *dev_priv = dev->dev_private;
  435. if (dev_priv->chipset >= 0x40)
  436. nv_wr32(dev, 0x88054, state);
  437. else
  438. nv_wr32(dev, 0x1854, state);
  439. if (state)
  440. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  441. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  442. else
  443. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  444. }
  445. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  446. enum vga_switcheroo_state state)
  447. {
  448. struct drm_device *dev = pci_get_drvdata(pdev);
  449. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  450. if (state == VGA_SWITCHEROO_ON) {
  451. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  452. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  453. nouveau_pci_resume(pdev);
  454. drm_kms_helper_poll_enable(dev);
  455. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  456. } else {
  457. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  458. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  459. drm_kms_helper_poll_disable(dev);
  460. nouveau_pci_suspend(pdev, pmm);
  461. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  462. }
  463. }
  464. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  465. {
  466. struct drm_device *dev = pci_get_drvdata(pdev);
  467. nouveau_fbcon_output_poll_changed(dev);
  468. }
  469. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  470. {
  471. struct drm_device *dev = pci_get_drvdata(pdev);
  472. bool can_switch;
  473. spin_lock(&dev->count_lock);
  474. can_switch = (dev->open_count == 0);
  475. spin_unlock(&dev->count_lock);
  476. return can_switch;
  477. }
  478. int
  479. nouveau_card_init(struct drm_device *dev)
  480. {
  481. struct drm_nouveau_private *dev_priv = dev->dev_private;
  482. struct nouveau_engine *engine;
  483. int ret, e = 0;
  484. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  485. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  486. nouveau_switcheroo_reprobe,
  487. nouveau_switcheroo_can_switch);
  488. /* Initialise internal driver API hooks */
  489. ret = nouveau_init_engine_ptrs(dev);
  490. if (ret)
  491. goto out;
  492. engine = &dev_priv->engine;
  493. spin_lock_init(&dev_priv->channels.lock);
  494. spin_lock_init(&dev_priv->tile.lock);
  495. spin_lock_init(&dev_priv->context_switch_lock);
  496. spin_lock_init(&dev_priv->vm_lock);
  497. /* Make the CRTCs and I2C buses accessible */
  498. ret = engine->display.early_init(dev);
  499. if (ret)
  500. goto out;
  501. /* Parse BIOS tables / Run init tables if card not POSTed */
  502. ret = nouveau_bios_init(dev);
  503. if (ret)
  504. goto out_display_early;
  505. nouveau_pm_init(dev);
  506. ret = engine->vram.init(dev);
  507. if (ret)
  508. goto out_bios;
  509. ret = nouveau_gpuobj_init(dev);
  510. if (ret)
  511. goto out_vram;
  512. ret = engine->instmem.init(dev);
  513. if (ret)
  514. goto out_gpuobj;
  515. ret = nouveau_mem_vram_init(dev);
  516. if (ret)
  517. goto out_instmem;
  518. ret = nouveau_mem_gart_init(dev);
  519. if (ret)
  520. goto out_ttmvram;
  521. /* PMC */
  522. ret = engine->mc.init(dev);
  523. if (ret)
  524. goto out_gart;
  525. /* PGPIO */
  526. ret = engine->gpio.init(dev);
  527. if (ret)
  528. goto out_mc;
  529. /* PTIMER */
  530. ret = engine->timer.init(dev);
  531. if (ret)
  532. goto out_gpio;
  533. /* PFB */
  534. ret = engine->fb.init(dev);
  535. if (ret)
  536. goto out_timer;
  537. if (!dev_priv->noaccel) {
  538. switch (dev_priv->card_type) {
  539. case NV_04:
  540. nv04_graph_create(dev);
  541. break;
  542. case NV_10:
  543. nv10_graph_create(dev);
  544. break;
  545. case NV_20:
  546. case NV_30:
  547. nv20_graph_create(dev);
  548. break;
  549. case NV_40:
  550. nv40_graph_create(dev);
  551. break;
  552. case NV_50:
  553. nv50_graph_create(dev);
  554. break;
  555. case NV_C0:
  556. nvc0_graph_create(dev);
  557. break;
  558. default:
  559. break;
  560. }
  561. switch (dev_priv->chipset) {
  562. case 0x84:
  563. case 0x86:
  564. case 0x92:
  565. case 0x94:
  566. case 0x96:
  567. case 0xa0:
  568. nv84_crypt_create(dev);
  569. break;
  570. }
  571. switch (dev_priv->card_type) {
  572. case NV_50:
  573. switch (dev_priv->chipset) {
  574. case 0xa3:
  575. case 0xa5:
  576. case 0xa8:
  577. case 0xaf:
  578. nva3_copy_create(dev);
  579. break;
  580. }
  581. break;
  582. case NV_C0:
  583. nvc0_copy_create(dev, 0);
  584. nvc0_copy_create(dev, 1);
  585. break;
  586. default:
  587. break;
  588. }
  589. if (dev_priv->card_type == NV_40 ||
  590. dev_priv->chipset == 0x31 ||
  591. dev_priv->chipset == 0x34 ||
  592. dev_priv->chipset == 0x36)
  593. nv31_mpeg_create(dev);
  594. else
  595. if (dev_priv->card_type == NV_50 &&
  596. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  597. nv50_mpeg_create(dev);
  598. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  599. if (dev_priv->eng[e]) {
  600. ret = dev_priv->eng[e]->init(dev, e);
  601. if (ret)
  602. goto out_engine;
  603. }
  604. }
  605. /* PFIFO */
  606. ret = engine->fifo.init(dev);
  607. if (ret)
  608. goto out_engine;
  609. }
  610. ret = nouveau_irq_init(dev);
  611. if (ret)
  612. goto out_fifo;
  613. /* initialise general modesetting */
  614. drm_mode_config_init(dev);
  615. drm_mode_create_scaling_mode_property(dev);
  616. drm_mode_create_dithering_property(dev);
  617. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  618. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  619. dev->mode_config.min_width = 0;
  620. dev->mode_config.min_height = 0;
  621. if (dev_priv->card_type < NV_10) {
  622. dev->mode_config.max_width = 2048;
  623. dev->mode_config.max_height = 2048;
  624. } else
  625. if (dev_priv->card_type < NV_50) {
  626. dev->mode_config.max_width = 4096;
  627. dev->mode_config.max_height = 4096;
  628. } else {
  629. dev->mode_config.max_width = 8192;
  630. dev->mode_config.max_height = 8192;
  631. }
  632. ret = engine->display.create(dev);
  633. if (ret)
  634. goto out_irq;
  635. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  636. ret = nouveau_fence_init(dev);
  637. if (ret)
  638. goto out_disp;
  639. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  640. NvDmaFB, NvDmaTT);
  641. if (ret)
  642. goto out_fence;
  643. mutex_unlock(&dev_priv->channel->mutex);
  644. }
  645. if (dev->mode_config.num_crtc) {
  646. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  647. if (ret)
  648. goto out_chan;
  649. nouveau_fbcon_init(dev);
  650. drm_kms_helper_poll_init(dev);
  651. }
  652. return 0;
  653. out_chan:
  654. nouveau_channel_put_unlocked(&dev_priv->channel);
  655. out_fence:
  656. nouveau_fence_fini(dev);
  657. out_disp:
  658. engine->display.destroy(dev);
  659. out_irq:
  660. nouveau_irq_fini(dev);
  661. out_fifo:
  662. if (!dev_priv->noaccel)
  663. engine->fifo.takedown(dev);
  664. out_engine:
  665. if (!dev_priv->noaccel) {
  666. for (e = e - 1; e >= 0; e--) {
  667. if (!dev_priv->eng[e])
  668. continue;
  669. dev_priv->eng[e]->fini(dev, e, false);
  670. dev_priv->eng[e]->destroy(dev,e );
  671. }
  672. }
  673. engine->fb.takedown(dev);
  674. out_timer:
  675. engine->timer.takedown(dev);
  676. out_gpio:
  677. engine->gpio.takedown(dev);
  678. out_mc:
  679. engine->mc.takedown(dev);
  680. out_gart:
  681. nouveau_mem_gart_fini(dev);
  682. out_ttmvram:
  683. nouveau_mem_vram_fini(dev);
  684. out_instmem:
  685. engine->instmem.takedown(dev);
  686. out_gpuobj:
  687. nouveau_gpuobj_takedown(dev);
  688. out_vram:
  689. engine->vram.takedown(dev);
  690. out_bios:
  691. nouveau_pm_fini(dev);
  692. nouveau_bios_takedown(dev);
  693. out_display_early:
  694. engine->display.late_takedown(dev);
  695. out:
  696. vga_client_register(dev->pdev, NULL, NULL, NULL);
  697. return ret;
  698. }
  699. static void nouveau_card_takedown(struct drm_device *dev)
  700. {
  701. struct drm_nouveau_private *dev_priv = dev->dev_private;
  702. struct nouveau_engine *engine = &dev_priv->engine;
  703. int e;
  704. if (dev->mode_config.num_crtc) {
  705. drm_kms_helper_poll_fini(dev);
  706. nouveau_fbcon_fini(dev);
  707. drm_vblank_cleanup(dev);
  708. }
  709. if (dev_priv->channel) {
  710. nouveau_channel_put_unlocked(&dev_priv->channel);
  711. nouveau_fence_fini(dev);
  712. }
  713. engine->display.destroy(dev);
  714. drm_mode_config_cleanup(dev);
  715. if (!dev_priv->noaccel) {
  716. engine->fifo.takedown(dev);
  717. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  718. if (dev_priv->eng[e]) {
  719. dev_priv->eng[e]->fini(dev, e, false);
  720. dev_priv->eng[e]->destroy(dev,e );
  721. }
  722. }
  723. }
  724. engine->fb.takedown(dev);
  725. engine->timer.takedown(dev);
  726. engine->gpio.takedown(dev);
  727. engine->mc.takedown(dev);
  728. engine->display.late_takedown(dev);
  729. if (dev_priv->vga_ram) {
  730. nouveau_bo_unpin(dev_priv->vga_ram);
  731. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  732. }
  733. mutex_lock(&dev->struct_mutex);
  734. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  735. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  736. mutex_unlock(&dev->struct_mutex);
  737. nouveau_mem_gart_fini(dev);
  738. nouveau_mem_vram_fini(dev);
  739. engine->instmem.takedown(dev);
  740. nouveau_gpuobj_takedown(dev);
  741. engine->vram.takedown(dev);
  742. nouveau_irq_fini(dev);
  743. nouveau_pm_fini(dev);
  744. nouveau_bios_takedown(dev);
  745. vga_client_register(dev->pdev, NULL, NULL, NULL);
  746. }
  747. int
  748. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  749. {
  750. struct drm_nouveau_private *dev_priv = dev->dev_private;
  751. struct nouveau_fpriv *fpriv;
  752. int ret;
  753. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  754. if (unlikely(!fpriv))
  755. return -ENOMEM;
  756. spin_lock_init(&fpriv->lock);
  757. INIT_LIST_HEAD(&fpriv->channels);
  758. if (dev_priv->card_type == NV_50) {
  759. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  760. &fpriv->vm);
  761. if (ret) {
  762. kfree(fpriv);
  763. return ret;
  764. }
  765. } else
  766. if (dev_priv->card_type >= NV_C0) {
  767. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  768. &fpriv->vm);
  769. if (ret) {
  770. kfree(fpriv);
  771. return ret;
  772. }
  773. }
  774. file_priv->driver_priv = fpriv;
  775. return 0;
  776. }
  777. /* here a client dies, release the stuff that was allocated for its
  778. * file_priv */
  779. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  780. {
  781. nouveau_channel_cleanup(dev, file_priv);
  782. }
  783. void
  784. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  785. {
  786. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  787. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  788. kfree(fpriv);
  789. }
  790. /* first module load, setup the mmio/fb mapping */
  791. /* KMS: we need mmio at load time, not when the first drm client opens. */
  792. int nouveau_firstopen(struct drm_device *dev)
  793. {
  794. return 0;
  795. }
  796. /* if we have an OF card, copy vbios to RAMIN */
  797. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  798. {
  799. #if defined(__powerpc__)
  800. int size, i;
  801. const uint32_t *bios;
  802. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  803. if (!dn) {
  804. NV_INFO(dev, "Unable to get the OF node\n");
  805. return;
  806. }
  807. bios = of_get_property(dn, "NVDA,BMP", &size);
  808. if (bios) {
  809. for (i = 0; i < size; i += 4)
  810. nv_wi32(dev, i, bios[i/4]);
  811. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  812. } else {
  813. NV_INFO(dev, "Unable to get the OF bios\n");
  814. }
  815. #endif
  816. }
  817. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  818. {
  819. struct pci_dev *pdev = dev->pdev;
  820. struct apertures_struct *aper = alloc_apertures(3);
  821. if (!aper)
  822. return NULL;
  823. aper->ranges[0].base = pci_resource_start(pdev, 1);
  824. aper->ranges[0].size = pci_resource_len(pdev, 1);
  825. aper->count = 1;
  826. if (pci_resource_len(pdev, 2)) {
  827. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  828. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  829. aper->count++;
  830. }
  831. if (pci_resource_len(pdev, 3)) {
  832. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  833. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  834. aper->count++;
  835. }
  836. return aper;
  837. }
  838. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  839. {
  840. struct drm_nouveau_private *dev_priv = dev->dev_private;
  841. bool primary = false;
  842. dev_priv->apertures = nouveau_get_apertures(dev);
  843. if (!dev_priv->apertures)
  844. return -ENOMEM;
  845. #ifdef CONFIG_X86
  846. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  847. #endif
  848. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  849. return 0;
  850. }
  851. int nouveau_load(struct drm_device *dev, unsigned long flags)
  852. {
  853. struct drm_nouveau_private *dev_priv;
  854. uint32_t reg0;
  855. resource_size_t mmio_start_offs;
  856. int ret;
  857. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  858. if (!dev_priv) {
  859. ret = -ENOMEM;
  860. goto err_out;
  861. }
  862. dev->dev_private = dev_priv;
  863. dev_priv->dev = dev;
  864. dev_priv->flags = flags & NOUVEAU_FLAGS;
  865. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  866. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  867. /* resource 0 is mmio regs */
  868. /* resource 1 is linear FB */
  869. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  870. /* resource 6 is bios */
  871. /* map the mmio regs */
  872. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  873. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  874. if (!dev_priv->mmio) {
  875. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  876. "Please report your setup to " DRIVER_EMAIL "\n");
  877. ret = -EINVAL;
  878. goto err_priv;
  879. }
  880. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  881. (unsigned long long)mmio_start_offs);
  882. #ifdef __BIG_ENDIAN
  883. /* Put the card in BE mode if it's not */
  884. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  885. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  886. DRM_MEMORYBARRIER();
  887. #endif
  888. /* Time to determine the card architecture */
  889. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  890. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  891. /* We're dealing with >=NV10 */
  892. if ((reg0 & 0x0f000000) > 0) {
  893. /* Bit 27-20 contain the architecture in hex */
  894. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  895. dev_priv->stepping = (reg0 & 0xff);
  896. /* NV04 or NV05 */
  897. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  898. if (reg0 & 0x00f00000)
  899. dev_priv->chipset = 0x05;
  900. else
  901. dev_priv->chipset = 0x04;
  902. } else
  903. dev_priv->chipset = 0xff;
  904. switch (dev_priv->chipset & 0xf0) {
  905. case 0x00:
  906. case 0x10:
  907. case 0x20:
  908. case 0x30:
  909. dev_priv->card_type = dev_priv->chipset & 0xf0;
  910. break;
  911. case 0x40:
  912. case 0x60:
  913. dev_priv->card_type = NV_40;
  914. break;
  915. case 0x50:
  916. case 0x80:
  917. case 0x90:
  918. case 0xa0:
  919. dev_priv->card_type = NV_50;
  920. break;
  921. case 0xc0:
  922. dev_priv->card_type = NV_C0;
  923. break;
  924. default:
  925. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  926. ret = -EINVAL;
  927. goto err_mmio;
  928. }
  929. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  930. dev_priv->card_type, reg0);
  931. /* Determine whether we'll attempt acceleration or not, some
  932. * cards are disabled by default here due to them being known
  933. * non-functional, or never been tested due to lack of hw.
  934. */
  935. dev_priv->noaccel = !!nouveau_noaccel;
  936. if (nouveau_noaccel == -1) {
  937. switch (dev_priv->chipset) {
  938. case 0xc1: /* known broken */
  939. case 0xc8: /* never tested */
  940. NV_INFO(dev, "acceleration disabled by default, pass "
  941. "noaccel=0 to force enable\n");
  942. dev_priv->noaccel = true;
  943. break;
  944. default:
  945. dev_priv->noaccel = false;
  946. break;
  947. }
  948. }
  949. ret = nouveau_remove_conflicting_drivers(dev);
  950. if (ret)
  951. goto err_mmio;
  952. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  953. if (dev_priv->card_type >= NV_40) {
  954. int ramin_bar = 2;
  955. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  956. ramin_bar = 3;
  957. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  958. dev_priv->ramin =
  959. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  960. dev_priv->ramin_size);
  961. if (!dev_priv->ramin) {
  962. NV_ERROR(dev, "Failed to PRAMIN BAR");
  963. ret = -ENOMEM;
  964. goto err_mmio;
  965. }
  966. } else {
  967. dev_priv->ramin_size = 1 * 1024 * 1024;
  968. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  969. dev_priv->ramin_size);
  970. if (!dev_priv->ramin) {
  971. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  972. ret = -ENOMEM;
  973. goto err_mmio;
  974. }
  975. }
  976. nouveau_OF_copy_vbios_to_ramin(dev);
  977. /* Special flags */
  978. if (dev->pci_device == 0x01a0)
  979. dev_priv->flags |= NV_NFORCE;
  980. else if (dev->pci_device == 0x01f0)
  981. dev_priv->flags |= NV_NFORCE2;
  982. /* For kernel modesetting, init card now and bring up fbcon */
  983. ret = nouveau_card_init(dev);
  984. if (ret)
  985. goto err_ramin;
  986. return 0;
  987. err_ramin:
  988. iounmap(dev_priv->ramin);
  989. err_mmio:
  990. iounmap(dev_priv->mmio);
  991. err_priv:
  992. kfree(dev_priv);
  993. dev->dev_private = NULL;
  994. err_out:
  995. return ret;
  996. }
  997. void nouveau_lastclose(struct drm_device *dev)
  998. {
  999. vga_switcheroo_process_delayed_switch();
  1000. }
  1001. int nouveau_unload(struct drm_device *dev)
  1002. {
  1003. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1004. nouveau_card_takedown(dev);
  1005. iounmap(dev_priv->mmio);
  1006. iounmap(dev_priv->ramin);
  1007. kfree(dev_priv);
  1008. dev->dev_private = NULL;
  1009. return 0;
  1010. }
  1011. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1012. struct drm_file *file_priv)
  1013. {
  1014. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1015. struct drm_nouveau_getparam *getparam = data;
  1016. switch (getparam->param) {
  1017. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1018. getparam->value = dev_priv->chipset;
  1019. break;
  1020. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1021. getparam->value = dev->pci_vendor;
  1022. break;
  1023. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1024. getparam->value = dev->pci_device;
  1025. break;
  1026. case NOUVEAU_GETPARAM_BUS_TYPE:
  1027. if (drm_pci_device_is_agp(dev))
  1028. getparam->value = NV_AGP;
  1029. else if (pci_is_pcie(dev->pdev))
  1030. getparam->value = NV_PCIE;
  1031. else
  1032. getparam->value = NV_PCI;
  1033. break;
  1034. case NOUVEAU_GETPARAM_FB_SIZE:
  1035. getparam->value = dev_priv->fb_available_size;
  1036. break;
  1037. case NOUVEAU_GETPARAM_AGP_SIZE:
  1038. getparam->value = dev_priv->gart_info.aper_size;
  1039. break;
  1040. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1041. getparam->value = 0; /* deprecated */
  1042. break;
  1043. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1044. getparam->value = dev_priv->engine.timer.read(dev);
  1045. break;
  1046. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1047. getparam->value = 1;
  1048. break;
  1049. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1050. getparam->value = 1;
  1051. break;
  1052. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1053. /* NV40 and NV50 versions are quite different, but register
  1054. * address is the same. User is supposed to know the card
  1055. * family anyway... */
  1056. if (dev_priv->chipset >= 0x40) {
  1057. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1058. break;
  1059. }
  1060. /* FALLTHRU */
  1061. default:
  1062. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1063. return -EINVAL;
  1064. }
  1065. return 0;
  1066. }
  1067. int
  1068. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1069. struct drm_file *file_priv)
  1070. {
  1071. struct drm_nouveau_setparam *setparam = data;
  1072. switch (setparam->param) {
  1073. default:
  1074. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1075. return -EINVAL;
  1076. }
  1077. return 0;
  1078. }
  1079. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1080. bool
  1081. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1082. uint32_t reg, uint32_t mask, uint32_t val)
  1083. {
  1084. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1085. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1086. uint64_t start = ptimer->read(dev);
  1087. do {
  1088. if ((nv_rd32(dev, reg) & mask) == val)
  1089. return true;
  1090. } while (ptimer->read(dev) - start < timeout);
  1091. return false;
  1092. }
  1093. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1094. bool
  1095. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1096. uint32_t reg, uint32_t mask, uint32_t val)
  1097. {
  1098. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1099. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1100. uint64_t start = ptimer->read(dev);
  1101. do {
  1102. if ((nv_rd32(dev, reg) & mask) != val)
  1103. return true;
  1104. } while (ptimer->read(dev) - start < timeout);
  1105. return false;
  1106. }
  1107. /* Wait until cond(data) == true, up until timeout has hit */
  1108. bool
  1109. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1110. bool (*cond)(void *), void *data)
  1111. {
  1112. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1113. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1114. u64 start = ptimer->read(dev);
  1115. do {
  1116. if (cond(data) == true)
  1117. return true;
  1118. } while (ptimer->read(dev) - start < timeout);
  1119. return false;
  1120. }
  1121. /* Waits for PGRAPH to go completely idle */
  1122. bool nouveau_wait_for_idle(struct drm_device *dev)
  1123. {
  1124. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1125. uint32_t mask = ~0;
  1126. if (dev_priv->card_type == NV_40)
  1127. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1128. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1129. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1130. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1131. return false;
  1132. }
  1133. return true;
  1134. }