ath9k.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. /*
  27. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  28. * should rely on this file or its contents.
  29. */
  30. struct ath_node;
  31. /* Macro to expand scalars to 64-bit objects */
  32. #define ito64(x) (sizeof(x) == 1) ? \
  33. (((unsigned long long int)(x)) & (0xff)) : \
  34. (sizeof(x) == 2) ? \
  35. (((unsigned long long int)(x)) & 0xffff) : \
  36. ((sizeof(x) == 4) ? \
  37. (((unsigned long long int)(x)) & 0xffffffff) : \
  38. (unsigned long long int)(x))
  39. /* increment with wrap-around */
  40. #define INCR(_l, _sz) do { \
  41. (_l)++; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. /* decrement with wrap-around */
  45. #define DECR(_l, _sz) do { \
  46. (_l)--; \
  47. (_l) &= ((_sz) - 1); \
  48. } while (0)
  49. #define TSF_TO_TU(_h,_l) \
  50. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  51. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  52. struct ath_config {
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  73. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  74. * (used in aggregation scheduling)
  75. */
  76. enum buffer_type {
  77. BUF_AMPDU = BIT(0),
  78. BUF_AGGR = BIT(1),
  79. };
  80. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  81. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  82. #define ATH_TXSTATUS_RING_SIZE 64
  83. #define DS2PHYS(_dd, _ds) \
  84. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  85. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  86. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  87. struct ath_descdma {
  88. void *dd_desc;
  89. dma_addr_t dd_desc_paddr;
  90. u32 dd_desc_len;
  91. struct ath_buf *dd_bufptr;
  92. };
  93. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  94. struct list_head *head, const char *name,
  95. int nbuf, int ndesc, bool is_tx);
  96. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  97. struct list_head *head);
  98. /***********/
  99. /* RX / TX */
  100. /***********/
  101. #define ATH_RXBUF 512
  102. #define ATH_TXBUF 512
  103. #define ATH_TXBUF_RESERVE 5
  104. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  105. #define ATH_TXMAXTRY 13
  106. #define TID_TO_WME_AC(_tid) \
  107. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  108. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  109. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  110. WME_AC_VO)
  111. #define ATH_AGGR_DELIM_SZ 4
  112. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  113. /* number of delimiters for encryption padding */
  114. #define ATH_AGGR_ENCRYPTDELIM 10
  115. /* minimum h/w qdepth to be sustained to maximize aggregation */
  116. #define ATH_AGGR_MIN_QDEPTH 2
  117. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  118. #define IEEE80211_SEQ_SEQ_SHIFT 4
  119. #define IEEE80211_SEQ_MAX 4096
  120. #define IEEE80211_WEP_IVLEN 3
  121. #define IEEE80211_WEP_KIDLEN 1
  122. #define IEEE80211_WEP_CRCLEN 4
  123. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  124. (IEEE80211_WEP_IVLEN + \
  125. IEEE80211_WEP_KIDLEN + \
  126. IEEE80211_WEP_CRCLEN))
  127. /* return whether a bit at index _n in bitmap _bm is set
  128. * _sz is the size of the bitmap */
  129. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  130. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  131. /* return block-ack bitmap index given sequence and starting sequence */
  132. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  133. /* return the seqno for _start + _offset */
  134. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  135. /* returns delimiter padding required given the packet length */
  136. #define ATH_AGGR_GET_NDELIM(_len) \
  137. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  138. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  139. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  140. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  141. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  142. #define ATH_TX_COMPLETE_POLL_INT 1000
  143. enum ATH_AGGR_STATUS {
  144. ATH_AGGR_DONE,
  145. ATH_AGGR_BAW_CLOSED,
  146. ATH_AGGR_LIMITED,
  147. };
  148. #define ATH_TXFIFO_DEPTH 8
  149. struct ath_txq {
  150. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  151. u32 axq_qnum; /* ath9k hardware queue number */
  152. void *axq_link;
  153. struct list_head axq_q;
  154. spinlock_t axq_lock;
  155. u32 axq_depth;
  156. u32 axq_ampdu_depth;
  157. bool stopped;
  158. bool axq_tx_inprogress;
  159. struct list_head axq_acq;
  160. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  161. u8 txq_headidx;
  162. u8 txq_tailidx;
  163. int pending_frames;
  164. };
  165. struct ath_atx_ac {
  166. struct ath_txq *txq;
  167. int sched;
  168. struct list_head list;
  169. struct list_head tid_q;
  170. bool clear_ps_filter;
  171. };
  172. struct ath_frame_info {
  173. struct ath_buf *bf;
  174. int framelen;
  175. enum ath9k_key_type keytype;
  176. u8 keyix;
  177. u8 retries;
  178. };
  179. struct ath_buf_state {
  180. u8 bf_type;
  181. u8 bfs_paprd;
  182. u8 ndelim;
  183. u16 seqno;
  184. unsigned long bfs_paprd_timestamp;
  185. };
  186. struct ath_buf {
  187. struct list_head list;
  188. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  189. an aggregate) */
  190. struct ath_buf *bf_next; /* next subframe in the aggregate */
  191. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  192. void *bf_desc; /* virtual addr of desc */
  193. dma_addr_t bf_daddr; /* physical addr of desc */
  194. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  195. bool bf_stale;
  196. struct ath_buf_state bf_state;
  197. };
  198. struct ath_atx_tid {
  199. struct list_head list;
  200. struct sk_buff_head buf_q;
  201. struct ath_node *an;
  202. struct ath_atx_ac *ac;
  203. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  204. u16 seq_start;
  205. u16 seq_next;
  206. u16 baw_size;
  207. int tidno;
  208. int baw_head; /* first un-acked tx buffer */
  209. int baw_tail; /* next unused tx buffer slot */
  210. int sched;
  211. int paused;
  212. u8 state;
  213. };
  214. struct ath_node {
  215. #ifdef CONFIG_ATH9K_DEBUGFS
  216. struct list_head list; /* for sc->nodes */
  217. #endif
  218. struct ieee80211_sta *sta; /* station struct we're part of */
  219. struct ieee80211_vif *vif; /* interface with which we're associated */
  220. struct ath_atx_tid tid[WME_NUM_TID];
  221. struct ath_atx_ac ac[WME_NUM_AC];
  222. int ps_key;
  223. u16 maxampdu;
  224. u8 mpdudensity;
  225. bool sleeping;
  226. };
  227. #define AGGR_CLEANUP BIT(1)
  228. #define AGGR_ADDBA_COMPLETE BIT(2)
  229. #define AGGR_ADDBA_PROGRESS BIT(3)
  230. struct ath_tx_control {
  231. struct ath_txq *txq;
  232. struct ath_node *an;
  233. u8 paprd;
  234. };
  235. #define ATH_TX_ERROR 0x01
  236. /**
  237. * @txq_map: Index is mac80211 queue number. This is
  238. * not necessarily the same as the hardware queue number
  239. * (axq_qnum).
  240. */
  241. struct ath_tx {
  242. u16 seq_no;
  243. u32 txqsetup;
  244. spinlock_t txbuflock;
  245. struct list_head txbuf;
  246. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  247. struct ath_descdma txdma;
  248. struct ath_txq *txq_map[WME_NUM_AC];
  249. };
  250. struct ath_rx_edma {
  251. struct sk_buff_head rx_fifo;
  252. struct sk_buff_head rx_buffers;
  253. u32 rx_fifo_hwsize;
  254. };
  255. struct ath_rx {
  256. u8 defant;
  257. u8 rxotherant;
  258. u32 *rxlink;
  259. unsigned int rxfilter;
  260. spinlock_t rxbuflock;
  261. struct list_head rxbuf;
  262. struct ath_descdma rxdma;
  263. struct ath_buf *rx_bufptr;
  264. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  265. struct sk_buff *frag;
  266. };
  267. int ath_startrecv(struct ath_softc *sc);
  268. bool ath_stoprecv(struct ath_softc *sc);
  269. void ath_flushrecv(struct ath_softc *sc);
  270. u32 ath_calcrxfilter(struct ath_softc *sc);
  271. int ath_rx_init(struct ath_softc *sc, int nbufs);
  272. void ath_rx_cleanup(struct ath_softc *sc);
  273. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  274. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  275. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  276. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  277. void ath_draintxq(struct ath_softc *sc,
  278. struct ath_txq *txq, bool retry_tx);
  279. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  280. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  281. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  282. int ath_tx_init(struct ath_softc *sc, int nbufs);
  283. void ath_tx_cleanup(struct ath_softc *sc);
  284. int ath_txq_update(struct ath_softc *sc, int qnum,
  285. struct ath9k_tx_queue_info *q);
  286. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  287. struct ath_tx_control *txctl);
  288. void ath_tx_tasklet(struct ath_softc *sc);
  289. void ath_tx_edma_tasklet(struct ath_softc *sc);
  290. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  291. u16 tid, u16 *ssn);
  292. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  293. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  294. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  295. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  296. struct ath_node *an);
  297. /********/
  298. /* VIFs */
  299. /********/
  300. struct ath_vif {
  301. int av_bslot;
  302. bool is_bslot_active, primary_sta_vif;
  303. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  304. struct ath_buf *av_bcbuf;
  305. };
  306. /*******************/
  307. /* Beacon Handling */
  308. /*******************/
  309. /*
  310. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  311. * number of BSSIDs) if a given beacon does not go out even after waiting this
  312. * number of beacon intervals, the game's up.
  313. */
  314. #define BSTUCK_THRESH 9
  315. #define ATH_BCBUF 4
  316. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  317. #define ATH_DEFAULT_BMISS_LIMIT 10
  318. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  319. struct ath_beacon_config {
  320. int beacon_interval;
  321. u16 listen_interval;
  322. u16 dtim_period;
  323. u16 bmiss_timeout;
  324. u8 dtim_count;
  325. };
  326. struct ath_beacon {
  327. enum {
  328. OK, /* no change needed */
  329. UPDATE, /* update pending */
  330. COMMIT /* beacon sent, commit change */
  331. } updateslot; /* slot time update fsm */
  332. u32 beaconq;
  333. u32 bmisscnt;
  334. u32 ast_be_xmit;
  335. u32 bc_tstamp;
  336. struct ieee80211_vif *bslot[ATH_BCBUF];
  337. int slottime;
  338. int slotupdate;
  339. struct ath9k_tx_queue_info beacon_qi;
  340. struct ath_descdma bdma;
  341. struct ath_txq *cabq;
  342. struct list_head bbuf;
  343. bool tx_processed;
  344. bool tx_last;
  345. };
  346. void ath_beacon_tasklet(unsigned long data);
  347. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  348. int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
  349. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  350. int ath_beaconq_config(struct ath_softc *sc);
  351. void ath_set_beacon(struct ath_softc *sc);
  352. void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
  353. /*******/
  354. /* ANI */
  355. /*******/
  356. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  357. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  358. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  359. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  360. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  361. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  362. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  363. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  364. void ath_reset_work(struct work_struct *work);
  365. void ath_hw_check(struct work_struct *work);
  366. void ath_hw_pll_work(struct work_struct *work);
  367. void ath_paprd_calibrate(struct work_struct *work);
  368. void ath_ani_calibrate(unsigned long data);
  369. void ath_start_ani(struct ath_common *common);
  370. /**********/
  371. /* BTCOEX */
  372. /**********/
  373. struct ath_btcoex {
  374. bool hw_timer_enabled;
  375. spinlock_t btcoex_lock;
  376. struct timer_list period_timer; /* Timer for BT period */
  377. u32 bt_priority_cnt;
  378. unsigned long bt_priority_time;
  379. int bt_stomp_type; /* Types of BT stomping */
  380. u32 btcoex_no_stomp; /* in usec */
  381. u32 btcoex_period; /* in usec */
  382. u32 btscan_no_stomp; /* in usec */
  383. u32 duty_cycle;
  384. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  385. struct ath_mci_profile mci;
  386. };
  387. int ath_init_btcoex_timer(struct ath_softc *sc);
  388. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  389. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  390. /********************/
  391. /* LED Control */
  392. /********************/
  393. #define ATH_LED_PIN_DEF 1
  394. #define ATH_LED_PIN_9287 8
  395. #define ATH_LED_PIN_9300 10
  396. #define ATH_LED_PIN_9485 6
  397. #define ATH_LED_PIN_9462 4
  398. #ifdef CONFIG_MAC80211_LEDS
  399. void ath_init_leds(struct ath_softc *sc);
  400. void ath_deinit_leds(struct ath_softc *sc);
  401. #else
  402. static inline void ath_init_leds(struct ath_softc *sc)
  403. {
  404. }
  405. static inline void ath_deinit_leds(struct ath_softc *sc)
  406. {
  407. }
  408. #endif
  409. /* Antenna diversity/combining */
  410. #define ATH_ANT_RX_CURRENT_SHIFT 4
  411. #define ATH_ANT_RX_MAIN_SHIFT 2
  412. #define ATH_ANT_RX_MASK 0x3
  413. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  414. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  415. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  416. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  417. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  418. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  419. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  420. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  421. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  422. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  423. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  424. enum ath9k_ant_div_comb_lna_conf {
  425. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  426. ATH_ANT_DIV_COMB_LNA2,
  427. ATH_ANT_DIV_COMB_LNA1,
  428. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  429. };
  430. struct ath_ant_comb {
  431. u16 count;
  432. u16 total_pkt_count;
  433. bool scan;
  434. bool scan_not_start;
  435. int main_total_rssi;
  436. int alt_total_rssi;
  437. int alt_recv_cnt;
  438. int main_recv_cnt;
  439. int rssi_lna1;
  440. int rssi_lna2;
  441. int rssi_add;
  442. int rssi_sub;
  443. int rssi_first;
  444. int rssi_second;
  445. int rssi_third;
  446. bool alt_good;
  447. int quick_scan_cnt;
  448. int main_conf;
  449. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  450. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  451. int first_bias;
  452. int second_bias;
  453. bool first_ratio;
  454. bool second_ratio;
  455. unsigned long scan_start_time;
  456. };
  457. /********************/
  458. /* Main driver core */
  459. /********************/
  460. /*
  461. * Default cache line size, in bytes.
  462. * Used when PCI device not fully initialized by bootrom/BIOS
  463. */
  464. #define DEFAULT_CACHELINE 32
  465. #define ATH_REGCLASSIDS_MAX 10
  466. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  467. #define ATH_MAX_SW_RETRIES 30
  468. #define ATH_CHAN_MAX 255
  469. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  470. #define ATH_RATE_DUMMY_MARKER 0
  471. #define SC_OP_INVALID BIT(0)
  472. #define SC_OP_BEACONS BIT(1)
  473. #define SC_OP_RXAGGR BIT(2)
  474. #define SC_OP_TXAGGR BIT(3)
  475. #define SC_OP_OFFCHANNEL BIT(4)
  476. #define SC_OP_PREAMBLE_SHORT BIT(5)
  477. #define SC_OP_PROTECT_ENABLE BIT(6)
  478. #define SC_OP_RXFLUSH BIT(7)
  479. #define SC_OP_LED_ASSOCIATED BIT(8)
  480. #define SC_OP_LED_ON BIT(9)
  481. #define SC_OP_TSF_RESET BIT(11)
  482. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  483. #define SC_OP_BT_SCAN BIT(13)
  484. #define SC_OP_ANI_RUN BIT(14)
  485. #define SC_OP_PRIM_STA_VIF BIT(15)
  486. /* Powersave flags */
  487. #define PS_WAIT_FOR_BEACON BIT(0)
  488. #define PS_WAIT_FOR_CAB BIT(1)
  489. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  490. #define PS_WAIT_FOR_TX_ACK BIT(3)
  491. #define PS_BEACON_SYNC BIT(4)
  492. struct ath_rate_table;
  493. struct ath9k_vif_iter_data {
  494. const u8 *hw_macaddr; /* phy's hardware address, set
  495. * before starting iteration for
  496. * valid bssid mask.
  497. */
  498. u8 mask[ETH_ALEN]; /* bssid mask */
  499. int naps; /* number of AP vifs */
  500. int nmeshes; /* number of mesh vifs */
  501. int nstations; /* number of station vifs */
  502. int nwds; /* number of WDS vifs */
  503. int nadhocs; /* number of adhoc vifs */
  504. int nothers; /* number of vifs not specified above. */
  505. };
  506. struct ath_softc {
  507. struct ieee80211_hw *hw;
  508. struct device *dev;
  509. int chan_idx;
  510. int chan_is_ht;
  511. struct survey_info *cur_survey;
  512. struct survey_info survey[ATH9K_NUM_CHANNELS];
  513. struct tasklet_struct intr_tq;
  514. struct tasklet_struct bcon_tasklet;
  515. struct ath_hw *sc_ah;
  516. void __iomem *mem;
  517. int irq;
  518. spinlock_t sc_serial_rw;
  519. spinlock_t sc_pm_lock;
  520. spinlock_t sc_pcu_lock;
  521. struct mutex mutex;
  522. struct work_struct paprd_work;
  523. struct work_struct hw_check_work;
  524. struct work_struct hw_reset_work;
  525. struct completion paprd_complete;
  526. unsigned int hw_busy_count;
  527. u32 intrstatus;
  528. u32 sc_flags; /* SC_OP_* */
  529. u16 ps_flags; /* PS_* */
  530. u16 curtxpow;
  531. bool ps_enabled;
  532. bool ps_idle;
  533. short nbcnvifs;
  534. short nvifs;
  535. unsigned long ps_usecount;
  536. struct ath_config config;
  537. struct ath_rx rx;
  538. struct ath_tx tx;
  539. struct ath_beacon beacon;
  540. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  541. #ifdef CONFIG_MAC80211_LEDS
  542. bool led_registered;
  543. char led_name[32];
  544. struct led_classdev led_cdev;
  545. #endif
  546. struct ath9k_hw_cal_data caldata;
  547. int last_rssi;
  548. #ifdef CONFIG_ATH9K_DEBUGFS
  549. struct ath9k_debug debug;
  550. spinlock_t nodes_lock;
  551. struct list_head nodes; /* basically, stations */
  552. unsigned int tx_complete_poll_work_seen;
  553. #endif
  554. struct ath_beacon_config cur_beacon_conf;
  555. struct delayed_work tx_complete_work;
  556. struct delayed_work hw_pll_work;
  557. struct ath_btcoex btcoex;
  558. struct ath_mci_coex mci_coex;
  559. struct ath_descdma txsdma;
  560. struct ath_ant_comb ant_comb;
  561. u8 ant_tx, ant_rx;
  562. };
  563. void ath9k_tasklet(unsigned long data);
  564. int ath_cabq_update(struct ath_softc *);
  565. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  566. {
  567. common->bus_ops->read_cachesize(common, csz);
  568. }
  569. extern struct ieee80211_ops ath9k_ops;
  570. extern int ath9k_modparam_nohwcrypt;
  571. extern int led_blink;
  572. extern bool is_ath9k_unloaded;
  573. irqreturn_t ath_isr(int irq, void *dev);
  574. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  575. const struct ath_bus_ops *bus_ops);
  576. void ath9k_deinit_device(struct ath_softc *sc);
  577. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  578. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  579. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  580. bool ath9k_uses_beacons(int type);
  581. #ifdef CONFIG_ATH9K_PCI
  582. int ath_pci_init(void);
  583. void ath_pci_exit(void);
  584. #else
  585. static inline int ath_pci_init(void) { return 0; };
  586. static inline void ath_pci_exit(void) {};
  587. #endif
  588. #ifdef CONFIG_ATH9K_AHB
  589. int ath_ahb_init(void);
  590. void ath_ahb_exit(void);
  591. #else
  592. static inline int ath_ahb_init(void) { return 0; };
  593. static inline void ath_ahb_exit(void) {};
  594. #endif
  595. void ath9k_ps_wakeup(struct ath_softc *sc);
  596. void ath9k_ps_restore(struct ath_softc *sc);
  597. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  598. void ath_start_rfkill_poll(struct ath_softc *sc);
  599. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  600. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  601. struct ieee80211_vif *vif,
  602. struct ath9k_vif_iter_data *iter_data);
  603. #endif /* ATH9K_H */