r600.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* hpd for digital panel detect/disconnect */
  91. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  92. {
  93. bool connected = false;
  94. if (ASIC_IS_DCE3(rdev)) {
  95. switch (hpd) {
  96. case RADEON_HPD_1:
  97. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  98. connected = true;
  99. break;
  100. case RADEON_HPD_2:
  101. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  102. connected = true;
  103. break;
  104. case RADEON_HPD_3:
  105. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  106. connected = true;
  107. break;
  108. case RADEON_HPD_4:
  109. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  110. connected = true;
  111. break;
  112. /* DCE 3.2 */
  113. case RADEON_HPD_5:
  114. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  115. connected = true;
  116. break;
  117. case RADEON_HPD_6:
  118. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  119. connected = true;
  120. break;
  121. default:
  122. break;
  123. }
  124. } else {
  125. switch (hpd) {
  126. case RADEON_HPD_1:
  127. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  128. connected = true;
  129. break;
  130. case RADEON_HPD_2:
  131. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  132. connected = true;
  133. break;
  134. case RADEON_HPD_3:
  135. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  136. connected = true;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. return connected;
  143. }
  144. void r600_hpd_set_polarity(struct radeon_device *rdev,
  145. enum radeon_hpd_id hpd)
  146. {
  147. u32 tmp;
  148. bool connected = r600_hpd_sense(rdev, hpd);
  149. if (ASIC_IS_DCE3(rdev)) {
  150. switch (hpd) {
  151. case RADEON_HPD_1:
  152. tmp = RREG32(DC_HPD1_INT_CONTROL);
  153. if (connected)
  154. tmp &= ~DC_HPDx_INT_POLARITY;
  155. else
  156. tmp |= DC_HPDx_INT_POLARITY;
  157. WREG32(DC_HPD1_INT_CONTROL, tmp);
  158. break;
  159. case RADEON_HPD_2:
  160. tmp = RREG32(DC_HPD2_INT_CONTROL);
  161. if (connected)
  162. tmp &= ~DC_HPDx_INT_POLARITY;
  163. else
  164. tmp |= DC_HPDx_INT_POLARITY;
  165. WREG32(DC_HPD2_INT_CONTROL, tmp);
  166. break;
  167. case RADEON_HPD_3:
  168. tmp = RREG32(DC_HPD3_INT_CONTROL);
  169. if (connected)
  170. tmp &= ~DC_HPDx_INT_POLARITY;
  171. else
  172. tmp |= DC_HPDx_INT_POLARITY;
  173. WREG32(DC_HPD3_INT_CONTROL, tmp);
  174. break;
  175. case RADEON_HPD_4:
  176. tmp = RREG32(DC_HPD4_INT_CONTROL);
  177. if (connected)
  178. tmp &= ~DC_HPDx_INT_POLARITY;
  179. else
  180. tmp |= DC_HPDx_INT_POLARITY;
  181. WREG32(DC_HPD4_INT_CONTROL, tmp);
  182. break;
  183. case RADEON_HPD_5:
  184. tmp = RREG32(DC_HPD5_INT_CONTROL);
  185. if (connected)
  186. tmp &= ~DC_HPDx_INT_POLARITY;
  187. else
  188. tmp |= DC_HPDx_INT_POLARITY;
  189. WREG32(DC_HPD5_INT_CONTROL, tmp);
  190. break;
  191. /* DCE 3.2 */
  192. case RADEON_HPD_6:
  193. tmp = RREG32(DC_HPD6_INT_CONTROL);
  194. if (connected)
  195. tmp &= ~DC_HPDx_INT_POLARITY;
  196. else
  197. tmp |= DC_HPDx_INT_POLARITY;
  198. WREG32(DC_HPD6_INT_CONTROL, tmp);
  199. break;
  200. default:
  201. break;
  202. }
  203. } else {
  204. switch (hpd) {
  205. case RADEON_HPD_1:
  206. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  207. if (connected)
  208. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. else
  210. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  211. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  212. break;
  213. case RADEON_HPD_2:
  214. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  215. if (connected)
  216. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  217. else
  218. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  219. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  220. break;
  221. case RADEON_HPD_3:
  222. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  223. if (connected)
  224. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  225. else
  226. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  227. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  228. break;
  229. default:
  230. break;
  231. }
  232. }
  233. }
  234. void r600_hpd_init(struct radeon_device *rdev)
  235. {
  236. struct drm_device *dev = rdev->ddev;
  237. struct drm_connector *connector;
  238. if (ASIC_IS_DCE3(rdev)) {
  239. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  240. if (ASIC_IS_DCE32(rdev))
  241. tmp |= DC_HPDx_EN;
  242. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  243. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  244. switch (radeon_connector->hpd.hpd) {
  245. case RADEON_HPD_1:
  246. WREG32(DC_HPD1_CONTROL, tmp);
  247. rdev->irq.hpd[0] = true;
  248. break;
  249. case RADEON_HPD_2:
  250. WREG32(DC_HPD2_CONTROL, tmp);
  251. rdev->irq.hpd[1] = true;
  252. break;
  253. case RADEON_HPD_3:
  254. WREG32(DC_HPD3_CONTROL, tmp);
  255. rdev->irq.hpd[2] = true;
  256. break;
  257. case RADEON_HPD_4:
  258. WREG32(DC_HPD4_CONTROL, tmp);
  259. rdev->irq.hpd[3] = true;
  260. break;
  261. /* DCE 3.2 */
  262. case RADEON_HPD_5:
  263. WREG32(DC_HPD5_CONTROL, tmp);
  264. rdev->irq.hpd[4] = true;
  265. break;
  266. case RADEON_HPD_6:
  267. WREG32(DC_HPD6_CONTROL, tmp);
  268. rdev->irq.hpd[5] = true;
  269. break;
  270. default:
  271. break;
  272. }
  273. }
  274. } else {
  275. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  276. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  277. switch (radeon_connector->hpd.hpd) {
  278. case RADEON_HPD_1:
  279. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  280. rdev->irq.hpd[0] = true;
  281. break;
  282. case RADEON_HPD_2:
  283. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  284. rdev->irq.hpd[1] = true;
  285. break;
  286. case RADEON_HPD_3:
  287. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  288. rdev->irq.hpd[2] = true;
  289. break;
  290. default:
  291. break;
  292. }
  293. }
  294. }
  295. if (rdev->irq.installed)
  296. r600_irq_set(rdev);
  297. }
  298. void r600_hpd_fini(struct radeon_device *rdev)
  299. {
  300. struct drm_device *dev = rdev->ddev;
  301. struct drm_connector *connector;
  302. if (ASIC_IS_DCE3(rdev)) {
  303. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  304. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  305. switch (radeon_connector->hpd.hpd) {
  306. case RADEON_HPD_1:
  307. WREG32(DC_HPD1_CONTROL, 0);
  308. rdev->irq.hpd[0] = false;
  309. break;
  310. case RADEON_HPD_2:
  311. WREG32(DC_HPD2_CONTROL, 0);
  312. rdev->irq.hpd[1] = false;
  313. break;
  314. case RADEON_HPD_3:
  315. WREG32(DC_HPD3_CONTROL, 0);
  316. rdev->irq.hpd[2] = false;
  317. break;
  318. case RADEON_HPD_4:
  319. WREG32(DC_HPD4_CONTROL, 0);
  320. rdev->irq.hpd[3] = false;
  321. break;
  322. /* DCE 3.2 */
  323. case RADEON_HPD_5:
  324. WREG32(DC_HPD5_CONTROL, 0);
  325. rdev->irq.hpd[4] = false;
  326. break;
  327. case RADEON_HPD_6:
  328. WREG32(DC_HPD6_CONTROL, 0);
  329. rdev->irq.hpd[5] = false;
  330. break;
  331. default:
  332. break;
  333. }
  334. }
  335. } else {
  336. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  337. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  338. switch (radeon_connector->hpd.hpd) {
  339. case RADEON_HPD_1:
  340. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  341. rdev->irq.hpd[0] = false;
  342. break;
  343. case RADEON_HPD_2:
  344. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  345. rdev->irq.hpd[1] = false;
  346. break;
  347. case RADEON_HPD_3:
  348. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  349. rdev->irq.hpd[2] = false;
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. }
  356. }
  357. /*
  358. * R600 PCIE GART
  359. */
  360. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  361. {
  362. unsigned i;
  363. u32 tmp;
  364. /* flush hdp cache so updates hit vram */
  365. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  366. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  367. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  368. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  369. for (i = 0; i < rdev->usec_timeout; i++) {
  370. /* read MC_STATUS */
  371. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  372. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  373. if (tmp == 2) {
  374. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  375. return;
  376. }
  377. if (tmp) {
  378. return;
  379. }
  380. udelay(1);
  381. }
  382. }
  383. int r600_pcie_gart_init(struct radeon_device *rdev)
  384. {
  385. int r;
  386. if (rdev->gart.table.vram.robj) {
  387. WARN(1, "R600 PCIE GART already initialized.\n");
  388. return 0;
  389. }
  390. /* Initialize common gart structure */
  391. r = radeon_gart_init(rdev);
  392. if (r)
  393. return r;
  394. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  395. return radeon_gart_table_vram_alloc(rdev);
  396. }
  397. int r600_pcie_gart_enable(struct radeon_device *rdev)
  398. {
  399. u32 tmp;
  400. int r, i;
  401. if (rdev->gart.table.vram.robj == NULL) {
  402. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  403. return -EINVAL;
  404. }
  405. r = radeon_gart_table_vram_pin(rdev);
  406. if (r)
  407. return r;
  408. radeon_gart_restore(rdev);
  409. /* Setup L2 cache */
  410. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  411. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  412. EFFECTIVE_L2_QUEUE_SIZE(7));
  413. WREG32(VM_L2_CNTL2, 0);
  414. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  415. /* Setup TLB control */
  416. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  417. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  418. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  419. ENABLE_WAIT_L2_QUERY;
  420. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  422. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  423. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  424. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  425. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  426. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  427. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  428. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  429. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  430. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  431. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  432. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  433. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  434. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  435. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  436. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  437. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  438. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  439. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  440. (u32)(rdev->dummy_page.addr >> 12));
  441. for (i = 1; i < 7; i++)
  442. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  443. r600_pcie_gart_tlb_flush(rdev);
  444. rdev->gart.ready = true;
  445. return 0;
  446. }
  447. void r600_pcie_gart_disable(struct radeon_device *rdev)
  448. {
  449. u32 tmp;
  450. int i, r;
  451. /* Disable all tables */
  452. for (i = 0; i < 7; i++)
  453. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  454. /* Disable L2 cache */
  455. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  456. EFFECTIVE_L2_QUEUE_SIZE(7));
  457. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  458. /* Setup L1 TLB control */
  459. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  460. ENABLE_WAIT_L2_QUERY;
  461. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  464. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  465. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  466. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  467. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  468. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  469. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  470. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  471. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  472. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  473. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  474. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  475. if (rdev->gart.table.vram.robj) {
  476. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  477. if (likely(r == 0)) {
  478. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  479. radeon_bo_unpin(rdev->gart.table.vram.robj);
  480. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  481. }
  482. }
  483. }
  484. void r600_pcie_gart_fini(struct radeon_device *rdev)
  485. {
  486. radeon_gart_fini(rdev);
  487. r600_pcie_gart_disable(rdev);
  488. radeon_gart_table_vram_free(rdev);
  489. }
  490. void r600_agp_enable(struct radeon_device *rdev)
  491. {
  492. u32 tmp;
  493. int i;
  494. /* Setup L2 cache */
  495. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  496. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  497. EFFECTIVE_L2_QUEUE_SIZE(7));
  498. WREG32(VM_L2_CNTL2, 0);
  499. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  500. /* Setup TLB control */
  501. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  502. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  503. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  504. ENABLE_WAIT_L2_QUERY;
  505. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  507. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  508. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  509. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  510. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  511. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  512. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  513. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  514. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  515. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  516. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  517. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  518. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  519. for (i = 0; i < 7; i++)
  520. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  521. }
  522. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  523. {
  524. unsigned i;
  525. u32 tmp;
  526. for (i = 0; i < rdev->usec_timeout; i++) {
  527. /* read MC_STATUS */
  528. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  529. if (!tmp)
  530. return 0;
  531. udelay(1);
  532. }
  533. return -1;
  534. }
  535. static void r600_mc_program(struct radeon_device *rdev)
  536. {
  537. struct rv515_mc_save save;
  538. u32 tmp;
  539. int i, j;
  540. /* Initialize HDP */
  541. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  542. WREG32((0x2c14 + j), 0x00000000);
  543. WREG32((0x2c18 + j), 0x00000000);
  544. WREG32((0x2c1c + j), 0x00000000);
  545. WREG32((0x2c20 + j), 0x00000000);
  546. WREG32((0x2c24 + j), 0x00000000);
  547. }
  548. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  549. rv515_mc_stop(rdev, &save);
  550. if (r600_mc_wait_for_idle(rdev)) {
  551. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  552. }
  553. /* Lockout access through VGA aperture (doesn't exist before R600) */
  554. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  555. /* Update configuration */
  556. if (rdev->flags & RADEON_IS_AGP) {
  557. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  558. /* VRAM before AGP */
  559. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  560. rdev->mc.vram_start >> 12);
  561. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  562. rdev->mc.gtt_end >> 12);
  563. } else {
  564. /* VRAM after AGP */
  565. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  566. rdev->mc.gtt_start >> 12);
  567. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  568. rdev->mc.vram_end >> 12);
  569. }
  570. } else {
  571. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  572. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  573. }
  574. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  575. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  576. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  577. WREG32(MC_VM_FB_LOCATION, tmp);
  578. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  579. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  580. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  581. if (rdev->flags & RADEON_IS_AGP) {
  582. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  583. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  584. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  585. } else {
  586. WREG32(MC_VM_AGP_BASE, 0);
  587. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  588. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  589. }
  590. if (r600_mc_wait_for_idle(rdev)) {
  591. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  592. }
  593. rv515_mc_resume(rdev, &save);
  594. /* we need to own VRAM, so turn off the VGA renderer here
  595. * to stop it overwriting our objects */
  596. rv515_vga_render_disable(rdev);
  597. }
  598. /**
  599. * r600_vram_gtt_location - try to find VRAM & GTT location
  600. * @rdev: radeon device structure holding all necessary informations
  601. * @mc: memory controller structure holding memory informations
  602. *
  603. * Function will place try to place VRAM at same place as in CPU (PCI)
  604. * address space as some GPU seems to have issue when we reprogram at
  605. * different address space.
  606. *
  607. * If there is not enough space to fit the unvisible VRAM after the
  608. * aperture then we limit the VRAM size to the aperture.
  609. *
  610. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  611. * them to be in one from GPU point of view so that we can program GPU to
  612. * catch access outside them (weird GPU policy see ??).
  613. *
  614. * This function will never fails, worst case are limiting VRAM or GTT.
  615. *
  616. * Note: GTT start, end, size should be initialized before calling this
  617. * function on AGP platform.
  618. */
  619. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  620. {
  621. u64 size_bf, size_af;
  622. if (mc->mc_vram_size > 0xE0000000) {
  623. /* leave room for at least 512M GTT */
  624. dev_warn(rdev->dev, "limiting VRAM\n");
  625. mc->real_vram_size = 0xE0000000;
  626. mc->mc_vram_size = 0xE0000000;
  627. }
  628. if (rdev->flags & RADEON_IS_AGP) {
  629. size_bf = mc->gtt_start;
  630. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  631. if (size_bf > size_af) {
  632. if (mc->mc_vram_size > size_bf) {
  633. dev_warn(rdev->dev, "limiting VRAM\n");
  634. mc->real_vram_size = size_bf;
  635. mc->mc_vram_size = size_bf;
  636. }
  637. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  638. } else {
  639. if (mc->mc_vram_size > size_af) {
  640. dev_warn(rdev->dev, "limiting VRAM\n");
  641. mc->real_vram_size = size_af;
  642. mc->mc_vram_size = size_af;
  643. }
  644. mc->vram_start = mc->gtt_end;
  645. }
  646. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  647. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  648. mc->mc_vram_size >> 20, mc->vram_start,
  649. mc->vram_end, mc->real_vram_size >> 20);
  650. } else {
  651. u64 base = 0;
  652. if (rdev->flags & RADEON_IS_IGP)
  653. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  654. radeon_vram_location(rdev, &rdev->mc, base);
  655. radeon_gtt_location(rdev, mc);
  656. }
  657. }
  658. int r600_mc_init(struct radeon_device *rdev)
  659. {
  660. u32 tmp;
  661. int chansize, numchan;
  662. /* Get VRAM informations */
  663. rdev->mc.vram_is_ddr = true;
  664. tmp = RREG32(RAMCFG);
  665. if (tmp & CHANSIZE_OVERRIDE) {
  666. chansize = 16;
  667. } else if (tmp & CHANSIZE_MASK) {
  668. chansize = 64;
  669. } else {
  670. chansize = 32;
  671. }
  672. tmp = RREG32(CHMAP);
  673. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  674. case 0:
  675. default:
  676. numchan = 1;
  677. break;
  678. case 1:
  679. numchan = 2;
  680. break;
  681. case 2:
  682. numchan = 4;
  683. break;
  684. case 3:
  685. numchan = 8;
  686. break;
  687. }
  688. rdev->mc.vram_width = numchan * chansize;
  689. /* Could aper size report 0 ? */
  690. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  691. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  692. /* Setup GPU memory space */
  693. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  694. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  695. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  696. /* FIXME remove this once we support unmappable VRAM */
  697. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  698. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  699. rdev->mc.real_vram_size = rdev->mc.aper_size;
  700. }
  701. r600_vram_gtt_location(rdev, &rdev->mc);
  702. if (rdev->flags & RADEON_IS_IGP)
  703. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  704. radeon_update_bandwidth_info(rdev);
  705. return 0;
  706. }
  707. /* We doesn't check that the GPU really needs a reset we simply do the
  708. * reset, it's up to the caller to determine if the GPU needs one. We
  709. * might add an helper function to check that.
  710. */
  711. int r600_gpu_soft_reset(struct radeon_device *rdev)
  712. {
  713. struct rv515_mc_save save;
  714. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  715. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  716. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  717. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  718. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  719. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  720. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  721. S_008010_GUI_ACTIVE(1);
  722. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  723. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  724. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  725. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  726. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  727. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  728. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  729. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  730. u32 tmp;
  731. dev_info(rdev->dev, "GPU softreset \n");
  732. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  733. RREG32(R_008010_GRBM_STATUS));
  734. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  735. RREG32(R_008014_GRBM_STATUS2));
  736. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  737. RREG32(R_000E50_SRBM_STATUS));
  738. rv515_mc_stop(rdev, &save);
  739. if (r600_mc_wait_for_idle(rdev)) {
  740. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  741. }
  742. /* Disable CP parsing/prefetching */
  743. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  744. /* Check if any of the rendering block is busy and reset it */
  745. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  746. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  747. tmp = S_008020_SOFT_RESET_CR(1) |
  748. S_008020_SOFT_RESET_DB(1) |
  749. S_008020_SOFT_RESET_CB(1) |
  750. S_008020_SOFT_RESET_PA(1) |
  751. S_008020_SOFT_RESET_SC(1) |
  752. S_008020_SOFT_RESET_SMX(1) |
  753. S_008020_SOFT_RESET_SPI(1) |
  754. S_008020_SOFT_RESET_SX(1) |
  755. S_008020_SOFT_RESET_SH(1) |
  756. S_008020_SOFT_RESET_TC(1) |
  757. S_008020_SOFT_RESET_TA(1) |
  758. S_008020_SOFT_RESET_VC(1) |
  759. S_008020_SOFT_RESET_VGT(1);
  760. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  761. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  762. RREG32(R_008020_GRBM_SOFT_RESET);
  763. mdelay(15);
  764. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  765. }
  766. /* Reset CP (we always reset CP) */
  767. tmp = S_008020_SOFT_RESET_CP(1);
  768. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  769. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  770. RREG32(R_008020_GRBM_SOFT_RESET);
  771. mdelay(15);
  772. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  773. /* Wait a little for things to settle down */
  774. mdelay(1);
  775. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  776. RREG32(R_008010_GRBM_STATUS));
  777. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  778. RREG32(R_008014_GRBM_STATUS2));
  779. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  780. RREG32(R_000E50_SRBM_STATUS));
  781. rv515_mc_resume(rdev, &save);
  782. return 0;
  783. }
  784. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  785. {
  786. u32 srbm_status;
  787. u32 grbm_status;
  788. u32 grbm_status2;
  789. int r;
  790. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  791. grbm_status = RREG32(R_008010_GRBM_STATUS);
  792. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  793. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  794. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  795. return false;
  796. }
  797. /* force CP activities */
  798. r = radeon_ring_lock(rdev, 2);
  799. if (!r) {
  800. /* PACKET2 NOP */
  801. radeon_ring_write(rdev, 0x80000000);
  802. radeon_ring_write(rdev, 0x80000000);
  803. radeon_ring_unlock_commit(rdev);
  804. }
  805. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  806. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  807. }
  808. int r600_asic_reset(struct radeon_device *rdev)
  809. {
  810. return r600_gpu_soft_reset(rdev);
  811. }
  812. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  813. u32 num_backends,
  814. u32 backend_disable_mask)
  815. {
  816. u32 backend_map = 0;
  817. u32 enabled_backends_mask;
  818. u32 enabled_backends_count;
  819. u32 cur_pipe;
  820. u32 swizzle_pipe[R6XX_MAX_PIPES];
  821. u32 cur_backend;
  822. u32 i;
  823. if (num_tile_pipes > R6XX_MAX_PIPES)
  824. num_tile_pipes = R6XX_MAX_PIPES;
  825. if (num_tile_pipes < 1)
  826. num_tile_pipes = 1;
  827. if (num_backends > R6XX_MAX_BACKENDS)
  828. num_backends = R6XX_MAX_BACKENDS;
  829. if (num_backends < 1)
  830. num_backends = 1;
  831. enabled_backends_mask = 0;
  832. enabled_backends_count = 0;
  833. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  834. if (((backend_disable_mask >> i) & 1) == 0) {
  835. enabled_backends_mask |= (1 << i);
  836. ++enabled_backends_count;
  837. }
  838. if (enabled_backends_count == num_backends)
  839. break;
  840. }
  841. if (enabled_backends_count == 0) {
  842. enabled_backends_mask = 1;
  843. enabled_backends_count = 1;
  844. }
  845. if (enabled_backends_count != num_backends)
  846. num_backends = enabled_backends_count;
  847. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  848. switch (num_tile_pipes) {
  849. case 1:
  850. swizzle_pipe[0] = 0;
  851. break;
  852. case 2:
  853. swizzle_pipe[0] = 0;
  854. swizzle_pipe[1] = 1;
  855. break;
  856. case 3:
  857. swizzle_pipe[0] = 0;
  858. swizzle_pipe[1] = 1;
  859. swizzle_pipe[2] = 2;
  860. break;
  861. case 4:
  862. swizzle_pipe[0] = 0;
  863. swizzle_pipe[1] = 1;
  864. swizzle_pipe[2] = 2;
  865. swizzle_pipe[3] = 3;
  866. break;
  867. case 5:
  868. swizzle_pipe[0] = 0;
  869. swizzle_pipe[1] = 1;
  870. swizzle_pipe[2] = 2;
  871. swizzle_pipe[3] = 3;
  872. swizzle_pipe[4] = 4;
  873. break;
  874. case 6:
  875. swizzle_pipe[0] = 0;
  876. swizzle_pipe[1] = 2;
  877. swizzle_pipe[2] = 4;
  878. swizzle_pipe[3] = 5;
  879. swizzle_pipe[4] = 1;
  880. swizzle_pipe[5] = 3;
  881. break;
  882. case 7:
  883. swizzle_pipe[0] = 0;
  884. swizzle_pipe[1] = 2;
  885. swizzle_pipe[2] = 4;
  886. swizzle_pipe[3] = 6;
  887. swizzle_pipe[4] = 1;
  888. swizzle_pipe[5] = 3;
  889. swizzle_pipe[6] = 5;
  890. break;
  891. case 8:
  892. swizzle_pipe[0] = 0;
  893. swizzle_pipe[1] = 2;
  894. swizzle_pipe[2] = 4;
  895. swizzle_pipe[3] = 6;
  896. swizzle_pipe[4] = 1;
  897. swizzle_pipe[5] = 3;
  898. swizzle_pipe[6] = 5;
  899. swizzle_pipe[7] = 7;
  900. break;
  901. }
  902. cur_backend = 0;
  903. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  904. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  905. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  906. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  907. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  908. }
  909. return backend_map;
  910. }
  911. int r600_count_pipe_bits(uint32_t val)
  912. {
  913. int i, ret = 0;
  914. for (i = 0; i < 32; i++) {
  915. ret += val & 1;
  916. val >>= 1;
  917. }
  918. return ret;
  919. }
  920. void r600_gpu_init(struct radeon_device *rdev)
  921. {
  922. u32 tiling_config;
  923. u32 ramcfg;
  924. u32 backend_map;
  925. u32 cc_rb_backend_disable;
  926. u32 cc_gc_shader_pipe_config;
  927. u32 tmp;
  928. int i, j;
  929. u32 sq_config;
  930. u32 sq_gpr_resource_mgmt_1 = 0;
  931. u32 sq_gpr_resource_mgmt_2 = 0;
  932. u32 sq_thread_resource_mgmt = 0;
  933. u32 sq_stack_resource_mgmt_1 = 0;
  934. u32 sq_stack_resource_mgmt_2 = 0;
  935. /* FIXME: implement */
  936. switch (rdev->family) {
  937. case CHIP_R600:
  938. rdev->config.r600.max_pipes = 4;
  939. rdev->config.r600.max_tile_pipes = 8;
  940. rdev->config.r600.max_simds = 4;
  941. rdev->config.r600.max_backends = 4;
  942. rdev->config.r600.max_gprs = 256;
  943. rdev->config.r600.max_threads = 192;
  944. rdev->config.r600.max_stack_entries = 256;
  945. rdev->config.r600.max_hw_contexts = 8;
  946. rdev->config.r600.max_gs_threads = 16;
  947. rdev->config.r600.sx_max_export_size = 128;
  948. rdev->config.r600.sx_max_export_pos_size = 16;
  949. rdev->config.r600.sx_max_export_smx_size = 128;
  950. rdev->config.r600.sq_num_cf_insts = 2;
  951. break;
  952. case CHIP_RV630:
  953. case CHIP_RV635:
  954. rdev->config.r600.max_pipes = 2;
  955. rdev->config.r600.max_tile_pipes = 2;
  956. rdev->config.r600.max_simds = 3;
  957. rdev->config.r600.max_backends = 1;
  958. rdev->config.r600.max_gprs = 128;
  959. rdev->config.r600.max_threads = 192;
  960. rdev->config.r600.max_stack_entries = 128;
  961. rdev->config.r600.max_hw_contexts = 8;
  962. rdev->config.r600.max_gs_threads = 4;
  963. rdev->config.r600.sx_max_export_size = 128;
  964. rdev->config.r600.sx_max_export_pos_size = 16;
  965. rdev->config.r600.sx_max_export_smx_size = 128;
  966. rdev->config.r600.sq_num_cf_insts = 2;
  967. break;
  968. case CHIP_RV610:
  969. case CHIP_RV620:
  970. case CHIP_RS780:
  971. case CHIP_RS880:
  972. rdev->config.r600.max_pipes = 1;
  973. rdev->config.r600.max_tile_pipes = 1;
  974. rdev->config.r600.max_simds = 2;
  975. rdev->config.r600.max_backends = 1;
  976. rdev->config.r600.max_gprs = 128;
  977. rdev->config.r600.max_threads = 192;
  978. rdev->config.r600.max_stack_entries = 128;
  979. rdev->config.r600.max_hw_contexts = 4;
  980. rdev->config.r600.max_gs_threads = 4;
  981. rdev->config.r600.sx_max_export_size = 128;
  982. rdev->config.r600.sx_max_export_pos_size = 16;
  983. rdev->config.r600.sx_max_export_smx_size = 128;
  984. rdev->config.r600.sq_num_cf_insts = 1;
  985. break;
  986. case CHIP_RV670:
  987. rdev->config.r600.max_pipes = 4;
  988. rdev->config.r600.max_tile_pipes = 4;
  989. rdev->config.r600.max_simds = 4;
  990. rdev->config.r600.max_backends = 4;
  991. rdev->config.r600.max_gprs = 192;
  992. rdev->config.r600.max_threads = 192;
  993. rdev->config.r600.max_stack_entries = 256;
  994. rdev->config.r600.max_hw_contexts = 8;
  995. rdev->config.r600.max_gs_threads = 16;
  996. rdev->config.r600.sx_max_export_size = 128;
  997. rdev->config.r600.sx_max_export_pos_size = 16;
  998. rdev->config.r600.sx_max_export_smx_size = 128;
  999. rdev->config.r600.sq_num_cf_insts = 2;
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. /* Initialize HDP */
  1005. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1006. WREG32((0x2c14 + j), 0x00000000);
  1007. WREG32((0x2c18 + j), 0x00000000);
  1008. WREG32((0x2c1c + j), 0x00000000);
  1009. WREG32((0x2c20 + j), 0x00000000);
  1010. WREG32((0x2c24 + j), 0x00000000);
  1011. }
  1012. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1013. /* Setup tiling */
  1014. tiling_config = 0;
  1015. ramcfg = RREG32(RAMCFG);
  1016. switch (rdev->config.r600.max_tile_pipes) {
  1017. case 1:
  1018. tiling_config |= PIPE_TILING(0);
  1019. break;
  1020. case 2:
  1021. tiling_config |= PIPE_TILING(1);
  1022. break;
  1023. case 4:
  1024. tiling_config |= PIPE_TILING(2);
  1025. break;
  1026. case 8:
  1027. tiling_config |= PIPE_TILING(3);
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1033. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1034. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1035. tiling_config |= GROUP_SIZE(0);
  1036. rdev->config.r600.tiling_group_size = 256;
  1037. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1038. if (tmp > 3) {
  1039. tiling_config |= ROW_TILING(3);
  1040. tiling_config |= SAMPLE_SPLIT(3);
  1041. } else {
  1042. tiling_config |= ROW_TILING(tmp);
  1043. tiling_config |= SAMPLE_SPLIT(tmp);
  1044. }
  1045. tiling_config |= BANK_SWAPS(1);
  1046. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1047. cc_rb_backend_disable |=
  1048. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1049. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1050. cc_gc_shader_pipe_config |=
  1051. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1052. cc_gc_shader_pipe_config |=
  1053. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1054. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1055. (R6XX_MAX_BACKENDS -
  1056. r600_count_pipe_bits((cc_rb_backend_disable &
  1057. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1058. (cc_rb_backend_disable >> 16));
  1059. tiling_config |= BACKEND_MAP(backend_map);
  1060. WREG32(GB_TILING_CONFIG, tiling_config);
  1061. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1062. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1063. /* Setup pipes */
  1064. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1065. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1066. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1067. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1068. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1069. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1070. /* Setup some CP states */
  1071. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1072. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1073. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1074. SYNC_WALKER | SYNC_ALIGNER));
  1075. /* Setup various GPU states */
  1076. if (rdev->family == CHIP_RV670)
  1077. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1078. tmp = RREG32(SX_DEBUG_1);
  1079. tmp |= SMX_EVENT_RELEASE;
  1080. if ((rdev->family > CHIP_R600))
  1081. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1082. WREG32(SX_DEBUG_1, tmp);
  1083. if (((rdev->family) == CHIP_R600) ||
  1084. ((rdev->family) == CHIP_RV630) ||
  1085. ((rdev->family) == CHIP_RV610) ||
  1086. ((rdev->family) == CHIP_RV620) ||
  1087. ((rdev->family) == CHIP_RS780) ||
  1088. ((rdev->family) == CHIP_RS880)) {
  1089. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1090. } else {
  1091. WREG32(DB_DEBUG, 0);
  1092. }
  1093. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1094. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1095. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1096. WREG32(VGT_NUM_INSTANCES, 0);
  1097. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1098. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1099. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1100. if (((rdev->family) == CHIP_RV610) ||
  1101. ((rdev->family) == CHIP_RV620) ||
  1102. ((rdev->family) == CHIP_RS780) ||
  1103. ((rdev->family) == CHIP_RS880)) {
  1104. tmp = (CACHE_FIFO_SIZE(0xa) |
  1105. FETCH_FIFO_HIWATER(0xa) |
  1106. DONE_FIFO_HIWATER(0xe0) |
  1107. ALU_UPDATE_FIFO_HIWATER(0x8));
  1108. } else if (((rdev->family) == CHIP_R600) ||
  1109. ((rdev->family) == CHIP_RV630)) {
  1110. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1111. tmp |= DONE_FIFO_HIWATER(0x4);
  1112. }
  1113. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1114. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1115. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1116. */
  1117. sq_config = RREG32(SQ_CONFIG);
  1118. sq_config &= ~(PS_PRIO(3) |
  1119. VS_PRIO(3) |
  1120. GS_PRIO(3) |
  1121. ES_PRIO(3));
  1122. sq_config |= (DX9_CONSTS |
  1123. VC_ENABLE |
  1124. PS_PRIO(0) |
  1125. VS_PRIO(1) |
  1126. GS_PRIO(2) |
  1127. ES_PRIO(3));
  1128. if ((rdev->family) == CHIP_R600) {
  1129. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1130. NUM_VS_GPRS(124) |
  1131. NUM_CLAUSE_TEMP_GPRS(4));
  1132. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1133. NUM_ES_GPRS(0));
  1134. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1135. NUM_VS_THREADS(48) |
  1136. NUM_GS_THREADS(4) |
  1137. NUM_ES_THREADS(4));
  1138. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1139. NUM_VS_STACK_ENTRIES(128));
  1140. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1141. NUM_ES_STACK_ENTRIES(0));
  1142. } else if (((rdev->family) == CHIP_RV610) ||
  1143. ((rdev->family) == CHIP_RV620) ||
  1144. ((rdev->family) == CHIP_RS780) ||
  1145. ((rdev->family) == CHIP_RS880)) {
  1146. /* no vertex cache */
  1147. sq_config &= ~VC_ENABLE;
  1148. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1149. NUM_VS_GPRS(44) |
  1150. NUM_CLAUSE_TEMP_GPRS(2));
  1151. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1152. NUM_ES_GPRS(17));
  1153. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1154. NUM_VS_THREADS(78) |
  1155. NUM_GS_THREADS(4) |
  1156. NUM_ES_THREADS(31));
  1157. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1158. NUM_VS_STACK_ENTRIES(40));
  1159. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1160. NUM_ES_STACK_ENTRIES(16));
  1161. } else if (((rdev->family) == CHIP_RV630) ||
  1162. ((rdev->family) == CHIP_RV635)) {
  1163. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1164. NUM_VS_GPRS(44) |
  1165. NUM_CLAUSE_TEMP_GPRS(2));
  1166. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1167. NUM_ES_GPRS(18));
  1168. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1169. NUM_VS_THREADS(78) |
  1170. NUM_GS_THREADS(4) |
  1171. NUM_ES_THREADS(31));
  1172. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1173. NUM_VS_STACK_ENTRIES(40));
  1174. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1175. NUM_ES_STACK_ENTRIES(16));
  1176. } else if ((rdev->family) == CHIP_RV670) {
  1177. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1178. NUM_VS_GPRS(44) |
  1179. NUM_CLAUSE_TEMP_GPRS(2));
  1180. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1181. NUM_ES_GPRS(17));
  1182. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1183. NUM_VS_THREADS(78) |
  1184. NUM_GS_THREADS(4) |
  1185. NUM_ES_THREADS(31));
  1186. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1187. NUM_VS_STACK_ENTRIES(64));
  1188. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1189. NUM_ES_STACK_ENTRIES(64));
  1190. }
  1191. WREG32(SQ_CONFIG, sq_config);
  1192. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1193. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1194. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1195. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1196. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1197. if (((rdev->family) == CHIP_RV610) ||
  1198. ((rdev->family) == CHIP_RV620) ||
  1199. ((rdev->family) == CHIP_RS780) ||
  1200. ((rdev->family) == CHIP_RS880)) {
  1201. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1202. } else {
  1203. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1204. }
  1205. /* More default values. 2D/3D driver should adjust as needed */
  1206. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1207. S1_X(0x4) | S1_Y(0xc)));
  1208. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1209. S1_X(0x2) | S1_Y(0x2) |
  1210. S2_X(0xa) | S2_Y(0x6) |
  1211. S3_X(0x6) | S3_Y(0xa)));
  1212. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1213. S1_X(0x4) | S1_Y(0xc) |
  1214. S2_X(0x1) | S2_Y(0x6) |
  1215. S3_X(0xa) | S3_Y(0xe)));
  1216. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1217. S5_X(0x0) | S5_Y(0x0) |
  1218. S6_X(0xb) | S6_Y(0x4) |
  1219. S7_X(0x7) | S7_Y(0x8)));
  1220. WREG32(VGT_STRMOUT_EN, 0);
  1221. tmp = rdev->config.r600.max_pipes * 16;
  1222. switch (rdev->family) {
  1223. case CHIP_RV610:
  1224. case CHIP_RV620:
  1225. case CHIP_RS780:
  1226. case CHIP_RS880:
  1227. tmp += 32;
  1228. break;
  1229. case CHIP_RV670:
  1230. tmp += 128;
  1231. break;
  1232. default:
  1233. break;
  1234. }
  1235. if (tmp > 256) {
  1236. tmp = 256;
  1237. }
  1238. WREG32(VGT_ES_PER_GS, 128);
  1239. WREG32(VGT_GS_PER_ES, tmp);
  1240. WREG32(VGT_GS_PER_VS, 2);
  1241. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1242. /* more default values. 2D/3D driver should adjust as needed */
  1243. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1244. WREG32(VGT_STRMOUT_EN, 0);
  1245. WREG32(SX_MISC, 0);
  1246. WREG32(PA_SC_MODE_CNTL, 0);
  1247. WREG32(PA_SC_AA_CONFIG, 0);
  1248. WREG32(PA_SC_LINE_STIPPLE, 0);
  1249. WREG32(SPI_INPUT_Z, 0);
  1250. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1251. WREG32(CB_COLOR7_FRAG, 0);
  1252. /* Clear render buffer base addresses */
  1253. WREG32(CB_COLOR0_BASE, 0);
  1254. WREG32(CB_COLOR1_BASE, 0);
  1255. WREG32(CB_COLOR2_BASE, 0);
  1256. WREG32(CB_COLOR3_BASE, 0);
  1257. WREG32(CB_COLOR4_BASE, 0);
  1258. WREG32(CB_COLOR5_BASE, 0);
  1259. WREG32(CB_COLOR6_BASE, 0);
  1260. WREG32(CB_COLOR7_BASE, 0);
  1261. WREG32(CB_COLOR7_FRAG, 0);
  1262. switch (rdev->family) {
  1263. case CHIP_RV610:
  1264. case CHIP_RV620:
  1265. case CHIP_RS780:
  1266. case CHIP_RS880:
  1267. tmp = TC_L2_SIZE(8);
  1268. break;
  1269. case CHIP_RV630:
  1270. case CHIP_RV635:
  1271. tmp = TC_L2_SIZE(4);
  1272. break;
  1273. case CHIP_R600:
  1274. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1275. break;
  1276. default:
  1277. tmp = TC_L2_SIZE(0);
  1278. break;
  1279. }
  1280. WREG32(TC_CNTL, tmp);
  1281. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1282. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1283. tmp = RREG32(ARB_POP);
  1284. tmp |= ENABLE_TC128;
  1285. WREG32(ARB_POP, tmp);
  1286. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1287. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1288. NUM_CLIP_SEQ(3)));
  1289. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1290. }
  1291. /*
  1292. * Indirect registers accessor
  1293. */
  1294. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1295. {
  1296. u32 r;
  1297. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1298. (void)RREG32(PCIE_PORT_INDEX);
  1299. r = RREG32(PCIE_PORT_DATA);
  1300. return r;
  1301. }
  1302. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1303. {
  1304. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1305. (void)RREG32(PCIE_PORT_INDEX);
  1306. WREG32(PCIE_PORT_DATA, (v));
  1307. (void)RREG32(PCIE_PORT_DATA);
  1308. }
  1309. /*
  1310. * CP & Ring
  1311. */
  1312. void r600_cp_stop(struct radeon_device *rdev)
  1313. {
  1314. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1315. }
  1316. int r600_init_microcode(struct radeon_device *rdev)
  1317. {
  1318. struct platform_device *pdev;
  1319. const char *chip_name;
  1320. const char *rlc_chip_name;
  1321. size_t pfp_req_size, me_req_size, rlc_req_size;
  1322. char fw_name[30];
  1323. int err;
  1324. DRM_DEBUG("\n");
  1325. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1326. err = IS_ERR(pdev);
  1327. if (err) {
  1328. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1329. return -EINVAL;
  1330. }
  1331. switch (rdev->family) {
  1332. case CHIP_R600:
  1333. chip_name = "R600";
  1334. rlc_chip_name = "R600";
  1335. break;
  1336. case CHIP_RV610:
  1337. chip_name = "RV610";
  1338. rlc_chip_name = "R600";
  1339. break;
  1340. case CHIP_RV630:
  1341. chip_name = "RV630";
  1342. rlc_chip_name = "R600";
  1343. break;
  1344. case CHIP_RV620:
  1345. chip_name = "RV620";
  1346. rlc_chip_name = "R600";
  1347. break;
  1348. case CHIP_RV635:
  1349. chip_name = "RV635";
  1350. rlc_chip_name = "R600";
  1351. break;
  1352. case CHIP_RV670:
  1353. chip_name = "RV670";
  1354. rlc_chip_name = "R600";
  1355. break;
  1356. case CHIP_RS780:
  1357. case CHIP_RS880:
  1358. chip_name = "RS780";
  1359. rlc_chip_name = "R600";
  1360. break;
  1361. case CHIP_RV770:
  1362. chip_name = "RV770";
  1363. rlc_chip_name = "R700";
  1364. break;
  1365. case CHIP_RV730:
  1366. case CHIP_RV740:
  1367. chip_name = "RV730";
  1368. rlc_chip_name = "R700";
  1369. break;
  1370. case CHIP_RV710:
  1371. chip_name = "RV710";
  1372. rlc_chip_name = "R700";
  1373. break;
  1374. case CHIP_CEDAR:
  1375. chip_name = "CEDAR";
  1376. rlc_chip_name = "CEDAR";
  1377. break;
  1378. case CHIP_REDWOOD:
  1379. chip_name = "REDWOOD";
  1380. rlc_chip_name = "REDWOOD";
  1381. break;
  1382. case CHIP_JUNIPER:
  1383. chip_name = "JUNIPER";
  1384. rlc_chip_name = "JUNIPER";
  1385. break;
  1386. case CHIP_CYPRESS:
  1387. case CHIP_HEMLOCK:
  1388. chip_name = "CYPRESS";
  1389. rlc_chip_name = "CYPRESS";
  1390. break;
  1391. default: BUG();
  1392. }
  1393. if (rdev->family >= CHIP_CEDAR) {
  1394. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1395. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1396. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1397. } else if (rdev->family >= CHIP_RV770) {
  1398. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1399. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1400. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1401. } else {
  1402. pfp_req_size = PFP_UCODE_SIZE * 4;
  1403. me_req_size = PM4_UCODE_SIZE * 12;
  1404. rlc_req_size = RLC_UCODE_SIZE * 4;
  1405. }
  1406. DRM_INFO("Loading %s Microcode\n", chip_name);
  1407. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1408. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1409. if (err)
  1410. goto out;
  1411. if (rdev->pfp_fw->size != pfp_req_size) {
  1412. printk(KERN_ERR
  1413. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1414. rdev->pfp_fw->size, fw_name);
  1415. err = -EINVAL;
  1416. goto out;
  1417. }
  1418. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1419. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1420. if (err)
  1421. goto out;
  1422. if (rdev->me_fw->size != me_req_size) {
  1423. printk(KERN_ERR
  1424. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1425. rdev->me_fw->size, fw_name);
  1426. err = -EINVAL;
  1427. }
  1428. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1429. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1430. if (err)
  1431. goto out;
  1432. if (rdev->rlc_fw->size != rlc_req_size) {
  1433. printk(KERN_ERR
  1434. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1435. rdev->rlc_fw->size, fw_name);
  1436. err = -EINVAL;
  1437. }
  1438. out:
  1439. platform_device_unregister(pdev);
  1440. if (err) {
  1441. if (err != -EINVAL)
  1442. printk(KERN_ERR
  1443. "r600_cp: Failed to load firmware \"%s\"\n",
  1444. fw_name);
  1445. release_firmware(rdev->pfp_fw);
  1446. rdev->pfp_fw = NULL;
  1447. release_firmware(rdev->me_fw);
  1448. rdev->me_fw = NULL;
  1449. release_firmware(rdev->rlc_fw);
  1450. rdev->rlc_fw = NULL;
  1451. }
  1452. return err;
  1453. }
  1454. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1455. {
  1456. const __be32 *fw_data;
  1457. int i;
  1458. if (!rdev->me_fw || !rdev->pfp_fw)
  1459. return -EINVAL;
  1460. r600_cp_stop(rdev);
  1461. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1462. /* Reset cp */
  1463. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1464. RREG32(GRBM_SOFT_RESET);
  1465. mdelay(15);
  1466. WREG32(GRBM_SOFT_RESET, 0);
  1467. WREG32(CP_ME_RAM_WADDR, 0);
  1468. fw_data = (const __be32 *)rdev->me_fw->data;
  1469. WREG32(CP_ME_RAM_WADDR, 0);
  1470. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1471. WREG32(CP_ME_RAM_DATA,
  1472. be32_to_cpup(fw_data++));
  1473. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1474. WREG32(CP_PFP_UCODE_ADDR, 0);
  1475. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1476. WREG32(CP_PFP_UCODE_DATA,
  1477. be32_to_cpup(fw_data++));
  1478. WREG32(CP_PFP_UCODE_ADDR, 0);
  1479. WREG32(CP_ME_RAM_WADDR, 0);
  1480. WREG32(CP_ME_RAM_RADDR, 0);
  1481. return 0;
  1482. }
  1483. int r600_cp_start(struct radeon_device *rdev)
  1484. {
  1485. int r;
  1486. uint32_t cp_me;
  1487. r = radeon_ring_lock(rdev, 7);
  1488. if (r) {
  1489. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1490. return r;
  1491. }
  1492. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1493. radeon_ring_write(rdev, 0x1);
  1494. if (rdev->family >= CHIP_CEDAR) {
  1495. radeon_ring_write(rdev, 0x0);
  1496. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1497. } else if (rdev->family >= CHIP_RV770) {
  1498. radeon_ring_write(rdev, 0x0);
  1499. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1500. } else {
  1501. radeon_ring_write(rdev, 0x3);
  1502. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1503. }
  1504. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1505. radeon_ring_write(rdev, 0);
  1506. radeon_ring_write(rdev, 0);
  1507. radeon_ring_unlock_commit(rdev);
  1508. cp_me = 0xff;
  1509. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1510. return 0;
  1511. }
  1512. int r600_cp_resume(struct radeon_device *rdev)
  1513. {
  1514. u32 tmp;
  1515. u32 rb_bufsz;
  1516. int r;
  1517. /* Reset cp */
  1518. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1519. RREG32(GRBM_SOFT_RESET);
  1520. mdelay(15);
  1521. WREG32(GRBM_SOFT_RESET, 0);
  1522. /* Set ring buffer size */
  1523. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1524. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1525. #ifdef __BIG_ENDIAN
  1526. tmp |= BUF_SWAP_32BIT;
  1527. #endif
  1528. WREG32(CP_RB_CNTL, tmp);
  1529. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1530. /* Set the write pointer delay */
  1531. WREG32(CP_RB_WPTR_DELAY, 0);
  1532. /* Initialize the ring buffer's read and write pointers */
  1533. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1534. WREG32(CP_RB_RPTR_WR, 0);
  1535. WREG32(CP_RB_WPTR, 0);
  1536. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1537. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1538. mdelay(1);
  1539. WREG32(CP_RB_CNTL, tmp);
  1540. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1541. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1542. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1543. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1544. r600_cp_start(rdev);
  1545. rdev->cp.ready = true;
  1546. r = radeon_ring_test(rdev);
  1547. if (r) {
  1548. rdev->cp.ready = false;
  1549. return r;
  1550. }
  1551. return 0;
  1552. }
  1553. void r600_cp_commit(struct radeon_device *rdev)
  1554. {
  1555. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1556. (void)RREG32(CP_RB_WPTR);
  1557. }
  1558. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1559. {
  1560. u32 rb_bufsz;
  1561. /* Align ring size */
  1562. rb_bufsz = drm_order(ring_size / 8);
  1563. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1564. rdev->cp.ring_size = ring_size;
  1565. rdev->cp.align_mask = 16 - 1;
  1566. }
  1567. void r600_cp_fini(struct radeon_device *rdev)
  1568. {
  1569. r600_cp_stop(rdev);
  1570. radeon_ring_fini(rdev);
  1571. }
  1572. /*
  1573. * GPU scratch registers helpers function.
  1574. */
  1575. void r600_scratch_init(struct radeon_device *rdev)
  1576. {
  1577. int i;
  1578. rdev->scratch.num_reg = 7;
  1579. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1580. rdev->scratch.free[i] = true;
  1581. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1582. }
  1583. }
  1584. int r600_ring_test(struct radeon_device *rdev)
  1585. {
  1586. uint32_t scratch;
  1587. uint32_t tmp = 0;
  1588. unsigned i;
  1589. int r;
  1590. r = radeon_scratch_get(rdev, &scratch);
  1591. if (r) {
  1592. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1593. return r;
  1594. }
  1595. WREG32(scratch, 0xCAFEDEAD);
  1596. r = radeon_ring_lock(rdev, 3);
  1597. if (r) {
  1598. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1599. radeon_scratch_free(rdev, scratch);
  1600. return r;
  1601. }
  1602. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1603. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1604. radeon_ring_write(rdev, 0xDEADBEEF);
  1605. radeon_ring_unlock_commit(rdev);
  1606. for (i = 0; i < rdev->usec_timeout; i++) {
  1607. tmp = RREG32(scratch);
  1608. if (tmp == 0xDEADBEEF)
  1609. break;
  1610. DRM_UDELAY(1);
  1611. }
  1612. if (i < rdev->usec_timeout) {
  1613. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1614. } else {
  1615. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1616. scratch, tmp);
  1617. r = -EINVAL;
  1618. }
  1619. radeon_scratch_free(rdev, scratch);
  1620. return r;
  1621. }
  1622. void r600_wb_disable(struct radeon_device *rdev)
  1623. {
  1624. int r;
  1625. WREG32(SCRATCH_UMSK, 0);
  1626. if (rdev->wb.wb_obj) {
  1627. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1628. if (unlikely(r != 0))
  1629. return;
  1630. radeon_bo_kunmap(rdev->wb.wb_obj);
  1631. radeon_bo_unpin(rdev->wb.wb_obj);
  1632. radeon_bo_unreserve(rdev->wb.wb_obj);
  1633. }
  1634. }
  1635. void r600_wb_fini(struct radeon_device *rdev)
  1636. {
  1637. r600_wb_disable(rdev);
  1638. if (rdev->wb.wb_obj) {
  1639. radeon_bo_unref(&rdev->wb.wb_obj);
  1640. rdev->wb.wb = NULL;
  1641. rdev->wb.wb_obj = NULL;
  1642. }
  1643. }
  1644. int r600_wb_enable(struct radeon_device *rdev)
  1645. {
  1646. int r;
  1647. if (rdev->wb.wb_obj == NULL) {
  1648. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1649. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1650. if (r) {
  1651. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1652. return r;
  1653. }
  1654. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1655. if (unlikely(r != 0)) {
  1656. r600_wb_fini(rdev);
  1657. return r;
  1658. }
  1659. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1660. &rdev->wb.gpu_addr);
  1661. if (r) {
  1662. radeon_bo_unreserve(rdev->wb.wb_obj);
  1663. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1664. r600_wb_fini(rdev);
  1665. return r;
  1666. }
  1667. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1668. radeon_bo_unreserve(rdev->wb.wb_obj);
  1669. if (r) {
  1670. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1671. r600_wb_fini(rdev);
  1672. return r;
  1673. }
  1674. }
  1675. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1676. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1677. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1678. WREG32(SCRATCH_UMSK, 0xff);
  1679. return 0;
  1680. }
  1681. void r600_fence_ring_emit(struct radeon_device *rdev,
  1682. struct radeon_fence *fence)
  1683. {
  1684. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1685. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1686. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1687. /* wait for 3D idle clean */
  1688. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1689. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1690. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1691. /* Emit fence sequence & fire IRQ */
  1692. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1693. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1694. radeon_ring_write(rdev, fence->seq);
  1695. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1696. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1697. radeon_ring_write(rdev, RB_INT_STAT);
  1698. }
  1699. int r600_copy_blit(struct radeon_device *rdev,
  1700. uint64_t src_offset, uint64_t dst_offset,
  1701. unsigned num_pages, struct radeon_fence *fence)
  1702. {
  1703. int r;
  1704. mutex_lock(&rdev->r600_blit.mutex);
  1705. rdev->r600_blit.vb_ib = NULL;
  1706. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1707. if (r) {
  1708. if (rdev->r600_blit.vb_ib)
  1709. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1710. mutex_unlock(&rdev->r600_blit.mutex);
  1711. return r;
  1712. }
  1713. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1714. r600_blit_done_copy(rdev, fence);
  1715. mutex_unlock(&rdev->r600_blit.mutex);
  1716. return 0;
  1717. }
  1718. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1719. uint32_t tiling_flags, uint32_t pitch,
  1720. uint32_t offset, uint32_t obj_size)
  1721. {
  1722. /* FIXME: implement */
  1723. return 0;
  1724. }
  1725. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1726. {
  1727. /* FIXME: implement */
  1728. }
  1729. bool r600_card_posted(struct radeon_device *rdev)
  1730. {
  1731. uint32_t reg;
  1732. /* first check CRTCs */
  1733. reg = RREG32(D1CRTC_CONTROL) |
  1734. RREG32(D2CRTC_CONTROL);
  1735. if (reg & CRTC_EN)
  1736. return true;
  1737. /* then check MEM_SIZE, in case the crtcs are off */
  1738. if (RREG32(CONFIG_MEMSIZE))
  1739. return true;
  1740. return false;
  1741. }
  1742. int r600_startup(struct radeon_device *rdev)
  1743. {
  1744. int r;
  1745. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1746. r = r600_init_microcode(rdev);
  1747. if (r) {
  1748. DRM_ERROR("Failed to load firmware!\n");
  1749. return r;
  1750. }
  1751. }
  1752. r600_mc_program(rdev);
  1753. if (rdev->flags & RADEON_IS_AGP) {
  1754. r600_agp_enable(rdev);
  1755. } else {
  1756. r = r600_pcie_gart_enable(rdev);
  1757. if (r)
  1758. return r;
  1759. }
  1760. r600_gpu_init(rdev);
  1761. r = r600_blit_init(rdev);
  1762. if (r) {
  1763. r600_blit_fini(rdev);
  1764. rdev->asic->copy = NULL;
  1765. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1766. }
  1767. /* pin copy shader into vram */
  1768. if (rdev->r600_blit.shader_obj) {
  1769. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1770. if (unlikely(r != 0))
  1771. return r;
  1772. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1773. &rdev->r600_blit.shader_gpu_addr);
  1774. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1775. if (r) {
  1776. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1777. return r;
  1778. }
  1779. }
  1780. /* Enable IRQ */
  1781. r = r600_irq_init(rdev);
  1782. if (r) {
  1783. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1784. radeon_irq_kms_fini(rdev);
  1785. return r;
  1786. }
  1787. r600_irq_set(rdev);
  1788. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1789. if (r)
  1790. return r;
  1791. r = r600_cp_load_microcode(rdev);
  1792. if (r)
  1793. return r;
  1794. r = r600_cp_resume(rdev);
  1795. if (r)
  1796. return r;
  1797. /* write back buffer are not vital so don't worry about failure */
  1798. r600_wb_enable(rdev);
  1799. return 0;
  1800. }
  1801. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1802. {
  1803. uint32_t temp;
  1804. temp = RREG32(CONFIG_CNTL);
  1805. if (state == false) {
  1806. temp &= ~(1<<0);
  1807. temp |= (1<<1);
  1808. } else {
  1809. temp &= ~(1<<1);
  1810. }
  1811. WREG32(CONFIG_CNTL, temp);
  1812. }
  1813. int r600_resume(struct radeon_device *rdev)
  1814. {
  1815. int r;
  1816. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1817. * posting will perform necessary task to bring back GPU into good
  1818. * shape.
  1819. */
  1820. /* post card */
  1821. atom_asic_init(rdev->mode_info.atom_context);
  1822. /* Initialize clocks */
  1823. r = radeon_clocks_init(rdev);
  1824. if (r) {
  1825. return r;
  1826. }
  1827. r = r600_startup(rdev);
  1828. if (r) {
  1829. DRM_ERROR("r600 startup failed on resume\n");
  1830. return r;
  1831. }
  1832. r = r600_ib_test(rdev);
  1833. if (r) {
  1834. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1835. return r;
  1836. }
  1837. r = r600_audio_init(rdev);
  1838. if (r) {
  1839. DRM_ERROR("radeon: audio resume failed\n");
  1840. return r;
  1841. }
  1842. return r;
  1843. }
  1844. int r600_suspend(struct radeon_device *rdev)
  1845. {
  1846. int r;
  1847. r600_audio_fini(rdev);
  1848. /* FIXME: we should wait for ring to be empty */
  1849. r600_cp_stop(rdev);
  1850. rdev->cp.ready = false;
  1851. r600_irq_suspend(rdev);
  1852. r600_wb_disable(rdev);
  1853. r600_pcie_gart_disable(rdev);
  1854. /* unpin shaders bo */
  1855. if (rdev->r600_blit.shader_obj) {
  1856. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1857. if (!r) {
  1858. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1859. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1860. }
  1861. }
  1862. return 0;
  1863. }
  1864. /* Plan is to move initialization in that function and use
  1865. * helper function so that radeon_device_init pretty much
  1866. * do nothing more than calling asic specific function. This
  1867. * should also allow to remove a bunch of callback function
  1868. * like vram_info.
  1869. */
  1870. int r600_init(struct radeon_device *rdev)
  1871. {
  1872. int r;
  1873. r = radeon_dummy_page_init(rdev);
  1874. if (r)
  1875. return r;
  1876. if (r600_debugfs_mc_info_init(rdev)) {
  1877. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1878. }
  1879. /* This don't do much */
  1880. r = radeon_gem_init(rdev);
  1881. if (r)
  1882. return r;
  1883. /* Read BIOS */
  1884. if (!radeon_get_bios(rdev)) {
  1885. if (ASIC_IS_AVIVO(rdev))
  1886. return -EINVAL;
  1887. }
  1888. /* Must be an ATOMBIOS */
  1889. if (!rdev->is_atom_bios) {
  1890. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1891. return -EINVAL;
  1892. }
  1893. r = radeon_atombios_init(rdev);
  1894. if (r)
  1895. return r;
  1896. /* Post card if necessary */
  1897. if (!r600_card_posted(rdev)) {
  1898. if (!rdev->bios) {
  1899. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1900. return -EINVAL;
  1901. }
  1902. DRM_INFO("GPU not posted. posting now...\n");
  1903. atom_asic_init(rdev->mode_info.atom_context);
  1904. }
  1905. /* Initialize scratch registers */
  1906. r600_scratch_init(rdev);
  1907. /* Initialize surface registers */
  1908. radeon_surface_init(rdev);
  1909. /* Initialize clocks */
  1910. radeon_get_clock_info(rdev->ddev);
  1911. r = radeon_clocks_init(rdev);
  1912. if (r)
  1913. return r;
  1914. /* Initialize power management */
  1915. radeon_pm_init(rdev);
  1916. /* Fence driver */
  1917. r = radeon_fence_driver_init(rdev);
  1918. if (r)
  1919. return r;
  1920. if (rdev->flags & RADEON_IS_AGP) {
  1921. r = radeon_agp_init(rdev);
  1922. if (r)
  1923. radeon_agp_disable(rdev);
  1924. }
  1925. r = r600_mc_init(rdev);
  1926. if (r)
  1927. return r;
  1928. /* Memory manager */
  1929. r = radeon_bo_init(rdev);
  1930. if (r)
  1931. return r;
  1932. r = radeon_irq_kms_init(rdev);
  1933. if (r)
  1934. return r;
  1935. rdev->cp.ring_obj = NULL;
  1936. r600_ring_init(rdev, 1024 * 1024);
  1937. rdev->ih.ring_obj = NULL;
  1938. r600_ih_ring_init(rdev, 64 * 1024);
  1939. r = r600_pcie_gart_init(rdev);
  1940. if (r)
  1941. return r;
  1942. rdev->accel_working = true;
  1943. r = r600_startup(rdev);
  1944. if (r) {
  1945. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1946. r600_cp_fini(rdev);
  1947. r600_wb_fini(rdev);
  1948. r600_irq_fini(rdev);
  1949. radeon_irq_kms_fini(rdev);
  1950. r600_pcie_gart_fini(rdev);
  1951. rdev->accel_working = false;
  1952. }
  1953. if (rdev->accel_working) {
  1954. r = radeon_ib_pool_init(rdev);
  1955. if (r) {
  1956. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1957. rdev->accel_working = false;
  1958. } else {
  1959. r = r600_ib_test(rdev);
  1960. if (r) {
  1961. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1962. rdev->accel_working = false;
  1963. }
  1964. }
  1965. }
  1966. r = r600_audio_init(rdev);
  1967. if (r)
  1968. return r; /* TODO error handling */
  1969. return 0;
  1970. }
  1971. void r600_fini(struct radeon_device *rdev)
  1972. {
  1973. radeon_pm_fini(rdev);
  1974. r600_audio_fini(rdev);
  1975. r600_blit_fini(rdev);
  1976. r600_cp_fini(rdev);
  1977. r600_wb_fini(rdev);
  1978. r600_irq_fini(rdev);
  1979. radeon_irq_kms_fini(rdev);
  1980. r600_pcie_gart_fini(rdev);
  1981. radeon_agp_fini(rdev);
  1982. radeon_gem_fini(rdev);
  1983. radeon_fence_driver_fini(rdev);
  1984. radeon_clocks_fini(rdev);
  1985. radeon_bo_fini(rdev);
  1986. radeon_atombios_fini(rdev);
  1987. kfree(rdev->bios);
  1988. rdev->bios = NULL;
  1989. radeon_dummy_page_fini(rdev);
  1990. }
  1991. /*
  1992. * CS stuff
  1993. */
  1994. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1995. {
  1996. /* FIXME: implement */
  1997. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1998. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1999. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2000. radeon_ring_write(rdev, ib->length_dw);
  2001. }
  2002. int r600_ib_test(struct radeon_device *rdev)
  2003. {
  2004. struct radeon_ib *ib;
  2005. uint32_t scratch;
  2006. uint32_t tmp = 0;
  2007. unsigned i;
  2008. int r;
  2009. r = radeon_scratch_get(rdev, &scratch);
  2010. if (r) {
  2011. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2012. return r;
  2013. }
  2014. WREG32(scratch, 0xCAFEDEAD);
  2015. r = radeon_ib_get(rdev, &ib);
  2016. if (r) {
  2017. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2018. return r;
  2019. }
  2020. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2021. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2022. ib->ptr[2] = 0xDEADBEEF;
  2023. ib->ptr[3] = PACKET2(0);
  2024. ib->ptr[4] = PACKET2(0);
  2025. ib->ptr[5] = PACKET2(0);
  2026. ib->ptr[6] = PACKET2(0);
  2027. ib->ptr[7] = PACKET2(0);
  2028. ib->ptr[8] = PACKET2(0);
  2029. ib->ptr[9] = PACKET2(0);
  2030. ib->ptr[10] = PACKET2(0);
  2031. ib->ptr[11] = PACKET2(0);
  2032. ib->ptr[12] = PACKET2(0);
  2033. ib->ptr[13] = PACKET2(0);
  2034. ib->ptr[14] = PACKET2(0);
  2035. ib->ptr[15] = PACKET2(0);
  2036. ib->length_dw = 16;
  2037. r = radeon_ib_schedule(rdev, ib);
  2038. if (r) {
  2039. radeon_scratch_free(rdev, scratch);
  2040. radeon_ib_free(rdev, &ib);
  2041. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2042. return r;
  2043. }
  2044. r = radeon_fence_wait(ib->fence, false);
  2045. if (r) {
  2046. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2047. return r;
  2048. }
  2049. for (i = 0; i < rdev->usec_timeout; i++) {
  2050. tmp = RREG32(scratch);
  2051. if (tmp == 0xDEADBEEF)
  2052. break;
  2053. DRM_UDELAY(1);
  2054. }
  2055. if (i < rdev->usec_timeout) {
  2056. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2057. } else {
  2058. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2059. scratch, tmp);
  2060. r = -EINVAL;
  2061. }
  2062. radeon_scratch_free(rdev, scratch);
  2063. radeon_ib_free(rdev, &ib);
  2064. return r;
  2065. }
  2066. /*
  2067. * Interrupts
  2068. *
  2069. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2070. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2071. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2072. * and host consumes. As the host irq handler processes interrupts, it
  2073. * increments the rptr. When the rptr catches up with the wptr, all the
  2074. * current interrupts have been processed.
  2075. */
  2076. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2077. {
  2078. u32 rb_bufsz;
  2079. /* Align ring size */
  2080. rb_bufsz = drm_order(ring_size / 4);
  2081. ring_size = (1 << rb_bufsz) * 4;
  2082. rdev->ih.ring_size = ring_size;
  2083. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2084. rdev->ih.rptr = 0;
  2085. }
  2086. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2087. {
  2088. int r;
  2089. /* Allocate ring buffer */
  2090. if (rdev->ih.ring_obj == NULL) {
  2091. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2092. true,
  2093. RADEON_GEM_DOMAIN_GTT,
  2094. &rdev->ih.ring_obj);
  2095. if (r) {
  2096. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2097. return r;
  2098. }
  2099. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2100. if (unlikely(r != 0))
  2101. return r;
  2102. r = radeon_bo_pin(rdev->ih.ring_obj,
  2103. RADEON_GEM_DOMAIN_GTT,
  2104. &rdev->ih.gpu_addr);
  2105. if (r) {
  2106. radeon_bo_unreserve(rdev->ih.ring_obj);
  2107. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2108. return r;
  2109. }
  2110. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2111. (void **)&rdev->ih.ring);
  2112. radeon_bo_unreserve(rdev->ih.ring_obj);
  2113. if (r) {
  2114. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2115. return r;
  2116. }
  2117. }
  2118. return 0;
  2119. }
  2120. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2121. {
  2122. int r;
  2123. if (rdev->ih.ring_obj) {
  2124. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2125. if (likely(r == 0)) {
  2126. radeon_bo_kunmap(rdev->ih.ring_obj);
  2127. radeon_bo_unpin(rdev->ih.ring_obj);
  2128. radeon_bo_unreserve(rdev->ih.ring_obj);
  2129. }
  2130. radeon_bo_unref(&rdev->ih.ring_obj);
  2131. rdev->ih.ring = NULL;
  2132. rdev->ih.ring_obj = NULL;
  2133. }
  2134. }
  2135. void r600_rlc_stop(struct radeon_device *rdev)
  2136. {
  2137. if ((rdev->family >= CHIP_RV770) &&
  2138. (rdev->family <= CHIP_RV740)) {
  2139. /* r7xx asics need to soft reset RLC before halting */
  2140. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2141. RREG32(SRBM_SOFT_RESET);
  2142. udelay(15000);
  2143. WREG32(SRBM_SOFT_RESET, 0);
  2144. RREG32(SRBM_SOFT_RESET);
  2145. }
  2146. WREG32(RLC_CNTL, 0);
  2147. }
  2148. static void r600_rlc_start(struct radeon_device *rdev)
  2149. {
  2150. WREG32(RLC_CNTL, RLC_ENABLE);
  2151. }
  2152. static int r600_rlc_init(struct radeon_device *rdev)
  2153. {
  2154. u32 i;
  2155. const __be32 *fw_data;
  2156. if (!rdev->rlc_fw)
  2157. return -EINVAL;
  2158. r600_rlc_stop(rdev);
  2159. WREG32(RLC_HB_BASE, 0);
  2160. WREG32(RLC_HB_CNTL, 0);
  2161. WREG32(RLC_HB_RPTR, 0);
  2162. WREG32(RLC_HB_WPTR, 0);
  2163. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2164. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2165. WREG32(RLC_MC_CNTL, 0);
  2166. WREG32(RLC_UCODE_CNTL, 0);
  2167. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2168. if (rdev->family >= CHIP_CEDAR) {
  2169. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2170. WREG32(RLC_UCODE_ADDR, i);
  2171. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2172. }
  2173. } else if (rdev->family >= CHIP_RV770) {
  2174. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2175. WREG32(RLC_UCODE_ADDR, i);
  2176. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2177. }
  2178. } else {
  2179. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2180. WREG32(RLC_UCODE_ADDR, i);
  2181. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2182. }
  2183. }
  2184. WREG32(RLC_UCODE_ADDR, 0);
  2185. r600_rlc_start(rdev);
  2186. return 0;
  2187. }
  2188. static void r600_enable_interrupts(struct radeon_device *rdev)
  2189. {
  2190. u32 ih_cntl = RREG32(IH_CNTL);
  2191. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2192. ih_cntl |= ENABLE_INTR;
  2193. ih_rb_cntl |= IH_RB_ENABLE;
  2194. WREG32(IH_CNTL, ih_cntl);
  2195. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2196. rdev->ih.enabled = true;
  2197. }
  2198. void r600_disable_interrupts(struct radeon_device *rdev)
  2199. {
  2200. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2201. u32 ih_cntl = RREG32(IH_CNTL);
  2202. ih_rb_cntl &= ~IH_RB_ENABLE;
  2203. ih_cntl &= ~ENABLE_INTR;
  2204. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2205. WREG32(IH_CNTL, ih_cntl);
  2206. /* set rptr, wptr to 0 */
  2207. WREG32(IH_RB_RPTR, 0);
  2208. WREG32(IH_RB_WPTR, 0);
  2209. rdev->ih.enabled = false;
  2210. rdev->ih.wptr = 0;
  2211. rdev->ih.rptr = 0;
  2212. }
  2213. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2214. {
  2215. u32 tmp;
  2216. WREG32(CP_INT_CNTL, 0);
  2217. WREG32(GRBM_INT_CNTL, 0);
  2218. WREG32(DxMODE_INT_MASK, 0);
  2219. if (ASIC_IS_DCE3(rdev)) {
  2220. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2221. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2222. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2223. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2224. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2225. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2226. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2227. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2228. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2229. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2230. if (ASIC_IS_DCE32(rdev)) {
  2231. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2232. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2233. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2234. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2235. }
  2236. } else {
  2237. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2238. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2239. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2240. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2241. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2242. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2243. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2244. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2245. }
  2246. }
  2247. int r600_irq_init(struct radeon_device *rdev)
  2248. {
  2249. int ret = 0;
  2250. int rb_bufsz;
  2251. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2252. /* allocate ring */
  2253. ret = r600_ih_ring_alloc(rdev);
  2254. if (ret)
  2255. return ret;
  2256. /* disable irqs */
  2257. r600_disable_interrupts(rdev);
  2258. /* init rlc */
  2259. ret = r600_rlc_init(rdev);
  2260. if (ret) {
  2261. r600_ih_ring_fini(rdev);
  2262. return ret;
  2263. }
  2264. /* setup interrupt control */
  2265. /* set dummy read address to ring address */
  2266. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2267. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2268. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2269. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2270. */
  2271. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2272. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2273. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2274. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2275. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2276. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2277. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2278. IH_WPTR_OVERFLOW_CLEAR |
  2279. (rb_bufsz << 1));
  2280. /* WPTR writeback, not yet */
  2281. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2282. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2283. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2284. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2285. /* set rptr, wptr to 0 */
  2286. WREG32(IH_RB_RPTR, 0);
  2287. WREG32(IH_RB_WPTR, 0);
  2288. /* Default settings for IH_CNTL (disabled at first) */
  2289. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2290. /* RPTR_REARM only works if msi's are enabled */
  2291. if (rdev->msi_enabled)
  2292. ih_cntl |= RPTR_REARM;
  2293. #ifdef __BIG_ENDIAN
  2294. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2295. #endif
  2296. WREG32(IH_CNTL, ih_cntl);
  2297. /* force the active interrupt state to all disabled */
  2298. if (rdev->family >= CHIP_CEDAR)
  2299. evergreen_disable_interrupt_state(rdev);
  2300. else
  2301. r600_disable_interrupt_state(rdev);
  2302. /* enable irqs */
  2303. r600_enable_interrupts(rdev);
  2304. return ret;
  2305. }
  2306. void r600_irq_suspend(struct radeon_device *rdev)
  2307. {
  2308. r600_irq_disable(rdev);
  2309. r600_rlc_stop(rdev);
  2310. }
  2311. void r600_irq_fini(struct radeon_device *rdev)
  2312. {
  2313. r600_irq_suspend(rdev);
  2314. r600_ih_ring_fini(rdev);
  2315. }
  2316. int r600_irq_set(struct radeon_device *rdev)
  2317. {
  2318. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2319. u32 mode_int = 0;
  2320. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2321. if (!rdev->irq.installed) {
  2322. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2323. return -EINVAL;
  2324. }
  2325. /* don't enable anything if the ih is disabled */
  2326. if (!rdev->ih.enabled) {
  2327. r600_disable_interrupts(rdev);
  2328. /* force the active interrupt state to all disabled */
  2329. r600_disable_interrupt_state(rdev);
  2330. return 0;
  2331. }
  2332. if (ASIC_IS_DCE3(rdev)) {
  2333. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2334. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2335. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2336. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2337. if (ASIC_IS_DCE32(rdev)) {
  2338. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2339. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2340. }
  2341. } else {
  2342. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2343. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2344. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2345. }
  2346. if (rdev->irq.sw_int) {
  2347. DRM_DEBUG("r600_irq_set: sw int\n");
  2348. cp_int_cntl |= RB_INT_ENABLE;
  2349. }
  2350. if (rdev->irq.crtc_vblank_int[0]) {
  2351. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2352. mode_int |= D1MODE_VBLANK_INT_MASK;
  2353. }
  2354. if (rdev->irq.crtc_vblank_int[1]) {
  2355. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2356. mode_int |= D2MODE_VBLANK_INT_MASK;
  2357. }
  2358. if (rdev->irq.hpd[0]) {
  2359. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2360. hpd1 |= DC_HPDx_INT_EN;
  2361. }
  2362. if (rdev->irq.hpd[1]) {
  2363. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2364. hpd2 |= DC_HPDx_INT_EN;
  2365. }
  2366. if (rdev->irq.hpd[2]) {
  2367. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2368. hpd3 |= DC_HPDx_INT_EN;
  2369. }
  2370. if (rdev->irq.hpd[3]) {
  2371. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2372. hpd4 |= DC_HPDx_INT_EN;
  2373. }
  2374. if (rdev->irq.hpd[4]) {
  2375. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2376. hpd5 |= DC_HPDx_INT_EN;
  2377. }
  2378. if (rdev->irq.hpd[5]) {
  2379. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2380. hpd6 |= DC_HPDx_INT_EN;
  2381. }
  2382. WREG32(CP_INT_CNTL, cp_int_cntl);
  2383. WREG32(DxMODE_INT_MASK, mode_int);
  2384. if (ASIC_IS_DCE3(rdev)) {
  2385. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2386. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2387. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2388. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2389. if (ASIC_IS_DCE32(rdev)) {
  2390. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2391. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2392. }
  2393. } else {
  2394. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2395. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2396. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2397. }
  2398. return 0;
  2399. }
  2400. static inline void r600_irq_ack(struct radeon_device *rdev,
  2401. u32 *disp_int,
  2402. u32 *disp_int_cont,
  2403. u32 *disp_int_cont2)
  2404. {
  2405. u32 tmp;
  2406. if (ASIC_IS_DCE3(rdev)) {
  2407. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2408. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2409. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2410. } else {
  2411. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2412. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2413. *disp_int_cont2 = 0;
  2414. }
  2415. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2416. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2417. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2418. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2419. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2420. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2421. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2422. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2423. if (*disp_int & DC_HPD1_INTERRUPT) {
  2424. if (ASIC_IS_DCE3(rdev)) {
  2425. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2426. tmp |= DC_HPDx_INT_ACK;
  2427. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2428. } else {
  2429. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2430. tmp |= DC_HPDx_INT_ACK;
  2431. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2432. }
  2433. }
  2434. if (*disp_int & DC_HPD2_INTERRUPT) {
  2435. if (ASIC_IS_DCE3(rdev)) {
  2436. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2437. tmp |= DC_HPDx_INT_ACK;
  2438. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2439. } else {
  2440. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2441. tmp |= DC_HPDx_INT_ACK;
  2442. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2443. }
  2444. }
  2445. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2446. if (ASIC_IS_DCE3(rdev)) {
  2447. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2448. tmp |= DC_HPDx_INT_ACK;
  2449. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2450. } else {
  2451. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2452. tmp |= DC_HPDx_INT_ACK;
  2453. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2454. }
  2455. }
  2456. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2457. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2458. tmp |= DC_HPDx_INT_ACK;
  2459. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2460. }
  2461. if (ASIC_IS_DCE32(rdev)) {
  2462. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2463. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2464. tmp |= DC_HPDx_INT_ACK;
  2465. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2466. }
  2467. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2468. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2469. tmp |= DC_HPDx_INT_ACK;
  2470. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2471. }
  2472. }
  2473. }
  2474. void r600_irq_disable(struct radeon_device *rdev)
  2475. {
  2476. u32 disp_int, disp_int_cont, disp_int_cont2;
  2477. r600_disable_interrupts(rdev);
  2478. /* Wait and acknowledge irq */
  2479. mdelay(1);
  2480. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2481. r600_disable_interrupt_state(rdev);
  2482. }
  2483. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2484. {
  2485. u32 wptr, tmp;
  2486. /* XXX use writeback */
  2487. wptr = RREG32(IH_RB_WPTR);
  2488. if (wptr & RB_OVERFLOW) {
  2489. /* When a ring buffer overflow happen start parsing interrupt
  2490. * from the last not overwritten vector (wptr + 16). Hopefully
  2491. * this should allow us to catchup.
  2492. */
  2493. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2494. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2495. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2496. tmp = RREG32(IH_RB_CNTL);
  2497. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2498. WREG32(IH_RB_CNTL, tmp);
  2499. }
  2500. return (wptr & rdev->ih.ptr_mask);
  2501. }
  2502. /* r600 IV Ring
  2503. * Each IV ring entry is 128 bits:
  2504. * [7:0] - interrupt source id
  2505. * [31:8] - reserved
  2506. * [59:32] - interrupt source data
  2507. * [127:60] - reserved
  2508. *
  2509. * The basic interrupt vector entries
  2510. * are decoded as follows:
  2511. * src_id src_data description
  2512. * 1 0 D1 Vblank
  2513. * 1 1 D1 Vline
  2514. * 5 0 D2 Vblank
  2515. * 5 1 D2 Vline
  2516. * 19 0 FP Hot plug detection A
  2517. * 19 1 FP Hot plug detection B
  2518. * 19 2 DAC A auto-detection
  2519. * 19 3 DAC B auto-detection
  2520. * 176 - CP_INT RB
  2521. * 177 - CP_INT IB1
  2522. * 178 - CP_INT IB2
  2523. * 181 - EOP Interrupt
  2524. * 233 - GUI Idle
  2525. *
  2526. * Note, these are based on r600 and may need to be
  2527. * adjusted or added to on newer asics
  2528. */
  2529. int r600_irq_process(struct radeon_device *rdev)
  2530. {
  2531. u32 wptr = r600_get_ih_wptr(rdev);
  2532. u32 rptr = rdev->ih.rptr;
  2533. u32 src_id, src_data;
  2534. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2535. unsigned long flags;
  2536. bool queue_hotplug = false;
  2537. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2538. if (!rdev->ih.enabled)
  2539. return IRQ_NONE;
  2540. spin_lock_irqsave(&rdev->ih.lock, flags);
  2541. if (rptr == wptr) {
  2542. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2543. return IRQ_NONE;
  2544. }
  2545. if (rdev->shutdown) {
  2546. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2547. return IRQ_NONE;
  2548. }
  2549. restart_ih:
  2550. /* display interrupts */
  2551. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2552. rdev->ih.wptr = wptr;
  2553. while (rptr != wptr) {
  2554. /* wptr/rptr are in bytes! */
  2555. ring_index = rptr / 4;
  2556. src_id = rdev->ih.ring[ring_index] & 0xff;
  2557. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2558. switch (src_id) {
  2559. case 1: /* D1 vblank/vline */
  2560. switch (src_data) {
  2561. case 0: /* D1 vblank */
  2562. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2563. drm_handle_vblank(rdev->ddev, 0);
  2564. rdev->pm.vblank_sync = true;
  2565. wake_up(&rdev->irq.vblank_queue);
  2566. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2567. DRM_DEBUG("IH: D1 vblank\n");
  2568. }
  2569. break;
  2570. case 1: /* D1 vline */
  2571. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2572. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2573. DRM_DEBUG("IH: D1 vline\n");
  2574. }
  2575. break;
  2576. default:
  2577. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2578. break;
  2579. }
  2580. break;
  2581. case 5: /* D2 vblank/vline */
  2582. switch (src_data) {
  2583. case 0: /* D2 vblank */
  2584. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2585. drm_handle_vblank(rdev->ddev, 1);
  2586. rdev->pm.vblank_sync = true;
  2587. wake_up(&rdev->irq.vblank_queue);
  2588. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2589. DRM_DEBUG("IH: D2 vblank\n");
  2590. }
  2591. break;
  2592. case 1: /* D1 vline */
  2593. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2594. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2595. DRM_DEBUG("IH: D2 vline\n");
  2596. }
  2597. break;
  2598. default:
  2599. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2600. break;
  2601. }
  2602. break;
  2603. case 19: /* HPD/DAC hotplug */
  2604. switch (src_data) {
  2605. case 0:
  2606. if (disp_int & DC_HPD1_INTERRUPT) {
  2607. disp_int &= ~DC_HPD1_INTERRUPT;
  2608. queue_hotplug = true;
  2609. DRM_DEBUG("IH: HPD1\n");
  2610. }
  2611. break;
  2612. case 1:
  2613. if (disp_int & DC_HPD2_INTERRUPT) {
  2614. disp_int &= ~DC_HPD2_INTERRUPT;
  2615. queue_hotplug = true;
  2616. DRM_DEBUG("IH: HPD2\n");
  2617. }
  2618. break;
  2619. case 4:
  2620. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2621. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2622. queue_hotplug = true;
  2623. DRM_DEBUG("IH: HPD3\n");
  2624. }
  2625. break;
  2626. case 5:
  2627. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2628. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2629. queue_hotplug = true;
  2630. DRM_DEBUG("IH: HPD4\n");
  2631. }
  2632. break;
  2633. case 10:
  2634. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2635. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2636. queue_hotplug = true;
  2637. DRM_DEBUG("IH: HPD5\n");
  2638. }
  2639. break;
  2640. case 12:
  2641. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2642. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2643. queue_hotplug = true;
  2644. DRM_DEBUG("IH: HPD6\n");
  2645. }
  2646. break;
  2647. default:
  2648. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2649. break;
  2650. }
  2651. break;
  2652. case 176: /* CP_INT in ring buffer */
  2653. case 177: /* CP_INT in IB1 */
  2654. case 178: /* CP_INT in IB2 */
  2655. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2656. radeon_fence_process(rdev);
  2657. break;
  2658. case 181: /* CP EOP event */
  2659. DRM_DEBUG("IH: CP EOP\n");
  2660. break;
  2661. default:
  2662. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2663. break;
  2664. }
  2665. /* wptr/rptr are in bytes! */
  2666. rptr += 16;
  2667. rptr &= rdev->ih.ptr_mask;
  2668. }
  2669. /* make sure wptr hasn't changed while processing */
  2670. wptr = r600_get_ih_wptr(rdev);
  2671. if (wptr != rdev->ih.wptr)
  2672. goto restart_ih;
  2673. if (queue_hotplug)
  2674. queue_work(rdev->wq, &rdev->hotplug_work);
  2675. rdev->ih.rptr = rptr;
  2676. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2677. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2678. return IRQ_HANDLED;
  2679. }
  2680. /*
  2681. * Debugfs info
  2682. */
  2683. #if defined(CONFIG_DEBUG_FS)
  2684. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2685. {
  2686. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2687. struct drm_device *dev = node->minor->dev;
  2688. struct radeon_device *rdev = dev->dev_private;
  2689. unsigned count, i, j;
  2690. radeon_ring_free_size(rdev);
  2691. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2692. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2693. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2694. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2695. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2696. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2697. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2698. seq_printf(m, "%u dwords in ring\n", count);
  2699. i = rdev->cp.rptr;
  2700. for (j = 0; j <= count; j++) {
  2701. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2702. i = (i + 1) & rdev->cp.ptr_mask;
  2703. }
  2704. return 0;
  2705. }
  2706. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2707. {
  2708. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2709. struct drm_device *dev = node->minor->dev;
  2710. struct radeon_device *rdev = dev->dev_private;
  2711. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2712. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2713. return 0;
  2714. }
  2715. static struct drm_info_list r600_mc_info_list[] = {
  2716. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2717. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2718. };
  2719. #endif
  2720. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2721. {
  2722. #if defined(CONFIG_DEBUG_FS)
  2723. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2724. #else
  2725. return 0;
  2726. #endif
  2727. }
  2728. /**
  2729. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2730. * rdev: radeon device structure
  2731. * bo: buffer object struct which userspace is waiting for idle
  2732. *
  2733. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2734. * through ring buffer, this leads to corruption in rendering, see
  2735. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2736. * directly perform HDP flush by writing register through MMIO.
  2737. */
  2738. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2739. {
  2740. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2741. }