iwl-agn.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. static int iwlagn_ant_coupling;
  76. static bool iwlagn_bt_ch_announce = 1;
  77. void iwl_update_chain_flags(struct iwl_priv *priv)
  78. {
  79. struct iwl_rxon_context *ctx;
  80. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  81. for_each_context(priv, ctx) {
  82. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  83. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  84. iwlcore_commit_rxon(priv, ctx);
  85. }
  86. }
  87. }
  88. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  89. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  90. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  91. u8 *beacon, u32 frame_size)
  92. {
  93. u16 tim_idx;
  94. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  95. /*
  96. * The index is relative to frame start but we start looking at the
  97. * variable-length part of the beacon.
  98. */
  99. tim_idx = mgmt->u.beacon.variable - beacon;
  100. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  101. while ((tim_idx < (frame_size - 2)) &&
  102. (beacon[tim_idx] != WLAN_EID_TIM))
  103. tim_idx += beacon[tim_idx+1] + 2;
  104. /* If TIM field was found, set variables */
  105. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  106. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  107. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  108. } else
  109. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  110. }
  111. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  112. {
  113. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  114. struct iwl_host_cmd cmd = {
  115. .id = REPLY_TX_BEACON,
  116. };
  117. u32 frame_size;
  118. u32 rate_flags;
  119. u32 rate;
  120. /*
  121. * We have to set up the TX command, the TX Beacon command, and the
  122. * beacon contents.
  123. */
  124. lockdep_assert_held(&priv->mutex);
  125. if (!priv->beacon_ctx) {
  126. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  127. return 0;
  128. }
  129. if (WARN_ON(!priv->beacon_skb))
  130. return -EINVAL;
  131. /* Allocate beacon command */
  132. if (!priv->beacon_cmd)
  133. priv->beacon_cmd = kzalloc(sizeof(*tx_beacon_cmd), GFP_KERNEL);
  134. tx_beacon_cmd = priv->beacon_cmd;
  135. if (!tx_beacon_cmd)
  136. return -ENOMEM;
  137. frame_size = priv->beacon_skb->len;
  138. /* Set up TX command fields */
  139. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  140. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  141. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  142. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  143. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  144. /* Set up TX beacon command fields */
  145. iwl_set_beacon_tim(priv, tx_beacon_cmd, priv->beacon_skb->data,
  146. frame_size);
  147. /* Set up packet rate and flags */
  148. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  149. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  150. priv->hw_params.valid_tx_ant);
  151. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  152. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  153. rate_flags |= RATE_MCS_CCK_MSK;
  154. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  155. rate_flags);
  156. /* Submit command */
  157. cmd.len[0] = sizeof(*tx_beacon_cmd);
  158. cmd.data[0] = tx_beacon_cmd;
  159. cmd.dataflags[0] = IWL_HCMD_DFL_NOCOPY;
  160. cmd.len[1] = frame_size;
  161. cmd.data[1] = priv->beacon_skb->data;
  162. cmd.dataflags[1] = IWL_HCMD_DFL_NOCOPY;
  163. return iwl_send_cmd_sync(priv, &cmd);
  164. }
  165. static void iwl_bg_beacon_update(struct work_struct *work)
  166. {
  167. struct iwl_priv *priv =
  168. container_of(work, struct iwl_priv, beacon_update);
  169. struct sk_buff *beacon;
  170. mutex_lock(&priv->mutex);
  171. if (!priv->beacon_ctx) {
  172. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  173. goto out;
  174. }
  175. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  176. /*
  177. * The ucode will send beacon notifications even in
  178. * IBSS mode, but we don't want to process them. But
  179. * we need to defer the type check to here due to
  180. * requiring locking around the beacon_ctx access.
  181. */
  182. goto out;
  183. }
  184. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  185. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  186. if (!beacon) {
  187. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  188. goto out;
  189. }
  190. /* new beacon skb is allocated every time; dispose previous.*/
  191. dev_kfree_skb(priv->beacon_skb);
  192. priv->beacon_skb = beacon;
  193. iwlagn_send_beacon_cmd(priv);
  194. out:
  195. mutex_unlock(&priv->mutex);
  196. }
  197. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  198. {
  199. struct iwl_priv *priv =
  200. container_of(work, struct iwl_priv, bt_runtime_config);
  201. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  202. return;
  203. /* dont send host command if rf-kill is on */
  204. if (!iwl_is_ready_rf(priv))
  205. return;
  206. priv->cfg->ops->hcmd->send_bt_config(priv);
  207. }
  208. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  209. {
  210. struct iwl_priv *priv =
  211. container_of(work, struct iwl_priv, bt_full_concurrency);
  212. struct iwl_rxon_context *ctx;
  213. mutex_lock(&priv->mutex);
  214. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  215. goto out;
  216. /* dont send host command if rf-kill is on */
  217. if (!iwl_is_ready_rf(priv))
  218. goto out;
  219. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  220. priv->bt_full_concurrent ?
  221. "full concurrency" : "3-wire");
  222. /*
  223. * LQ & RXON updated cmds must be sent before BT Config cmd
  224. * to avoid 3-wire collisions
  225. */
  226. for_each_context(priv, ctx) {
  227. if (priv->cfg->ops->hcmd->set_rxon_chain)
  228. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  229. iwlcore_commit_rxon(priv, ctx);
  230. }
  231. priv->cfg->ops->hcmd->send_bt_config(priv);
  232. out:
  233. mutex_unlock(&priv->mutex);
  234. }
  235. /**
  236. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  237. *
  238. * This callback is provided in order to send a statistics request.
  239. *
  240. * This timer function is continually reset to execute within
  241. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  242. * was received. We need to ensure we receive the statistics in order
  243. * to update the temperature used for calibrating the TXPOWER.
  244. */
  245. static void iwl_bg_statistics_periodic(unsigned long data)
  246. {
  247. struct iwl_priv *priv = (struct iwl_priv *)data;
  248. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  249. return;
  250. /* dont send host command if rf-kill is on */
  251. if (!iwl_is_ready_rf(priv))
  252. return;
  253. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  254. }
  255. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  256. u32 start_idx, u32 num_events,
  257. u32 mode)
  258. {
  259. u32 i;
  260. u32 ptr; /* SRAM byte address of log data */
  261. u32 ev, time, data; /* event log data */
  262. unsigned long reg_flags;
  263. if (mode == 0)
  264. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  265. else
  266. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  267. /* Make sure device is powered up for SRAM reads */
  268. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  269. if (iwl_grab_nic_access(priv)) {
  270. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  271. return;
  272. }
  273. /* Set starting address; reads will auto-increment */
  274. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  275. rmb();
  276. /*
  277. * "time" is actually "data" for mode 0 (no timestamp).
  278. * place event id # at far right for easier visual parsing.
  279. */
  280. for (i = 0; i < num_events; i++) {
  281. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  282. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  283. if (mode == 0) {
  284. trace_iwlwifi_dev_ucode_cont_event(priv,
  285. 0, time, ev);
  286. } else {
  287. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  288. trace_iwlwifi_dev_ucode_cont_event(priv,
  289. time, data, ev);
  290. }
  291. }
  292. /* Allow device to power down */
  293. iwl_release_nic_access(priv);
  294. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  295. }
  296. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  297. {
  298. u32 capacity; /* event log capacity in # entries */
  299. u32 base; /* SRAM byte address of event log header */
  300. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  301. u32 num_wraps; /* # times uCode wrapped to top of log */
  302. u32 next_entry; /* index of next entry to be written by uCode */
  303. base = priv->device_pointers.error_event_table;
  304. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  305. capacity = iwl_read_targ_mem(priv, base);
  306. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  307. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  308. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  309. } else
  310. return;
  311. if (num_wraps == priv->event_log.num_wraps) {
  312. iwl_print_cont_event_trace(priv,
  313. base, priv->event_log.next_entry,
  314. next_entry - priv->event_log.next_entry,
  315. mode);
  316. priv->event_log.non_wraps_count++;
  317. } else {
  318. if ((num_wraps - priv->event_log.num_wraps) > 1)
  319. priv->event_log.wraps_more_count++;
  320. else
  321. priv->event_log.wraps_once_count++;
  322. trace_iwlwifi_dev_ucode_wrap_event(priv,
  323. num_wraps - priv->event_log.num_wraps,
  324. next_entry, priv->event_log.next_entry);
  325. if (next_entry < priv->event_log.next_entry) {
  326. iwl_print_cont_event_trace(priv, base,
  327. priv->event_log.next_entry,
  328. capacity - priv->event_log.next_entry,
  329. mode);
  330. iwl_print_cont_event_trace(priv, base, 0,
  331. next_entry, mode);
  332. } else {
  333. iwl_print_cont_event_trace(priv, base,
  334. next_entry, capacity - next_entry,
  335. mode);
  336. iwl_print_cont_event_trace(priv, base, 0,
  337. next_entry, mode);
  338. }
  339. }
  340. priv->event_log.num_wraps = num_wraps;
  341. priv->event_log.next_entry = next_entry;
  342. }
  343. /**
  344. * iwl_bg_ucode_trace - Timer callback to log ucode event
  345. *
  346. * The timer is continually set to execute every
  347. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  348. * this function is to perform continuous uCode event logging operation
  349. * if enabled
  350. */
  351. static void iwl_bg_ucode_trace(unsigned long data)
  352. {
  353. struct iwl_priv *priv = (struct iwl_priv *)data;
  354. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  355. return;
  356. if (priv->event_log.ucode_trace) {
  357. iwl_continuous_event_trace(priv);
  358. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  359. mod_timer(&priv->ucode_trace,
  360. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  361. }
  362. }
  363. static void iwl_bg_tx_flush(struct work_struct *work)
  364. {
  365. struct iwl_priv *priv =
  366. container_of(work, struct iwl_priv, tx_flush);
  367. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  368. return;
  369. /* do nothing if rf-kill is on */
  370. if (!iwl_is_ready_rf(priv))
  371. return;
  372. if (priv->cfg->ops->lib->txfifo_flush) {
  373. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  374. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  375. }
  376. }
  377. /**
  378. * iwl_rx_handle - Main entry function for receiving responses from uCode
  379. *
  380. * Uses the priv->rx_handlers callback function array to invoke
  381. * the appropriate handlers, including command responses,
  382. * frame-received notifications, and other notifications.
  383. */
  384. static void iwl_rx_handle(struct iwl_priv *priv)
  385. {
  386. struct iwl_rx_mem_buffer *rxb;
  387. struct iwl_rx_packet *pkt;
  388. struct iwl_rx_queue *rxq = &priv->rxq;
  389. u32 r, i;
  390. int reclaim;
  391. unsigned long flags;
  392. u8 fill_rx = 0;
  393. u32 count = 8;
  394. int total_empty;
  395. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  396. * buffer that the driver may process (last buffer filled by ucode). */
  397. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  398. i = rxq->read;
  399. /* Rx interrupt, but nothing sent from uCode */
  400. if (i == r)
  401. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  402. /* calculate total frames need to be restock after handling RX */
  403. total_empty = r - rxq->write_actual;
  404. if (total_empty < 0)
  405. total_empty += RX_QUEUE_SIZE;
  406. if (total_empty > (RX_QUEUE_SIZE / 2))
  407. fill_rx = 1;
  408. while (i != r) {
  409. int len;
  410. rxb = rxq->queue[i];
  411. /* If an RXB doesn't have a Rx queue slot associated with it,
  412. * then a bug has been introduced in the queue refilling
  413. * routines -- catch it here */
  414. if (WARN_ON(rxb == NULL)) {
  415. i = (i + 1) & RX_QUEUE_MASK;
  416. continue;
  417. }
  418. rxq->queue[i] = NULL;
  419. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  420. PAGE_SIZE << priv->hw_params.rx_page_order,
  421. PCI_DMA_FROMDEVICE);
  422. pkt = rxb_addr(rxb);
  423. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  424. len += sizeof(u32); /* account for status word */
  425. trace_iwlwifi_dev_rx(priv, pkt, len);
  426. /* Reclaim a command buffer only if this packet is a response
  427. * to a (driver-originated) command.
  428. * If the packet (e.g. Rx frame) originated from uCode,
  429. * there is no command buffer to reclaim.
  430. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  431. * but apparently a few don't get set; catch them here. */
  432. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  433. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  434. (pkt->hdr.cmd != REPLY_RX) &&
  435. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  436. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  437. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  438. (pkt->hdr.cmd != REPLY_TX);
  439. /*
  440. * Do the notification wait before RX handlers so
  441. * even if the RX handler consumes the RXB we have
  442. * access to it in the notification wait entry.
  443. */
  444. if (!list_empty(&priv->_agn.notif_waits)) {
  445. struct iwl_notification_wait *w;
  446. spin_lock(&priv->_agn.notif_wait_lock);
  447. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  448. if (w->cmd == pkt->hdr.cmd) {
  449. w->triggered = true;
  450. if (w->fn)
  451. w->fn(priv, pkt, w->fn_data);
  452. }
  453. }
  454. spin_unlock(&priv->_agn.notif_wait_lock);
  455. wake_up_all(&priv->_agn.notif_waitq);
  456. }
  457. if (priv->pre_rx_handler)
  458. priv->pre_rx_handler(priv, rxb);
  459. /* Based on type of command response or notification,
  460. * handle those that need handling via function in
  461. * rx_handlers table. See iwl_setup_rx_handlers() */
  462. if (priv->rx_handlers[pkt->hdr.cmd]) {
  463. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  464. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  465. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  466. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  467. } else {
  468. /* No handling needed */
  469. IWL_DEBUG_RX(priv,
  470. "r %d i %d No handler needed for %s, 0x%02x\n",
  471. r, i, get_cmd_string(pkt->hdr.cmd),
  472. pkt->hdr.cmd);
  473. }
  474. /*
  475. * XXX: After here, we should always check rxb->page
  476. * against NULL before touching it or its virtual
  477. * memory (pkt). Because some rx_handler might have
  478. * already taken or freed the pages.
  479. */
  480. if (reclaim) {
  481. /* Invoke any callbacks, transfer the buffer to caller,
  482. * and fire off the (possibly) blocking iwl_send_cmd()
  483. * as we reclaim the driver command queue */
  484. if (rxb->page)
  485. iwl_tx_cmd_complete(priv, rxb);
  486. else
  487. IWL_WARN(priv, "Claim null rxb?\n");
  488. }
  489. /* Reuse the page if possible. For notification packets and
  490. * SKBs that fail to Rx correctly, add them back into the
  491. * rx_free list for reuse later. */
  492. spin_lock_irqsave(&rxq->lock, flags);
  493. if (rxb->page != NULL) {
  494. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  495. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  496. PCI_DMA_FROMDEVICE);
  497. list_add_tail(&rxb->list, &rxq->rx_free);
  498. rxq->free_count++;
  499. } else
  500. list_add_tail(&rxb->list, &rxq->rx_used);
  501. spin_unlock_irqrestore(&rxq->lock, flags);
  502. i = (i + 1) & RX_QUEUE_MASK;
  503. /* If there are a lot of unused frames,
  504. * restock the Rx queue so ucode wont assert. */
  505. if (fill_rx) {
  506. count++;
  507. if (count >= 8) {
  508. rxq->read = i;
  509. iwlagn_rx_replenish_now(priv);
  510. count = 0;
  511. }
  512. }
  513. }
  514. /* Backtrack one entry */
  515. rxq->read = i;
  516. if (fill_rx)
  517. iwlagn_rx_replenish_now(priv);
  518. else
  519. iwlagn_rx_queue_restock(priv);
  520. }
  521. /* tasklet for iwlagn interrupt */
  522. static void iwl_irq_tasklet(struct iwl_priv *priv)
  523. {
  524. u32 inta = 0;
  525. u32 handled = 0;
  526. unsigned long flags;
  527. u32 i;
  528. #ifdef CONFIG_IWLWIFI_DEBUG
  529. u32 inta_mask;
  530. #endif
  531. spin_lock_irqsave(&priv->lock, flags);
  532. /* Ack/clear/reset pending uCode interrupts.
  533. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  534. */
  535. /* There is a hardware bug in the interrupt mask function that some
  536. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  537. * they are disabled in the CSR_INT_MASK register. Furthermore the
  538. * ICT interrupt handling mechanism has another bug that might cause
  539. * these unmasked interrupts fail to be detected. We workaround the
  540. * hardware bugs here by ACKing all the possible interrupts so that
  541. * interrupt coalescing can still be achieved.
  542. */
  543. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  544. inta = priv->_agn.inta;
  545. #ifdef CONFIG_IWLWIFI_DEBUG
  546. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  547. /* just for debug */
  548. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  549. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  550. inta, inta_mask);
  551. }
  552. #endif
  553. spin_unlock_irqrestore(&priv->lock, flags);
  554. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  555. priv->_agn.inta = 0;
  556. /* Now service all interrupt bits discovered above. */
  557. if (inta & CSR_INT_BIT_HW_ERR) {
  558. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  559. /* Tell the device to stop sending interrupts */
  560. iwl_disable_interrupts(priv);
  561. priv->isr_stats.hw++;
  562. iwl_irq_handle_error(priv);
  563. handled |= CSR_INT_BIT_HW_ERR;
  564. return;
  565. }
  566. #ifdef CONFIG_IWLWIFI_DEBUG
  567. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  568. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  569. if (inta & CSR_INT_BIT_SCD) {
  570. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  571. "the frame/frames.\n");
  572. priv->isr_stats.sch++;
  573. }
  574. /* Alive notification via Rx interrupt will do the real work */
  575. if (inta & CSR_INT_BIT_ALIVE) {
  576. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  577. priv->isr_stats.alive++;
  578. }
  579. }
  580. #endif
  581. /* Safely ignore these bits for debug checks below */
  582. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  583. /* HW RF KILL switch toggled */
  584. if (inta & CSR_INT_BIT_RF_KILL) {
  585. int hw_rf_kill = 0;
  586. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  587. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  588. hw_rf_kill = 1;
  589. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  590. hw_rf_kill ? "disable radio" : "enable radio");
  591. priv->isr_stats.rfkill++;
  592. /* driver only loads ucode once setting the interface up.
  593. * the driver allows loading the ucode even if the radio
  594. * is killed. Hence update the killswitch state here. The
  595. * rfkill handler will care about restarting if needed.
  596. */
  597. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  598. if (hw_rf_kill)
  599. set_bit(STATUS_RF_KILL_HW, &priv->status);
  600. else
  601. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  602. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  603. }
  604. handled |= CSR_INT_BIT_RF_KILL;
  605. }
  606. /* Chip got too hot and stopped itself */
  607. if (inta & CSR_INT_BIT_CT_KILL) {
  608. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  609. priv->isr_stats.ctkill++;
  610. handled |= CSR_INT_BIT_CT_KILL;
  611. }
  612. /* Error detected by uCode */
  613. if (inta & CSR_INT_BIT_SW_ERR) {
  614. IWL_ERR(priv, "Microcode SW error detected. "
  615. " Restarting 0x%X.\n", inta);
  616. priv->isr_stats.sw++;
  617. iwl_irq_handle_error(priv);
  618. handled |= CSR_INT_BIT_SW_ERR;
  619. }
  620. /* uCode wakes up after power-down sleep */
  621. if (inta & CSR_INT_BIT_WAKEUP) {
  622. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  623. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  624. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  625. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  626. priv->isr_stats.wakeup++;
  627. handled |= CSR_INT_BIT_WAKEUP;
  628. }
  629. /* All uCode command responses, including Tx command responses,
  630. * Rx "responses" (frame-received notification), and other
  631. * notifications from uCode come through here*/
  632. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  633. CSR_INT_BIT_RX_PERIODIC)) {
  634. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  635. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  636. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  637. iwl_write32(priv, CSR_FH_INT_STATUS,
  638. CSR_FH_INT_RX_MASK);
  639. }
  640. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  641. handled |= CSR_INT_BIT_RX_PERIODIC;
  642. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  643. }
  644. /* Sending RX interrupt require many steps to be done in the
  645. * the device:
  646. * 1- write interrupt to current index in ICT table.
  647. * 2- dma RX frame.
  648. * 3- update RX shared data to indicate last write index.
  649. * 4- send interrupt.
  650. * This could lead to RX race, driver could receive RX interrupt
  651. * but the shared data changes does not reflect this;
  652. * periodic interrupt will detect any dangling Rx activity.
  653. */
  654. /* Disable periodic interrupt; we use it as just a one-shot. */
  655. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  656. CSR_INT_PERIODIC_DIS);
  657. iwl_rx_handle(priv);
  658. /*
  659. * Enable periodic interrupt in 8 msec only if we received
  660. * real RX interrupt (instead of just periodic int), to catch
  661. * any dangling Rx interrupt. If it was just the periodic
  662. * interrupt, there was no dangling Rx activity, and no need
  663. * to extend the periodic interrupt; one-shot is enough.
  664. */
  665. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  666. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  667. CSR_INT_PERIODIC_ENA);
  668. priv->isr_stats.rx++;
  669. }
  670. /* This "Tx" DMA channel is used only for loading uCode */
  671. if (inta & CSR_INT_BIT_FH_TX) {
  672. iwl_write32(priv, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  673. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  674. priv->isr_stats.tx++;
  675. handled |= CSR_INT_BIT_FH_TX;
  676. /* Wake up uCode load routine, now that load is complete */
  677. priv->ucode_write_complete = 1;
  678. wake_up_interruptible(&priv->wait_command_queue);
  679. }
  680. if (inta & ~handled) {
  681. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  682. priv->isr_stats.unhandled++;
  683. }
  684. if (inta & ~(priv->inta_mask)) {
  685. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  686. inta & ~priv->inta_mask);
  687. }
  688. /* Re-enable all interrupts */
  689. /* only Re-enable if disabled by irq */
  690. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  691. iwl_enable_interrupts(priv);
  692. /* Re-enable RF_KILL if it occurred */
  693. else if (handled & CSR_INT_BIT_RF_KILL)
  694. iwl_enable_rfkill_int(priv);
  695. }
  696. /*****************************************************************************
  697. *
  698. * sysfs attributes
  699. *
  700. *****************************************************************************/
  701. #ifdef CONFIG_IWLWIFI_DEBUG
  702. /*
  703. * The following adds a new attribute to the sysfs representation
  704. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  705. * used for controlling the debug level.
  706. *
  707. * See the level definitions in iwl for details.
  708. *
  709. * The debug_level being managed using sysfs below is a per device debug
  710. * level that is used instead of the global debug level if it (the per
  711. * device debug level) is set.
  712. */
  713. static ssize_t show_debug_level(struct device *d,
  714. struct device_attribute *attr, char *buf)
  715. {
  716. struct iwl_priv *priv = dev_get_drvdata(d);
  717. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  718. }
  719. static ssize_t store_debug_level(struct device *d,
  720. struct device_attribute *attr,
  721. const char *buf, size_t count)
  722. {
  723. struct iwl_priv *priv = dev_get_drvdata(d);
  724. unsigned long val;
  725. int ret;
  726. ret = strict_strtoul(buf, 0, &val);
  727. if (ret)
  728. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  729. else {
  730. priv->debug_level = val;
  731. if (iwl_alloc_traffic_mem(priv))
  732. IWL_ERR(priv,
  733. "Not enough memory to generate traffic log\n");
  734. }
  735. return strnlen(buf, count);
  736. }
  737. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  738. show_debug_level, store_debug_level);
  739. #endif /* CONFIG_IWLWIFI_DEBUG */
  740. static ssize_t show_temperature(struct device *d,
  741. struct device_attribute *attr, char *buf)
  742. {
  743. struct iwl_priv *priv = dev_get_drvdata(d);
  744. if (!iwl_is_alive(priv))
  745. return -EAGAIN;
  746. return sprintf(buf, "%d\n", priv->temperature);
  747. }
  748. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  749. static ssize_t show_tx_power(struct device *d,
  750. struct device_attribute *attr, char *buf)
  751. {
  752. struct iwl_priv *priv = dev_get_drvdata(d);
  753. if (!iwl_is_ready_rf(priv))
  754. return sprintf(buf, "off\n");
  755. else
  756. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  757. }
  758. static ssize_t store_tx_power(struct device *d,
  759. struct device_attribute *attr,
  760. const char *buf, size_t count)
  761. {
  762. struct iwl_priv *priv = dev_get_drvdata(d);
  763. unsigned long val;
  764. int ret;
  765. ret = strict_strtoul(buf, 10, &val);
  766. if (ret)
  767. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  768. else {
  769. ret = iwl_set_tx_power(priv, val, false);
  770. if (ret)
  771. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  772. ret);
  773. else
  774. ret = count;
  775. }
  776. return ret;
  777. }
  778. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  779. static struct attribute *iwl_sysfs_entries[] = {
  780. &dev_attr_temperature.attr,
  781. &dev_attr_tx_power.attr,
  782. #ifdef CONFIG_IWLWIFI_DEBUG
  783. &dev_attr_debug_level.attr,
  784. #endif
  785. NULL
  786. };
  787. static struct attribute_group iwl_attribute_group = {
  788. .name = NULL, /* put in device directory */
  789. .attrs = iwl_sysfs_entries,
  790. };
  791. /******************************************************************************
  792. *
  793. * uCode download functions
  794. *
  795. ******************************************************************************/
  796. static void iwl_free_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
  797. {
  798. if (desc->v_addr)
  799. dma_free_coherent(&pci_dev->dev, desc->len,
  800. desc->v_addr, desc->p_addr);
  801. desc->v_addr = NULL;
  802. desc->len = 0;
  803. }
  804. static void iwl_free_fw_img(struct pci_dev *pci_dev, struct fw_img *img)
  805. {
  806. iwl_free_fw_desc(pci_dev, &img->code);
  807. iwl_free_fw_desc(pci_dev, &img->data);
  808. }
  809. static int iwl_alloc_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc,
  810. const void *data, size_t len)
  811. {
  812. if (!len) {
  813. desc->v_addr = NULL;
  814. return -EINVAL;
  815. }
  816. desc->v_addr = dma_alloc_coherent(&pci_dev->dev, len,
  817. &desc->p_addr, GFP_KERNEL);
  818. if (!desc->v_addr)
  819. return -ENOMEM;
  820. desc->len = len;
  821. memcpy(desc->v_addr, data, len);
  822. return 0;
  823. }
  824. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  825. {
  826. iwl_free_fw_img(priv->pci_dev, &priv->ucode_rt);
  827. iwl_free_fw_img(priv->pci_dev, &priv->ucode_init);
  828. }
  829. struct iwlagn_ucode_capabilities {
  830. u32 max_probe_length;
  831. u32 standard_phy_calibration_size;
  832. u32 flags;
  833. };
  834. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  835. static int iwl_mac_setup_register(struct iwl_priv *priv,
  836. struct iwlagn_ucode_capabilities *capa);
  837. #define UCODE_EXPERIMENTAL_INDEX 100
  838. #define UCODE_EXPERIMENTAL_TAG "exp"
  839. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  840. {
  841. const char *name_pre = priv->cfg->fw_name_pre;
  842. char tag[8];
  843. if (first) {
  844. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  845. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  846. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  847. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  848. #endif
  849. priv->fw_index = priv->cfg->ucode_api_max;
  850. sprintf(tag, "%d", priv->fw_index);
  851. } else {
  852. priv->fw_index--;
  853. sprintf(tag, "%d", priv->fw_index);
  854. }
  855. if (priv->fw_index < priv->cfg->ucode_api_min) {
  856. IWL_ERR(priv, "no suitable firmware found!\n");
  857. return -ENOENT;
  858. }
  859. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  860. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  861. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  862. ? "EXPERIMENTAL " : "",
  863. priv->firmware_name);
  864. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  865. &priv->pci_dev->dev, GFP_KERNEL, priv,
  866. iwl_ucode_callback);
  867. }
  868. struct iwlagn_firmware_pieces {
  869. const void *inst, *data, *init, *init_data;
  870. size_t inst_size, data_size, init_size, init_data_size;
  871. u32 build;
  872. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  873. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  874. };
  875. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  876. const struct firmware *ucode_raw,
  877. struct iwlagn_firmware_pieces *pieces)
  878. {
  879. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  880. u32 api_ver, hdr_size;
  881. const u8 *src;
  882. priv->ucode_ver = le32_to_cpu(ucode->ver);
  883. api_ver = IWL_UCODE_API(priv->ucode_ver);
  884. switch (api_ver) {
  885. default:
  886. hdr_size = 28;
  887. if (ucode_raw->size < hdr_size) {
  888. IWL_ERR(priv, "File size too small!\n");
  889. return -EINVAL;
  890. }
  891. pieces->build = le32_to_cpu(ucode->u.v2.build);
  892. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  893. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  894. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  895. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  896. src = ucode->u.v2.data;
  897. break;
  898. case 0:
  899. case 1:
  900. case 2:
  901. hdr_size = 24;
  902. if (ucode_raw->size < hdr_size) {
  903. IWL_ERR(priv, "File size too small!\n");
  904. return -EINVAL;
  905. }
  906. pieces->build = 0;
  907. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  908. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  909. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  910. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  911. src = ucode->u.v1.data;
  912. break;
  913. }
  914. /* Verify size of file vs. image size info in file's header */
  915. if (ucode_raw->size != hdr_size + pieces->inst_size +
  916. pieces->data_size + pieces->init_size +
  917. pieces->init_data_size) {
  918. IWL_ERR(priv,
  919. "uCode file size %d does not match expected size\n",
  920. (int)ucode_raw->size);
  921. return -EINVAL;
  922. }
  923. pieces->inst = src;
  924. src += pieces->inst_size;
  925. pieces->data = src;
  926. src += pieces->data_size;
  927. pieces->init = src;
  928. src += pieces->init_size;
  929. pieces->init_data = src;
  930. src += pieces->init_data_size;
  931. return 0;
  932. }
  933. static int iwlagn_wanted_ucode_alternative = 1;
  934. static int iwlagn_load_firmware(struct iwl_priv *priv,
  935. const struct firmware *ucode_raw,
  936. struct iwlagn_firmware_pieces *pieces,
  937. struct iwlagn_ucode_capabilities *capa)
  938. {
  939. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  940. struct iwl_ucode_tlv *tlv;
  941. size_t len = ucode_raw->size;
  942. const u8 *data;
  943. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  944. u64 alternatives;
  945. u32 tlv_len;
  946. enum iwl_ucode_tlv_type tlv_type;
  947. const u8 *tlv_data;
  948. if (len < sizeof(*ucode)) {
  949. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  950. return -EINVAL;
  951. }
  952. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  953. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  954. le32_to_cpu(ucode->magic));
  955. return -EINVAL;
  956. }
  957. /*
  958. * Check which alternatives are present, and "downgrade"
  959. * when the chosen alternative is not present, warning
  960. * the user when that happens. Some files may not have
  961. * any alternatives, so don't warn in that case.
  962. */
  963. alternatives = le64_to_cpu(ucode->alternatives);
  964. tmp = wanted_alternative;
  965. if (wanted_alternative > 63)
  966. wanted_alternative = 63;
  967. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  968. wanted_alternative--;
  969. if (wanted_alternative && wanted_alternative != tmp)
  970. IWL_WARN(priv,
  971. "uCode alternative %d not available, choosing %d\n",
  972. tmp, wanted_alternative);
  973. priv->ucode_ver = le32_to_cpu(ucode->ver);
  974. pieces->build = le32_to_cpu(ucode->build);
  975. data = ucode->data;
  976. len -= sizeof(*ucode);
  977. while (len >= sizeof(*tlv)) {
  978. u16 tlv_alt;
  979. len -= sizeof(*tlv);
  980. tlv = (void *)data;
  981. tlv_len = le32_to_cpu(tlv->length);
  982. tlv_type = le16_to_cpu(tlv->type);
  983. tlv_alt = le16_to_cpu(tlv->alternative);
  984. tlv_data = tlv->data;
  985. if (len < tlv_len) {
  986. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  987. len, tlv_len);
  988. return -EINVAL;
  989. }
  990. len -= ALIGN(tlv_len, 4);
  991. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  992. /*
  993. * Alternative 0 is always valid.
  994. *
  995. * Skip alternative TLVs that are not selected.
  996. */
  997. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  998. continue;
  999. switch (tlv_type) {
  1000. case IWL_UCODE_TLV_INST:
  1001. pieces->inst = tlv_data;
  1002. pieces->inst_size = tlv_len;
  1003. break;
  1004. case IWL_UCODE_TLV_DATA:
  1005. pieces->data = tlv_data;
  1006. pieces->data_size = tlv_len;
  1007. break;
  1008. case IWL_UCODE_TLV_INIT:
  1009. pieces->init = tlv_data;
  1010. pieces->init_size = tlv_len;
  1011. break;
  1012. case IWL_UCODE_TLV_INIT_DATA:
  1013. pieces->init_data = tlv_data;
  1014. pieces->init_data_size = tlv_len;
  1015. break;
  1016. case IWL_UCODE_TLV_BOOT:
  1017. IWL_ERR(priv, "Found unexpected BOOT ucode\n");
  1018. break;
  1019. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1020. if (tlv_len != sizeof(u32))
  1021. goto invalid_tlv_len;
  1022. capa->max_probe_length =
  1023. le32_to_cpup((__le32 *)tlv_data);
  1024. break;
  1025. case IWL_UCODE_TLV_PAN:
  1026. if (tlv_len)
  1027. goto invalid_tlv_len;
  1028. capa->flags |= IWL_UCODE_TLV_FLAGS_PAN;
  1029. break;
  1030. case IWL_UCODE_TLV_FLAGS:
  1031. /* must be at least one u32 */
  1032. if (tlv_len < sizeof(u32))
  1033. goto invalid_tlv_len;
  1034. /* and a proper number of u32s */
  1035. if (tlv_len % sizeof(u32))
  1036. goto invalid_tlv_len;
  1037. /*
  1038. * This driver only reads the first u32 as
  1039. * right now no more features are defined,
  1040. * if that changes then either the driver
  1041. * will not work with the new firmware, or
  1042. * it'll not take advantage of new features.
  1043. */
  1044. capa->flags = le32_to_cpup((__le32 *)tlv_data);
  1045. break;
  1046. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1047. if (tlv_len != sizeof(u32))
  1048. goto invalid_tlv_len;
  1049. pieces->init_evtlog_ptr =
  1050. le32_to_cpup((__le32 *)tlv_data);
  1051. break;
  1052. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1053. if (tlv_len != sizeof(u32))
  1054. goto invalid_tlv_len;
  1055. pieces->init_evtlog_size =
  1056. le32_to_cpup((__le32 *)tlv_data);
  1057. break;
  1058. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1059. if (tlv_len != sizeof(u32))
  1060. goto invalid_tlv_len;
  1061. pieces->init_errlog_ptr =
  1062. le32_to_cpup((__le32 *)tlv_data);
  1063. break;
  1064. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1065. if (tlv_len != sizeof(u32))
  1066. goto invalid_tlv_len;
  1067. pieces->inst_evtlog_ptr =
  1068. le32_to_cpup((__le32 *)tlv_data);
  1069. break;
  1070. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1071. if (tlv_len != sizeof(u32))
  1072. goto invalid_tlv_len;
  1073. pieces->inst_evtlog_size =
  1074. le32_to_cpup((__le32 *)tlv_data);
  1075. break;
  1076. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1077. if (tlv_len != sizeof(u32))
  1078. goto invalid_tlv_len;
  1079. pieces->inst_errlog_ptr =
  1080. le32_to_cpup((__le32 *)tlv_data);
  1081. break;
  1082. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1083. if (tlv_len)
  1084. goto invalid_tlv_len;
  1085. priv->enhance_sensitivity_table = true;
  1086. break;
  1087. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1088. if (tlv_len != sizeof(u32))
  1089. goto invalid_tlv_len;
  1090. capa->standard_phy_calibration_size =
  1091. le32_to_cpup((__le32 *)tlv_data);
  1092. break;
  1093. default:
  1094. IWL_DEBUG_INFO(priv, "unknown TLV: %d\n", tlv_type);
  1095. break;
  1096. }
  1097. }
  1098. if (len) {
  1099. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1100. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1101. return -EINVAL;
  1102. }
  1103. return 0;
  1104. invalid_tlv_len:
  1105. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1106. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1107. return -EINVAL;
  1108. }
  1109. /**
  1110. * iwl_ucode_callback - callback when firmware was loaded
  1111. *
  1112. * If loaded successfully, copies the firmware into buffers
  1113. * for the card to fetch (via DMA).
  1114. */
  1115. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1116. {
  1117. struct iwl_priv *priv = context;
  1118. struct iwl_ucode_header *ucode;
  1119. int err;
  1120. struct iwlagn_firmware_pieces pieces;
  1121. const unsigned int api_max = priv->cfg->ucode_api_max;
  1122. const unsigned int api_min = priv->cfg->ucode_api_min;
  1123. u32 api_ver;
  1124. char buildstr[25];
  1125. u32 build;
  1126. struct iwlagn_ucode_capabilities ucode_capa = {
  1127. .max_probe_length = 200,
  1128. .standard_phy_calibration_size =
  1129. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1130. };
  1131. memset(&pieces, 0, sizeof(pieces));
  1132. if (!ucode_raw) {
  1133. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1134. IWL_ERR(priv,
  1135. "request for firmware file '%s' failed.\n",
  1136. priv->firmware_name);
  1137. goto try_again;
  1138. }
  1139. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1140. priv->firmware_name, ucode_raw->size);
  1141. /* Make sure that we got at least the API version number */
  1142. if (ucode_raw->size < 4) {
  1143. IWL_ERR(priv, "File size way too small!\n");
  1144. goto try_again;
  1145. }
  1146. /* Data from ucode file: header followed by uCode images */
  1147. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1148. if (ucode->ver)
  1149. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1150. else
  1151. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1152. &ucode_capa);
  1153. if (err)
  1154. goto try_again;
  1155. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1156. build = pieces.build;
  1157. /*
  1158. * api_ver should match the api version forming part of the
  1159. * firmware filename ... but we don't check for that and only rely
  1160. * on the API version read from firmware header from here on forward
  1161. */
  1162. /* no api version check required for experimental uCode */
  1163. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1164. if (api_ver < api_min || api_ver > api_max) {
  1165. IWL_ERR(priv,
  1166. "Driver unable to support your firmware API. "
  1167. "Driver supports v%u, firmware is v%u.\n",
  1168. api_max, api_ver);
  1169. goto try_again;
  1170. }
  1171. if (api_ver != api_max)
  1172. IWL_ERR(priv,
  1173. "Firmware has old API version. Expected v%u, "
  1174. "got v%u. New firmware can be obtained "
  1175. "from http://www.intellinuxwireless.org.\n",
  1176. api_max, api_ver);
  1177. }
  1178. if (build)
  1179. sprintf(buildstr, " build %u%s", build,
  1180. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1181. ? " (EXP)" : "");
  1182. else
  1183. buildstr[0] = '\0';
  1184. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1185. IWL_UCODE_MAJOR(priv->ucode_ver),
  1186. IWL_UCODE_MINOR(priv->ucode_ver),
  1187. IWL_UCODE_API(priv->ucode_ver),
  1188. IWL_UCODE_SERIAL(priv->ucode_ver),
  1189. buildstr);
  1190. snprintf(priv->hw->wiphy->fw_version,
  1191. sizeof(priv->hw->wiphy->fw_version),
  1192. "%u.%u.%u.%u%s",
  1193. IWL_UCODE_MAJOR(priv->ucode_ver),
  1194. IWL_UCODE_MINOR(priv->ucode_ver),
  1195. IWL_UCODE_API(priv->ucode_ver),
  1196. IWL_UCODE_SERIAL(priv->ucode_ver),
  1197. buildstr);
  1198. /*
  1199. * For any of the failures below (before allocating pci memory)
  1200. * we will try to load a version with a smaller API -- maybe the
  1201. * user just got a corrupted version of the latest API.
  1202. */
  1203. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1204. priv->ucode_ver);
  1205. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1206. pieces.inst_size);
  1207. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1208. pieces.data_size);
  1209. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1210. pieces.init_size);
  1211. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1212. pieces.init_data_size);
  1213. /* Verify that uCode images will fit in card's SRAM */
  1214. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1215. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1216. pieces.inst_size);
  1217. goto try_again;
  1218. }
  1219. if (pieces.data_size > priv->hw_params.max_data_size) {
  1220. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1221. pieces.data_size);
  1222. goto try_again;
  1223. }
  1224. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1225. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1226. pieces.init_size);
  1227. goto try_again;
  1228. }
  1229. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1230. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1231. pieces.init_data_size);
  1232. goto try_again;
  1233. }
  1234. /* Allocate ucode buffers for card's bus-master loading ... */
  1235. /* Runtime instructions and 2 copies of data:
  1236. * 1) unmodified from disk
  1237. * 2) backup cache for save/restore during power-downs */
  1238. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_rt.code,
  1239. pieces.inst, pieces.inst_size))
  1240. goto err_pci_alloc;
  1241. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_rt.data,
  1242. pieces.data, pieces.data_size))
  1243. goto err_pci_alloc;
  1244. /* Initialization instructions and data */
  1245. if (pieces.init_size && pieces.init_data_size) {
  1246. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init.code,
  1247. pieces.init, pieces.init_size))
  1248. goto err_pci_alloc;
  1249. if (iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init.data,
  1250. pieces.init_data, pieces.init_data_size))
  1251. goto err_pci_alloc;
  1252. }
  1253. /* Now that we can no longer fail, copy information */
  1254. /*
  1255. * The (size - 16) / 12 formula is based on the information recorded
  1256. * for each event, which is of mode 1 (including timestamp) for all
  1257. * new microcodes that include this information.
  1258. */
  1259. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1260. if (pieces.init_evtlog_size)
  1261. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1262. else
  1263. priv->_agn.init_evtlog_size =
  1264. priv->cfg->base_params->max_event_log_size;
  1265. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1266. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1267. if (pieces.inst_evtlog_size)
  1268. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1269. else
  1270. priv->_agn.inst_evtlog_size =
  1271. priv->cfg->base_params->max_event_log_size;
  1272. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1273. priv->new_scan_threshold_behaviour =
  1274. !!(ucode_capa.flags & IWL_UCODE_TLV_FLAGS_NEWSCAN);
  1275. if (ucode_capa.flags & IWL_UCODE_TLV_FLAGS_PAN) {
  1276. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1277. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1278. } else
  1279. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1280. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  1281. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  1282. else
  1283. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  1284. /*
  1285. * figure out the offset of chain noise reset and gain commands
  1286. * base on the size of standard phy calibration commands table size
  1287. */
  1288. if (ucode_capa.standard_phy_calibration_size >
  1289. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1290. ucode_capa.standard_phy_calibration_size =
  1291. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1292. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1293. ucode_capa.standard_phy_calibration_size;
  1294. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1295. ucode_capa.standard_phy_calibration_size + 1;
  1296. /**************************************************
  1297. * This is still part of probe() in a sense...
  1298. *
  1299. * 9. Setup and register with mac80211 and debugfs
  1300. **************************************************/
  1301. err = iwl_mac_setup_register(priv, &ucode_capa);
  1302. if (err)
  1303. goto out_unbind;
  1304. err = iwl_dbgfs_register(priv, DRV_NAME);
  1305. if (err)
  1306. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1307. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1308. &iwl_attribute_group);
  1309. if (err) {
  1310. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1311. goto out_unbind;
  1312. }
  1313. /* We have our copies now, allow OS release its copies */
  1314. release_firmware(ucode_raw);
  1315. complete(&priv->_agn.firmware_loading_complete);
  1316. return;
  1317. try_again:
  1318. /* try next, if any */
  1319. if (iwl_request_firmware(priv, false))
  1320. goto out_unbind;
  1321. release_firmware(ucode_raw);
  1322. return;
  1323. err_pci_alloc:
  1324. IWL_ERR(priv, "failed to allocate pci memory\n");
  1325. iwl_dealloc_ucode_pci(priv);
  1326. out_unbind:
  1327. complete(&priv->_agn.firmware_loading_complete);
  1328. device_release_driver(&priv->pci_dev->dev);
  1329. release_firmware(ucode_raw);
  1330. }
  1331. static const char *desc_lookup_text[] = {
  1332. "OK",
  1333. "FAIL",
  1334. "BAD_PARAM",
  1335. "BAD_CHECKSUM",
  1336. "NMI_INTERRUPT_WDG",
  1337. "SYSASSERT",
  1338. "FATAL_ERROR",
  1339. "BAD_COMMAND",
  1340. "HW_ERROR_TUNE_LOCK",
  1341. "HW_ERROR_TEMPERATURE",
  1342. "ILLEGAL_CHAN_FREQ",
  1343. "VCC_NOT_STABLE",
  1344. "FH_ERROR",
  1345. "NMI_INTERRUPT_HOST",
  1346. "NMI_INTERRUPT_ACTION_PT",
  1347. "NMI_INTERRUPT_UNKNOWN",
  1348. "UCODE_VERSION_MISMATCH",
  1349. "HW_ERROR_ABS_LOCK",
  1350. "HW_ERROR_CAL_LOCK_FAIL",
  1351. "NMI_INTERRUPT_INST_ACTION_PT",
  1352. "NMI_INTERRUPT_DATA_ACTION_PT",
  1353. "NMI_TRM_HW_ER",
  1354. "NMI_INTERRUPT_TRM",
  1355. "NMI_INTERRUPT_BREAK_POINT"
  1356. "DEBUG_0",
  1357. "DEBUG_1",
  1358. "DEBUG_2",
  1359. "DEBUG_3",
  1360. };
  1361. static struct { char *name; u8 num; } advanced_lookup[] = {
  1362. { "NMI_INTERRUPT_WDG", 0x34 },
  1363. { "SYSASSERT", 0x35 },
  1364. { "UCODE_VERSION_MISMATCH", 0x37 },
  1365. { "BAD_COMMAND", 0x38 },
  1366. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1367. { "FATAL_ERROR", 0x3D },
  1368. { "NMI_TRM_HW_ERR", 0x46 },
  1369. { "NMI_INTERRUPT_TRM", 0x4C },
  1370. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1371. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1372. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1373. { "NMI_INTERRUPT_HOST", 0x66 },
  1374. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1375. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1376. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1377. { "ADVANCED_SYSASSERT", 0 },
  1378. };
  1379. static const char *desc_lookup(u32 num)
  1380. {
  1381. int i;
  1382. int max = ARRAY_SIZE(desc_lookup_text);
  1383. if (num < max)
  1384. return desc_lookup_text[num];
  1385. max = ARRAY_SIZE(advanced_lookup) - 1;
  1386. for (i = 0; i < max; i++) {
  1387. if (advanced_lookup[i].num == num)
  1388. break;
  1389. }
  1390. return advanced_lookup[i].name;
  1391. }
  1392. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1393. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1394. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1395. {
  1396. u32 base;
  1397. struct iwl_error_event_table table;
  1398. base = priv->device_pointers.error_event_table;
  1399. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1400. if (!base)
  1401. base = priv->_agn.init_errlog_ptr;
  1402. } else {
  1403. if (!base)
  1404. base = priv->_agn.inst_errlog_ptr;
  1405. }
  1406. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1407. IWL_ERR(priv,
  1408. "Not valid error log pointer 0x%08X for %s uCode\n",
  1409. base,
  1410. (priv->ucode_type == UCODE_SUBTYPE_INIT)
  1411. ? "Init" : "RT");
  1412. return;
  1413. }
  1414. iwl_read_targ_mem_words(priv, base, &table, sizeof(table));
  1415. if (ERROR_START_OFFSET <= table.valid * ERROR_ELEM_SIZE) {
  1416. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1417. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1418. priv->status, table.valid);
  1419. }
  1420. priv->isr_stats.err_code = table.error_id;
  1421. trace_iwlwifi_dev_ucode_error(priv, table.error_id, table.tsf_low,
  1422. table.data1, table.data2, table.line,
  1423. table.blink1, table.blink2, table.ilink1,
  1424. table.ilink2, table.bcon_time, table.gp1,
  1425. table.gp2, table.gp3, table.ucode_ver,
  1426. table.hw_ver, table.brd_ver);
  1427. IWL_ERR(priv, "0x%08X | %-28s\n", table.error_id,
  1428. desc_lookup(table.error_id));
  1429. IWL_ERR(priv, "0x%08X | uPc\n", table.pc);
  1430. IWL_ERR(priv, "0x%08X | branchlink1\n", table.blink1);
  1431. IWL_ERR(priv, "0x%08X | branchlink2\n", table.blink2);
  1432. IWL_ERR(priv, "0x%08X | interruptlink1\n", table.ilink1);
  1433. IWL_ERR(priv, "0x%08X | interruptlink2\n", table.ilink2);
  1434. IWL_ERR(priv, "0x%08X | data1\n", table.data1);
  1435. IWL_ERR(priv, "0x%08X | data2\n", table.data2);
  1436. IWL_ERR(priv, "0x%08X | line\n", table.line);
  1437. IWL_ERR(priv, "0x%08X | beacon time\n", table.bcon_time);
  1438. IWL_ERR(priv, "0x%08X | tsf low\n", table.tsf_low);
  1439. IWL_ERR(priv, "0x%08X | tsf hi\n", table.tsf_hi);
  1440. IWL_ERR(priv, "0x%08X | time gp1\n", table.gp1);
  1441. IWL_ERR(priv, "0x%08X | time gp2\n", table.gp2);
  1442. IWL_ERR(priv, "0x%08X | time gp3\n", table.gp3);
  1443. IWL_ERR(priv, "0x%08X | uCode version\n", table.ucode_ver);
  1444. IWL_ERR(priv, "0x%08X | hw version\n", table.hw_ver);
  1445. IWL_ERR(priv, "0x%08X | board version\n", table.brd_ver);
  1446. IWL_ERR(priv, "0x%08X | hcmd\n", table.hcmd);
  1447. }
  1448. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1449. /**
  1450. * iwl_print_event_log - Dump error event log to syslog
  1451. *
  1452. */
  1453. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1454. u32 num_events, u32 mode,
  1455. int pos, char **buf, size_t bufsz)
  1456. {
  1457. u32 i;
  1458. u32 base; /* SRAM byte address of event log header */
  1459. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1460. u32 ptr; /* SRAM byte address of log data */
  1461. u32 ev, time, data; /* event log data */
  1462. unsigned long reg_flags;
  1463. if (num_events == 0)
  1464. return pos;
  1465. base = priv->device_pointers.log_event_table;
  1466. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1467. if (!base)
  1468. base = priv->_agn.init_evtlog_ptr;
  1469. } else {
  1470. if (!base)
  1471. base = priv->_agn.inst_evtlog_ptr;
  1472. }
  1473. if (mode == 0)
  1474. event_size = 2 * sizeof(u32);
  1475. else
  1476. event_size = 3 * sizeof(u32);
  1477. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1478. /* Make sure device is powered up for SRAM reads */
  1479. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1480. iwl_grab_nic_access(priv);
  1481. /* Set starting address; reads will auto-increment */
  1482. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1483. rmb();
  1484. /* "time" is actually "data" for mode 0 (no timestamp).
  1485. * place event id # at far right for easier visual parsing. */
  1486. for (i = 0; i < num_events; i++) {
  1487. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1488. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1489. if (mode == 0) {
  1490. /* data, ev */
  1491. if (bufsz) {
  1492. pos += scnprintf(*buf + pos, bufsz - pos,
  1493. "EVT_LOG:0x%08x:%04u\n",
  1494. time, ev);
  1495. } else {
  1496. trace_iwlwifi_dev_ucode_event(priv, 0,
  1497. time, ev);
  1498. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1499. time, ev);
  1500. }
  1501. } else {
  1502. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1503. if (bufsz) {
  1504. pos += scnprintf(*buf + pos, bufsz - pos,
  1505. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1506. time, data, ev);
  1507. } else {
  1508. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1509. time, data, ev);
  1510. trace_iwlwifi_dev_ucode_event(priv, time,
  1511. data, ev);
  1512. }
  1513. }
  1514. }
  1515. /* Allow device to power down */
  1516. iwl_release_nic_access(priv);
  1517. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1518. return pos;
  1519. }
  1520. /**
  1521. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1522. */
  1523. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1524. u32 num_wraps, u32 next_entry,
  1525. u32 size, u32 mode,
  1526. int pos, char **buf, size_t bufsz)
  1527. {
  1528. /*
  1529. * display the newest DEFAULT_LOG_ENTRIES entries
  1530. * i.e the entries just before the next ont that uCode would fill.
  1531. */
  1532. if (num_wraps) {
  1533. if (next_entry < size) {
  1534. pos = iwl_print_event_log(priv,
  1535. capacity - (size - next_entry),
  1536. size - next_entry, mode,
  1537. pos, buf, bufsz);
  1538. pos = iwl_print_event_log(priv, 0,
  1539. next_entry, mode,
  1540. pos, buf, bufsz);
  1541. } else
  1542. pos = iwl_print_event_log(priv, next_entry - size,
  1543. size, mode, pos, buf, bufsz);
  1544. } else {
  1545. if (next_entry < size) {
  1546. pos = iwl_print_event_log(priv, 0, next_entry,
  1547. mode, pos, buf, bufsz);
  1548. } else {
  1549. pos = iwl_print_event_log(priv, next_entry - size,
  1550. size, mode, pos, buf, bufsz);
  1551. }
  1552. }
  1553. return pos;
  1554. }
  1555. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1556. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1557. char **buf, bool display)
  1558. {
  1559. u32 base; /* SRAM byte address of event log header */
  1560. u32 capacity; /* event log capacity in # entries */
  1561. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1562. u32 num_wraps; /* # times uCode wrapped to top of log */
  1563. u32 next_entry; /* index of next entry to be written by uCode */
  1564. u32 size; /* # entries that we'll print */
  1565. u32 logsize;
  1566. int pos = 0;
  1567. size_t bufsz = 0;
  1568. base = priv->device_pointers.log_event_table;
  1569. if (priv->ucode_type == UCODE_SUBTYPE_INIT) {
  1570. logsize = priv->_agn.init_evtlog_size;
  1571. if (!base)
  1572. base = priv->_agn.init_evtlog_ptr;
  1573. } else {
  1574. logsize = priv->_agn.inst_evtlog_size;
  1575. if (!base)
  1576. base = priv->_agn.inst_evtlog_ptr;
  1577. }
  1578. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1579. IWL_ERR(priv,
  1580. "Invalid event log pointer 0x%08X for %s uCode\n",
  1581. base,
  1582. (priv->ucode_type == UCODE_SUBTYPE_INIT)
  1583. ? "Init" : "RT");
  1584. return -EINVAL;
  1585. }
  1586. /* event log header */
  1587. capacity = iwl_read_targ_mem(priv, base);
  1588. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1589. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1590. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1591. if (capacity > logsize) {
  1592. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1593. capacity, logsize);
  1594. capacity = logsize;
  1595. }
  1596. if (next_entry > logsize) {
  1597. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1598. next_entry, logsize);
  1599. next_entry = logsize;
  1600. }
  1601. size = num_wraps ? capacity : next_entry;
  1602. /* bail out if nothing in log */
  1603. if (size == 0) {
  1604. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1605. return pos;
  1606. }
  1607. /* enable/disable bt channel inhibition */
  1608. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  1609. #ifdef CONFIG_IWLWIFI_DEBUG
  1610. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1611. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1612. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1613. #else
  1614. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1615. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1616. #endif
  1617. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  1618. size);
  1619. #ifdef CONFIG_IWLWIFI_DEBUG
  1620. if (display) {
  1621. if (full_log)
  1622. bufsz = capacity * 48;
  1623. else
  1624. bufsz = size * 48;
  1625. *buf = kmalloc(bufsz, GFP_KERNEL);
  1626. if (!*buf)
  1627. return -ENOMEM;
  1628. }
  1629. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  1630. /*
  1631. * if uCode has wrapped back to top of log,
  1632. * start at the oldest entry,
  1633. * i.e the next one that uCode would fill.
  1634. */
  1635. if (num_wraps)
  1636. pos = iwl_print_event_log(priv, next_entry,
  1637. capacity - next_entry, mode,
  1638. pos, buf, bufsz);
  1639. /* (then/else) start at top of log */
  1640. pos = iwl_print_event_log(priv, 0,
  1641. next_entry, mode, pos, buf, bufsz);
  1642. } else
  1643. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1644. next_entry, size, mode,
  1645. pos, buf, bufsz);
  1646. #else
  1647. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1648. next_entry, size, mode,
  1649. pos, buf, bufsz);
  1650. #endif
  1651. return pos;
  1652. }
  1653. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1654. {
  1655. struct iwl_ct_kill_config cmd;
  1656. struct iwl_ct_kill_throttling_config adv_cmd;
  1657. unsigned long flags;
  1658. int ret = 0;
  1659. spin_lock_irqsave(&priv->lock, flags);
  1660. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1661. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1662. spin_unlock_irqrestore(&priv->lock, flags);
  1663. priv->thermal_throttle.ct_kill_toggle = false;
  1664. if (priv->cfg->base_params->support_ct_kill_exit) {
  1665. adv_cmd.critical_temperature_enter =
  1666. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1667. adv_cmd.critical_temperature_exit =
  1668. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1669. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1670. sizeof(adv_cmd), &adv_cmd);
  1671. if (ret)
  1672. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1673. else
  1674. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1675. "succeeded, "
  1676. "critical temperature enter is %d,"
  1677. "exit is %d\n",
  1678. priv->hw_params.ct_kill_threshold,
  1679. priv->hw_params.ct_kill_exit_threshold);
  1680. } else {
  1681. cmd.critical_temperature_R =
  1682. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1683. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1684. sizeof(cmd), &cmd);
  1685. if (ret)
  1686. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1687. else
  1688. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1689. "succeeded, "
  1690. "critical temperature is %d\n",
  1691. priv->hw_params.ct_kill_threshold);
  1692. }
  1693. }
  1694. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  1695. {
  1696. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  1697. struct iwl_host_cmd cmd = {
  1698. .id = CALIBRATION_CFG_CMD,
  1699. .len = { sizeof(struct iwl_calib_cfg_cmd), },
  1700. .data = { &calib_cfg_cmd, },
  1701. };
  1702. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  1703. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  1704. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  1705. return iwl_send_cmd(priv, &cmd);
  1706. }
  1707. /**
  1708. * iwl_alive_start - called after REPLY_ALIVE notification received
  1709. * from protocol/runtime uCode (initialization uCode's
  1710. * Alive gets handled by iwl_init_alive_start()).
  1711. */
  1712. int iwl_alive_start(struct iwl_priv *priv)
  1713. {
  1714. int ret = 0;
  1715. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1716. iwl_reset_ict(priv);
  1717. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1718. /* After the ALIVE response, we can send host commands to the uCode */
  1719. set_bit(STATUS_ALIVE, &priv->status);
  1720. /* Enable watchdog to monitor the driver tx queues */
  1721. iwl_setup_watchdog(priv);
  1722. if (iwl_is_rfkill(priv))
  1723. return -ERFKILL;
  1724. /* download priority table before any calibration request */
  1725. if (priv->cfg->bt_params &&
  1726. priv->cfg->bt_params->advanced_bt_coexist) {
  1727. /* Configure Bluetooth device coexistence support */
  1728. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  1729. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  1730. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  1731. priv->cfg->ops->hcmd->send_bt_config(priv);
  1732. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  1733. iwlagn_send_prio_tbl(priv);
  1734. /* FIXME: w/a to force change uCode BT state machine */
  1735. ret = iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  1736. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1737. if (ret)
  1738. return ret;
  1739. ret = iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  1740. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1741. if (ret)
  1742. return ret;
  1743. }
  1744. if (priv->hw_params.calib_rt_cfg)
  1745. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  1746. ieee80211_wake_queues(priv->hw);
  1747. priv->active_rate = IWL_RATES_MASK;
  1748. /* Configure Tx antenna selection based on H/W config */
  1749. if (priv->cfg->ops->hcmd->set_tx_ant)
  1750. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1751. if (iwl_is_associated_ctx(ctx)) {
  1752. struct iwl_rxon_cmd *active_rxon =
  1753. (struct iwl_rxon_cmd *)&ctx->active;
  1754. /* apply any changes in staging */
  1755. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1756. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1757. } else {
  1758. struct iwl_rxon_context *tmp;
  1759. /* Initialize our rx_config data */
  1760. for_each_context(priv, tmp)
  1761. iwl_connection_init_rx_config(priv, tmp);
  1762. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1763. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  1764. }
  1765. if (!priv->cfg->bt_params || (priv->cfg->bt_params &&
  1766. !priv->cfg->bt_params->advanced_bt_coexist)) {
  1767. /*
  1768. * default is 2-wire BT coexexistence support
  1769. */
  1770. priv->cfg->ops->hcmd->send_bt_config(priv);
  1771. }
  1772. iwl_reset_run_time_calib(priv);
  1773. set_bit(STATUS_READY, &priv->status);
  1774. /* Configure the adapter for unassociated operation */
  1775. ret = iwlcore_commit_rxon(priv, ctx);
  1776. if (ret)
  1777. return ret;
  1778. /* At this point, the NIC is initialized and operational */
  1779. iwl_rf_kill_ct_config(priv);
  1780. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1781. return iwl_power_update_mode(priv, true);
  1782. }
  1783. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1784. static void __iwl_down(struct iwl_priv *priv)
  1785. {
  1786. int exit_pending;
  1787. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1788. iwl_scan_cancel_timeout(priv, 200);
  1789. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  1790. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  1791. * to prevent rearm timer */
  1792. del_timer_sync(&priv->watchdog);
  1793. iwl_clear_ucode_stations(priv, NULL);
  1794. iwl_dealloc_bcast_stations(priv);
  1795. iwl_clear_driver_stations(priv);
  1796. /* reset BT coex data */
  1797. priv->bt_status = 0;
  1798. if (priv->cfg->bt_params)
  1799. priv->bt_traffic_load =
  1800. priv->cfg->bt_params->bt_init_traffic_load;
  1801. else
  1802. priv->bt_traffic_load = 0;
  1803. priv->bt_full_concurrent = false;
  1804. priv->bt_ci_compliance = 0;
  1805. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1806. * exiting the module */
  1807. if (!exit_pending)
  1808. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1809. if (priv->mac80211_registered)
  1810. ieee80211_stop_queues(priv->hw);
  1811. /* Clear out all status bits but a few that are stable across reset */
  1812. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1813. STATUS_RF_KILL_HW |
  1814. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1815. STATUS_GEO_CONFIGURED |
  1816. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1817. STATUS_FW_ERROR |
  1818. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1819. STATUS_EXIT_PENDING;
  1820. iwlagn_stop_device(priv);
  1821. dev_kfree_skb(priv->beacon_skb);
  1822. priv->beacon_skb = NULL;
  1823. }
  1824. static void iwl_down(struct iwl_priv *priv)
  1825. {
  1826. mutex_lock(&priv->mutex);
  1827. __iwl_down(priv);
  1828. mutex_unlock(&priv->mutex);
  1829. iwl_cancel_deferred_work(priv);
  1830. }
  1831. #define HW_READY_TIMEOUT (50)
  1832. /* Note: returns poll_bit return value, which is >= 0 if success */
  1833. static int iwl_set_hw_ready(struct iwl_priv *priv)
  1834. {
  1835. int ret;
  1836. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1837. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  1838. /* See if we got it */
  1839. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1840. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1841. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1842. HW_READY_TIMEOUT);
  1843. IWL_DEBUG_INFO(priv, "hardware%s ready\n", ret < 0 ? " not" : "");
  1844. return ret;
  1845. }
  1846. /* Note: returns standard 0/-ERROR code */
  1847. int iwl_prepare_card_hw(struct iwl_priv *priv)
  1848. {
  1849. int ret;
  1850. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  1851. ret = iwl_set_hw_ready(priv);
  1852. if (ret >= 0)
  1853. return 0;
  1854. /* If HW is not ready, prepare the conditions to check again */
  1855. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1856. CSR_HW_IF_CONFIG_REG_PREPARE);
  1857. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1858. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  1859. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  1860. if (ret < 0)
  1861. return ret;
  1862. /* HW should be ready by now, check again. */
  1863. ret = iwl_set_hw_ready(priv);
  1864. if (ret >= 0)
  1865. return 0;
  1866. return ret;
  1867. }
  1868. #define MAX_HW_RESTARTS 5
  1869. static int __iwl_up(struct iwl_priv *priv)
  1870. {
  1871. struct iwl_rxon_context *ctx;
  1872. int ret;
  1873. lockdep_assert_held(&priv->mutex);
  1874. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1875. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1876. return -EIO;
  1877. }
  1878. for_each_context(priv, ctx) {
  1879. ret = iwlagn_alloc_bcast_station(priv, ctx);
  1880. if (ret) {
  1881. iwl_dealloc_bcast_stations(priv);
  1882. return ret;
  1883. }
  1884. }
  1885. ret = iwlagn_run_init_ucode(priv);
  1886. if (ret) {
  1887. IWL_ERR(priv, "Failed to run INIT ucode: %d\n", ret);
  1888. goto error;
  1889. }
  1890. ret = iwlagn_load_ucode_wait_alive(priv,
  1891. &priv->ucode_rt,
  1892. UCODE_SUBTYPE_REGULAR,
  1893. UCODE_SUBTYPE_REGULAR_NEW);
  1894. if (ret) {
  1895. IWL_ERR(priv, "Failed to start RT ucode: %d\n", ret);
  1896. goto error;
  1897. }
  1898. ret = iwl_alive_start(priv);
  1899. if (ret)
  1900. goto error;
  1901. return 0;
  1902. error:
  1903. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1904. __iwl_down(priv);
  1905. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1906. IWL_ERR(priv, "Unable to initialize device.\n");
  1907. return ret;
  1908. }
  1909. /*****************************************************************************
  1910. *
  1911. * Workqueue callbacks
  1912. *
  1913. *****************************************************************************/
  1914. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  1915. {
  1916. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1917. run_time_calib_work);
  1918. mutex_lock(&priv->mutex);
  1919. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  1920. test_bit(STATUS_SCANNING, &priv->status)) {
  1921. mutex_unlock(&priv->mutex);
  1922. return;
  1923. }
  1924. if (priv->start_calib) {
  1925. iwl_chain_noise_calibration(priv);
  1926. iwl_sensitivity_calibration(priv);
  1927. }
  1928. mutex_unlock(&priv->mutex);
  1929. }
  1930. static void iwlagn_prepare_restart(struct iwl_priv *priv)
  1931. {
  1932. struct iwl_rxon_context *ctx;
  1933. bool bt_full_concurrent;
  1934. u8 bt_ci_compliance;
  1935. u8 bt_load;
  1936. u8 bt_status;
  1937. lockdep_assert_held(&priv->mutex);
  1938. for_each_context(priv, ctx)
  1939. ctx->vif = NULL;
  1940. priv->is_open = 0;
  1941. /*
  1942. * __iwl_down() will clear the BT status variables,
  1943. * which is correct, but when we restart we really
  1944. * want to keep them so restore them afterwards.
  1945. *
  1946. * The restart process will later pick them up and
  1947. * re-configure the hw when we reconfigure the BT
  1948. * command.
  1949. */
  1950. bt_full_concurrent = priv->bt_full_concurrent;
  1951. bt_ci_compliance = priv->bt_ci_compliance;
  1952. bt_load = priv->bt_traffic_load;
  1953. bt_status = priv->bt_status;
  1954. __iwl_down(priv);
  1955. priv->bt_full_concurrent = bt_full_concurrent;
  1956. priv->bt_ci_compliance = bt_ci_compliance;
  1957. priv->bt_traffic_load = bt_load;
  1958. priv->bt_status = bt_status;
  1959. }
  1960. static void iwl_bg_restart(struct work_struct *data)
  1961. {
  1962. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  1963. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1964. return;
  1965. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  1966. mutex_lock(&priv->mutex);
  1967. iwlagn_prepare_restart(priv);
  1968. mutex_unlock(&priv->mutex);
  1969. iwl_cancel_deferred_work(priv);
  1970. ieee80211_restart_hw(priv->hw);
  1971. } else {
  1972. WARN_ON(1);
  1973. }
  1974. }
  1975. static void iwl_bg_rx_replenish(struct work_struct *data)
  1976. {
  1977. struct iwl_priv *priv =
  1978. container_of(data, struct iwl_priv, rx_replenish);
  1979. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1980. return;
  1981. mutex_lock(&priv->mutex);
  1982. iwlagn_rx_replenish(priv);
  1983. mutex_unlock(&priv->mutex);
  1984. }
  1985. static int iwl_mac_offchannel_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1986. struct ieee80211_channel *chan,
  1987. enum nl80211_channel_type channel_type,
  1988. unsigned int wait)
  1989. {
  1990. struct iwl_priv *priv = hw->priv;
  1991. int ret;
  1992. /* Not supported if we don't have PAN */
  1993. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN))) {
  1994. ret = -EOPNOTSUPP;
  1995. goto free;
  1996. }
  1997. /* Not supported on pre-P2P firmware */
  1998. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  1999. BIT(NL80211_IFTYPE_P2P_CLIENT))) {
  2000. ret = -EOPNOTSUPP;
  2001. goto free;
  2002. }
  2003. mutex_lock(&priv->mutex);
  2004. if (!priv->contexts[IWL_RXON_CTX_PAN].is_active) {
  2005. /*
  2006. * If the PAN context is free, use the normal
  2007. * way of doing remain-on-channel offload + TX.
  2008. */
  2009. ret = 1;
  2010. goto out;
  2011. }
  2012. /* TODO: queue up if scanning? */
  2013. if (test_bit(STATUS_SCANNING, &priv->status) ||
  2014. priv->_agn.offchan_tx_skb) {
  2015. ret = -EBUSY;
  2016. goto out;
  2017. }
  2018. /*
  2019. * max_scan_ie_len doesn't include the blank SSID or the header,
  2020. * so need to add that again here.
  2021. */
  2022. if (skb->len > hw->wiphy->max_scan_ie_len + 24 + 2) {
  2023. ret = -ENOBUFS;
  2024. goto out;
  2025. }
  2026. priv->_agn.offchan_tx_skb = skb;
  2027. priv->_agn.offchan_tx_timeout = wait;
  2028. priv->_agn.offchan_tx_chan = chan;
  2029. ret = iwl_scan_initiate(priv, priv->contexts[IWL_RXON_CTX_PAN].vif,
  2030. IWL_SCAN_OFFCH_TX, chan->band);
  2031. if (ret)
  2032. priv->_agn.offchan_tx_skb = NULL;
  2033. out:
  2034. mutex_unlock(&priv->mutex);
  2035. free:
  2036. if (ret < 0)
  2037. kfree_skb(skb);
  2038. return ret;
  2039. }
  2040. static int iwl_mac_offchannel_tx_cancel_wait(struct ieee80211_hw *hw)
  2041. {
  2042. struct iwl_priv *priv = hw->priv;
  2043. int ret;
  2044. mutex_lock(&priv->mutex);
  2045. if (!priv->_agn.offchan_tx_skb) {
  2046. ret = -EINVAL;
  2047. goto unlock;
  2048. }
  2049. priv->_agn.offchan_tx_skb = NULL;
  2050. ret = iwl_scan_cancel_timeout(priv, 200);
  2051. if (ret)
  2052. ret = -EIO;
  2053. unlock:
  2054. mutex_unlock(&priv->mutex);
  2055. return ret;
  2056. }
  2057. /*****************************************************************************
  2058. *
  2059. * mac80211 entry point functions
  2060. *
  2061. *****************************************************************************/
  2062. /*
  2063. * Not a mac80211 entry point function, but it fits in with all the
  2064. * other mac80211 functions grouped here.
  2065. */
  2066. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2067. struct iwlagn_ucode_capabilities *capa)
  2068. {
  2069. int ret;
  2070. struct ieee80211_hw *hw = priv->hw;
  2071. struct iwl_rxon_context *ctx;
  2072. hw->rate_control_algorithm = "iwl-agn-rs";
  2073. /* Tell mac80211 our characteristics */
  2074. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2075. IEEE80211_HW_AMPDU_AGGREGATION |
  2076. IEEE80211_HW_NEED_DTIM_PERIOD |
  2077. IEEE80211_HW_SPECTRUM_MGMT |
  2078. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2079. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2080. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2081. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2082. if (priv->cfg->sku & IWL_SKU_N)
  2083. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2084. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2085. if (capa->flags & IWL_UCODE_TLV_FLAGS_MFP)
  2086. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  2087. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2088. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2089. for_each_context(priv, ctx) {
  2090. hw->wiphy->interface_modes |= ctx->interface_modes;
  2091. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2092. }
  2093. hw->wiphy->max_remain_on_channel_duration = 1000;
  2094. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2095. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2096. WIPHY_FLAG_IBSS_RSN;
  2097. /*
  2098. * For now, disable PS by default because it affects
  2099. * RX performance significantly.
  2100. */
  2101. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2102. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2103. /* we create the 802.11 header and a zero-length SSID element */
  2104. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2105. /* Default value; 4 EDCA QOS priorities */
  2106. hw->queues = 4;
  2107. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2108. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2109. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2110. &priv->bands[IEEE80211_BAND_2GHZ];
  2111. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2112. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2113. &priv->bands[IEEE80211_BAND_5GHZ];
  2114. iwl_leds_init(priv);
  2115. ret = ieee80211_register_hw(priv->hw);
  2116. if (ret) {
  2117. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2118. return ret;
  2119. }
  2120. priv->mac80211_registered = 1;
  2121. return 0;
  2122. }
  2123. static int iwlagn_mac_start(struct ieee80211_hw *hw)
  2124. {
  2125. struct iwl_priv *priv = hw->priv;
  2126. int ret;
  2127. IWL_DEBUG_MAC80211(priv, "enter\n");
  2128. /* we should be verifying the device is ready to be opened */
  2129. mutex_lock(&priv->mutex);
  2130. ret = __iwl_up(priv);
  2131. mutex_unlock(&priv->mutex);
  2132. if (ret)
  2133. return ret;
  2134. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2135. /* Now we should be done, and the READY bit should be set. */
  2136. if (WARN_ON(!test_bit(STATUS_READY, &priv->status)))
  2137. ret = -EIO;
  2138. iwlagn_led_enable(priv);
  2139. priv->is_open = 1;
  2140. IWL_DEBUG_MAC80211(priv, "leave\n");
  2141. return 0;
  2142. }
  2143. static void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2144. {
  2145. struct iwl_priv *priv = hw->priv;
  2146. IWL_DEBUG_MAC80211(priv, "enter\n");
  2147. if (!priv->is_open)
  2148. return;
  2149. priv->is_open = 0;
  2150. iwl_down(priv);
  2151. flush_workqueue(priv->workqueue);
  2152. /* User space software may expect getting rfkill changes
  2153. * even if interface is down */
  2154. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2155. iwl_enable_rfkill_int(priv);
  2156. IWL_DEBUG_MAC80211(priv, "leave\n");
  2157. }
  2158. static void iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2159. {
  2160. struct iwl_priv *priv = hw->priv;
  2161. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2162. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2163. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2164. if (iwlagn_tx_skb(priv, skb))
  2165. dev_kfree_skb_any(skb);
  2166. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2167. }
  2168. static void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2169. struct ieee80211_vif *vif,
  2170. struct ieee80211_key_conf *keyconf,
  2171. struct ieee80211_sta *sta,
  2172. u32 iv32, u16 *phase1key)
  2173. {
  2174. struct iwl_priv *priv = hw->priv;
  2175. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2176. IWL_DEBUG_MAC80211(priv, "enter\n");
  2177. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2178. iv32, phase1key);
  2179. IWL_DEBUG_MAC80211(priv, "leave\n");
  2180. }
  2181. static int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2182. struct ieee80211_vif *vif,
  2183. struct ieee80211_sta *sta,
  2184. struct ieee80211_key_conf *key)
  2185. {
  2186. struct iwl_priv *priv = hw->priv;
  2187. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2188. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2189. int ret;
  2190. u8 sta_id;
  2191. bool is_default_wep_key = false;
  2192. IWL_DEBUG_MAC80211(priv, "enter\n");
  2193. if (iwlagn_mod_params.sw_crypto) {
  2194. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2195. return -EOPNOTSUPP;
  2196. }
  2197. /*
  2198. * To support IBSS RSN, don't program group keys in IBSS, the
  2199. * hardware will then not attempt to decrypt the frames.
  2200. */
  2201. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2202. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2203. return -EOPNOTSUPP;
  2204. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2205. if (sta_id == IWL_INVALID_STATION)
  2206. return -EINVAL;
  2207. mutex_lock(&priv->mutex);
  2208. iwl_scan_cancel_timeout(priv, 100);
  2209. /*
  2210. * If we are getting WEP group key and we didn't receive any key mapping
  2211. * so far, we are in legacy wep mode (group key only), otherwise we are
  2212. * in 1X mode.
  2213. * In legacy wep mode, we use another host command to the uCode.
  2214. */
  2215. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2216. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2217. !sta) {
  2218. if (cmd == SET_KEY)
  2219. is_default_wep_key = !ctx->key_mapping_keys;
  2220. else
  2221. is_default_wep_key =
  2222. (key->hw_key_idx == HW_KEY_DEFAULT);
  2223. }
  2224. switch (cmd) {
  2225. case SET_KEY:
  2226. if (is_default_wep_key)
  2227. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2228. else
  2229. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2230. key, sta_id);
  2231. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2232. break;
  2233. case DISABLE_KEY:
  2234. if (is_default_wep_key)
  2235. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2236. else
  2237. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2238. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2239. break;
  2240. default:
  2241. ret = -EINVAL;
  2242. }
  2243. mutex_unlock(&priv->mutex);
  2244. IWL_DEBUG_MAC80211(priv, "leave\n");
  2245. return ret;
  2246. }
  2247. static int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2248. struct ieee80211_vif *vif,
  2249. enum ieee80211_ampdu_mlme_action action,
  2250. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2251. u8 buf_size)
  2252. {
  2253. struct iwl_priv *priv = hw->priv;
  2254. int ret = -EINVAL;
  2255. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2256. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2257. sta->addr, tid);
  2258. if (!(priv->cfg->sku & IWL_SKU_N))
  2259. return -EACCES;
  2260. mutex_lock(&priv->mutex);
  2261. switch (action) {
  2262. case IEEE80211_AMPDU_RX_START:
  2263. IWL_DEBUG_HT(priv, "start Rx\n");
  2264. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2265. break;
  2266. case IEEE80211_AMPDU_RX_STOP:
  2267. IWL_DEBUG_HT(priv, "stop Rx\n");
  2268. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2269. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2270. ret = 0;
  2271. break;
  2272. case IEEE80211_AMPDU_TX_START:
  2273. IWL_DEBUG_HT(priv, "start Tx\n");
  2274. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2275. if (ret == 0) {
  2276. priv->_agn.agg_tids_count++;
  2277. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2278. priv->_agn.agg_tids_count);
  2279. }
  2280. break;
  2281. case IEEE80211_AMPDU_TX_STOP:
  2282. IWL_DEBUG_HT(priv, "stop Tx\n");
  2283. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2284. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2285. priv->_agn.agg_tids_count--;
  2286. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2287. priv->_agn.agg_tids_count);
  2288. }
  2289. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2290. ret = 0;
  2291. if (priv->cfg->ht_params &&
  2292. priv->cfg->ht_params->use_rts_for_aggregation) {
  2293. struct iwl_station_priv *sta_priv =
  2294. (void *) sta->drv_priv;
  2295. /*
  2296. * switch off RTS/CTS if it was previously enabled
  2297. */
  2298. sta_priv->lq_sta.lq.general_params.flags &=
  2299. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2300. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2301. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2302. }
  2303. break;
  2304. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2305. buf_size = min_t(int, buf_size, LINK_QUAL_AGG_FRAME_LIMIT_DEF);
  2306. iwlagn_txq_agg_queue_setup(priv, sta, tid, buf_size);
  2307. /*
  2308. * If the limit is 0, then it wasn't initialised yet,
  2309. * use the default. We can do that since we take the
  2310. * minimum below, and we don't want to go above our
  2311. * default due to hardware restrictions.
  2312. */
  2313. if (sta_priv->max_agg_bufsize == 0)
  2314. sta_priv->max_agg_bufsize =
  2315. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2316. /*
  2317. * Even though in theory the peer could have different
  2318. * aggregation reorder buffer sizes for different sessions,
  2319. * our ucode doesn't allow for that and has a global limit
  2320. * for each station. Therefore, use the minimum of all the
  2321. * aggregation sessions and our default value.
  2322. */
  2323. sta_priv->max_agg_bufsize =
  2324. min(sta_priv->max_agg_bufsize, buf_size);
  2325. if (priv->cfg->ht_params &&
  2326. priv->cfg->ht_params->use_rts_for_aggregation) {
  2327. /*
  2328. * switch to RTS/CTS if it is the prefer protection
  2329. * method for HT traffic
  2330. */
  2331. sta_priv->lq_sta.lq.general_params.flags |=
  2332. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2333. }
  2334. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2335. sta_priv->max_agg_bufsize;
  2336. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2337. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2338. ret = 0;
  2339. break;
  2340. }
  2341. mutex_unlock(&priv->mutex);
  2342. return ret;
  2343. }
  2344. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2345. struct ieee80211_vif *vif,
  2346. struct ieee80211_sta *sta)
  2347. {
  2348. struct iwl_priv *priv = hw->priv;
  2349. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2350. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2351. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2352. int ret;
  2353. u8 sta_id;
  2354. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2355. sta->addr);
  2356. mutex_lock(&priv->mutex);
  2357. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2358. sta->addr);
  2359. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2360. atomic_set(&sta_priv->pending_frames, 0);
  2361. if (vif->type == NL80211_IFTYPE_AP)
  2362. sta_priv->client = true;
  2363. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2364. is_ap, sta, &sta_id);
  2365. if (ret) {
  2366. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2367. sta->addr, ret);
  2368. /* Should we return success if return code is EEXIST ? */
  2369. mutex_unlock(&priv->mutex);
  2370. return ret;
  2371. }
  2372. sta_priv->common.sta_id = sta_id;
  2373. /* Initialize rate scaling */
  2374. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2375. sta->addr);
  2376. iwl_rs_rate_init(priv, sta, sta_id);
  2377. mutex_unlock(&priv->mutex);
  2378. return 0;
  2379. }
  2380. static void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2381. struct ieee80211_channel_switch *ch_switch)
  2382. {
  2383. struct iwl_priv *priv = hw->priv;
  2384. const struct iwl_channel_info *ch_info;
  2385. struct ieee80211_conf *conf = &hw->conf;
  2386. struct ieee80211_channel *channel = ch_switch->channel;
  2387. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2388. /*
  2389. * MULTI-FIXME
  2390. * When we add support for multiple interfaces, we need to
  2391. * revisit this. The channel switch command in the device
  2392. * only affects the BSS context, but what does that really
  2393. * mean? And what if we get a CSA on the second interface?
  2394. * This needs a lot of work.
  2395. */
  2396. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2397. u16 ch;
  2398. unsigned long flags = 0;
  2399. IWL_DEBUG_MAC80211(priv, "enter\n");
  2400. mutex_lock(&priv->mutex);
  2401. if (iwl_is_rfkill(priv))
  2402. goto out;
  2403. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2404. test_bit(STATUS_SCANNING, &priv->status) ||
  2405. test_bit(STATUS_CHANNEL_SWITCH_PENDING, &priv->status))
  2406. goto out;
  2407. if (!iwl_is_associated_ctx(ctx))
  2408. goto out;
  2409. if (priv->cfg->ops->lib->set_channel_switch) {
  2410. ch = channel->hw_value;
  2411. if (le16_to_cpu(ctx->active.channel) != ch) {
  2412. ch_info = iwl_get_channel_info(priv,
  2413. channel->band,
  2414. ch);
  2415. if (!is_channel_valid(ch_info)) {
  2416. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2417. goto out;
  2418. }
  2419. spin_lock_irqsave(&priv->lock, flags);
  2420. priv->current_ht_config.smps = conf->smps_mode;
  2421. /* Configure HT40 channels */
  2422. ctx->ht.enabled = conf_is_ht(conf);
  2423. if (ctx->ht.enabled) {
  2424. if (conf_is_ht40_minus(conf)) {
  2425. ctx->ht.extension_chan_offset =
  2426. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2427. ctx->ht.is_40mhz = true;
  2428. } else if (conf_is_ht40_plus(conf)) {
  2429. ctx->ht.extension_chan_offset =
  2430. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2431. ctx->ht.is_40mhz = true;
  2432. } else {
  2433. ctx->ht.extension_chan_offset =
  2434. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2435. ctx->ht.is_40mhz = false;
  2436. }
  2437. } else
  2438. ctx->ht.is_40mhz = false;
  2439. if ((le16_to_cpu(ctx->staging.channel) != ch))
  2440. ctx->staging.flags = 0;
  2441. iwl_set_rxon_channel(priv, channel, ctx);
  2442. iwl_set_rxon_ht(priv, ht_conf);
  2443. iwl_set_flags_for_band(priv, ctx, channel->band,
  2444. ctx->vif);
  2445. spin_unlock_irqrestore(&priv->lock, flags);
  2446. iwl_set_rate(priv);
  2447. /*
  2448. * at this point, staging_rxon has the
  2449. * configuration for channel switch
  2450. */
  2451. set_bit(STATUS_CHANNEL_SWITCH_PENDING, &priv->status);
  2452. priv->switch_channel = cpu_to_le16(ch);
  2453. if (priv->cfg->ops->lib->set_channel_switch(priv,
  2454. ch_switch)) {
  2455. clear_bit(STATUS_CHANNEL_SWITCH_PENDING,
  2456. &priv->status);
  2457. priv->switch_channel = 0;
  2458. ieee80211_chswitch_done(ctx->vif, false);
  2459. }
  2460. }
  2461. }
  2462. out:
  2463. mutex_unlock(&priv->mutex);
  2464. IWL_DEBUG_MAC80211(priv, "leave\n");
  2465. }
  2466. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  2467. unsigned int changed_flags,
  2468. unsigned int *total_flags,
  2469. u64 multicast)
  2470. {
  2471. struct iwl_priv *priv = hw->priv;
  2472. __le32 filter_or = 0, filter_nand = 0;
  2473. struct iwl_rxon_context *ctx;
  2474. #define CHK(test, flag) do { \
  2475. if (*total_flags & (test)) \
  2476. filter_or |= (flag); \
  2477. else \
  2478. filter_nand |= (flag); \
  2479. } while (0)
  2480. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  2481. changed_flags, *total_flags);
  2482. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  2483. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  2484. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  2485. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  2486. #undef CHK
  2487. mutex_lock(&priv->mutex);
  2488. for_each_context(priv, ctx) {
  2489. ctx->staging.filter_flags &= ~filter_nand;
  2490. ctx->staging.filter_flags |= filter_or;
  2491. /*
  2492. * Not committing directly because hardware can perform a scan,
  2493. * but we'll eventually commit the filter flags change anyway.
  2494. */
  2495. }
  2496. mutex_unlock(&priv->mutex);
  2497. /*
  2498. * Receiving all multicast frames is always enabled by the
  2499. * default flags setup in iwl_connection_init_rx_config()
  2500. * since we currently do not support programming multicast
  2501. * filters into the device.
  2502. */
  2503. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  2504. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  2505. }
  2506. static void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  2507. {
  2508. struct iwl_priv *priv = hw->priv;
  2509. mutex_lock(&priv->mutex);
  2510. IWL_DEBUG_MAC80211(priv, "enter\n");
  2511. /* do not support "flush" */
  2512. if (!priv->cfg->ops->lib->txfifo_flush)
  2513. goto done;
  2514. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2515. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  2516. goto done;
  2517. }
  2518. if (iwl_is_rfkill(priv)) {
  2519. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  2520. goto done;
  2521. }
  2522. /*
  2523. * mac80211 will not push any more frames for transmit
  2524. * until the flush is completed
  2525. */
  2526. if (drop) {
  2527. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  2528. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  2529. IWL_ERR(priv, "flush request fail\n");
  2530. goto done;
  2531. }
  2532. }
  2533. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  2534. iwlagn_wait_tx_queue_empty(priv);
  2535. done:
  2536. mutex_unlock(&priv->mutex);
  2537. IWL_DEBUG_MAC80211(priv, "leave\n");
  2538. }
  2539. static void iwlagn_disable_roc(struct iwl_priv *priv)
  2540. {
  2541. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  2542. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  2543. lockdep_assert_held(&priv->mutex);
  2544. if (!ctx->is_active)
  2545. return;
  2546. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  2547. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2548. iwl_set_rxon_channel(priv, chan, ctx);
  2549. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  2550. priv->_agn.hw_roc_channel = NULL;
  2551. iwlcore_commit_rxon(priv, ctx);
  2552. ctx->is_active = false;
  2553. }
  2554. static void iwlagn_bg_roc_done(struct work_struct *work)
  2555. {
  2556. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2557. _agn.hw_roc_work.work);
  2558. mutex_lock(&priv->mutex);
  2559. ieee80211_remain_on_channel_expired(priv->hw);
  2560. iwlagn_disable_roc(priv);
  2561. mutex_unlock(&priv->mutex);
  2562. }
  2563. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  2564. struct ieee80211_channel *channel,
  2565. enum nl80211_channel_type channel_type,
  2566. int duration)
  2567. {
  2568. struct iwl_priv *priv = hw->priv;
  2569. int err = 0;
  2570. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2571. return -EOPNOTSUPP;
  2572. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2573. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  2574. return -EOPNOTSUPP;
  2575. mutex_lock(&priv->mutex);
  2576. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  2577. test_bit(STATUS_SCAN_HW, &priv->status)) {
  2578. err = -EBUSY;
  2579. goto out;
  2580. }
  2581. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  2582. priv->_agn.hw_roc_channel = channel;
  2583. priv->_agn.hw_roc_chantype = channel_type;
  2584. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  2585. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  2586. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  2587. msecs_to_jiffies(duration + 20));
  2588. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  2589. ieee80211_ready_on_channel(priv->hw);
  2590. out:
  2591. mutex_unlock(&priv->mutex);
  2592. return err;
  2593. }
  2594. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  2595. {
  2596. struct iwl_priv *priv = hw->priv;
  2597. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2598. return -EOPNOTSUPP;
  2599. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  2600. mutex_lock(&priv->mutex);
  2601. iwlagn_disable_roc(priv);
  2602. mutex_unlock(&priv->mutex);
  2603. return 0;
  2604. }
  2605. /*****************************************************************************
  2606. *
  2607. * driver setup and teardown
  2608. *
  2609. *****************************************************************************/
  2610. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2611. {
  2612. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2613. init_waitqueue_head(&priv->wait_command_queue);
  2614. INIT_WORK(&priv->restart, iwl_bg_restart);
  2615. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2616. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2617. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2618. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  2619. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  2620. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  2621. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  2622. iwl_setup_scan_deferred_work(priv);
  2623. if (priv->cfg->ops->lib->setup_deferred_work)
  2624. priv->cfg->ops->lib->setup_deferred_work(priv);
  2625. init_timer(&priv->statistics_periodic);
  2626. priv->statistics_periodic.data = (unsigned long)priv;
  2627. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2628. init_timer(&priv->ucode_trace);
  2629. priv->ucode_trace.data = (unsigned long)priv;
  2630. priv->ucode_trace.function = iwl_bg_ucode_trace;
  2631. init_timer(&priv->watchdog);
  2632. priv->watchdog.data = (unsigned long)priv;
  2633. priv->watchdog.function = iwl_bg_watchdog;
  2634. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2635. iwl_irq_tasklet, (unsigned long)priv);
  2636. }
  2637. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2638. {
  2639. if (priv->cfg->ops->lib->cancel_deferred_work)
  2640. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2641. cancel_work_sync(&priv->run_time_calib_work);
  2642. cancel_work_sync(&priv->beacon_update);
  2643. iwl_cancel_scan_deferred_work(priv);
  2644. cancel_work_sync(&priv->bt_full_concurrency);
  2645. cancel_work_sync(&priv->bt_runtime_config);
  2646. del_timer_sync(&priv->statistics_periodic);
  2647. del_timer_sync(&priv->ucode_trace);
  2648. }
  2649. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2650. struct ieee80211_rate *rates)
  2651. {
  2652. int i;
  2653. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2654. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2655. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2656. rates[i].hw_value_short = i;
  2657. rates[i].flags = 0;
  2658. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2659. /*
  2660. * If CCK != 1M then set short preamble rate flag.
  2661. */
  2662. rates[i].flags |=
  2663. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  2664. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  2665. }
  2666. }
  2667. }
  2668. static int iwl_init_drv(struct iwl_priv *priv)
  2669. {
  2670. int ret;
  2671. spin_lock_init(&priv->sta_lock);
  2672. spin_lock_init(&priv->hcmd_lock);
  2673. mutex_init(&priv->mutex);
  2674. priv->ieee_channels = NULL;
  2675. priv->ieee_rates = NULL;
  2676. priv->band = IEEE80211_BAND_2GHZ;
  2677. priv->iw_mode = NL80211_IFTYPE_STATION;
  2678. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  2679. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  2680. priv->_agn.agg_tids_count = 0;
  2681. /* initialize force reset */
  2682. priv->force_reset[IWL_RF_RESET].reset_duration =
  2683. IWL_DELAY_NEXT_FORCE_RF_RESET;
  2684. priv->force_reset[IWL_FW_RESET].reset_duration =
  2685. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  2686. priv->rx_statistics_jiffies = jiffies;
  2687. /* Choose which receivers/antennas to use */
  2688. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2689. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  2690. &priv->contexts[IWL_RXON_CTX_BSS]);
  2691. iwl_init_scan_params(priv);
  2692. /* init bt coex */
  2693. if (priv->cfg->bt_params &&
  2694. priv->cfg->bt_params->advanced_bt_coexist) {
  2695. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2696. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2697. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2698. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  2699. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  2700. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  2701. }
  2702. ret = iwl_init_channel_map(priv);
  2703. if (ret) {
  2704. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  2705. goto err;
  2706. }
  2707. ret = iwlcore_init_geos(priv);
  2708. if (ret) {
  2709. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  2710. goto err_free_channel_map;
  2711. }
  2712. iwl_init_hw_rates(priv, priv->ieee_rates);
  2713. return 0;
  2714. err_free_channel_map:
  2715. iwl_free_channel_map(priv);
  2716. err:
  2717. return ret;
  2718. }
  2719. static void iwl_uninit_drv(struct iwl_priv *priv)
  2720. {
  2721. iwl_calib_free_results(priv);
  2722. iwlcore_free_geos(priv);
  2723. iwl_free_channel_map(priv);
  2724. kfree(priv->scan_cmd);
  2725. kfree(priv->beacon_cmd);
  2726. }
  2727. struct ieee80211_ops iwlagn_hw_ops = {
  2728. .tx = iwlagn_mac_tx,
  2729. .start = iwlagn_mac_start,
  2730. .stop = iwlagn_mac_stop,
  2731. .add_interface = iwl_mac_add_interface,
  2732. .remove_interface = iwl_mac_remove_interface,
  2733. .change_interface = iwl_mac_change_interface,
  2734. .config = iwlagn_mac_config,
  2735. .configure_filter = iwlagn_configure_filter,
  2736. .set_key = iwlagn_mac_set_key,
  2737. .update_tkip_key = iwlagn_mac_update_tkip_key,
  2738. .conf_tx = iwl_mac_conf_tx,
  2739. .bss_info_changed = iwlagn_bss_info_changed,
  2740. .ampdu_action = iwlagn_mac_ampdu_action,
  2741. .hw_scan = iwl_mac_hw_scan,
  2742. .sta_notify = iwlagn_mac_sta_notify,
  2743. .sta_add = iwlagn_mac_sta_add,
  2744. .sta_remove = iwl_mac_sta_remove,
  2745. .channel_switch = iwlagn_mac_channel_switch,
  2746. .flush = iwlagn_mac_flush,
  2747. .tx_last_beacon = iwl_mac_tx_last_beacon,
  2748. .remain_on_channel = iwl_mac_remain_on_channel,
  2749. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  2750. .offchannel_tx = iwl_mac_offchannel_tx,
  2751. .offchannel_tx_cancel_wait = iwl_mac_offchannel_tx_cancel_wait,
  2752. CFG80211_TESTMODE_CMD(iwl_testmode_cmd)
  2753. };
  2754. static u32 iwl_hw_detect(struct iwl_priv *priv)
  2755. {
  2756. u8 rev_id;
  2757. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  2758. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  2759. return iwl_read32(priv, CSR_HW_REV);
  2760. }
  2761. static int iwl_set_hw_params(struct iwl_priv *priv)
  2762. {
  2763. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2764. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2765. if (iwlagn_mod_params.amsdu_size_8K)
  2766. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  2767. else
  2768. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  2769. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  2770. if (iwlagn_mod_params.disable_11n)
  2771. priv->cfg->sku &= ~IWL_SKU_N;
  2772. /* Device-specific setup */
  2773. return priv->cfg->ops->lib->set_hw_params(priv);
  2774. }
  2775. static const u8 iwlagn_bss_ac_to_fifo[] = {
  2776. IWL_TX_FIFO_VO,
  2777. IWL_TX_FIFO_VI,
  2778. IWL_TX_FIFO_BE,
  2779. IWL_TX_FIFO_BK,
  2780. };
  2781. static const u8 iwlagn_bss_ac_to_queue[] = {
  2782. 0, 1, 2, 3,
  2783. };
  2784. static const u8 iwlagn_pan_ac_to_fifo[] = {
  2785. IWL_TX_FIFO_VO_IPAN,
  2786. IWL_TX_FIFO_VI_IPAN,
  2787. IWL_TX_FIFO_BE_IPAN,
  2788. IWL_TX_FIFO_BK_IPAN,
  2789. };
  2790. static const u8 iwlagn_pan_ac_to_queue[] = {
  2791. 7, 6, 5, 4,
  2792. };
  2793. /* This function both allocates and initializes hw and priv. */
  2794. static struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg)
  2795. {
  2796. struct iwl_priv *priv;
  2797. /* mac80211 allocates memory for this device instance, including
  2798. * space for this driver's private structure */
  2799. struct ieee80211_hw *hw;
  2800. hw = ieee80211_alloc_hw(sizeof(struct iwl_priv), &iwlagn_hw_ops);
  2801. if (hw == NULL) {
  2802. pr_err("%s: Can not allocate network device\n",
  2803. cfg->name);
  2804. goto out;
  2805. }
  2806. priv = hw->priv;
  2807. priv->hw = hw;
  2808. out:
  2809. return hw;
  2810. }
  2811. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2812. {
  2813. int err = 0, i;
  2814. struct iwl_priv *priv;
  2815. struct ieee80211_hw *hw;
  2816. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2817. unsigned long flags;
  2818. u16 pci_cmd, num_mac;
  2819. u32 hw_rev;
  2820. /************************
  2821. * 1. Allocating HW data
  2822. ************************/
  2823. hw = iwl_alloc_all(cfg);
  2824. if (!hw) {
  2825. err = -ENOMEM;
  2826. goto out;
  2827. }
  2828. priv = hw->priv;
  2829. /* At this point both hw and priv are allocated. */
  2830. priv->ucode_type = UCODE_SUBTYPE_NONE_LOADED;
  2831. /*
  2832. * The default context is always valid,
  2833. * more may be discovered when firmware
  2834. * is loaded.
  2835. */
  2836. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  2837. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  2838. priv->contexts[i].ctxid = i;
  2839. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  2840. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  2841. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  2842. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  2843. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  2844. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  2845. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  2846. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  2847. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  2848. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  2849. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  2850. BIT(NL80211_IFTYPE_ADHOC);
  2851. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  2852. BIT(NL80211_IFTYPE_STATION);
  2853. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  2854. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  2855. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  2856. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  2857. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  2858. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  2859. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  2860. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  2861. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  2862. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  2863. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  2864. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  2865. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  2866. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  2867. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  2868. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  2869. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  2870. #ifdef CONFIG_IWL_P2P
  2871. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  2872. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  2873. #endif
  2874. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  2875. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  2876. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  2877. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  2878. SET_IEEE80211_DEV(hw, &pdev->dev);
  2879. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2880. priv->cfg = cfg;
  2881. priv->pci_dev = pdev;
  2882. priv->inta_mask = CSR_INI_SET_MASK;
  2883. /* is antenna coupling more than 35dB ? */
  2884. priv->bt_ant_couple_ok =
  2885. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  2886. true : false;
  2887. /* enable/disable bt channel inhibition */
  2888. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2889. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  2890. (priv->bt_ch_announce) ? "On" : "Off");
  2891. if (iwl_alloc_traffic_mem(priv))
  2892. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  2893. /**************************
  2894. * 2. Initializing PCI bus
  2895. **************************/
  2896. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  2897. PCIE_LINK_STATE_CLKPM);
  2898. if (pci_enable_device(pdev)) {
  2899. err = -ENODEV;
  2900. goto out_ieee80211_free_hw;
  2901. }
  2902. pci_set_master(pdev);
  2903. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  2904. if (!err)
  2905. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  2906. if (err) {
  2907. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2908. if (!err)
  2909. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2910. /* both attempts failed: */
  2911. if (err) {
  2912. IWL_WARN(priv, "No suitable DMA available.\n");
  2913. goto out_pci_disable_device;
  2914. }
  2915. }
  2916. err = pci_request_regions(pdev, DRV_NAME);
  2917. if (err)
  2918. goto out_pci_disable_device;
  2919. pci_set_drvdata(pdev, priv);
  2920. /***********************
  2921. * 3. Read REV register
  2922. ***********************/
  2923. priv->hw_base = pci_iomap(pdev, 0, 0);
  2924. if (!priv->hw_base) {
  2925. err = -ENODEV;
  2926. goto out_pci_release_regions;
  2927. }
  2928. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  2929. (unsigned long long) pci_resource_len(pdev, 0));
  2930. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  2931. /* these spin locks will be used in apm_ops.init and EEPROM access
  2932. * we should init now
  2933. */
  2934. spin_lock_init(&priv->reg_lock);
  2935. spin_lock_init(&priv->lock);
  2936. /*
  2937. * stop and reset the on-board processor just in case it is in a
  2938. * strange state ... like being left stranded by a primary kernel
  2939. * and this is now the kdump kernel trying to start up
  2940. */
  2941. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2942. hw_rev = iwl_hw_detect(priv);
  2943. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  2944. priv->cfg->name, hw_rev);
  2945. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  2946. * PCI Tx retries from interfering with C3 CPU state */
  2947. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  2948. if (iwl_prepare_card_hw(priv)) {
  2949. IWL_WARN(priv, "Failed, HW not ready\n");
  2950. goto out_iounmap;
  2951. }
  2952. /*****************
  2953. * 4. Read EEPROM
  2954. *****************/
  2955. /* Read the EEPROM */
  2956. err = iwl_eeprom_init(priv, hw_rev);
  2957. if (err) {
  2958. IWL_ERR(priv, "Unable to init EEPROM\n");
  2959. goto out_iounmap;
  2960. }
  2961. err = iwl_eeprom_check_version(priv);
  2962. if (err)
  2963. goto out_free_eeprom;
  2964. err = iwl_eeprom_check_sku(priv);
  2965. if (err)
  2966. goto out_free_eeprom;
  2967. /* extract MAC Address */
  2968. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  2969. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  2970. priv->hw->wiphy->addresses = priv->addresses;
  2971. priv->hw->wiphy->n_addresses = 1;
  2972. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  2973. if (num_mac > 1) {
  2974. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  2975. ETH_ALEN);
  2976. priv->addresses[1].addr[5]++;
  2977. priv->hw->wiphy->n_addresses++;
  2978. }
  2979. /************************
  2980. * 5. Setup HW constants
  2981. ************************/
  2982. if (iwl_set_hw_params(priv)) {
  2983. IWL_ERR(priv, "failed to set hw parameters\n");
  2984. goto out_free_eeprom;
  2985. }
  2986. /*******************
  2987. * 6. Setup priv
  2988. *******************/
  2989. err = iwl_init_drv(priv);
  2990. if (err)
  2991. goto out_free_eeprom;
  2992. /* At this point both hw and priv are initialized. */
  2993. /********************
  2994. * 7. Setup services
  2995. ********************/
  2996. spin_lock_irqsave(&priv->lock, flags);
  2997. iwl_disable_interrupts(priv);
  2998. spin_unlock_irqrestore(&priv->lock, flags);
  2999. pci_enable_msi(priv->pci_dev);
  3000. iwl_alloc_isr_ict(priv);
  3001. err = request_irq(priv->pci_dev->irq, iwl_isr_ict,
  3002. IRQF_SHARED, DRV_NAME, priv);
  3003. if (err) {
  3004. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3005. goto out_disable_msi;
  3006. }
  3007. iwl_setup_deferred_work(priv);
  3008. iwl_setup_rx_handlers(priv);
  3009. iwl_testmode_init(priv);
  3010. /*********************************************
  3011. * 8. Enable interrupts and read RFKILL state
  3012. *********************************************/
  3013. /* enable rfkill interrupt: hw bug w/a */
  3014. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3015. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3016. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3017. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3018. }
  3019. iwl_enable_rfkill_int(priv);
  3020. /* If platform's RF_KILL switch is NOT set to KILL */
  3021. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3022. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3023. else
  3024. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3025. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3026. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3027. iwl_power_initialize(priv);
  3028. iwl_tt_initialize(priv);
  3029. init_completion(&priv->_agn.firmware_loading_complete);
  3030. err = iwl_request_firmware(priv, true);
  3031. if (err)
  3032. goto out_destroy_workqueue;
  3033. return 0;
  3034. out_destroy_workqueue:
  3035. destroy_workqueue(priv->workqueue);
  3036. priv->workqueue = NULL;
  3037. free_irq(priv->pci_dev->irq, priv);
  3038. iwl_free_isr_ict(priv);
  3039. out_disable_msi:
  3040. pci_disable_msi(priv->pci_dev);
  3041. iwl_uninit_drv(priv);
  3042. out_free_eeprom:
  3043. iwl_eeprom_free(priv);
  3044. out_iounmap:
  3045. pci_iounmap(pdev, priv->hw_base);
  3046. out_pci_release_regions:
  3047. pci_set_drvdata(pdev, NULL);
  3048. pci_release_regions(pdev);
  3049. out_pci_disable_device:
  3050. pci_disable_device(pdev);
  3051. out_ieee80211_free_hw:
  3052. iwl_free_traffic_mem(priv);
  3053. ieee80211_free_hw(priv->hw);
  3054. out:
  3055. return err;
  3056. }
  3057. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3058. {
  3059. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3060. unsigned long flags;
  3061. if (!priv)
  3062. return;
  3063. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3064. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3065. iwl_dbgfs_unregister(priv);
  3066. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3067. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3068. * to be called and iwl_down since we are removing the device
  3069. * we need to set STATUS_EXIT_PENDING bit.
  3070. */
  3071. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3072. iwl_testmode_cleanup(priv);
  3073. iwl_leds_exit(priv);
  3074. if (priv->mac80211_registered) {
  3075. ieee80211_unregister_hw(priv->hw);
  3076. priv->mac80211_registered = 0;
  3077. }
  3078. /* Reset to low power before unloading driver. */
  3079. iwl_apm_stop(priv);
  3080. iwl_tt_exit(priv);
  3081. /* make sure we flush any pending irq or
  3082. * tasklet for the driver
  3083. */
  3084. spin_lock_irqsave(&priv->lock, flags);
  3085. iwl_disable_interrupts(priv);
  3086. spin_unlock_irqrestore(&priv->lock, flags);
  3087. iwl_synchronize_irq(priv);
  3088. iwl_dealloc_ucode_pci(priv);
  3089. if (priv->rxq.bd)
  3090. iwlagn_rx_queue_free(priv, &priv->rxq);
  3091. iwlagn_hw_txq_ctx_free(priv);
  3092. iwl_eeprom_free(priv);
  3093. /*netif_stop_queue(dev); */
  3094. flush_workqueue(priv->workqueue);
  3095. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3096. * priv->workqueue... so we can't take down the workqueue
  3097. * until now... */
  3098. destroy_workqueue(priv->workqueue);
  3099. priv->workqueue = NULL;
  3100. iwl_free_traffic_mem(priv);
  3101. free_irq(priv->pci_dev->irq, priv);
  3102. pci_disable_msi(priv->pci_dev);
  3103. pci_iounmap(pdev, priv->hw_base);
  3104. pci_release_regions(pdev);
  3105. pci_disable_device(pdev);
  3106. pci_set_drvdata(pdev, NULL);
  3107. iwl_uninit_drv(priv);
  3108. iwl_free_isr_ict(priv);
  3109. dev_kfree_skb(priv->beacon_skb);
  3110. ieee80211_free_hw(priv->hw);
  3111. }
  3112. /*****************************************************************************
  3113. *
  3114. * driver and module entry point
  3115. *
  3116. *****************************************************************************/
  3117. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3118. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3119. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3120. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3121. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3122. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3123. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3124. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3125. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3126. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3127. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3128. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3129. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3130. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3131. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3132. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3133. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3134. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3135. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3136. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3137. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3138. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3139. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3140. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3141. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3142. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3143. /* 5300 Series WiFi */
  3144. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3145. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3146. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3147. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3148. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3149. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3150. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3151. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3152. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3153. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3154. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3155. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3156. /* 5350 Series WiFi/WiMax */
  3157. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3158. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3159. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3160. /* 5150 Series Wifi/WiMax */
  3161. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3162. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3163. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3164. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3165. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3166. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3167. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3168. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3169. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3170. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3171. /* 6x00 Series */
  3172. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3173. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3174. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3175. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3176. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3177. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3178. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3179. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3180. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3181. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3182. /* 6x05 Series */
  3183. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3184. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3185. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3186. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3187. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3188. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3189. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3190. /* 6x30 Series */
  3191. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3192. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3193. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3194. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3195. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3196. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3197. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3198. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3199. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3200. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3201. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3202. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3203. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3204. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3205. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3206. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3207. /* 6x50 WiFi/WiMax Series */
  3208. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3209. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3210. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3211. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3212. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3213. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3214. /* 6150 WiFi/WiMax Series */
  3215. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3216. {IWL_PCI_DEVICE(0x0885, 0x1307, iwl6150_bg_cfg)},
  3217. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3218. {IWL_PCI_DEVICE(0x0885, 0x1327, iwl6150_bg_cfg)},
  3219. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3220. {IWL_PCI_DEVICE(0x0886, 0x1317, iwl6150_bg_cfg)},
  3221. /* 1000 Series WiFi */
  3222. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3223. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3224. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3225. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3226. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3227. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3228. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3229. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3230. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3231. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3232. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3233. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3234. /* 100 Series WiFi */
  3235. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3236. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3237. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3238. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3239. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3240. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3241. /* 130 Series WiFi */
  3242. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3243. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3244. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3245. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3246. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3247. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3248. /* 2x00 Series */
  3249. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3250. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3251. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3252. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3253. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3254. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3255. /* 2x30 Series */
  3256. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3257. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3258. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3259. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3260. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3261. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3262. /* 6x35 Series */
  3263. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3264. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3265. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3266. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3267. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3268. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3269. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3270. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3271. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3272. /* 105 Series */
  3273. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl105_bgn_cfg)},
  3274. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl105_bgn_cfg)},
  3275. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl105_bgn_cfg)},
  3276. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl105_bg_cfg)},
  3277. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl105_bg_cfg)},
  3278. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl105_bg_cfg)},
  3279. /* 135 Series */
  3280. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl135_bgn_cfg)},
  3281. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl135_bgn_cfg)},
  3282. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl135_bgn_cfg)},
  3283. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl135_bg_cfg)},
  3284. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl135_bg_cfg)},
  3285. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl135_bg_cfg)},
  3286. {0}
  3287. };
  3288. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3289. static struct pci_driver iwl_driver = {
  3290. .name = DRV_NAME,
  3291. .id_table = iwl_hw_card_ids,
  3292. .probe = iwl_pci_probe,
  3293. .remove = __devexit_p(iwl_pci_remove),
  3294. .driver.pm = IWL_PM_OPS,
  3295. };
  3296. static int __init iwl_init(void)
  3297. {
  3298. int ret;
  3299. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3300. pr_info(DRV_COPYRIGHT "\n");
  3301. ret = iwlagn_rate_control_register();
  3302. if (ret) {
  3303. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3304. return ret;
  3305. }
  3306. ret = pci_register_driver(&iwl_driver);
  3307. if (ret) {
  3308. pr_err("Unable to initialize PCI module\n");
  3309. goto error_register;
  3310. }
  3311. return ret;
  3312. error_register:
  3313. iwlagn_rate_control_unregister();
  3314. return ret;
  3315. }
  3316. static void __exit iwl_exit(void)
  3317. {
  3318. pci_unregister_driver(&iwl_driver);
  3319. iwlagn_rate_control_unregister();
  3320. }
  3321. module_exit(iwl_exit);
  3322. module_init(iwl_init);
  3323. #ifdef CONFIG_IWLWIFI_DEBUG
  3324. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3325. MODULE_PARM_DESC(debug, "debug output mask");
  3326. #endif
  3327. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3328. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3329. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3330. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3331. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3332. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3333. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3334. int, S_IRUGO);
  3335. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3336. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3337. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3338. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3339. S_IRUGO);
  3340. MODULE_PARM_DESC(ucode_alternative,
  3341. "specify ucode alternative to use from ucode file");
  3342. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3343. MODULE_PARM_DESC(antenna_coupling,
  3344. "specify antenna coupling in dB (defualt: 0 dB)");
  3345. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3346. MODULE_PARM_DESC(bt_ch_inhibition,
  3347. "Disable BT channel inhibition (default: enable)");
  3348. module_param_named(plcp_check, iwlagn_mod_params.plcp_check, bool, S_IRUGO);
  3349. MODULE_PARM_DESC(plcp_check, "Check plcp health (default: 1 [enabled])");
  3350. module_param_named(ack_check, iwlagn_mod_params.ack_check, bool, S_IRUGO);
  3351. MODULE_PARM_DESC(ack_check, "Check ack health (default: 0 [disabled])");