phy_ht.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n HT-PHY support
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; see the file COPYING. If not, write to
  14. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  15. Boston, MA 02110-1301, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include "b43.h"
  19. #include "phy_ht.h"
  20. #include "tables_phy_ht.h"
  21. #include "radio_2059.h"
  22. #include "main.h"
  23. /**************************************************
  24. * Radio 2059.
  25. **************************************************/
  26. static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
  27. const struct b43_phy_ht_channeltab_e_radio2059 *e)
  28. {
  29. u8 i;
  30. u16 routing;
  31. b43_radio_write(dev, 0x16, e->radio_syn16);
  32. b43_radio_write(dev, 0x17, e->radio_syn17);
  33. b43_radio_write(dev, 0x22, e->radio_syn22);
  34. b43_radio_write(dev, 0x25, e->radio_syn25);
  35. b43_radio_write(dev, 0x27, e->radio_syn27);
  36. b43_radio_write(dev, 0x28, e->radio_syn28);
  37. b43_radio_write(dev, 0x29, e->radio_syn29);
  38. b43_radio_write(dev, 0x2c, e->radio_syn2c);
  39. b43_radio_write(dev, 0x2d, e->radio_syn2d);
  40. b43_radio_write(dev, 0x37, e->radio_syn37);
  41. b43_radio_write(dev, 0x41, e->radio_syn41);
  42. b43_radio_write(dev, 0x43, e->radio_syn43);
  43. b43_radio_write(dev, 0x47, e->radio_syn47);
  44. b43_radio_write(dev, 0x4a, e->radio_syn4a);
  45. b43_radio_write(dev, 0x58, e->radio_syn58);
  46. b43_radio_write(dev, 0x5a, e->radio_syn5a);
  47. b43_radio_write(dev, 0x6a, e->radio_syn6a);
  48. b43_radio_write(dev, 0x6d, e->radio_syn6d);
  49. b43_radio_write(dev, 0x6e, e->radio_syn6e);
  50. b43_radio_write(dev, 0x92, e->radio_syn92);
  51. b43_radio_write(dev, 0x98, e->radio_syn98);
  52. for (i = 0; i < 2; i++) {
  53. routing = i ? R2059_RXRX1 : R2059_TXRX0;
  54. b43_radio_write(dev, routing | 0x4a, e->radio_rxtx4a);
  55. b43_radio_write(dev, routing | 0x58, e->radio_rxtx58);
  56. b43_radio_write(dev, routing | 0x5a, e->radio_rxtx5a);
  57. b43_radio_write(dev, routing | 0x6a, e->radio_rxtx6a);
  58. b43_radio_write(dev, routing | 0x6d, e->radio_rxtx6d);
  59. b43_radio_write(dev, routing | 0x6e, e->radio_rxtx6e);
  60. b43_radio_write(dev, routing | 0x92, e->radio_rxtx92);
  61. b43_radio_write(dev, routing | 0x98, e->radio_rxtx98);
  62. }
  63. udelay(50);
  64. /* Calibration */
  65. b43_radio_mask(dev, 0x2b, ~0x1);
  66. b43_radio_mask(dev, 0x2e, ~0x4);
  67. b43_radio_set(dev, 0x2e, 0x4);
  68. b43_radio_set(dev, 0x2b, 0x1);
  69. udelay(300);
  70. }
  71. static void b43_radio_2059_init(struct b43_wldev *dev)
  72. {
  73. const u16 routing[] = { R2059_SYN, R2059_TXRX0, R2059_RXRX1 };
  74. const u16 radio_values[3][2] = {
  75. { 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
  76. };
  77. u16 i, j;
  78. b43_radio_write(dev, R2059_ALL | 0x51, 0x0070);
  79. b43_radio_write(dev, R2059_ALL | 0x5a, 0x0003);
  80. for (i = 0; i < ARRAY_SIZE(routing); i++)
  81. b43_radio_set(dev, routing[i] | 0x146, 0x3);
  82. b43_radio_set(dev, 0x2e, 0x0078);
  83. b43_radio_set(dev, 0xc0, 0x0080);
  84. msleep(2);
  85. b43_radio_mask(dev, 0x2e, ~0x0078);
  86. b43_radio_mask(dev, 0xc0, ~0x0080);
  87. if (1) { /* FIXME */
  88. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x1);
  89. udelay(10);
  90. b43_radio_set(dev, R2059_RXRX1 | 0x0BF, 0x1);
  91. b43_radio_maskset(dev, R2059_RXRX1 | 0x19B, 0x3, 0x2);
  92. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x2);
  93. udelay(100);
  94. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x2);
  95. for (i = 0; i < 10000; i++) {
  96. if (b43_radio_read(dev, R2059_RXRX1 | 0x145) & 1) {
  97. i = 0;
  98. break;
  99. }
  100. udelay(100);
  101. }
  102. if (i)
  103. b43err(dev->wl, "radio 0x945 timeout\n");
  104. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x1);
  105. b43_radio_set(dev, 0xa, 0x60);
  106. for (i = 0; i < 3; i++) {
  107. b43_radio_write(dev, 0x17F, radio_values[i][0]);
  108. b43_radio_write(dev, 0x13D, 0x6E);
  109. b43_radio_write(dev, 0x13E, radio_values[i][1]);
  110. b43_radio_write(dev, 0x13C, 0x55);
  111. for (j = 0; j < 10000; j++) {
  112. if (b43_radio_read(dev, 0x140) & 2) {
  113. j = 0;
  114. break;
  115. }
  116. udelay(500);
  117. }
  118. if (j)
  119. b43err(dev->wl, "radio 0x140 timeout\n");
  120. b43_radio_write(dev, 0x13C, 0x15);
  121. }
  122. b43_radio_mask(dev, 0x17F, ~0x1);
  123. }
  124. b43_radio_mask(dev, 0x11, ~0x0008);
  125. }
  126. /**************************************************
  127. * Various PHY ops
  128. **************************************************/
  129. static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
  130. {
  131. u8 i, j;
  132. u16 base[] = { 0x40, 0x60, 0x80 };
  133. for (i = 0; i < ARRAY_SIZE(base); i++) {
  134. for (j = 0; j < 4; j++)
  135. b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
  136. }
  137. for (i = 0; i < ARRAY_SIZE(base); i++)
  138. b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
  139. }
  140. /**************************************************
  141. * Channel switching ops.
  142. **************************************************/
  143. static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
  144. const struct b43_phy_ht_channeltab_e_phy *e,
  145. struct ieee80211_channel *new_channel)
  146. {
  147. bool old_band_5ghz;
  148. u8 i;
  149. old_band_5ghz = b43_phy_read(dev, B43_PHY_HT_BANDCTL) & 0; /* FIXME */
  150. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  151. /* TODO */
  152. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  153. /* TODO */
  154. }
  155. b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
  156. b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
  157. b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
  158. b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
  159. b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
  160. b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
  161. /* TODO: some ops on PHY regs 0x0B0 and 0xC0A */
  162. /* TODO: separated function? */
  163. for (i = 0; i < 3; i++) {
  164. u16 mask;
  165. u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
  166. if (0) /* FIXME */
  167. mask = 0x2 << (i * 4);
  168. else
  169. mask = 0;
  170. b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
  171. b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
  172. b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
  173. tmp & 0xFF);
  174. b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
  175. tmp & 0xFF);
  176. }
  177. b43_phy_write(dev, 0x017e, 0x3830);
  178. }
  179. static int b43_phy_ht_set_channel(struct b43_wldev *dev,
  180. struct ieee80211_channel *channel,
  181. enum nl80211_channel_type channel_type)
  182. {
  183. struct b43_phy *phy = &dev->phy;
  184. const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
  185. if (phy->radio_ver == 0x2059) {
  186. chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
  187. channel->center_freq);
  188. if (!chent_r2059)
  189. return -ESRCH;
  190. } else {
  191. return -ESRCH;
  192. }
  193. /* TODO: In case of N-PHY some bandwidth switching goes here */
  194. if (phy->radio_ver == 0x2059) {
  195. b43_radio_2059_channel_setup(dev, chent_r2059);
  196. b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
  197. channel);
  198. } else {
  199. return -ESRCH;
  200. }
  201. return 0;
  202. }
  203. /**************************************************
  204. * Basic PHY ops.
  205. **************************************************/
  206. static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
  207. {
  208. struct b43_phy_ht *phy_ht;
  209. phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
  210. if (!phy_ht)
  211. return -ENOMEM;
  212. dev->phy.ht = phy_ht;
  213. return 0;
  214. }
  215. static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
  216. {
  217. struct b43_phy *phy = &dev->phy;
  218. struct b43_phy_ht *phy_ht = phy->ht;
  219. memset(phy_ht, 0, sizeof(*phy_ht));
  220. }
  221. static int b43_phy_ht_op_init(struct b43_wldev *dev)
  222. {
  223. b43_phy_ht_tables_init(dev);
  224. /* TODO: PHY ops on regs 0x0be, 0x23f 0x240 0x241 */
  225. b43_phy_ht_zero_extg(dev);
  226. return 0;
  227. }
  228. static void b43_phy_ht_op_free(struct b43_wldev *dev)
  229. {
  230. struct b43_phy *phy = &dev->phy;
  231. struct b43_phy_ht *phy_ht = phy->ht;
  232. kfree(phy_ht);
  233. phy->ht = NULL;
  234. }
  235. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  236. static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
  237. bool blocked)
  238. {
  239. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  240. b43err(dev->wl, "MAC not suspended\n");
  241. /* In the following PHY ops we copy wl's dummy behaviour.
  242. * TODO: Find out if reads (currently hidden in masks/masksets) are
  243. * needed and replace following ops with just writes or w&r.
  244. * Note: B43_PHY_HT_RF_CTL1 register is tricky, wrong operation can
  245. * cause delayed (!) machine lock up. */
  246. if (blocked) {
  247. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  248. } else {
  249. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  250. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x1);
  251. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  252. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x2);
  253. if (dev->phy.radio_ver == 0x2059)
  254. b43_radio_2059_init(dev);
  255. else
  256. B43_WARN_ON(1);
  257. b43_switch_channel(dev, dev->phy.channel);
  258. }
  259. }
  260. static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
  261. {
  262. if (on) {
  263. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00cd);
  264. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x0000);
  265. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00cd);
  266. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x0000);
  267. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00cd);
  268. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x0000);
  269. } else {
  270. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x07ff);
  271. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00fd);
  272. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x07ff);
  273. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00fd);
  274. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x07ff);
  275. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00fd);
  276. }
  277. }
  278. static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
  279. unsigned int new_channel)
  280. {
  281. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  282. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  283. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  284. if ((new_channel < 1) || (new_channel > 14))
  285. return -EINVAL;
  286. } else {
  287. return -EINVAL;
  288. }
  289. return b43_phy_ht_set_channel(dev, channel, channel_type);
  290. }
  291. static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
  292. {
  293. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  294. return 11;
  295. return 36;
  296. }
  297. /**************************************************
  298. * R/W ops.
  299. **************************************************/
  300. static u16 b43_phy_ht_op_read(struct b43_wldev *dev, u16 reg)
  301. {
  302. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  303. return b43_read16(dev, B43_MMIO_PHY_DATA);
  304. }
  305. static void b43_phy_ht_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  306. {
  307. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  308. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  309. }
  310. static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  311. u16 set)
  312. {
  313. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  314. b43_write16(dev, B43_MMIO_PHY_DATA,
  315. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  316. }
  317. static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
  318. {
  319. /* HT-PHY needs 0x200 for read access */
  320. reg |= 0x200;
  321. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  322. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  323. }
  324. static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
  325. u16 value)
  326. {
  327. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  328. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  329. }
  330. static enum b43_txpwr_result
  331. b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  332. {
  333. return B43_TXPWR_RES_DONE;
  334. }
  335. static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
  336. {
  337. }
  338. /**************************************************
  339. * PHY ops struct.
  340. **************************************************/
  341. const struct b43_phy_operations b43_phyops_ht = {
  342. .allocate = b43_phy_ht_op_allocate,
  343. .free = b43_phy_ht_op_free,
  344. .prepare_structs = b43_phy_ht_op_prepare_structs,
  345. .init = b43_phy_ht_op_init,
  346. .phy_read = b43_phy_ht_op_read,
  347. .phy_write = b43_phy_ht_op_write,
  348. .phy_maskset = b43_phy_ht_op_maskset,
  349. .radio_read = b43_phy_ht_op_radio_read,
  350. .radio_write = b43_phy_ht_op_radio_write,
  351. .software_rfkill = b43_phy_ht_op_software_rfkill,
  352. .switch_analog = b43_phy_ht_op_switch_analog,
  353. .switch_channel = b43_phy_ht_op_switch_channel,
  354. .get_default_chan = b43_phy_ht_op_get_default_chan,
  355. .recalc_txpower = b43_phy_ht_op_recalc_txpower,
  356. .adjust_txpower = b43_phy_ht_op_adjust_txpower,
  357. };