intel_ringbuffer.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. struct drm_device *dev = ring->dev;
  57. u32 cmd;
  58. int ret;
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  101. (IS_G4X(dev) || IS_GEN5(dev)))
  102. cmd |= MI_INVALIDATE_ISP;
  103. ret = intel_ring_begin(ring, 2);
  104. if (ret)
  105. return ret;
  106. intel_ring_emit(ring, cmd);
  107. intel_ring_emit(ring, MI_NOOP);
  108. intel_ring_advance(ring);
  109. return 0;
  110. }
  111. /**
  112. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  113. * implementing two workarounds on gen6. From section 1.4.7.1
  114. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  115. *
  116. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  117. * produced by non-pipelined state commands), software needs to first
  118. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  119. * 0.
  120. *
  121. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  122. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  123. *
  124. * And the workaround for these two requires this workaround first:
  125. *
  126. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  127. * BEFORE the pipe-control with a post-sync op and no write-cache
  128. * flushes.
  129. *
  130. * And this last workaround is tricky because of the requirements on
  131. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  132. * volume 2 part 1:
  133. *
  134. * "1 of the following must also be set:
  135. * - Render Target Cache Flush Enable ([12] of DW1)
  136. * - Depth Cache Flush Enable ([0] of DW1)
  137. * - Stall at Pixel Scoreboard ([1] of DW1)
  138. * - Depth Stall ([13] of DW1)
  139. * - Post-Sync Operation ([13] of DW1)
  140. * - Notify Enable ([8] of DW1)"
  141. *
  142. * The cache flushes require the workaround flush that triggered this
  143. * one, so we can't use it. Depth stall would trigger the same.
  144. * Post-sync nonzero is what triggered this second workaround, so we
  145. * can't use that one either. Notify enable is IRQs, which aren't
  146. * really our business. That leaves only stall at scoreboard.
  147. */
  148. static int
  149. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  150. {
  151. struct pipe_control *pc = ring->private;
  152. u32 scratch_addr = pc->gtt_offset + 128;
  153. int ret;
  154. ret = intel_ring_begin(ring, 6);
  155. if (ret)
  156. return ret;
  157. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  158. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  159. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  160. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  161. intel_ring_emit(ring, 0); /* low dword */
  162. intel_ring_emit(ring, 0); /* high dword */
  163. intel_ring_emit(ring, MI_NOOP);
  164. intel_ring_advance(ring);
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0);
  172. intel_ring_emit(ring, 0);
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. return 0;
  176. }
  177. static int
  178. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  179. u32 invalidate_domains, u32 flush_domains)
  180. {
  181. u32 flags = 0;
  182. struct pipe_control *pc = ring->private;
  183. u32 scratch_addr = pc->gtt_offset + 128;
  184. int ret;
  185. /* Force SNB workarounds for PIPE_CONTROL flushes */
  186. intel_emit_post_sync_nonzero_flush(ring);
  187. /* Just flush everything. Experiments have shown that reducing the
  188. * number of bits based on the write domains has little performance
  189. * impact.
  190. */
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  193. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  194. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  195. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  196. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  197. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  198. ret = intel_ring_begin(ring, 6);
  199. if (ret)
  200. return ret;
  201. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  202. intel_ring_emit(ring, flags);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  204. intel_ring_emit(ring, 0); /* lower dword */
  205. intel_ring_emit(ring, 0); /* uppwer dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. return 0;
  209. }
  210. static void ring_write_tail(struct intel_ring_buffer *ring,
  211. u32 value)
  212. {
  213. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  214. I915_WRITE_TAIL(ring, value);
  215. }
  216. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  217. {
  218. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  219. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  220. RING_ACTHD(ring->mmio_base) : ACTHD;
  221. return I915_READ(acthd_reg);
  222. }
  223. static int init_ring_common(struct intel_ring_buffer *ring)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. struct drm_i915_gem_object *obj = ring->obj;
  227. u32 head;
  228. /* Stop the ring if it's running. */
  229. I915_WRITE_CTL(ring, 0);
  230. I915_WRITE_HEAD(ring, 0);
  231. ring->write_tail(ring, 0);
  232. /* Initialize the ring. */
  233. I915_WRITE_START(ring, obj->gtt_offset);
  234. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  235. /* G45 ring initialization fails to reset head to zero */
  236. if (head != 0) {
  237. DRM_DEBUG_KMS("%s head not reset to zero "
  238. "ctl %08x head %08x tail %08x start %08x\n",
  239. ring->name,
  240. I915_READ_CTL(ring),
  241. I915_READ_HEAD(ring),
  242. I915_READ_TAIL(ring),
  243. I915_READ_START(ring));
  244. I915_WRITE_HEAD(ring, 0);
  245. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  246. DRM_ERROR("failed to set %s head to zero "
  247. "ctl %08x head %08x tail %08x start %08x\n",
  248. ring->name,
  249. I915_READ_CTL(ring),
  250. I915_READ_HEAD(ring),
  251. I915_READ_TAIL(ring),
  252. I915_READ_START(ring));
  253. }
  254. }
  255. I915_WRITE_CTL(ring,
  256. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  257. | RING_VALID);
  258. /* If the head is still not zero, the ring is dead */
  259. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  260. I915_READ_START(ring) == obj->gtt_offset &&
  261. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  262. DRM_ERROR("%s initialization failed "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. return -EIO;
  270. }
  271. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  272. i915_kernel_lost_context(ring->dev);
  273. else {
  274. ring->head = I915_READ_HEAD(ring);
  275. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  276. ring->space = ring_space(ring);
  277. }
  278. return 0;
  279. }
  280. static int
  281. init_pipe_control(struct intel_ring_buffer *ring)
  282. {
  283. struct pipe_control *pc;
  284. struct drm_i915_gem_object *obj;
  285. int ret;
  286. if (ring->private)
  287. return 0;
  288. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  289. if (!pc)
  290. return -ENOMEM;
  291. obj = i915_gem_alloc_object(ring->dev, 4096);
  292. if (obj == NULL) {
  293. DRM_ERROR("Failed to allocate seqno page\n");
  294. ret = -ENOMEM;
  295. goto err;
  296. }
  297. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  298. ret = i915_gem_object_pin(obj, 4096, true);
  299. if (ret)
  300. goto err_unref;
  301. pc->gtt_offset = obj->gtt_offset;
  302. pc->cpu_page = kmap(obj->pages[0]);
  303. if (pc->cpu_page == NULL)
  304. goto err_unpin;
  305. pc->obj = obj;
  306. ring->private = pc;
  307. return 0;
  308. err_unpin:
  309. i915_gem_object_unpin(obj);
  310. err_unref:
  311. drm_gem_object_unreference(&obj->base);
  312. err:
  313. kfree(pc);
  314. return ret;
  315. }
  316. static void
  317. cleanup_pipe_control(struct intel_ring_buffer *ring)
  318. {
  319. struct pipe_control *pc = ring->private;
  320. struct drm_i915_gem_object *obj;
  321. if (!ring->private)
  322. return;
  323. obj = pc->obj;
  324. kunmap(obj->pages[0]);
  325. i915_gem_object_unpin(obj);
  326. drm_gem_object_unreference(&obj->base);
  327. kfree(pc);
  328. ring->private = NULL;
  329. }
  330. static int init_render_ring(struct intel_ring_buffer *ring)
  331. {
  332. struct drm_device *dev = ring->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. int ret = init_ring_common(ring);
  335. if (INTEL_INFO(dev)->gen > 3) {
  336. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  337. I915_WRITE(MI_MODE, mode);
  338. if (IS_GEN7(dev))
  339. I915_WRITE(GFX_MODE_GEN7,
  340. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  341. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  342. }
  343. if (INTEL_INFO(dev)->gen >= 5) {
  344. ret = init_pipe_control(ring);
  345. if (ret)
  346. return ret;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 6) {
  349. I915_WRITE(INSTPM,
  350. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  351. }
  352. return ret;
  353. }
  354. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  355. {
  356. if (!ring->private)
  357. return;
  358. cleanup_pipe_control(ring);
  359. }
  360. static void
  361. update_mboxes(struct intel_ring_buffer *ring,
  362. u32 seqno,
  363. u32 mmio_offset)
  364. {
  365. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  366. MI_SEMAPHORE_GLOBAL_GTT |
  367. MI_SEMAPHORE_REGISTER |
  368. MI_SEMAPHORE_UPDATE);
  369. intel_ring_emit(ring, seqno);
  370. intel_ring_emit(ring, mmio_offset);
  371. }
  372. /**
  373. * gen6_add_request - Update the semaphore mailbox registers
  374. *
  375. * @ring - ring that is adding a request
  376. * @seqno - return seqno stuck into the ring
  377. *
  378. * Update the mailbox registers in the *other* rings with the current seqno.
  379. * This acts like a signal in the canonical semaphore.
  380. */
  381. static int
  382. gen6_add_request(struct intel_ring_buffer *ring,
  383. u32 *seqno)
  384. {
  385. u32 mbox1_reg;
  386. u32 mbox2_reg;
  387. int ret;
  388. ret = intel_ring_begin(ring, 10);
  389. if (ret)
  390. return ret;
  391. mbox1_reg = ring->signal_mbox[0];
  392. mbox2_reg = ring->signal_mbox[1];
  393. *seqno = i915_gem_next_request_seqno(ring);
  394. update_mboxes(ring, *seqno, mbox1_reg);
  395. update_mboxes(ring, *seqno, mbox2_reg);
  396. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  397. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  398. intel_ring_emit(ring, *seqno);
  399. intel_ring_emit(ring, MI_USER_INTERRUPT);
  400. intel_ring_advance(ring);
  401. return 0;
  402. }
  403. /**
  404. * intel_ring_sync - sync the waiter to the signaller on seqno
  405. *
  406. * @waiter - ring that is waiting
  407. * @signaller - ring which has, or will signal
  408. * @seqno - seqno which the waiter will block on
  409. */
  410. static int
  411. intel_ring_sync(struct intel_ring_buffer *waiter,
  412. struct intel_ring_buffer *signaller,
  413. int ring,
  414. u32 seqno)
  415. {
  416. int ret;
  417. u32 dw1 = MI_SEMAPHORE_MBOX |
  418. MI_SEMAPHORE_COMPARE |
  419. MI_SEMAPHORE_REGISTER;
  420. /* Throughout all of the GEM code, seqno passed implies our current
  421. * seqno is >= the last seqno executed. However for hardware the
  422. * comparison is strictly greater than.
  423. */
  424. seqno -= 1;
  425. ret = intel_ring_begin(waiter, 4);
  426. if (ret)
  427. return ret;
  428. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  429. intel_ring_emit(waiter, seqno);
  430. intel_ring_emit(waiter, 0);
  431. intel_ring_emit(waiter, MI_NOOP);
  432. intel_ring_advance(waiter);
  433. return 0;
  434. }
  435. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  436. int
  437. render_ring_sync_to(struct intel_ring_buffer *waiter,
  438. struct intel_ring_buffer *signaller,
  439. u32 seqno)
  440. {
  441. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  442. return intel_ring_sync(waiter,
  443. signaller,
  444. RCS,
  445. seqno);
  446. }
  447. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  448. int
  449. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  450. struct intel_ring_buffer *signaller,
  451. u32 seqno)
  452. {
  453. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  454. return intel_ring_sync(waiter,
  455. signaller,
  456. VCS,
  457. seqno);
  458. }
  459. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  460. int
  461. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  462. struct intel_ring_buffer *signaller,
  463. u32 seqno)
  464. {
  465. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  466. return intel_ring_sync(waiter,
  467. signaller,
  468. BCS,
  469. seqno);
  470. }
  471. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  472. do { \
  473. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  474. PIPE_CONTROL_DEPTH_STALL); \
  475. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  476. intel_ring_emit(ring__, 0); \
  477. intel_ring_emit(ring__, 0); \
  478. } while (0)
  479. static int
  480. pc_render_add_request(struct intel_ring_buffer *ring,
  481. u32 *result)
  482. {
  483. u32 seqno = i915_gem_next_request_seqno(ring);
  484. struct pipe_control *pc = ring->private;
  485. u32 scratch_addr = pc->gtt_offset + 128;
  486. int ret;
  487. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  488. * incoherent with writes to memory, i.e. completely fubar,
  489. * so we need to use PIPE_NOTIFY instead.
  490. *
  491. * However, we also need to workaround the qword write
  492. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  493. * memory before requesting an interrupt.
  494. */
  495. ret = intel_ring_begin(ring, 32);
  496. if (ret)
  497. return ret;
  498. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  499. PIPE_CONTROL_WRITE_FLUSH |
  500. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  501. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  502. intel_ring_emit(ring, seqno);
  503. intel_ring_emit(ring, 0);
  504. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  505. scratch_addr += 128; /* write to separate cachelines */
  506. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  507. scratch_addr += 128;
  508. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  509. scratch_addr += 128;
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128;
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  516. PIPE_CONTROL_WRITE_FLUSH |
  517. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  518. PIPE_CONTROL_NOTIFY);
  519. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  520. intel_ring_emit(ring, seqno);
  521. intel_ring_emit(ring, 0);
  522. intel_ring_advance(ring);
  523. *result = seqno;
  524. return 0;
  525. }
  526. static int
  527. render_ring_add_request(struct intel_ring_buffer *ring,
  528. u32 *result)
  529. {
  530. u32 seqno = i915_gem_next_request_seqno(ring);
  531. int ret;
  532. ret = intel_ring_begin(ring, 4);
  533. if (ret)
  534. return ret;
  535. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  536. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  537. intel_ring_emit(ring, seqno);
  538. intel_ring_emit(ring, MI_USER_INTERRUPT);
  539. intel_ring_advance(ring);
  540. *result = seqno;
  541. return 0;
  542. }
  543. static u32
  544. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  545. {
  546. struct drm_device *dev = ring->dev;
  547. /* Workaround to force correct ordering between irq and seqno writes on
  548. * ivb (and maybe also on snb) by reading from a CS register (like
  549. * ACTHD) before reading the status page. */
  550. if (IS_GEN6(dev) || IS_GEN7(dev))
  551. intel_ring_get_active_head(ring);
  552. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  553. }
  554. static u32
  555. ring_get_seqno(struct intel_ring_buffer *ring)
  556. {
  557. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  558. }
  559. static u32
  560. pc_render_get_seqno(struct intel_ring_buffer *ring)
  561. {
  562. struct pipe_control *pc = ring->private;
  563. return pc->cpu_page[0];
  564. }
  565. static void
  566. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  567. {
  568. dev_priv->gt_irq_mask &= ~mask;
  569. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  570. POSTING_READ(GTIMR);
  571. }
  572. static void
  573. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  574. {
  575. dev_priv->gt_irq_mask |= mask;
  576. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  577. POSTING_READ(GTIMR);
  578. }
  579. static void
  580. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  581. {
  582. dev_priv->irq_mask &= ~mask;
  583. I915_WRITE(IMR, dev_priv->irq_mask);
  584. POSTING_READ(IMR);
  585. }
  586. static void
  587. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  588. {
  589. dev_priv->irq_mask |= mask;
  590. I915_WRITE(IMR, dev_priv->irq_mask);
  591. POSTING_READ(IMR);
  592. }
  593. static bool
  594. render_ring_get_irq(struct intel_ring_buffer *ring)
  595. {
  596. struct drm_device *dev = ring->dev;
  597. drm_i915_private_t *dev_priv = dev->dev_private;
  598. if (!dev->irq_enabled)
  599. return false;
  600. spin_lock(&ring->irq_lock);
  601. if (ring->irq_refcount++ == 0) {
  602. if (INTEL_INFO(dev)->gen >= 5)
  603. ironlake_enable_irq(dev_priv,
  604. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  605. else
  606. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  607. }
  608. spin_unlock(&ring->irq_lock);
  609. return true;
  610. }
  611. static void
  612. render_ring_put_irq(struct intel_ring_buffer *ring)
  613. {
  614. struct drm_device *dev = ring->dev;
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. spin_lock(&ring->irq_lock);
  617. if (--ring->irq_refcount == 0) {
  618. if (INTEL_INFO(dev)->gen >= 5)
  619. ironlake_disable_irq(dev_priv,
  620. GT_USER_INTERRUPT |
  621. GT_PIPE_NOTIFY);
  622. else
  623. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  624. }
  625. spin_unlock(&ring->irq_lock);
  626. }
  627. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  628. {
  629. struct drm_device *dev = ring->dev;
  630. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  631. u32 mmio = 0;
  632. /* The ring status page addresses are no longer next to the rest of
  633. * the ring registers as of gen7.
  634. */
  635. if (IS_GEN7(dev)) {
  636. switch (ring->id) {
  637. case RCS:
  638. mmio = RENDER_HWS_PGA_GEN7;
  639. break;
  640. case BCS:
  641. mmio = BLT_HWS_PGA_GEN7;
  642. break;
  643. case VCS:
  644. mmio = BSD_HWS_PGA_GEN7;
  645. break;
  646. }
  647. } else if (IS_GEN6(ring->dev)) {
  648. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  649. } else {
  650. mmio = RING_HWS_PGA(ring->mmio_base);
  651. }
  652. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  653. POSTING_READ(mmio);
  654. }
  655. static int
  656. bsd_ring_flush(struct intel_ring_buffer *ring,
  657. u32 invalidate_domains,
  658. u32 flush_domains)
  659. {
  660. int ret;
  661. ret = intel_ring_begin(ring, 2);
  662. if (ret)
  663. return ret;
  664. intel_ring_emit(ring, MI_FLUSH);
  665. intel_ring_emit(ring, MI_NOOP);
  666. intel_ring_advance(ring);
  667. return 0;
  668. }
  669. static int
  670. ring_add_request(struct intel_ring_buffer *ring,
  671. u32 *result)
  672. {
  673. u32 seqno;
  674. int ret;
  675. ret = intel_ring_begin(ring, 4);
  676. if (ret)
  677. return ret;
  678. seqno = i915_gem_next_request_seqno(ring);
  679. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  680. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  681. intel_ring_emit(ring, seqno);
  682. intel_ring_emit(ring, MI_USER_INTERRUPT);
  683. intel_ring_advance(ring);
  684. *result = seqno;
  685. return 0;
  686. }
  687. static bool
  688. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  689. {
  690. struct drm_device *dev = ring->dev;
  691. drm_i915_private_t *dev_priv = dev->dev_private;
  692. u32 mask = ring->irq_enable;
  693. if (!dev->irq_enabled)
  694. return false;
  695. /* It looks like we need to prevent the gt from suspending while waiting
  696. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  697. * blt/bsd rings on ivb. */
  698. gen6_gt_force_wake_get(dev_priv);
  699. spin_lock(&ring->irq_lock);
  700. if (ring->irq_refcount++ == 0) {
  701. ring->irq_mask &= ~mask;
  702. I915_WRITE_IMR(ring, ring->irq_mask);
  703. ironlake_enable_irq(dev_priv, mask);
  704. }
  705. spin_unlock(&ring->irq_lock);
  706. return true;
  707. }
  708. static void
  709. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  710. {
  711. struct drm_device *dev = ring->dev;
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. u32 mask = ring->irq_enable;
  714. spin_lock(&ring->irq_lock);
  715. if (--ring->irq_refcount == 0) {
  716. ring->irq_mask |= mask;
  717. I915_WRITE_IMR(ring, ring->irq_mask);
  718. ironlake_disable_irq(dev_priv, mask);
  719. }
  720. spin_unlock(&ring->irq_lock);
  721. gen6_gt_force_wake_put(dev_priv);
  722. }
  723. static bool
  724. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  725. {
  726. struct drm_device *dev = ring->dev;
  727. drm_i915_private_t *dev_priv = dev->dev_private;
  728. if (!dev->irq_enabled)
  729. return false;
  730. spin_lock(&ring->irq_lock);
  731. if (ring->irq_refcount++ == 0) {
  732. if (IS_G4X(dev))
  733. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  734. else
  735. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  736. }
  737. spin_unlock(&ring->irq_lock);
  738. return true;
  739. }
  740. static void
  741. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  742. {
  743. struct drm_device *dev = ring->dev;
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. spin_lock(&ring->irq_lock);
  746. if (--ring->irq_refcount == 0) {
  747. if (IS_G4X(dev))
  748. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  749. else
  750. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  751. }
  752. spin_unlock(&ring->irq_lock);
  753. }
  754. static int
  755. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  756. {
  757. int ret;
  758. ret = intel_ring_begin(ring, 2);
  759. if (ret)
  760. return ret;
  761. intel_ring_emit(ring,
  762. MI_BATCH_BUFFER_START | (2 << 6) |
  763. MI_BATCH_NON_SECURE_I965);
  764. intel_ring_emit(ring, offset);
  765. intel_ring_advance(ring);
  766. return 0;
  767. }
  768. static int
  769. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  770. u32 offset, u32 len)
  771. {
  772. struct drm_device *dev = ring->dev;
  773. int ret;
  774. if (IS_I830(dev) || IS_845G(dev)) {
  775. ret = intel_ring_begin(ring, 4);
  776. if (ret)
  777. return ret;
  778. intel_ring_emit(ring, MI_BATCH_BUFFER);
  779. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  780. intel_ring_emit(ring, offset + len - 8);
  781. intel_ring_emit(ring, 0);
  782. } else {
  783. ret = intel_ring_begin(ring, 2);
  784. if (ret)
  785. return ret;
  786. if (INTEL_INFO(dev)->gen >= 4) {
  787. intel_ring_emit(ring,
  788. MI_BATCH_BUFFER_START | (2 << 6) |
  789. MI_BATCH_NON_SECURE_I965);
  790. intel_ring_emit(ring, offset);
  791. } else {
  792. intel_ring_emit(ring,
  793. MI_BATCH_BUFFER_START | (2 << 6));
  794. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  795. }
  796. }
  797. intel_ring_advance(ring);
  798. return 0;
  799. }
  800. static void cleanup_status_page(struct intel_ring_buffer *ring)
  801. {
  802. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  803. struct drm_i915_gem_object *obj;
  804. obj = ring->status_page.obj;
  805. if (obj == NULL)
  806. return;
  807. kunmap(obj->pages[0]);
  808. i915_gem_object_unpin(obj);
  809. drm_gem_object_unreference(&obj->base);
  810. ring->status_page.obj = NULL;
  811. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  812. }
  813. static int init_status_page(struct intel_ring_buffer *ring)
  814. {
  815. struct drm_device *dev = ring->dev;
  816. drm_i915_private_t *dev_priv = dev->dev_private;
  817. struct drm_i915_gem_object *obj;
  818. int ret;
  819. obj = i915_gem_alloc_object(dev, 4096);
  820. if (obj == NULL) {
  821. DRM_ERROR("Failed to allocate status page\n");
  822. ret = -ENOMEM;
  823. goto err;
  824. }
  825. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  826. ret = i915_gem_object_pin(obj, 4096, true);
  827. if (ret != 0) {
  828. goto err_unref;
  829. }
  830. ring->status_page.gfx_addr = obj->gtt_offset;
  831. ring->status_page.page_addr = kmap(obj->pages[0]);
  832. if (ring->status_page.page_addr == NULL) {
  833. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  834. goto err_unpin;
  835. }
  836. ring->status_page.obj = obj;
  837. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  838. intel_ring_setup_status_page(ring);
  839. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  840. ring->name, ring->status_page.gfx_addr);
  841. return 0;
  842. err_unpin:
  843. i915_gem_object_unpin(obj);
  844. err_unref:
  845. drm_gem_object_unreference(&obj->base);
  846. err:
  847. return ret;
  848. }
  849. int intel_init_ring_buffer(struct drm_device *dev,
  850. struct intel_ring_buffer *ring)
  851. {
  852. struct drm_i915_gem_object *obj;
  853. int ret;
  854. ring->dev = dev;
  855. INIT_LIST_HEAD(&ring->active_list);
  856. INIT_LIST_HEAD(&ring->request_list);
  857. INIT_LIST_HEAD(&ring->gpu_write_list);
  858. init_waitqueue_head(&ring->irq_queue);
  859. spin_lock_init(&ring->irq_lock);
  860. ring->irq_mask = ~0;
  861. if (I915_NEED_GFX_HWS(dev)) {
  862. ret = init_status_page(ring);
  863. if (ret)
  864. return ret;
  865. }
  866. obj = i915_gem_alloc_object(dev, ring->size);
  867. if (obj == NULL) {
  868. DRM_ERROR("Failed to allocate ringbuffer\n");
  869. ret = -ENOMEM;
  870. goto err_hws;
  871. }
  872. ring->obj = obj;
  873. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  874. if (ret)
  875. goto err_unref;
  876. ring->map.size = ring->size;
  877. ring->map.offset = dev->agp->base + obj->gtt_offset;
  878. ring->map.type = 0;
  879. ring->map.flags = 0;
  880. ring->map.mtrr = 0;
  881. drm_core_ioremap_wc(&ring->map, dev);
  882. if (ring->map.handle == NULL) {
  883. DRM_ERROR("Failed to map ringbuffer.\n");
  884. ret = -EINVAL;
  885. goto err_unpin;
  886. }
  887. ring->virtual_start = ring->map.handle;
  888. ret = ring->init(ring);
  889. if (ret)
  890. goto err_unmap;
  891. /* Workaround an erratum on the i830 which causes a hang if
  892. * the TAIL pointer points to within the last 2 cachelines
  893. * of the buffer.
  894. */
  895. ring->effective_size = ring->size;
  896. if (IS_I830(ring->dev))
  897. ring->effective_size -= 128;
  898. return 0;
  899. err_unmap:
  900. drm_core_ioremapfree(&ring->map, dev);
  901. err_unpin:
  902. i915_gem_object_unpin(obj);
  903. err_unref:
  904. drm_gem_object_unreference(&obj->base);
  905. ring->obj = NULL;
  906. err_hws:
  907. cleanup_status_page(ring);
  908. return ret;
  909. }
  910. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  911. {
  912. struct drm_i915_private *dev_priv;
  913. int ret;
  914. if (ring->obj == NULL)
  915. return;
  916. /* Disable the ring buffer. The ring must be idle at this point */
  917. dev_priv = ring->dev->dev_private;
  918. ret = intel_wait_ring_idle(ring);
  919. if (ret)
  920. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  921. ring->name, ret);
  922. I915_WRITE_CTL(ring, 0);
  923. drm_core_ioremapfree(&ring->map, ring->dev);
  924. i915_gem_object_unpin(ring->obj);
  925. drm_gem_object_unreference(&ring->obj->base);
  926. ring->obj = NULL;
  927. if (ring->cleanup)
  928. ring->cleanup(ring);
  929. cleanup_status_page(ring);
  930. }
  931. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  932. {
  933. unsigned int *virt;
  934. int rem = ring->size - ring->tail;
  935. if (ring->space < rem) {
  936. int ret = intel_wait_ring_buffer(ring, rem);
  937. if (ret)
  938. return ret;
  939. }
  940. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  941. rem /= 8;
  942. while (rem--) {
  943. *virt++ = MI_NOOP;
  944. *virt++ = MI_NOOP;
  945. }
  946. ring->tail = 0;
  947. ring->space = ring_space(ring);
  948. return 0;
  949. }
  950. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  951. {
  952. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  953. bool was_interruptible;
  954. int ret;
  955. /* XXX As we have not yet audited all the paths to check that
  956. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  957. * allow us to be interruptible by a signal.
  958. */
  959. was_interruptible = dev_priv->mm.interruptible;
  960. dev_priv->mm.interruptible = false;
  961. ret = i915_wait_request(ring, seqno, true);
  962. dev_priv->mm.interruptible = was_interruptible;
  963. return ret;
  964. }
  965. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  966. {
  967. struct drm_i915_gem_request *request;
  968. u32 seqno = 0;
  969. int ret;
  970. i915_gem_retire_requests_ring(ring);
  971. if (ring->last_retired_head != -1) {
  972. ring->head = ring->last_retired_head;
  973. ring->last_retired_head = -1;
  974. ring->space = ring_space(ring);
  975. if (ring->space >= n)
  976. return 0;
  977. }
  978. list_for_each_entry(request, &ring->request_list, list) {
  979. int space;
  980. if (request->tail == -1)
  981. continue;
  982. space = request->tail - (ring->tail + 8);
  983. if (space < 0)
  984. space += ring->size;
  985. if (space >= n) {
  986. seqno = request->seqno;
  987. break;
  988. }
  989. /* Consume this request in case we need more space than
  990. * is available and so need to prevent a race between
  991. * updating last_retired_head and direct reads of
  992. * I915_RING_HEAD. It also provides a nice sanity check.
  993. */
  994. request->tail = -1;
  995. }
  996. if (seqno == 0)
  997. return -ENOSPC;
  998. ret = intel_ring_wait_seqno(ring, seqno);
  999. if (ret)
  1000. return ret;
  1001. if (WARN_ON(ring->last_retired_head == -1))
  1002. return -ENOSPC;
  1003. ring->head = ring->last_retired_head;
  1004. ring->last_retired_head = -1;
  1005. ring->space = ring_space(ring);
  1006. if (WARN_ON(ring->space < n))
  1007. return -ENOSPC;
  1008. return 0;
  1009. }
  1010. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1011. {
  1012. struct drm_device *dev = ring->dev;
  1013. struct drm_i915_private *dev_priv = dev->dev_private;
  1014. unsigned long end;
  1015. int ret;
  1016. ret = intel_ring_wait_request(ring, n);
  1017. if (ret != -ENOSPC)
  1018. return ret;
  1019. trace_i915_ring_wait_begin(ring);
  1020. if (drm_core_check_feature(dev, DRIVER_GEM))
  1021. /* With GEM the hangcheck timer should kick us out of the loop,
  1022. * leaving it early runs the risk of corrupting GEM state (due
  1023. * to running on almost untested codepaths). But on resume
  1024. * timers don't work yet, so prevent a complete hang in that
  1025. * case by choosing an insanely large timeout. */
  1026. end = jiffies + 60 * HZ;
  1027. else
  1028. end = jiffies + 3 * HZ;
  1029. do {
  1030. ring->head = I915_READ_HEAD(ring);
  1031. ring->space = ring_space(ring);
  1032. if (ring->space >= n) {
  1033. trace_i915_ring_wait_end(ring);
  1034. return 0;
  1035. }
  1036. if (dev->primary->master) {
  1037. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1038. if (master_priv->sarea_priv)
  1039. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1040. }
  1041. msleep(1);
  1042. if (atomic_read(&dev_priv->mm.wedged))
  1043. return -EAGAIN;
  1044. } while (!time_after(jiffies, end));
  1045. trace_i915_ring_wait_end(ring);
  1046. return -EBUSY;
  1047. }
  1048. int intel_ring_begin(struct intel_ring_buffer *ring,
  1049. int num_dwords)
  1050. {
  1051. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1052. int n = 4*num_dwords;
  1053. int ret;
  1054. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1055. return -EIO;
  1056. if (unlikely(ring->tail + n > ring->effective_size)) {
  1057. ret = intel_wrap_ring_buffer(ring);
  1058. if (unlikely(ret))
  1059. return ret;
  1060. }
  1061. if (unlikely(ring->space < n)) {
  1062. ret = intel_wait_ring_buffer(ring, n);
  1063. if (unlikely(ret))
  1064. return ret;
  1065. }
  1066. ring->space -= n;
  1067. return 0;
  1068. }
  1069. void intel_ring_advance(struct intel_ring_buffer *ring)
  1070. {
  1071. ring->tail &= ring->size - 1;
  1072. ring->write_tail(ring, ring->tail);
  1073. }
  1074. static const struct intel_ring_buffer render_ring = {
  1075. .name = "render ring",
  1076. .id = RCS,
  1077. .mmio_base = RENDER_RING_BASE,
  1078. .size = 32 * PAGE_SIZE,
  1079. .init = init_render_ring,
  1080. .write_tail = ring_write_tail,
  1081. .flush = render_ring_flush,
  1082. .add_request = render_ring_add_request,
  1083. .get_seqno = ring_get_seqno,
  1084. .irq_get = render_ring_get_irq,
  1085. .irq_put = render_ring_put_irq,
  1086. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  1087. .cleanup = render_ring_cleanup,
  1088. .sync_to = render_ring_sync_to,
  1089. .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
  1090. MI_SEMAPHORE_SYNC_RV,
  1091. MI_SEMAPHORE_SYNC_RB},
  1092. .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
  1093. };
  1094. /* ring buffer for bit-stream decoder */
  1095. static const struct intel_ring_buffer bsd_ring = {
  1096. .name = "bsd ring",
  1097. .id = VCS,
  1098. .mmio_base = BSD_RING_BASE,
  1099. .size = 32 * PAGE_SIZE,
  1100. .init = init_ring_common,
  1101. .write_tail = ring_write_tail,
  1102. .flush = bsd_ring_flush,
  1103. .add_request = ring_add_request,
  1104. .get_seqno = ring_get_seqno,
  1105. .irq_get = bsd_ring_get_irq,
  1106. .irq_put = bsd_ring_put_irq,
  1107. .dispatch_execbuffer = ring_dispatch_execbuffer,
  1108. };
  1109. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1110. u32 value)
  1111. {
  1112. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1113. /* Every tail move must follow the sequence below */
  1114. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1115. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1116. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1117. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1118. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1119. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1120. 50))
  1121. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1122. I915_WRITE_TAIL(ring, value);
  1123. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1124. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1125. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1126. }
  1127. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1128. u32 invalidate, u32 flush)
  1129. {
  1130. uint32_t cmd;
  1131. int ret;
  1132. ret = intel_ring_begin(ring, 4);
  1133. if (ret)
  1134. return ret;
  1135. cmd = MI_FLUSH_DW;
  1136. if (invalidate & I915_GEM_GPU_DOMAINS)
  1137. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1138. intel_ring_emit(ring, cmd);
  1139. intel_ring_emit(ring, 0);
  1140. intel_ring_emit(ring, 0);
  1141. intel_ring_emit(ring, MI_NOOP);
  1142. intel_ring_advance(ring);
  1143. return 0;
  1144. }
  1145. static int
  1146. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1147. u32 offset, u32 len)
  1148. {
  1149. int ret;
  1150. ret = intel_ring_begin(ring, 2);
  1151. if (ret)
  1152. return ret;
  1153. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1154. /* bit0-7 is the length on GEN6+ */
  1155. intel_ring_emit(ring, offset);
  1156. intel_ring_advance(ring);
  1157. return 0;
  1158. }
  1159. /* ring buffer for Video Codec for Gen6+ */
  1160. static const struct intel_ring_buffer gen6_bsd_ring = {
  1161. .name = "gen6 bsd ring",
  1162. .id = VCS,
  1163. .mmio_base = GEN6_BSD_RING_BASE,
  1164. .size = 32 * PAGE_SIZE,
  1165. .init = init_ring_common,
  1166. .write_tail = gen6_bsd_ring_write_tail,
  1167. .flush = gen6_ring_flush,
  1168. .add_request = gen6_add_request,
  1169. .get_seqno = gen6_ring_get_seqno,
  1170. .irq_enable = GEN6_BSD_USER_INTERRUPT,
  1171. .irq_get = gen6_ring_get_irq,
  1172. .irq_put = gen6_ring_put_irq,
  1173. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1174. .sync_to = gen6_bsd_ring_sync_to,
  1175. .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
  1176. MI_SEMAPHORE_SYNC_INVALID,
  1177. MI_SEMAPHORE_SYNC_VB},
  1178. .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
  1179. };
  1180. /* Blitter support (SandyBridge+) */
  1181. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1182. u32 invalidate, u32 flush)
  1183. {
  1184. uint32_t cmd;
  1185. int ret;
  1186. ret = intel_ring_begin(ring, 4);
  1187. if (ret)
  1188. return ret;
  1189. cmd = MI_FLUSH_DW;
  1190. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1191. cmd |= MI_INVALIDATE_TLB;
  1192. intel_ring_emit(ring, cmd);
  1193. intel_ring_emit(ring, 0);
  1194. intel_ring_emit(ring, 0);
  1195. intel_ring_emit(ring, MI_NOOP);
  1196. intel_ring_advance(ring);
  1197. return 0;
  1198. }
  1199. static const struct intel_ring_buffer gen6_blt_ring = {
  1200. .name = "blt ring",
  1201. .id = BCS,
  1202. .mmio_base = BLT_RING_BASE,
  1203. .size = 32 * PAGE_SIZE,
  1204. .init = init_ring_common,
  1205. .write_tail = ring_write_tail,
  1206. .flush = blt_ring_flush,
  1207. .add_request = gen6_add_request,
  1208. .get_seqno = gen6_ring_get_seqno,
  1209. .irq_get = gen6_ring_get_irq,
  1210. .irq_put = gen6_ring_put_irq,
  1211. .irq_enable = GEN6_BLITTER_USER_INTERRUPT,
  1212. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1213. .sync_to = gen6_blt_ring_sync_to,
  1214. .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
  1215. MI_SEMAPHORE_SYNC_BV,
  1216. MI_SEMAPHORE_SYNC_INVALID},
  1217. .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
  1218. };
  1219. int intel_init_render_ring_buffer(struct drm_device *dev)
  1220. {
  1221. drm_i915_private_t *dev_priv = dev->dev_private;
  1222. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1223. *ring = render_ring;
  1224. if (INTEL_INFO(dev)->gen >= 6) {
  1225. ring->add_request = gen6_add_request;
  1226. ring->flush = gen6_render_ring_flush;
  1227. ring->irq_get = gen6_ring_get_irq;
  1228. ring->irq_put = gen6_ring_put_irq;
  1229. ring->irq_enable = GT_USER_INTERRUPT;
  1230. ring->get_seqno = gen6_ring_get_seqno;
  1231. } else if (IS_GEN5(dev)) {
  1232. ring->add_request = pc_render_add_request;
  1233. ring->get_seqno = pc_render_get_seqno;
  1234. }
  1235. if (!I915_NEED_GFX_HWS(dev)) {
  1236. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1237. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1238. }
  1239. return intel_init_ring_buffer(dev, ring);
  1240. }
  1241. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1242. {
  1243. drm_i915_private_t *dev_priv = dev->dev_private;
  1244. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1245. *ring = render_ring;
  1246. if (INTEL_INFO(dev)->gen >= 6) {
  1247. ring->add_request = gen6_add_request;
  1248. ring->irq_get = gen6_ring_get_irq;
  1249. ring->irq_put = gen6_ring_put_irq;
  1250. ring->irq_enable = GT_USER_INTERRUPT;
  1251. } else if (IS_GEN5(dev)) {
  1252. ring->add_request = pc_render_add_request;
  1253. ring->get_seqno = pc_render_get_seqno;
  1254. }
  1255. if (!I915_NEED_GFX_HWS(dev))
  1256. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1257. ring->dev = dev;
  1258. INIT_LIST_HEAD(&ring->active_list);
  1259. INIT_LIST_HEAD(&ring->request_list);
  1260. INIT_LIST_HEAD(&ring->gpu_write_list);
  1261. ring->size = size;
  1262. ring->effective_size = ring->size;
  1263. if (IS_I830(ring->dev))
  1264. ring->effective_size -= 128;
  1265. ring->map.offset = start;
  1266. ring->map.size = size;
  1267. ring->map.type = 0;
  1268. ring->map.flags = 0;
  1269. ring->map.mtrr = 0;
  1270. drm_core_ioremap_wc(&ring->map, dev);
  1271. if (ring->map.handle == NULL) {
  1272. DRM_ERROR("can not ioremap virtual address for"
  1273. " ring buffer\n");
  1274. return -ENOMEM;
  1275. }
  1276. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1277. return 0;
  1278. }
  1279. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1280. {
  1281. drm_i915_private_t *dev_priv = dev->dev_private;
  1282. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1283. if (IS_GEN6(dev) || IS_GEN7(dev))
  1284. *ring = gen6_bsd_ring;
  1285. else
  1286. *ring = bsd_ring;
  1287. return intel_init_ring_buffer(dev, ring);
  1288. }
  1289. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1290. {
  1291. drm_i915_private_t *dev_priv = dev->dev_private;
  1292. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1293. *ring = gen6_blt_ring;
  1294. return intel_init_ring_buffer(dev, ring);
  1295. }