en_rx.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/slab.h>
  35. #include <linux/mlx4/qp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/if_ether.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/vmalloc.h>
  40. #include "mlx4_en.h"
  41. static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
  42. struct mlx4_en_rx_desc *rx_desc,
  43. struct mlx4_en_rx_alloc *frags,
  44. struct mlx4_en_rx_alloc *ring_alloc)
  45. {
  46. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  47. struct mlx4_en_frag_info *frag_info;
  48. struct page *page;
  49. dma_addr_t dma;
  50. int i;
  51. for (i = 0; i < priv->num_frags; i++) {
  52. frag_info = &priv->frag_info[i];
  53. if (ring_alloc[i].offset == frag_info->last_offset) {
  54. page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  55. MLX4_EN_ALLOC_ORDER);
  56. if (!page)
  57. goto out;
  58. dma = dma_map_page(priv->ddev, page, 0,
  59. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  60. if (dma_mapping_error(priv->ddev, dma)) {
  61. put_page(page);
  62. goto out;
  63. }
  64. page_alloc[i].page = page;
  65. page_alloc[i].dma = dma;
  66. page_alloc[i].offset = frag_info->frag_align;
  67. } else {
  68. page_alloc[i].page = ring_alloc[i].page;
  69. get_page(ring_alloc[i].page);
  70. page_alloc[i].dma = ring_alloc[i].dma;
  71. page_alloc[i].offset = ring_alloc[i].offset +
  72. frag_info->frag_stride;
  73. }
  74. }
  75. for (i = 0; i < priv->num_frags; i++) {
  76. frags[i] = ring_alloc[i];
  77. dma = ring_alloc[i].dma + ring_alloc[i].offset;
  78. ring_alloc[i] = page_alloc[i];
  79. rx_desc->data[i].addr = cpu_to_be64(dma);
  80. }
  81. return 0;
  82. out:
  83. while (i--) {
  84. frag_info = &priv->frag_info[i];
  85. if (ring_alloc[i].offset == frag_info->last_offset)
  86. dma_unmap_page(priv->ddev, page_alloc[i].dma,
  87. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  88. put_page(page_alloc[i].page);
  89. }
  90. return -ENOMEM;
  91. }
  92. static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
  93. struct mlx4_en_rx_alloc *frags,
  94. int i)
  95. {
  96. struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  97. if (frags[i].offset == frag_info->last_offset) {
  98. dma_unmap_page(priv->ddev, frags[i].dma, MLX4_EN_ALLOC_SIZE,
  99. PCI_DMA_FROMDEVICE);
  100. }
  101. if (frags[i].page)
  102. put_page(frags[i].page);
  103. }
  104. static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
  105. struct mlx4_en_rx_ring *ring)
  106. {
  107. struct mlx4_en_rx_alloc *page_alloc;
  108. int i;
  109. for (i = 0; i < priv->num_frags; i++) {
  110. page_alloc = &ring->page_alloc[i];
  111. page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  112. MLX4_EN_ALLOC_ORDER);
  113. if (!page_alloc->page)
  114. goto out;
  115. page_alloc->dma = dma_map_page(priv->ddev, page_alloc->page, 0,
  116. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  117. if (dma_mapping_error(priv->ddev, page_alloc->dma)) {
  118. put_page(page_alloc->page);
  119. page_alloc->page = NULL;
  120. goto out;
  121. }
  122. page_alloc->offset = priv->frag_info[i].frag_align;
  123. en_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
  124. i, page_alloc->page);
  125. }
  126. return 0;
  127. out:
  128. while (i--) {
  129. page_alloc = &ring->page_alloc[i];
  130. dma_unmap_page(priv->ddev, page_alloc->dma,
  131. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  132. put_page(page_alloc->page);
  133. page_alloc->page = NULL;
  134. }
  135. return -ENOMEM;
  136. }
  137. static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
  138. struct mlx4_en_rx_ring *ring)
  139. {
  140. struct mlx4_en_rx_alloc *page_alloc;
  141. int i;
  142. for (i = 0; i < priv->num_frags; i++) {
  143. page_alloc = &ring->page_alloc[i];
  144. en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
  145. i, page_count(page_alloc->page));
  146. dma_unmap_page(priv->ddev, page_alloc->dma,
  147. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  148. put_page(page_alloc->page);
  149. page_alloc->page = NULL;
  150. }
  151. }
  152. static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
  153. struct mlx4_en_rx_ring *ring, int index)
  154. {
  155. struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
  156. int possible_frags;
  157. int i;
  158. /* Set size and memtype fields */
  159. for (i = 0; i < priv->num_frags; i++) {
  160. rx_desc->data[i].byte_count =
  161. cpu_to_be32(priv->frag_info[i].frag_size);
  162. rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
  163. }
  164. /* If the number of used fragments does not fill up the ring stride,
  165. * remaining (unused) fragments must be padded with null address/size
  166. * and a special memory key */
  167. possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
  168. for (i = priv->num_frags; i < possible_frags; i++) {
  169. rx_desc->data[i].byte_count = 0;
  170. rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
  171. rx_desc->data[i].addr = 0;
  172. }
  173. }
  174. static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
  175. struct mlx4_en_rx_ring *ring, int index)
  176. {
  177. struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
  178. struct mlx4_en_rx_alloc *frags = ring->rx_info +
  179. (index << priv->log_rx_info);
  180. return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc);
  181. }
  182. static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
  183. {
  184. *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
  185. }
  186. static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
  187. struct mlx4_en_rx_ring *ring,
  188. int index)
  189. {
  190. struct mlx4_en_rx_alloc *frags;
  191. int nr;
  192. frags = ring->rx_info + (index << priv->log_rx_info);
  193. for (nr = 0; nr < priv->num_frags; nr++) {
  194. en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
  195. mlx4_en_free_frag(priv, frags, nr);
  196. }
  197. }
  198. static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
  199. {
  200. struct mlx4_en_rx_ring *ring;
  201. int ring_ind;
  202. int buf_ind;
  203. int new_size;
  204. for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
  205. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  206. ring = &priv->rx_ring[ring_ind];
  207. if (mlx4_en_prepare_rx_desc(priv, ring,
  208. ring->actual_size)) {
  209. if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
  210. en_err(priv, "Failed to allocate "
  211. "enough rx buffers\n");
  212. return -ENOMEM;
  213. } else {
  214. new_size = rounddown_pow_of_two(ring->actual_size);
  215. en_warn(priv, "Only %d buffers allocated "
  216. "reducing ring size to %d",
  217. ring->actual_size, new_size);
  218. goto reduce_rings;
  219. }
  220. }
  221. ring->actual_size++;
  222. ring->prod++;
  223. }
  224. }
  225. return 0;
  226. reduce_rings:
  227. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  228. ring = &priv->rx_ring[ring_ind];
  229. while (ring->actual_size > new_size) {
  230. ring->actual_size--;
  231. ring->prod--;
  232. mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
  233. }
  234. }
  235. return 0;
  236. }
  237. static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
  238. struct mlx4_en_rx_ring *ring)
  239. {
  240. int index;
  241. en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
  242. ring->cons, ring->prod);
  243. /* Unmap and free Rx buffers */
  244. BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
  245. while (ring->cons != ring->prod) {
  246. index = ring->cons & ring->size_mask;
  247. en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
  248. mlx4_en_free_rx_desc(priv, ring, index);
  249. ++ring->cons;
  250. }
  251. }
  252. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  253. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  254. {
  255. struct mlx4_en_dev *mdev = priv->mdev;
  256. int err = -ENOMEM;
  257. int tmp;
  258. ring->prod = 0;
  259. ring->cons = 0;
  260. ring->size = size;
  261. ring->size_mask = size - 1;
  262. ring->stride = stride;
  263. ring->log_stride = ffs(ring->stride) - 1;
  264. ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
  265. tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
  266. sizeof(struct mlx4_en_rx_alloc));
  267. ring->rx_info = vmalloc(tmp);
  268. if (!ring->rx_info)
  269. return -ENOMEM;
  270. en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
  271. ring->rx_info, tmp);
  272. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
  273. ring->buf_size, 2 * PAGE_SIZE);
  274. if (err)
  275. goto err_ring;
  276. err = mlx4_en_map_buffer(&ring->wqres.buf);
  277. if (err) {
  278. en_err(priv, "Failed to map RX buffer\n");
  279. goto err_hwq;
  280. }
  281. ring->buf = ring->wqres.buf.direct.buf;
  282. return 0;
  283. err_hwq:
  284. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  285. err_ring:
  286. vfree(ring->rx_info);
  287. ring->rx_info = NULL;
  288. return err;
  289. }
  290. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
  291. {
  292. struct mlx4_en_rx_ring *ring;
  293. int i;
  294. int ring_ind;
  295. int err;
  296. int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
  297. DS_SIZE * priv->num_frags);
  298. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  299. ring = &priv->rx_ring[ring_ind];
  300. ring->prod = 0;
  301. ring->cons = 0;
  302. ring->actual_size = 0;
  303. ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
  304. ring->stride = stride;
  305. if (ring->stride <= TXBB_SIZE)
  306. ring->buf += TXBB_SIZE;
  307. ring->log_stride = ffs(ring->stride) - 1;
  308. ring->buf_size = ring->size * ring->stride;
  309. memset(ring->buf, 0, ring->buf_size);
  310. mlx4_en_update_rx_prod_db(ring);
  311. /* Initialize all descriptors */
  312. for (i = 0; i < ring->size; i++)
  313. mlx4_en_init_rx_desc(priv, ring, i);
  314. /* Initialize page allocators */
  315. err = mlx4_en_init_allocator(priv, ring);
  316. if (err) {
  317. en_err(priv, "Failed initializing ring allocator\n");
  318. if (ring->stride <= TXBB_SIZE)
  319. ring->buf -= TXBB_SIZE;
  320. ring_ind--;
  321. goto err_allocator;
  322. }
  323. }
  324. err = mlx4_en_fill_rx_buffers(priv);
  325. if (err)
  326. goto err_buffers;
  327. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  328. ring = &priv->rx_ring[ring_ind];
  329. ring->size_mask = ring->actual_size - 1;
  330. mlx4_en_update_rx_prod_db(ring);
  331. }
  332. return 0;
  333. err_buffers:
  334. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
  335. mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
  336. ring_ind = priv->rx_ring_num - 1;
  337. err_allocator:
  338. while (ring_ind >= 0) {
  339. if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
  340. priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
  341. mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
  342. ring_ind--;
  343. }
  344. return err;
  345. }
  346. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  347. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  348. {
  349. struct mlx4_en_dev *mdev = priv->mdev;
  350. mlx4_en_unmap_buffer(&ring->wqres.buf);
  351. mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
  352. vfree(ring->rx_info);
  353. ring->rx_info = NULL;
  354. #ifdef CONFIG_RFS_ACCEL
  355. mlx4_en_cleanup_filters(priv, ring);
  356. #endif
  357. }
  358. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  359. struct mlx4_en_rx_ring *ring)
  360. {
  361. mlx4_en_free_rx_buf(priv, ring);
  362. if (ring->stride <= TXBB_SIZE)
  363. ring->buf -= TXBB_SIZE;
  364. mlx4_en_destroy_allocator(priv, ring);
  365. }
  366. static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
  367. struct mlx4_en_rx_desc *rx_desc,
  368. struct mlx4_en_rx_alloc *frags,
  369. struct sk_buff *skb,
  370. int length)
  371. {
  372. struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
  373. struct mlx4_en_frag_info *frag_info;
  374. int nr;
  375. dma_addr_t dma;
  376. /* Collect used fragments while replacing them in the HW descriptors */
  377. for (nr = 0; nr < priv->num_frags; nr++) {
  378. frag_info = &priv->frag_info[nr];
  379. if (length <= frag_info->frag_prefix_size)
  380. break;
  381. if (!frags[nr].page)
  382. goto fail;
  383. dma = be64_to_cpu(rx_desc->data[nr].addr);
  384. dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
  385. DMA_FROM_DEVICE);
  386. /* Save page reference in skb */
  387. get_page(frags[nr].page);
  388. __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
  389. skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
  390. skb_frags_rx[nr].page_offset = frags[nr].offset;
  391. skb->truesize += frag_info->frag_stride;
  392. }
  393. /* Adjust size of last fragment to match actual length */
  394. if (nr > 0)
  395. skb_frag_size_set(&skb_frags_rx[nr - 1],
  396. length - priv->frag_info[nr - 1].frag_prefix_size);
  397. return nr;
  398. fail:
  399. while (nr > 0) {
  400. nr--;
  401. __skb_frag_unref(&skb_frags_rx[nr]);
  402. }
  403. return 0;
  404. }
  405. static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
  406. struct mlx4_en_rx_desc *rx_desc,
  407. struct mlx4_en_rx_alloc *frags,
  408. unsigned int length)
  409. {
  410. struct sk_buff *skb;
  411. void *va;
  412. int used_frags;
  413. dma_addr_t dma;
  414. skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
  415. if (!skb) {
  416. en_dbg(RX_ERR, priv, "Failed allocating skb\n");
  417. return NULL;
  418. }
  419. skb_reserve(skb, NET_IP_ALIGN);
  420. skb->len = length;
  421. /* Get pointer to first fragment so we could copy the headers into the
  422. * (linear part of the) skb */
  423. va = page_address(frags[0].page) + frags[0].offset;
  424. if (length <= SMALL_PACKET_SIZE) {
  425. /* We are copying all relevant data to the skb - temporarily
  426. * sync buffers for the copy */
  427. dma = be64_to_cpu(rx_desc->data[0].addr);
  428. dma_sync_single_for_cpu(priv->ddev, dma, length,
  429. DMA_FROM_DEVICE);
  430. skb_copy_to_linear_data(skb, va, length);
  431. skb->tail += length;
  432. } else {
  433. /* Move relevant fragments to skb */
  434. used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
  435. skb, length);
  436. if (unlikely(!used_frags)) {
  437. kfree_skb(skb);
  438. return NULL;
  439. }
  440. skb_shinfo(skb)->nr_frags = used_frags;
  441. /* Copy headers into the skb linear buffer */
  442. memcpy(skb->data, va, HEADER_COPY_SIZE);
  443. skb->tail += HEADER_COPY_SIZE;
  444. /* Skip headers in first fragment */
  445. skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
  446. /* Adjust size of first fragment */
  447. skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
  448. skb->data_len = length - HEADER_COPY_SIZE;
  449. }
  450. return skb;
  451. }
  452. static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
  453. {
  454. int i;
  455. int offset = ETH_HLEN;
  456. for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
  457. if (*(skb->data + offset) != (unsigned char) (i & 0xff))
  458. goto out_loopback;
  459. }
  460. /* Loopback found */
  461. priv->loopback_ok = 1;
  462. out_loopback:
  463. dev_kfree_skb_any(skb);
  464. }
  465. static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
  466. struct mlx4_en_rx_ring *ring)
  467. {
  468. int index = ring->prod & ring->size_mask;
  469. while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
  470. if (mlx4_en_prepare_rx_desc(priv, ring, index))
  471. break;
  472. ring->prod++;
  473. index = ring->prod & ring->size_mask;
  474. }
  475. }
  476. int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
  477. {
  478. struct mlx4_en_priv *priv = netdev_priv(dev);
  479. struct mlx4_cqe *cqe;
  480. struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
  481. struct mlx4_en_rx_alloc *frags;
  482. struct mlx4_en_rx_desc *rx_desc;
  483. struct sk_buff *skb;
  484. int index;
  485. int nr;
  486. unsigned int length;
  487. int polled = 0;
  488. int ip_summed;
  489. int factor = priv->cqe_factor;
  490. if (!priv->port_up)
  491. return 0;
  492. /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
  493. * descriptor offset can be deduced from the CQE index instead of
  494. * reading 'cqe->index' */
  495. index = cq->mcq.cons_index & ring->size_mask;
  496. cqe = &cq->buf[(index << factor) + factor];
  497. /* Process all completed CQEs */
  498. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  499. cq->mcq.cons_index & cq->size)) {
  500. frags = ring->rx_info + (index << priv->log_rx_info);
  501. rx_desc = ring->buf + (index << ring->log_stride);
  502. /*
  503. * make sure we read the CQE after we read the ownership bit
  504. */
  505. rmb();
  506. /* Drop packet on bad receive or bad checksum */
  507. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  508. MLX4_CQE_OPCODE_ERROR)) {
  509. en_err(priv, "CQE completed in error - vendor "
  510. "syndrom:%d syndrom:%d\n",
  511. ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
  512. ((struct mlx4_err_cqe *) cqe)->syndrome);
  513. goto next;
  514. }
  515. if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
  516. en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
  517. goto next;
  518. }
  519. /* Check if we need to drop the packet if SRIOV is not enabled
  520. * and not performing the selftest or flb disabled
  521. */
  522. if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
  523. struct ethhdr *ethh;
  524. dma_addr_t dma;
  525. /* Get pointer to first fragment since we haven't
  526. * skb yet and cast it to ethhdr struct
  527. */
  528. dma = be64_to_cpu(rx_desc->data[0].addr);
  529. dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
  530. DMA_FROM_DEVICE);
  531. ethh = (struct ethhdr *)(page_address(frags[0].page) +
  532. frags[0].offset);
  533. if (is_multicast_ether_addr(ethh->h_dest)) {
  534. struct mlx4_mac_entry *entry;
  535. struct hlist_node *n;
  536. struct hlist_head *bucket;
  537. unsigned int mac_hash;
  538. /* Drop the packet, since HW loopback-ed it */
  539. mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
  540. bucket = &priv->mac_hash[mac_hash];
  541. rcu_read_lock();
  542. hlist_for_each_entry_rcu(entry, n, bucket, hlist) {
  543. if (ether_addr_equal_64bits(entry->mac,
  544. ethh->h_source)) {
  545. rcu_read_unlock();
  546. goto next;
  547. }
  548. }
  549. rcu_read_unlock();
  550. }
  551. }
  552. /*
  553. * Packet is OK - process it.
  554. */
  555. length = be32_to_cpu(cqe->byte_cnt);
  556. length -= ring->fcs_del;
  557. ring->bytes += length;
  558. ring->packets++;
  559. if (likely(dev->features & NETIF_F_RXCSUM)) {
  560. if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
  561. (cqe->checksum == cpu_to_be16(0xffff))) {
  562. ring->csum_ok++;
  563. /* This packet is eligible for GRO if it is:
  564. * - DIX Ethernet (type interpretation)
  565. * - TCP/IP (v4)
  566. * - without IP options
  567. * - not an IP fragment */
  568. if (dev->features & NETIF_F_GRO) {
  569. struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
  570. if (!gro_skb)
  571. goto next;
  572. nr = mlx4_en_complete_rx_desc(priv,
  573. rx_desc, frags, gro_skb,
  574. length);
  575. if (!nr)
  576. goto next;
  577. skb_shinfo(gro_skb)->nr_frags = nr;
  578. gro_skb->len = length;
  579. gro_skb->data_len = length;
  580. gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
  581. if (cqe->vlan_my_qpn &
  582. cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) {
  583. u16 vid = be16_to_cpu(cqe->sl_vid);
  584. __vlan_hwaccel_put_tag(gro_skb, vid);
  585. }
  586. if (dev->features & NETIF_F_RXHASH)
  587. gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  588. skb_record_rx_queue(gro_skb, cq->ring);
  589. napi_gro_frags(&cq->napi);
  590. goto next;
  591. }
  592. /* GRO not possible, complete processing here */
  593. ip_summed = CHECKSUM_UNNECESSARY;
  594. } else {
  595. ip_summed = CHECKSUM_NONE;
  596. ring->csum_none++;
  597. }
  598. } else {
  599. ip_summed = CHECKSUM_NONE;
  600. ring->csum_none++;
  601. }
  602. skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
  603. if (!skb) {
  604. priv->stats.rx_dropped++;
  605. goto next;
  606. }
  607. if (unlikely(priv->validate_loopback)) {
  608. validate_loopback(priv, skb);
  609. goto next;
  610. }
  611. skb->ip_summed = ip_summed;
  612. skb->protocol = eth_type_trans(skb, dev);
  613. skb_record_rx_queue(skb, cq->ring);
  614. if (dev->features & NETIF_F_RXHASH)
  615. skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  616. if (be32_to_cpu(cqe->vlan_my_qpn) &
  617. MLX4_CQE_VLAN_PRESENT_MASK)
  618. __vlan_hwaccel_put_tag(skb, be16_to_cpu(cqe->sl_vid));
  619. /* Push it up the stack */
  620. netif_receive_skb(skb);
  621. next:
  622. for (nr = 0; nr < priv->num_frags; nr++)
  623. mlx4_en_free_frag(priv, frags, nr);
  624. ++cq->mcq.cons_index;
  625. index = (cq->mcq.cons_index) & ring->size_mask;
  626. cqe = &cq->buf[(index << factor) + factor];
  627. if (++polled == budget)
  628. goto out;
  629. }
  630. out:
  631. AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
  632. mlx4_cq_set_ci(&cq->mcq);
  633. wmb(); /* ensure HW sees CQ consumer before we post new buffers */
  634. ring->cons = cq->mcq.cons_index;
  635. mlx4_en_refill_rx_buffers(priv, ring);
  636. mlx4_en_update_rx_prod_db(ring);
  637. return polled;
  638. }
  639. void mlx4_en_rx_irq(struct mlx4_cq *mcq)
  640. {
  641. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  642. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  643. if (priv->port_up)
  644. napi_schedule(&cq->napi);
  645. else
  646. mlx4_en_arm_cq(priv, cq);
  647. }
  648. /* Rx CQ polling - called by NAPI */
  649. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
  650. {
  651. struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
  652. struct net_device *dev = cq->dev;
  653. struct mlx4_en_priv *priv = netdev_priv(dev);
  654. int done;
  655. done = mlx4_en_process_rx_cq(dev, cq, budget);
  656. /* If we used up all the quota - we're probably not done yet... */
  657. if (done == budget)
  658. INC_PERF_COUNTER(priv->pstats.napi_quota);
  659. else {
  660. /* Done for now */
  661. napi_complete(napi);
  662. mlx4_en_arm_cq(priv, cq);
  663. }
  664. return done;
  665. }
  666. /* Calculate the last offset position that accommodates a full fragment
  667. * (assuming fagment size = stride-align) */
  668. static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
  669. {
  670. u16 res = MLX4_EN_ALLOC_SIZE % stride;
  671. u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
  672. en_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
  673. "res:%d offset:%d\n", stride, align, res, offset);
  674. return offset;
  675. }
  676. static int frag_sizes[] = {
  677. FRAG_SZ0,
  678. FRAG_SZ1,
  679. FRAG_SZ2,
  680. FRAG_SZ3
  681. };
  682. void mlx4_en_calc_rx_buf(struct net_device *dev)
  683. {
  684. struct mlx4_en_priv *priv = netdev_priv(dev);
  685. int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
  686. int buf_size = 0;
  687. int i = 0;
  688. while (buf_size < eff_mtu) {
  689. priv->frag_info[i].frag_size =
  690. (eff_mtu > buf_size + frag_sizes[i]) ?
  691. frag_sizes[i] : eff_mtu - buf_size;
  692. priv->frag_info[i].frag_prefix_size = buf_size;
  693. if (!i) {
  694. priv->frag_info[i].frag_align = NET_IP_ALIGN;
  695. priv->frag_info[i].frag_stride =
  696. ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
  697. } else {
  698. priv->frag_info[i].frag_align = 0;
  699. priv->frag_info[i].frag_stride =
  700. ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
  701. }
  702. priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
  703. priv, priv->frag_info[i].frag_stride,
  704. priv->frag_info[i].frag_align);
  705. buf_size += priv->frag_info[i].frag_size;
  706. i++;
  707. }
  708. priv->num_frags = i;
  709. priv->rx_skb_size = eff_mtu;
  710. priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
  711. en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
  712. "num_frags:%d):\n", eff_mtu, priv->num_frags);
  713. for (i = 0; i < priv->num_frags; i++) {
  714. en_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
  715. "stride:%d last_offset:%d\n", i,
  716. priv->frag_info[i].frag_size,
  717. priv->frag_info[i].frag_prefix_size,
  718. priv->frag_info[i].frag_align,
  719. priv->frag_info[i].frag_stride,
  720. priv->frag_info[i].last_offset);
  721. }
  722. }
  723. /* RSS related functions */
  724. static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
  725. struct mlx4_en_rx_ring *ring,
  726. enum mlx4_qp_state *state,
  727. struct mlx4_qp *qp)
  728. {
  729. struct mlx4_en_dev *mdev = priv->mdev;
  730. struct mlx4_qp_context *context;
  731. int err = 0;
  732. context = kmalloc(sizeof(*context), GFP_KERNEL);
  733. if (!context)
  734. return -ENOMEM;
  735. err = mlx4_qp_alloc(mdev->dev, qpn, qp);
  736. if (err) {
  737. en_err(priv, "Failed to allocate qp #%x\n", qpn);
  738. goto out;
  739. }
  740. qp->event = mlx4_en_sqp_event;
  741. memset(context, 0, sizeof *context);
  742. mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
  743. qpn, ring->cqn, -1, context);
  744. context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
  745. /* Cancel FCS removal if FW allows */
  746. if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
  747. context->param3 |= cpu_to_be32(1 << 29);
  748. ring->fcs_del = ETH_FCS_LEN;
  749. } else
  750. ring->fcs_del = 0;
  751. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
  752. if (err) {
  753. mlx4_qp_remove(mdev->dev, qp);
  754. mlx4_qp_free(mdev->dev, qp);
  755. }
  756. mlx4_en_update_rx_prod_db(ring);
  757. out:
  758. kfree(context);
  759. return err;
  760. }
  761. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
  762. {
  763. int err;
  764. u32 qpn;
  765. err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
  766. if (err) {
  767. en_err(priv, "Failed reserving drop qpn\n");
  768. return err;
  769. }
  770. err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
  771. if (err) {
  772. en_err(priv, "Failed allocating drop qp\n");
  773. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  774. return err;
  775. }
  776. return 0;
  777. }
  778. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
  779. {
  780. u32 qpn;
  781. qpn = priv->drop_qp.qpn;
  782. mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
  783. mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
  784. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  785. }
  786. /* Allocate rx qp's and configure them according to rss map */
  787. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
  788. {
  789. struct mlx4_en_dev *mdev = priv->mdev;
  790. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  791. struct mlx4_qp_context context;
  792. struct mlx4_rss_context *rss_context;
  793. int rss_rings;
  794. void *ptr;
  795. u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
  796. MLX4_RSS_TCP_IPV6);
  797. int i, qpn;
  798. int err = 0;
  799. int good_qps = 0;
  800. static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
  801. 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
  802. 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
  803. en_dbg(DRV, priv, "Configuring rss steering\n");
  804. err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
  805. priv->rx_ring_num,
  806. &rss_map->base_qpn);
  807. if (err) {
  808. en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
  809. return err;
  810. }
  811. for (i = 0; i < priv->rx_ring_num; i++) {
  812. qpn = rss_map->base_qpn + i;
  813. err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
  814. &rss_map->state[i],
  815. &rss_map->qps[i]);
  816. if (err)
  817. goto rss_err;
  818. ++good_qps;
  819. }
  820. /* Configure RSS indirection qp */
  821. err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
  822. if (err) {
  823. en_err(priv, "Failed to allocate RSS indirection QP\n");
  824. goto rss_err;
  825. }
  826. rss_map->indir_qp.event = mlx4_en_sqp_event;
  827. mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
  828. priv->rx_ring[0].cqn, -1, &context);
  829. if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
  830. rss_rings = priv->rx_ring_num;
  831. else
  832. rss_rings = priv->prof->rss_rings;
  833. ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
  834. + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
  835. rss_context = ptr;
  836. rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
  837. (rss_map->base_qpn));
  838. rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
  839. if (priv->mdev->profile.udp_rss) {
  840. rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
  841. rss_context->base_qpn_udp = rss_context->default_qpn;
  842. }
  843. rss_context->flags = rss_mask;
  844. rss_context->hash_fn = MLX4_RSS_HASH_TOP;
  845. for (i = 0; i < 10; i++)
  846. rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
  847. err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
  848. &rss_map->indir_qp, &rss_map->indir_state);
  849. if (err)
  850. goto indir_err;
  851. return 0;
  852. indir_err:
  853. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  854. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  855. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  856. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  857. rss_err:
  858. for (i = 0; i < good_qps; i++) {
  859. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  860. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  861. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  862. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  863. }
  864. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  865. return err;
  866. }
  867. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
  868. {
  869. struct mlx4_en_dev *mdev = priv->mdev;
  870. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  871. int i;
  872. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  873. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  874. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  875. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  876. for (i = 0; i < priv->rx_ring_num; i++) {
  877. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  878. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  879. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  880. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  881. }
  882. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  883. }