gpio.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * OMAP850 specific GPIO registers
  78. */
  79. #define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  80. #define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  81. #define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  82. #define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  83. #define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  84. #define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  85. #define OMAP850_GPIO_DATA_INPUT 0x00
  86. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  87. #define OMAP850_GPIO_DIR_CONTROL 0x08
  88. #define OMAP850_GPIO_INT_CONTROL 0x0c
  89. #define OMAP850_GPIO_INT_MASK 0x10
  90. #define OMAP850_GPIO_INT_STATUS 0x14
  91. /*
  92. * omap24xx specific GPIO registers
  93. */
  94. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  95. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  96. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  97. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  98. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  99. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  100. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  101. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  102. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  103. #define OMAP24XX_GPIO_REVISION 0x0000
  104. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  105. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  106. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  107. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  108. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  109. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  110. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  111. #define OMAP24XX_GPIO_CTRL 0x0030
  112. #define OMAP24XX_GPIO_OE 0x0034
  113. #define OMAP24XX_GPIO_DATAIN 0x0038
  114. #define OMAP24XX_GPIO_DATAOUT 0x003c
  115. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  116. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  117. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  118. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  119. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  120. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  121. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  122. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  123. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  124. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  125. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  126. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  127. /*
  128. * omap34xx specific GPIO registers
  129. */
  130. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  131. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  132. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  133. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  134. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  135. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  136. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  137. struct gpio_bank {
  138. void __iomem *base;
  139. u16 irq;
  140. u16 virtual_irq_start;
  141. int method;
  142. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  143. u32 suspend_wakeup;
  144. u32 saved_wakeup;
  145. #endif
  146. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  147. u32 non_wakeup_gpios;
  148. u32 enabled_non_wakeup_gpios;
  149. u32 saved_datain;
  150. u32 saved_fallingdetect;
  151. u32 saved_risingdetect;
  152. #endif
  153. u32 level_mask;
  154. spinlock_t lock;
  155. struct gpio_chip chip;
  156. struct clk *dbck;
  157. };
  158. #define METHOD_MPUIO 0
  159. #define METHOD_GPIO_1510 1
  160. #define METHOD_GPIO_1610 2
  161. #define METHOD_GPIO_730 3
  162. #define METHOD_GPIO_850 4
  163. #define METHOD_GPIO_24XX 5
  164. #ifdef CONFIG_ARCH_OMAP16XX
  165. static struct gpio_bank gpio_bank_1610[5] = {
  166. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  167. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  168. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  169. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  170. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  171. };
  172. #endif
  173. #ifdef CONFIG_ARCH_OMAP15XX
  174. static struct gpio_bank gpio_bank_1510[2] = {
  175. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  176. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  177. };
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP730
  180. static struct gpio_bank gpio_bank_730[7] = {
  181. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  182. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  183. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  184. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  185. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  186. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  187. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  188. };
  189. #endif
  190. #ifdef CONFIG_ARCH_OMAP850
  191. static struct gpio_bank gpio_bank_850[7] = {
  192. { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  193. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  194. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  195. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  196. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  197. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  198. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  199. };
  200. #endif
  201. #ifdef CONFIG_ARCH_OMAP24XX
  202. static struct gpio_bank gpio_bank_242x[4] = {
  203. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  204. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  205. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  206. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  207. };
  208. static struct gpio_bank gpio_bank_243x[5] = {
  209. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  210. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  211. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  212. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  213. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  214. };
  215. #endif
  216. #ifdef CONFIG_ARCH_OMAP34XX
  217. static struct gpio_bank gpio_bank_34xx[6] = {
  218. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  219. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  220. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  221. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  222. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  223. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  224. };
  225. #endif
  226. static struct gpio_bank *gpio_bank;
  227. static int gpio_bank_count;
  228. static inline struct gpio_bank *get_gpio_bank(int gpio)
  229. {
  230. if (cpu_is_omap15xx()) {
  231. if (OMAP_GPIO_IS_MPUIO(gpio))
  232. return &gpio_bank[0];
  233. return &gpio_bank[1];
  234. }
  235. if (cpu_is_omap16xx()) {
  236. if (OMAP_GPIO_IS_MPUIO(gpio))
  237. return &gpio_bank[0];
  238. return &gpio_bank[1 + (gpio >> 4)];
  239. }
  240. if (cpu_is_omap7xx()) {
  241. if (OMAP_GPIO_IS_MPUIO(gpio))
  242. return &gpio_bank[0];
  243. return &gpio_bank[1 + (gpio >> 5)];
  244. }
  245. if (cpu_is_omap24xx())
  246. return &gpio_bank[gpio >> 5];
  247. if (cpu_is_omap34xx())
  248. return &gpio_bank[gpio >> 5];
  249. BUG();
  250. return NULL;
  251. }
  252. static inline int get_gpio_index(int gpio)
  253. {
  254. if (cpu_is_omap7xx())
  255. return gpio & 0x1f;
  256. if (cpu_is_omap24xx())
  257. return gpio & 0x1f;
  258. if (cpu_is_omap34xx())
  259. return gpio & 0x1f;
  260. return gpio & 0x0f;
  261. }
  262. static inline int gpio_valid(int gpio)
  263. {
  264. if (gpio < 0)
  265. return -1;
  266. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  267. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  268. return -1;
  269. return 0;
  270. }
  271. if (cpu_is_omap15xx() && gpio < 16)
  272. return 0;
  273. if ((cpu_is_omap16xx()) && gpio < 64)
  274. return 0;
  275. if (cpu_is_omap7xx() && gpio < 192)
  276. return 0;
  277. if (cpu_is_omap24xx() && gpio < 128)
  278. return 0;
  279. if (cpu_is_omap34xx() && gpio < 192)
  280. return 0;
  281. return -1;
  282. }
  283. static int check_gpio(int gpio)
  284. {
  285. if (unlikely(gpio_valid(gpio)) < 0) {
  286. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  287. dump_stack();
  288. return -1;
  289. }
  290. return 0;
  291. }
  292. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  293. {
  294. void __iomem *reg = bank->base;
  295. u32 l;
  296. switch (bank->method) {
  297. #ifdef CONFIG_ARCH_OMAP1
  298. case METHOD_MPUIO:
  299. reg += OMAP_MPUIO_IO_CNTL;
  300. break;
  301. #endif
  302. #ifdef CONFIG_ARCH_OMAP15XX
  303. case METHOD_GPIO_1510:
  304. reg += OMAP1510_GPIO_DIR_CONTROL;
  305. break;
  306. #endif
  307. #ifdef CONFIG_ARCH_OMAP16XX
  308. case METHOD_GPIO_1610:
  309. reg += OMAP1610_GPIO_DIRECTION;
  310. break;
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP730
  313. case METHOD_GPIO_730:
  314. reg += OMAP730_GPIO_DIR_CONTROL;
  315. break;
  316. #endif
  317. #ifdef CONFIG_ARCH_OMAP850
  318. case METHOD_GPIO_850:
  319. reg += OMAP850_GPIO_DIR_CONTROL;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  323. case METHOD_GPIO_24XX:
  324. reg += OMAP24XX_GPIO_OE;
  325. break;
  326. #endif
  327. default:
  328. WARN_ON(1);
  329. return;
  330. }
  331. l = __raw_readl(reg);
  332. if (is_input)
  333. l |= 1 << gpio;
  334. else
  335. l &= ~(1 << gpio);
  336. __raw_writel(l, reg);
  337. }
  338. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  339. {
  340. void __iomem *reg = bank->base;
  341. u32 l = 0;
  342. switch (bank->method) {
  343. #ifdef CONFIG_ARCH_OMAP1
  344. case METHOD_MPUIO:
  345. reg += OMAP_MPUIO_OUTPUT;
  346. l = __raw_readl(reg);
  347. if (enable)
  348. l |= 1 << gpio;
  349. else
  350. l &= ~(1 << gpio);
  351. break;
  352. #endif
  353. #ifdef CONFIG_ARCH_OMAP15XX
  354. case METHOD_GPIO_1510:
  355. reg += OMAP1510_GPIO_DATA_OUTPUT;
  356. l = __raw_readl(reg);
  357. if (enable)
  358. l |= 1 << gpio;
  359. else
  360. l &= ~(1 << gpio);
  361. break;
  362. #endif
  363. #ifdef CONFIG_ARCH_OMAP16XX
  364. case METHOD_GPIO_1610:
  365. if (enable)
  366. reg += OMAP1610_GPIO_SET_DATAOUT;
  367. else
  368. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  369. l = 1 << gpio;
  370. break;
  371. #endif
  372. #ifdef CONFIG_ARCH_OMAP730
  373. case METHOD_GPIO_730:
  374. reg += OMAP730_GPIO_DATA_OUTPUT;
  375. l = __raw_readl(reg);
  376. if (enable)
  377. l |= 1 << gpio;
  378. else
  379. l &= ~(1 << gpio);
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP850
  383. case METHOD_GPIO_850:
  384. reg += OMAP850_GPIO_DATA_OUTPUT;
  385. l = __raw_readl(reg);
  386. if (enable)
  387. l |= 1 << gpio;
  388. else
  389. l &= ~(1 << gpio);
  390. break;
  391. #endif
  392. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  393. case METHOD_GPIO_24XX:
  394. if (enable)
  395. reg += OMAP24XX_GPIO_SETDATAOUT;
  396. else
  397. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  398. l = 1 << gpio;
  399. break;
  400. #endif
  401. default:
  402. WARN_ON(1);
  403. return;
  404. }
  405. __raw_writel(l, reg);
  406. }
  407. static int __omap_get_gpio_datain(int gpio)
  408. {
  409. struct gpio_bank *bank;
  410. void __iomem *reg;
  411. if (check_gpio(gpio) < 0)
  412. return -EINVAL;
  413. bank = get_gpio_bank(gpio);
  414. reg = bank->base;
  415. switch (bank->method) {
  416. #ifdef CONFIG_ARCH_OMAP1
  417. case METHOD_MPUIO:
  418. reg += OMAP_MPUIO_INPUT_LATCH;
  419. break;
  420. #endif
  421. #ifdef CONFIG_ARCH_OMAP15XX
  422. case METHOD_GPIO_1510:
  423. reg += OMAP1510_GPIO_DATA_INPUT;
  424. break;
  425. #endif
  426. #ifdef CONFIG_ARCH_OMAP16XX
  427. case METHOD_GPIO_1610:
  428. reg += OMAP1610_GPIO_DATAIN;
  429. break;
  430. #endif
  431. #ifdef CONFIG_ARCH_OMAP730
  432. case METHOD_GPIO_730:
  433. reg += OMAP730_GPIO_DATA_INPUT;
  434. break;
  435. #endif
  436. #ifdef CONFIG_ARCH_OMAP850
  437. case METHOD_GPIO_850:
  438. reg += OMAP850_GPIO_DATA_INPUT;
  439. break;
  440. #endif
  441. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  442. case METHOD_GPIO_24XX:
  443. reg += OMAP24XX_GPIO_DATAIN;
  444. break;
  445. #endif
  446. default:
  447. return -EINVAL;
  448. }
  449. return (__raw_readl(reg)
  450. & (1 << get_gpio_index(gpio))) != 0;
  451. }
  452. #define MOD_REG_BIT(reg, bit_mask, set) \
  453. do { \
  454. int l = __raw_readl(base + reg); \
  455. if (set) l |= bit_mask; \
  456. else l &= ~bit_mask; \
  457. __raw_writel(l, base + reg); \
  458. } while(0)
  459. void omap_set_gpio_debounce(int gpio, int enable)
  460. {
  461. struct gpio_bank *bank;
  462. void __iomem *reg;
  463. unsigned long flags;
  464. u32 val, l = 1 << get_gpio_index(gpio);
  465. if (cpu_class_is_omap1())
  466. return;
  467. bank = get_gpio_bank(gpio);
  468. reg = bank->base;
  469. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  470. spin_lock_irqsave(&bank->lock, flags);
  471. val = __raw_readl(reg);
  472. if (enable && !(val & l))
  473. val |= l;
  474. else if (!enable && (val & l))
  475. val &= ~l;
  476. else
  477. goto done;
  478. if (cpu_is_omap34xx()) {
  479. if (enable)
  480. clk_enable(bank->dbck);
  481. else
  482. clk_disable(bank->dbck);
  483. }
  484. __raw_writel(val, reg);
  485. done:
  486. spin_unlock_irqrestore(&bank->lock, flags);
  487. }
  488. EXPORT_SYMBOL(omap_set_gpio_debounce);
  489. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  490. {
  491. struct gpio_bank *bank;
  492. void __iomem *reg;
  493. if (cpu_class_is_omap1())
  494. return;
  495. bank = get_gpio_bank(gpio);
  496. reg = bank->base;
  497. enc_time &= 0xff;
  498. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  499. __raw_writel(enc_time, reg);
  500. }
  501. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  502. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  503. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  504. int trigger)
  505. {
  506. void __iomem *base = bank->base;
  507. u32 gpio_bit = 1 << gpio;
  508. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  509. trigger & IRQ_TYPE_LEVEL_LOW);
  510. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  511. trigger & IRQ_TYPE_LEVEL_HIGH);
  512. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  513. trigger & IRQ_TYPE_EDGE_RISING);
  514. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  515. trigger & IRQ_TYPE_EDGE_FALLING);
  516. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  517. if (trigger != 0)
  518. __raw_writel(1 << gpio, bank->base
  519. + OMAP24XX_GPIO_SETWKUENA);
  520. else
  521. __raw_writel(1 << gpio, bank->base
  522. + OMAP24XX_GPIO_CLEARWKUENA);
  523. } else {
  524. if (trigger != 0)
  525. bank->enabled_non_wakeup_gpios |= gpio_bit;
  526. else
  527. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  528. }
  529. bank->level_mask =
  530. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  531. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  532. }
  533. #endif
  534. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  535. {
  536. void __iomem *reg = bank->base;
  537. u32 l = 0;
  538. switch (bank->method) {
  539. #ifdef CONFIG_ARCH_OMAP1
  540. case METHOD_MPUIO:
  541. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  542. l = __raw_readl(reg);
  543. if (trigger & IRQ_TYPE_EDGE_RISING)
  544. l |= 1 << gpio;
  545. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  546. l &= ~(1 << gpio);
  547. else
  548. goto bad;
  549. break;
  550. #endif
  551. #ifdef CONFIG_ARCH_OMAP15XX
  552. case METHOD_GPIO_1510:
  553. reg += OMAP1510_GPIO_INT_CONTROL;
  554. l = __raw_readl(reg);
  555. if (trigger & IRQ_TYPE_EDGE_RISING)
  556. l |= 1 << gpio;
  557. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  558. l &= ~(1 << gpio);
  559. else
  560. goto bad;
  561. break;
  562. #endif
  563. #ifdef CONFIG_ARCH_OMAP16XX
  564. case METHOD_GPIO_1610:
  565. if (gpio & 0x08)
  566. reg += OMAP1610_GPIO_EDGE_CTRL2;
  567. else
  568. reg += OMAP1610_GPIO_EDGE_CTRL1;
  569. gpio &= 0x07;
  570. l = __raw_readl(reg);
  571. l &= ~(3 << (gpio << 1));
  572. if (trigger & IRQ_TYPE_EDGE_RISING)
  573. l |= 2 << (gpio << 1);
  574. if (trigger & IRQ_TYPE_EDGE_FALLING)
  575. l |= 1 << (gpio << 1);
  576. if (trigger)
  577. /* Enable wake-up during idle for dynamic tick */
  578. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  579. else
  580. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  581. break;
  582. #endif
  583. #ifdef CONFIG_ARCH_OMAP730
  584. case METHOD_GPIO_730:
  585. reg += OMAP730_GPIO_INT_CONTROL;
  586. l = __raw_readl(reg);
  587. if (trigger & IRQ_TYPE_EDGE_RISING)
  588. l |= 1 << gpio;
  589. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  590. l &= ~(1 << gpio);
  591. else
  592. goto bad;
  593. break;
  594. #endif
  595. #ifdef CONFIG_ARCH_OMAP850
  596. case METHOD_GPIO_850:
  597. reg += OMAP850_GPIO_INT_CONTROL;
  598. l = __raw_readl(reg);
  599. if (trigger & IRQ_TYPE_EDGE_RISING)
  600. l |= 1 << gpio;
  601. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  602. l &= ~(1 << gpio);
  603. else
  604. goto bad;
  605. break;
  606. #endif
  607. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  608. case METHOD_GPIO_24XX:
  609. set_24xx_gpio_triggering(bank, gpio, trigger);
  610. break;
  611. #endif
  612. default:
  613. goto bad;
  614. }
  615. __raw_writel(l, reg);
  616. return 0;
  617. bad:
  618. return -EINVAL;
  619. }
  620. static int gpio_irq_type(unsigned irq, unsigned type)
  621. {
  622. struct gpio_bank *bank;
  623. unsigned gpio;
  624. int retval;
  625. unsigned long flags;
  626. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  627. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  628. else
  629. gpio = irq - IH_GPIO_BASE;
  630. if (check_gpio(gpio) < 0)
  631. return -EINVAL;
  632. if (type & ~IRQ_TYPE_SENSE_MASK)
  633. return -EINVAL;
  634. /* OMAP1 allows only only edge triggering */
  635. if (!cpu_class_is_omap2()
  636. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  637. return -EINVAL;
  638. bank = get_irq_chip_data(irq);
  639. spin_lock_irqsave(&bank->lock, flags);
  640. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  641. if (retval == 0) {
  642. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  643. irq_desc[irq].status |= type;
  644. }
  645. spin_unlock_irqrestore(&bank->lock, flags);
  646. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  647. __set_irq_handler_unlocked(irq, handle_level_irq);
  648. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  649. __set_irq_handler_unlocked(irq, handle_edge_irq);
  650. return retval;
  651. }
  652. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  653. {
  654. void __iomem *reg = bank->base;
  655. switch (bank->method) {
  656. #ifdef CONFIG_ARCH_OMAP1
  657. case METHOD_MPUIO:
  658. /* MPUIO irqstatus is reset by reading the status register,
  659. * so do nothing here */
  660. return;
  661. #endif
  662. #ifdef CONFIG_ARCH_OMAP15XX
  663. case METHOD_GPIO_1510:
  664. reg += OMAP1510_GPIO_INT_STATUS;
  665. break;
  666. #endif
  667. #ifdef CONFIG_ARCH_OMAP16XX
  668. case METHOD_GPIO_1610:
  669. reg += OMAP1610_GPIO_IRQSTATUS1;
  670. break;
  671. #endif
  672. #ifdef CONFIG_ARCH_OMAP730
  673. case METHOD_GPIO_730:
  674. reg += OMAP730_GPIO_INT_STATUS;
  675. break;
  676. #endif
  677. #ifdef CONFIG_ARCH_OMAP850
  678. case METHOD_GPIO_850:
  679. reg += OMAP850_GPIO_INT_STATUS;
  680. break;
  681. #endif
  682. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  683. case METHOD_GPIO_24XX:
  684. reg += OMAP24XX_GPIO_IRQSTATUS1;
  685. break;
  686. #endif
  687. default:
  688. WARN_ON(1);
  689. return;
  690. }
  691. __raw_writel(gpio_mask, reg);
  692. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  693. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  694. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  695. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  696. __raw_writel(gpio_mask, reg);
  697. /* Flush posted write for the irq status to avoid spurious interrupts */
  698. __raw_readl(reg);
  699. #endif
  700. }
  701. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  702. {
  703. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  704. }
  705. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  706. {
  707. void __iomem *reg = bank->base;
  708. int inv = 0;
  709. u32 l;
  710. u32 mask;
  711. switch (bank->method) {
  712. #ifdef CONFIG_ARCH_OMAP1
  713. case METHOD_MPUIO:
  714. reg += OMAP_MPUIO_GPIO_MASKIT;
  715. mask = 0xffff;
  716. inv = 1;
  717. break;
  718. #endif
  719. #ifdef CONFIG_ARCH_OMAP15XX
  720. case METHOD_GPIO_1510:
  721. reg += OMAP1510_GPIO_INT_MASK;
  722. mask = 0xffff;
  723. inv = 1;
  724. break;
  725. #endif
  726. #ifdef CONFIG_ARCH_OMAP16XX
  727. case METHOD_GPIO_1610:
  728. reg += OMAP1610_GPIO_IRQENABLE1;
  729. mask = 0xffff;
  730. break;
  731. #endif
  732. #ifdef CONFIG_ARCH_OMAP730
  733. case METHOD_GPIO_730:
  734. reg += OMAP730_GPIO_INT_MASK;
  735. mask = 0xffffffff;
  736. inv = 1;
  737. break;
  738. #endif
  739. #ifdef CONFIG_ARCH_OMAP850
  740. case METHOD_GPIO_850:
  741. reg += OMAP850_GPIO_INT_MASK;
  742. mask = 0xffffffff;
  743. inv = 1;
  744. break;
  745. #endif
  746. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  747. case METHOD_GPIO_24XX:
  748. reg += OMAP24XX_GPIO_IRQENABLE1;
  749. mask = 0xffffffff;
  750. break;
  751. #endif
  752. default:
  753. WARN_ON(1);
  754. return 0;
  755. }
  756. l = __raw_readl(reg);
  757. if (inv)
  758. l = ~l;
  759. l &= mask;
  760. return l;
  761. }
  762. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  763. {
  764. void __iomem *reg = bank->base;
  765. u32 l;
  766. switch (bank->method) {
  767. #ifdef CONFIG_ARCH_OMAP1
  768. case METHOD_MPUIO:
  769. reg += OMAP_MPUIO_GPIO_MASKIT;
  770. l = __raw_readl(reg);
  771. if (enable)
  772. l &= ~(gpio_mask);
  773. else
  774. l |= gpio_mask;
  775. break;
  776. #endif
  777. #ifdef CONFIG_ARCH_OMAP15XX
  778. case METHOD_GPIO_1510:
  779. reg += OMAP1510_GPIO_INT_MASK;
  780. l = __raw_readl(reg);
  781. if (enable)
  782. l &= ~(gpio_mask);
  783. else
  784. l |= gpio_mask;
  785. break;
  786. #endif
  787. #ifdef CONFIG_ARCH_OMAP16XX
  788. case METHOD_GPIO_1610:
  789. if (enable)
  790. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  791. else
  792. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  793. l = gpio_mask;
  794. break;
  795. #endif
  796. #ifdef CONFIG_ARCH_OMAP730
  797. case METHOD_GPIO_730:
  798. reg += OMAP730_GPIO_INT_MASK;
  799. l = __raw_readl(reg);
  800. if (enable)
  801. l &= ~(gpio_mask);
  802. else
  803. l |= gpio_mask;
  804. break;
  805. #endif
  806. #ifdef CONFIG_ARCH_OMAP850
  807. case METHOD_GPIO_850:
  808. reg += OMAP850_GPIO_INT_MASK;
  809. l = __raw_readl(reg);
  810. if (enable)
  811. l &= ~(gpio_mask);
  812. else
  813. l |= gpio_mask;
  814. break;
  815. #endif
  816. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  817. case METHOD_GPIO_24XX:
  818. if (enable)
  819. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  820. else
  821. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  822. l = gpio_mask;
  823. break;
  824. #endif
  825. default:
  826. WARN_ON(1);
  827. return;
  828. }
  829. __raw_writel(l, reg);
  830. }
  831. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  832. {
  833. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  834. }
  835. /*
  836. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  837. * 1510 does not seem to have a wake-up register. If JTAG is connected
  838. * to the target, system will wake up always on GPIO events. While
  839. * system is running all registered GPIO interrupts need to have wake-up
  840. * enabled. When system is suspended, only selected GPIO interrupts need
  841. * to have wake-up enabled.
  842. */
  843. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  844. {
  845. unsigned long flags;
  846. switch (bank->method) {
  847. #ifdef CONFIG_ARCH_OMAP16XX
  848. case METHOD_MPUIO:
  849. case METHOD_GPIO_1610:
  850. spin_lock_irqsave(&bank->lock, flags);
  851. if (enable)
  852. bank->suspend_wakeup |= (1 << gpio);
  853. else
  854. bank->suspend_wakeup &= ~(1 << gpio);
  855. spin_unlock_irqrestore(&bank->lock, flags);
  856. return 0;
  857. #endif
  858. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  859. case METHOD_GPIO_24XX:
  860. if (bank->non_wakeup_gpios & (1 << gpio)) {
  861. printk(KERN_ERR "Unable to modify wakeup on "
  862. "non-wakeup GPIO%d\n",
  863. (bank - gpio_bank) * 32 + gpio);
  864. return -EINVAL;
  865. }
  866. spin_lock_irqsave(&bank->lock, flags);
  867. if (enable)
  868. bank->suspend_wakeup |= (1 << gpio);
  869. else
  870. bank->suspend_wakeup &= ~(1 << gpio);
  871. spin_unlock_irqrestore(&bank->lock, flags);
  872. return 0;
  873. #endif
  874. default:
  875. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  876. bank->method);
  877. return -EINVAL;
  878. }
  879. }
  880. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  881. {
  882. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  883. _set_gpio_irqenable(bank, gpio, 0);
  884. _clear_gpio_irqstatus(bank, gpio);
  885. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  886. }
  887. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  888. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  889. {
  890. unsigned int gpio = irq - IH_GPIO_BASE;
  891. struct gpio_bank *bank;
  892. int retval;
  893. if (check_gpio(gpio) < 0)
  894. return -ENODEV;
  895. bank = get_irq_chip_data(irq);
  896. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  897. return retval;
  898. }
  899. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  900. {
  901. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  902. unsigned long flags;
  903. spin_lock_irqsave(&bank->lock, flags);
  904. /* Set trigger to none. You need to enable the desired trigger with
  905. * request_irq() or set_irq_type().
  906. */
  907. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  908. #ifdef CONFIG_ARCH_OMAP15XX
  909. if (bank->method == METHOD_GPIO_1510) {
  910. void __iomem *reg;
  911. /* Claim the pin for MPU */
  912. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  913. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  914. }
  915. #endif
  916. spin_unlock_irqrestore(&bank->lock, flags);
  917. return 0;
  918. }
  919. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  920. {
  921. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  922. unsigned long flags;
  923. spin_lock_irqsave(&bank->lock, flags);
  924. #ifdef CONFIG_ARCH_OMAP16XX
  925. if (bank->method == METHOD_GPIO_1610) {
  926. /* Disable wake-up during idle for dynamic tick */
  927. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  928. __raw_writel(1 << offset, reg);
  929. }
  930. #endif
  931. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  932. if (bank->method == METHOD_GPIO_24XX) {
  933. /* Disable wake-up during idle for dynamic tick */
  934. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  935. __raw_writel(1 << offset, reg);
  936. }
  937. #endif
  938. _reset_gpio(bank, bank->chip.base + offset);
  939. spin_unlock_irqrestore(&bank->lock, flags);
  940. }
  941. /*
  942. * We need to unmask the GPIO bank interrupt as soon as possible to
  943. * avoid missing GPIO interrupts for other lines in the bank.
  944. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  945. * in the bank to avoid missing nested interrupts for a GPIO line.
  946. * If we wait to unmask individual GPIO lines in the bank after the
  947. * line's interrupt handler has been run, we may miss some nested
  948. * interrupts.
  949. */
  950. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  951. {
  952. void __iomem *isr_reg = NULL;
  953. u32 isr;
  954. unsigned int gpio_irq;
  955. struct gpio_bank *bank;
  956. u32 retrigger = 0;
  957. int unmasked = 0;
  958. desc->chip->ack(irq);
  959. bank = get_irq_data(irq);
  960. #ifdef CONFIG_ARCH_OMAP1
  961. if (bank->method == METHOD_MPUIO)
  962. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  963. #endif
  964. #ifdef CONFIG_ARCH_OMAP15XX
  965. if (bank->method == METHOD_GPIO_1510)
  966. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  967. #endif
  968. #if defined(CONFIG_ARCH_OMAP16XX)
  969. if (bank->method == METHOD_GPIO_1610)
  970. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  971. #endif
  972. #ifdef CONFIG_ARCH_OMAP730
  973. if (bank->method == METHOD_GPIO_730)
  974. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  975. #endif
  976. #ifdef CONFIG_ARCH_OMAP850
  977. if (bank->method == METHOD_GPIO_850)
  978. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  979. #endif
  980. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  981. if (bank->method == METHOD_GPIO_24XX)
  982. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  983. #endif
  984. while(1) {
  985. u32 isr_saved, level_mask = 0;
  986. u32 enabled;
  987. enabled = _get_gpio_irqbank_mask(bank);
  988. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  989. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  990. isr &= 0x0000ffff;
  991. if (cpu_class_is_omap2()) {
  992. level_mask = bank->level_mask & enabled;
  993. }
  994. /* clear edge sensitive interrupts before handler(s) are
  995. called so that we don't miss any interrupt occurred while
  996. executing them */
  997. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  998. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  999. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1000. /* if there is only edge sensitive GPIO pin interrupts
  1001. configured, we could unmask GPIO bank interrupt immediately */
  1002. if (!level_mask && !unmasked) {
  1003. unmasked = 1;
  1004. desc->chip->unmask(irq);
  1005. }
  1006. isr |= retrigger;
  1007. retrigger = 0;
  1008. if (!isr)
  1009. break;
  1010. gpio_irq = bank->virtual_irq_start;
  1011. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1012. if (!(isr & 1))
  1013. continue;
  1014. generic_handle_irq(gpio_irq);
  1015. }
  1016. }
  1017. /* if bank has any level sensitive GPIO pin interrupt
  1018. configured, we must unmask the bank interrupt only after
  1019. handler(s) are executed in order to avoid spurious bank
  1020. interrupt */
  1021. if (!unmasked)
  1022. desc->chip->unmask(irq);
  1023. }
  1024. static void gpio_irq_shutdown(unsigned int irq)
  1025. {
  1026. unsigned int gpio = irq - IH_GPIO_BASE;
  1027. struct gpio_bank *bank = get_irq_chip_data(irq);
  1028. _reset_gpio(bank, gpio);
  1029. }
  1030. static void gpio_ack_irq(unsigned int irq)
  1031. {
  1032. unsigned int gpio = irq - IH_GPIO_BASE;
  1033. struct gpio_bank *bank = get_irq_chip_data(irq);
  1034. _clear_gpio_irqstatus(bank, gpio);
  1035. }
  1036. static void gpio_mask_irq(unsigned int irq)
  1037. {
  1038. unsigned int gpio = irq - IH_GPIO_BASE;
  1039. struct gpio_bank *bank = get_irq_chip_data(irq);
  1040. _set_gpio_irqenable(bank, gpio, 0);
  1041. }
  1042. static void gpio_unmask_irq(unsigned int irq)
  1043. {
  1044. unsigned int gpio = irq - IH_GPIO_BASE;
  1045. struct gpio_bank *bank = get_irq_chip_data(irq);
  1046. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1047. /* For level-triggered GPIOs, the clearing must be done after
  1048. * the HW source is cleared, thus after the handler has run */
  1049. if (bank->level_mask & irq_mask) {
  1050. _set_gpio_irqenable(bank, gpio, 0);
  1051. _clear_gpio_irqstatus(bank, gpio);
  1052. }
  1053. _set_gpio_irqenable(bank, gpio, 1);
  1054. }
  1055. static struct irq_chip gpio_irq_chip = {
  1056. .name = "GPIO",
  1057. .shutdown = gpio_irq_shutdown,
  1058. .ack = gpio_ack_irq,
  1059. .mask = gpio_mask_irq,
  1060. .unmask = gpio_unmask_irq,
  1061. .set_type = gpio_irq_type,
  1062. .set_wake = gpio_wake_enable,
  1063. };
  1064. /*---------------------------------------------------------------------*/
  1065. #ifdef CONFIG_ARCH_OMAP1
  1066. /* MPUIO uses the always-on 32k clock */
  1067. static void mpuio_ack_irq(unsigned int irq)
  1068. {
  1069. /* The ISR is reset automatically, so do nothing here. */
  1070. }
  1071. static void mpuio_mask_irq(unsigned int irq)
  1072. {
  1073. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1074. struct gpio_bank *bank = get_irq_chip_data(irq);
  1075. _set_gpio_irqenable(bank, gpio, 0);
  1076. }
  1077. static void mpuio_unmask_irq(unsigned int irq)
  1078. {
  1079. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1080. struct gpio_bank *bank = get_irq_chip_data(irq);
  1081. _set_gpio_irqenable(bank, gpio, 1);
  1082. }
  1083. static struct irq_chip mpuio_irq_chip = {
  1084. .name = "MPUIO",
  1085. .ack = mpuio_ack_irq,
  1086. .mask = mpuio_mask_irq,
  1087. .unmask = mpuio_unmask_irq,
  1088. .set_type = gpio_irq_type,
  1089. #ifdef CONFIG_ARCH_OMAP16XX
  1090. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1091. .set_wake = gpio_wake_enable,
  1092. #endif
  1093. };
  1094. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1095. #ifdef CONFIG_ARCH_OMAP16XX
  1096. #include <linux/platform_device.h>
  1097. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1098. {
  1099. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1100. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1101. unsigned long flags;
  1102. spin_lock_irqsave(&bank->lock, flags);
  1103. bank->saved_wakeup = __raw_readl(mask_reg);
  1104. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1105. spin_unlock_irqrestore(&bank->lock, flags);
  1106. return 0;
  1107. }
  1108. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1109. {
  1110. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1111. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1112. unsigned long flags;
  1113. spin_lock_irqsave(&bank->lock, flags);
  1114. __raw_writel(bank->saved_wakeup, mask_reg);
  1115. spin_unlock_irqrestore(&bank->lock, flags);
  1116. return 0;
  1117. }
  1118. /* use platform_driver for this, now that there's no longer any
  1119. * point to sys_device (other than not disturbing old code).
  1120. */
  1121. static struct platform_driver omap_mpuio_driver = {
  1122. .suspend_late = omap_mpuio_suspend_late,
  1123. .resume_early = omap_mpuio_resume_early,
  1124. .driver = {
  1125. .name = "mpuio",
  1126. },
  1127. };
  1128. static struct platform_device omap_mpuio_device = {
  1129. .name = "mpuio",
  1130. .id = -1,
  1131. .dev = {
  1132. .driver = &omap_mpuio_driver.driver,
  1133. }
  1134. /* could list the /proc/iomem resources */
  1135. };
  1136. static inline void mpuio_init(void)
  1137. {
  1138. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1139. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1140. (void) platform_device_register(&omap_mpuio_device);
  1141. }
  1142. #else
  1143. static inline void mpuio_init(void) {}
  1144. #endif /* 16xx */
  1145. #else
  1146. extern struct irq_chip mpuio_irq_chip;
  1147. #define bank_is_mpuio(bank) 0
  1148. static inline void mpuio_init(void) {}
  1149. #endif
  1150. /*---------------------------------------------------------------------*/
  1151. /* REVISIT these are stupid implementations! replace by ones that
  1152. * don't switch on METHOD_* and which mostly avoid spinlocks
  1153. */
  1154. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1155. {
  1156. struct gpio_bank *bank;
  1157. unsigned long flags;
  1158. bank = container_of(chip, struct gpio_bank, chip);
  1159. spin_lock_irqsave(&bank->lock, flags);
  1160. _set_gpio_direction(bank, offset, 1);
  1161. spin_unlock_irqrestore(&bank->lock, flags);
  1162. return 0;
  1163. }
  1164. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1165. {
  1166. return __omap_get_gpio_datain(chip->base + offset);
  1167. }
  1168. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1169. {
  1170. struct gpio_bank *bank;
  1171. unsigned long flags;
  1172. bank = container_of(chip, struct gpio_bank, chip);
  1173. spin_lock_irqsave(&bank->lock, flags);
  1174. _set_gpio_dataout(bank, offset, value);
  1175. _set_gpio_direction(bank, offset, 0);
  1176. spin_unlock_irqrestore(&bank->lock, flags);
  1177. return 0;
  1178. }
  1179. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1180. {
  1181. struct gpio_bank *bank;
  1182. unsigned long flags;
  1183. bank = container_of(chip, struct gpio_bank, chip);
  1184. spin_lock_irqsave(&bank->lock, flags);
  1185. _set_gpio_dataout(bank, offset, value);
  1186. spin_unlock_irqrestore(&bank->lock, flags);
  1187. }
  1188. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1189. {
  1190. struct gpio_bank *bank;
  1191. bank = container_of(chip, struct gpio_bank, chip);
  1192. return bank->virtual_irq_start + offset;
  1193. }
  1194. /*---------------------------------------------------------------------*/
  1195. static int initialized;
  1196. #if !defined(CONFIG_ARCH_OMAP3)
  1197. static struct clk * gpio_ick;
  1198. #endif
  1199. #if defined(CONFIG_ARCH_OMAP2)
  1200. static struct clk * gpio_fck;
  1201. #endif
  1202. #if defined(CONFIG_ARCH_OMAP2430)
  1203. static struct clk * gpio5_ick;
  1204. static struct clk * gpio5_fck;
  1205. #endif
  1206. #if defined(CONFIG_ARCH_OMAP3)
  1207. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1208. #endif
  1209. /* This lock class tells lockdep that GPIO irqs are in a different
  1210. * category than their parents, so it won't report false recursion.
  1211. */
  1212. static struct lock_class_key gpio_lock_class;
  1213. static int __init _omap_gpio_init(void)
  1214. {
  1215. int i;
  1216. int gpio = 0;
  1217. struct gpio_bank *bank;
  1218. char clk_name[11];
  1219. initialized = 1;
  1220. #if defined(CONFIG_ARCH_OMAP1)
  1221. if (cpu_is_omap15xx()) {
  1222. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1223. if (IS_ERR(gpio_ick))
  1224. printk("Could not get arm_gpio_ck\n");
  1225. else
  1226. clk_enable(gpio_ick);
  1227. }
  1228. #endif
  1229. #if defined(CONFIG_ARCH_OMAP2)
  1230. if (cpu_class_is_omap2()) {
  1231. gpio_ick = clk_get(NULL, "gpios_ick");
  1232. if (IS_ERR(gpio_ick))
  1233. printk("Could not get gpios_ick\n");
  1234. else
  1235. clk_enable(gpio_ick);
  1236. gpio_fck = clk_get(NULL, "gpios_fck");
  1237. if (IS_ERR(gpio_fck))
  1238. printk("Could not get gpios_fck\n");
  1239. else
  1240. clk_enable(gpio_fck);
  1241. /*
  1242. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1243. */
  1244. #if defined(CONFIG_ARCH_OMAP2430)
  1245. if (cpu_is_omap2430()) {
  1246. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1247. if (IS_ERR(gpio5_ick))
  1248. printk("Could not get gpio5_ick\n");
  1249. else
  1250. clk_enable(gpio5_ick);
  1251. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1252. if (IS_ERR(gpio5_fck))
  1253. printk("Could not get gpio5_fck\n");
  1254. else
  1255. clk_enable(gpio5_fck);
  1256. }
  1257. #endif
  1258. }
  1259. #endif
  1260. #if defined(CONFIG_ARCH_OMAP3)
  1261. if (cpu_is_omap34xx()) {
  1262. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1263. sprintf(clk_name, "gpio%d_ick", i + 1);
  1264. gpio_iclks[i] = clk_get(NULL, clk_name);
  1265. if (IS_ERR(gpio_iclks[i]))
  1266. printk(KERN_ERR "Could not get %s\n", clk_name);
  1267. else
  1268. clk_enable(gpio_iclks[i]);
  1269. }
  1270. }
  1271. #endif
  1272. #ifdef CONFIG_ARCH_OMAP15XX
  1273. if (cpu_is_omap15xx()) {
  1274. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1275. gpio_bank_count = 2;
  1276. gpio_bank = gpio_bank_1510;
  1277. }
  1278. #endif
  1279. #if defined(CONFIG_ARCH_OMAP16XX)
  1280. if (cpu_is_omap16xx()) {
  1281. u32 rev;
  1282. gpio_bank_count = 5;
  1283. gpio_bank = gpio_bank_1610;
  1284. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1285. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1286. (rev >> 4) & 0x0f, rev & 0x0f);
  1287. }
  1288. #endif
  1289. #ifdef CONFIG_ARCH_OMAP730
  1290. if (cpu_is_omap730()) {
  1291. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1292. gpio_bank_count = 7;
  1293. gpio_bank = gpio_bank_730;
  1294. }
  1295. #endif
  1296. #ifdef CONFIG_ARCH_OMAP850
  1297. if (cpu_is_omap850()) {
  1298. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1299. gpio_bank_count = 7;
  1300. gpio_bank = gpio_bank_850;
  1301. }
  1302. #endif
  1303. #ifdef CONFIG_ARCH_OMAP24XX
  1304. if (cpu_is_omap242x()) {
  1305. int rev;
  1306. gpio_bank_count = 4;
  1307. gpio_bank = gpio_bank_242x;
  1308. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1309. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1310. (rev >> 4) & 0x0f, rev & 0x0f);
  1311. }
  1312. if (cpu_is_omap243x()) {
  1313. int rev;
  1314. gpio_bank_count = 5;
  1315. gpio_bank = gpio_bank_243x;
  1316. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1317. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1318. (rev >> 4) & 0x0f, rev & 0x0f);
  1319. }
  1320. #endif
  1321. #ifdef CONFIG_ARCH_OMAP34XX
  1322. if (cpu_is_omap34xx()) {
  1323. int rev;
  1324. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1325. gpio_bank = gpio_bank_34xx;
  1326. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1327. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1328. (rev >> 4) & 0x0f, rev & 0x0f);
  1329. }
  1330. #endif
  1331. for (i = 0; i < gpio_bank_count; i++) {
  1332. int j, gpio_count = 16;
  1333. bank = &gpio_bank[i];
  1334. spin_lock_init(&bank->lock);
  1335. if (bank_is_mpuio(bank))
  1336. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1337. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1338. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1339. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1340. }
  1341. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1342. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1343. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1344. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1345. }
  1346. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1347. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1348. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1349. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1350. }
  1351. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1352. if (bank->method == METHOD_GPIO_24XX) {
  1353. static const u32 non_wakeup_gpios[] = {
  1354. 0xe203ffc0, 0x08700040
  1355. };
  1356. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1357. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1358. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1359. /* Initialize interface clock ungated, module enabled */
  1360. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1361. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1362. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1363. gpio_count = 32;
  1364. }
  1365. #endif
  1366. /* REVISIT eventually switch from OMAP-specific gpio structs
  1367. * over to the generic ones
  1368. */
  1369. bank->chip.request = omap_gpio_request;
  1370. bank->chip.free = omap_gpio_free;
  1371. bank->chip.direction_input = gpio_input;
  1372. bank->chip.get = gpio_get;
  1373. bank->chip.direction_output = gpio_output;
  1374. bank->chip.set = gpio_set;
  1375. bank->chip.to_irq = gpio_2irq;
  1376. if (bank_is_mpuio(bank)) {
  1377. bank->chip.label = "mpuio";
  1378. #ifdef CONFIG_ARCH_OMAP16XX
  1379. bank->chip.dev = &omap_mpuio_device.dev;
  1380. #endif
  1381. bank->chip.base = OMAP_MPUIO(0);
  1382. } else {
  1383. bank->chip.label = "gpio";
  1384. bank->chip.base = gpio;
  1385. gpio += gpio_count;
  1386. }
  1387. bank->chip.ngpio = gpio_count;
  1388. gpiochip_add(&bank->chip);
  1389. for (j = bank->virtual_irq_start;
  1390. j < bank->virtual_irq_start + gpio_count; j++) {
  1391. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1392. set_irq_chip_data(j, bank);
  1393. if (bank_is_mpuio(bank))
  1394. set_irq_chip(j, &mpuio_irq_chip);
  1395. else
  1396. set_irq_chip(j, &gpio_irq_chip);
  1397. set_irq_handler(j, handle_simple_irq);
  1398. set_irq_flags(j, IRQF_VALID);
  1399. }
  1400. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1401. set_irq_data(bank->irq, bank);
  1402. if (cpu_is_omap34xx()) {
  1403. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1404. bank->dbck = clk_get(NULL, clk_name);
  1405. if (IS_ERR(bank->dbck))
  1406. printk(KERN_ERR "Could not get %s\n", clk_name);
  1407. }
  1408. }
  1409. /* Enable system clock for GPIO module.
  1410. * The CAM_CLK_CTRL *is* really the right place. */
  1411. if (cpu_is_omap16xx())
  1412. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1413. /* Enable autoidle for the OCP interface */
  1414. if (cpu_is_omap24xx())
  1415. omap_writel(1 << 0, 0x48019010);
  1416. if (cpu_is_omap34xx())
  1417. omap_writel(1 << 0, 0x48306814);
  1418. return 0;
  1419. }
  1420. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1421. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1422. {
  1423. int i;
  1424. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1425. return 0;
  1426. for (i = 0; i < gpio_bank_count; i++) {
  1427. struct gpio_bank *bank = &gpio_bank[i];
  1428. void __iomem *wake_status;
  1429. void __iomem *wake_clear;
  1430. void __iomem *wake_set;
  1431. unsigned long flags;
  1432. switch (bank->method) {
  1433. #ifdef CONFIG_ARCH_OMAP16XX
  1434. case METHOD_GPIO_1610:
  1435. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1436. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1437. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1438. break;
  1439. #endif
  1440. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1441. case METHOD_GPIO_24XX:
  1442. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1443. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1444. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1445. break;
  1446. #endif
  1447. default:
  1448. continue;
  1449. }
  1450. spin_lock_irqsave(&bank->lock, flags);
  1451. bank->saved_wakeup = __raw_readl(wake_status);
  1452. __raw_writel(0xffffffff, wake_clear);
  1453. __raw_writel(bank->suspend_wakeup, wake_set);
  1454. spin_unlock_irqrestore(&bank->lock, flags);
  1455. }
  1456. return 0;
  1457. }
  1458. static int omap_gpio_resume(struct sys_device *dev)
  1459. {
  1460. int i;
  1461. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1462. return 0;
  1463. for (i = 0; i < gpio_bank_count; i++) {
  1464. struct gpio_bank *bank = &gpio_bank[i];
  1465. void __iomem *wake_clear;
  1466. void __iomem *wake_set;
  1467. unsigned long flags;
  1468. switch (bank->method) {
  1469. #ifdef CONFIG_ARCH_OMAP16XX
  1470. case METHOD_GPIO_1610:
  1471. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1472. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1473. break;
  1474. #endif
  1475. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1476. case METHOD_GPIO_24XX:
  1477. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1478. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1479. break;
  1480. #endif
  1481. default:
  1482. continue;
  1483. }
  1484. spin_lock_irqsave(&bank->lock, flags);
  1485. __raw_writel(0xffffffff, wake_clear);
  1486. __raw_writel(bank->saved_wakeup, wake_set);
  1487. spin_unlock_irqrestore(&bank->lock, flags);
  1488. }
  1489. return 0;
  1490. }
  1491. static struct sysdev_class omap_gpio_sysclass = {
  1492. .name = "gpio",
  1493. .suspend = omap_gpio_suspend,
  1494. .resume = omap_gpio_resume,
  1495. };
  1496. static struct sys_device omap_gpio_device = {
  1497. .id = 0,
  1498. .cls = &omap_gpio_sysclass,
  1499. };
  1500. #endif
  1501. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1502. static int workaround_enabled;
  1503. void omap2_gpio_prepare_for_retention(void)
  1504. {
  1505. int i, c = 0;
  1506. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1507. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1508. for (i = 0; i < gpio_bank_count; i++) {
  1509. struct gpio_bank *bank = &gpio_bank[i];
  1510. u32 l1, l2;
  1511. if (!(bank->enabled_non_wakeup_gpios))
  1512. continue;
  1513. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1514. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1515. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1516. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1517. #endif
  1518. bank->saved_fallingdetect = l1;
  1519. bank->saved_risingdetect = l2;
  1520. l1 &= ~bank->enabled_non_wakeup_gpios;
  1521. l2 &= ~bank->enabled_non_wakeup_gpios;
  1522. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1523. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1524. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1525. #endif
  1526. c++;
  1527. }
  1528. if (!c) {
  1529. workaround_enabled = 0;
  1530. return;
  1531. }
  1532. workaround_enabled = 1;
  1533. }
  1534. void omap2_gpio_resume_after_retention(void)
  1535. {
  1536. int i;
  1537. if (!workaround_enabled)
  1538. return;
  1539. for (i = 0; i < gpio_bank_count; i++) {
  1540. struct gpio_bank *bank = &gpio_bank[i];
  1541. u32 l;
  1542. if (!(bank->enabled_non_wakeup_gpios))
  1543. continue;
  1544. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1545. __raw_writel(bank->saved_fallingdetect,
  1546. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1547. __raw_writel(bank->saved_risingdetect,
  1548. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1549. #endif
  1550. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1551. * state. If so, generate an IRQ by software. This is
  1552. * horribly racy, but it's the best we can do to work around
  1553. * this silicon bug. */
  1554. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1555. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1556. #endif
  1557. l ^= bank->saved_datain;
  1558. l &= bank->non_wakeup_gpios;
  1559. if (l) {
  1560. u32 old0, old1;
  1561. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1562. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1563. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1564. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1565. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1566. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1567. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1568. #endif
  1569. }
  1570. }
  1571. }
  1572. #endif
  1573. /*
  1574. * This may get called early from board specific init
  1575. * for boards that have interrupts routed via FPGA.
  1576. */
  1577. int __init omap_gpio_init(void)
  1578. {
  1579. if (!initialized)
  1580. return _omap_gpio_init();
  1581. else
  1582. return 0;
  1583. }
  1584. static int __init omap_gpio_sysinit(void)
  1585. {
  1586. int ret = 0;
  1587. if (!initialized)
  1588. ret = _omap_gpio_init();
  1589. mpuio_init();
  1590. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1591. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1592. if (ret == 0) {
  1593. ret = sysdev_class_register(&omap_gpio_sysclass);
  1594. if (ret == 0)
  1595. ret = sysdev_register(&omap_gpio_device);
  1596. }
  1597. }
  1598. #endif
  1599. return ret;
  1600. }
  1601. arch_initcall(omap_gpio_sysinit);
  1602. #ifdef CONFIG_DEBUG_FS
  1603. #include <linux/debugfs.h>
  1604. #include <linux/seq_file.h>
  1605. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1606. {
  1607. void __iomem *reg = bank->base;
  1608. switch (bank->method) {
  1609. case METHOD_MPUIO:
  1610. reg += OMAP_MPUIO_IO_CNTL;
  1611. break;
  1612. case METHOD_GPIO_1510:
  1613. reg += OMAP1510_GPIO_DIR_CONTROL;
  1614. break;
  1615. case METHOD_GPIO_1610:
  1616. reg += OMAP1610_GPIO_DIRECTION;
  1617. break;
  1618. case METHOD_GPIO_730:
  1619. reg += OMAP730_GPIO_DIR_CONTROL;
  1620. break;
  1621. case METHOD_GPIO_850:
  1622. reg += OMAP850_GPIO_DIR_CONTROL;
  1623. break;
  1624. case METHOD_GPIO_24XX:
  1625. reg += OMAP24XX_GPIO_OE;
  1626. break;
  1627. }
  1628. return __raw_readl(reg) & mask;
  1629. }
  1630. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1631. {
  1632. unsigned i, j, gpio;
  1633. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1634. struct gpio_bank *bank = gpio_bank + i;
  1635. unsigned bankwidth = 16;
  1636. u32 mask = 1;
  1637. if (bank_is_mpuio(bank))
  1638. gpio = OMAP_MPUIO(0);
  1639. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1640. cpu_is_omap850())
  1641. bankwidth = 32;
  1642. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1643. unsigned irq, value, is_in, irqstat;
  1644. const char *label;
  1645. label = gpiochip_is_requested(&bank->chip, j);
  1646. if (!label)
  1647. continue;
  1648. irq = bank->virtual_irq_start + j;
  1649. value = gpio_get_value(gpio);
  1650. is_in = gpio_is_input(bank, mask);
  1651. if (bank_is_mpuio(bank))
  1652. seq_printf(s, "MPUIO %2d ", j);
  1653. else
  1654. seq_printf(s, "GPIO %3d ", gpio);
  1655. seq_printf(s, "(%-20.20s): %s %s",
  1656. label,
  1657. is_in ? "in " : "out",
  1658. value ? "hi" : "lo");
  1659. /* FIXME for at least omap2, show pullup/pulldown state */
  1660. irqstat = irq_desc[irq].status;
  1661. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1662. defined(CONFIG_ARCH_OMAP34XX)
  1663. if (is_in && ((bank->suspend_wakeup & mask)
  1664. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1665. char *trigger = NULL;
  1666. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1667. case IRQ_TYPE_EDGE_FALLING:
  1668. trigger = "falling";
  1669. break;
  1670. case IRQ_TYPE_EDGE_RISING:
  1671. trigger = "rising";
  1672. break;
  1673. case IRQ_TYPE_EDGE_BOTH:
  1674. trigger = "bothedge";
  1675. break;
  1676. case IRQ_TYPE_LEVEL_LOW:
  1677. trigger = "low";
  1678. break;
  1679. case IRQ_TYPE_LEVEL_HIGH:
  1680. trigger = "high";
  1681. break;
  1682. case IRQ_TYPE_NONE:
  1683. trigger = "(?)";
  1684. break;
  1685. }
  1686. seq_printf(s, ", irq-%d %-8s%s",
  1687. irq, trigger,
  1688. (bank->suspend_wakeup & mask)
  1689. ? " wakeup" : "");
  1690. }
  1691. #endif
  1692. seq_printf(s, "\n");
  1693. }
  1694. if (bank_is_mpuio(bank)) {
  1695. seq_printf(s, "\n");
  1696. gpio = 0;
  1697. }
  1698. }
  1699. return 0;
  1700. }
  1701. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1702. {
  1703. return single_open(file, dbg_gpio_show, &inode->i_private);
  1704. }
  1705. static const struct file_operations debug_fops = {
  1706. .open = dbg_gpio_open,
  1707. .read = seq_read,
  1708. .llseek = seq_lseek,
  1709. .release = single_release,
  1710. };
  1711. static int __init omap_gpio_debuginit(void)
  1712. {
  1713. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1714. NULL, NULL, &debug_fops);
  1715. return 0;
  1716. }
  1717. late_initcall(omap_gpio_debuginit);
  1718. #endif