sdhci.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2007 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/protocol.h>
  17. #include <asm/scatterlist.h>
  18. #include "sdhci.h"
  19. #define DRIVER_NAME "sdhci"
  20. #define DBG(f, x...) \
  21. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  22. static unsigned int debug_nodma = 0;
  23. static unsigned int debug_forcedma = 0;
  24. static unsigned int debug_quirks = 0;
  25. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  26. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  27. /* Controller doesn't like some resets when there is no card inserted. */
  28. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  29. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  30. static const struct pci_device_id pci_ids[] __devinitdata = {
  31. {
  32. .vendor = PCI_VENDOR_ID_RICOH,
  33. .device = PCI_DEVICE_ID_RICOH_R5C822,
  34. .subvendor = PCI_VENDOR_ID_IBM,
  35. .subdevice = PCI_ANY_ID,
  36. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  37. SDHCI_QUIRK_FORCE_DMA,
  38. },
  39. {
  40. .vendor = PCI_VENDOR_ID_RICOH,
  41. .device = PCI_DEVICE_ID_RICOH_R5C822,
  42. .subvendor = PCI_ANY_ID,
  43. .subdevice = PCI_ANY_ID,
  44. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  45. SDHCI_QUIRK_NO_CARD_NO_RESET,
  46. },
  47. {
  48. .vendor = PCI_VENDOR_ID_TI,
  49. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  50. .subvendor = PCI_ANY_ID,
  51. .subdevice = PCI_ANY_ID,
  52. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  53. },
  54. {
  55. .vendor = PCI_VENDOR_ID_ENE,
  56. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  57. .subvendor = PCI_ANY_ID,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  60. },
  61. { /* Generic SD host controller */
  62. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  63. },
  64. { /* end: all zeroes */ },
  65. };
  66. MODULE_DEVICE_TABLE(pci, pci_ids);
  67. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  68. static void sdhci_finish_data(struct sdhci_host *);
  69. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  70. static void sdhci_finish_command(struct sdhci_host *);
  71. static void sdhci_dumpregs(struct sdhci_host *host)
  72. {
  73. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  74. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  75. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  76. readw(host->ioaddr + SDHCI_HOST_VERSION));
  77. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  78. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  79. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  80. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  81. readl(host->ioaddr + SDHCI_ARGUMENT),
  82. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  83. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  84. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  85. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  86. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  87. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  88. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  89. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  90. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  91. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  92. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  93. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  94. readl(host->ioaddr + SDHCI_INT_STATUS));
  95. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  96. readl(host->ioaddr + SDHCI_INT_ENABLE),
  97. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  98. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  99. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  100. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  101. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  102. readl(host->ioaddr + SDHCI_CAPABILITIES),
  103. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  104. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  105. }
  106. /*****************************************************************************\
  107. * *
  108. * Low level functions *
  109. * *
  110. \*****************************************************************************/
  111. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  112. {
  113. unsigned long timeout;
  114. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  115. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  116. SDHCI_CARD_PRESENT))
  117. return;
  118. }
  119. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  120. if (mask & SDHCI_RESET_ALL)
  121. host->clock = 0;
  122. /* Wait max 100 ms */
  123. timeout = 100;
  124. /* hw clears the bit when it's done */
  125. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  126. if (timeout == 0) {
  127. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  128. mmc_hostname(host->mmc), (int)mask);
  129. sdhci_dumpregs(host);
  130. return;
  131. }
  132. timeout--;
  133. mdelay(1);
  134. }
  135. }
  136. static void sdhci_init(struct sdhci_host *host)
  137. {
  138. u32 intmask;
  139. sdhci_reset(host, SDHCI_RESET_ALL);
  140. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  141. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  142. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  143. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  144. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  145. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  146. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  147. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  148. }
  149. static void sdhci_activate_led(struct sdhci_host *host)
  150. {
  151. u8 ctrl;
  152. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  153. ctrl |= SDHCI_CTRL_LED;
  154. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  155. }
  156. static void sdhci_deactivate_led(struct sdhci_host *host)
  157. {
  158. u8 ctrl;
  159. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  160. ctrl &= ~SDHCI_CTRL_LED;
  161. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  162. }
  163. /*****************************************************************************\
  164. * *
  165. * Core functions *
  166. * *
  167. \*****************************************************************************/
  168. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  169. {
  170. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  171. }
  172. static inline int sdhci_next_sg(struct sdhci_host* host)
  173. {
  174. /*
  175. * Skip to next SG entry.
  176. */
  177. host->cur_sg++;
  178. host->num_sg--;
  179. /*
  180. * Any entries left?
  181. */
  182. if (host->num_sg > 0) {
  183. host->offset = 0;
  184. host->remain = host->cur_sg->length;
  185. }
  186. return host->num_sg;
  187. }
  188. static void sdhci_read_block_pio(struct sdhci_host *host)
  189. {
  190. int blksize, chunk_remain;
  191. u32 data;
  192. char *buffer;
  193. int size;
  194. DBG("PIO reading\n");
  195. blksize = host->data->blksz;
  196. chunk_remain = 0;
  197. data = 0;
  198. buffer = sdhci_sg_to_buffer(host) + host->offset;
  199. while (blksize) {
  200. if (chunk_remain == 0) {
  201. data = readl(host->ioaddr + SDHCI_BUFFER);
  202. chunk_remain = min(blksize, 4);
  203. }
  204. size = min(host->remain, chunk_remain);
  205. chunk_remain -= size;
  206. blksize -= size;
  207. host->offset += size;
  208. host->remain -= size;
  209. while (size) {
  210. *buffer = data & 0xFF;
  211. buffer++;
  212. data >>= 8;
  213. size--;
  214. }
  215. if (host->remain == 0) {
  216. if (sdhci_next_sg(host) == 0) {
  217. BUG_ON(blksize != 0);
  218. return;
  219. }
  220. buffer = sdhci_sg_to_buffer(host);
  221. }
  222. }
  223. }
  224. static void sdhci_write_block_pio(struct sdhci_host *host)
  225. {
  226. int blksize, chunk_remain;
  227. u32 data;
  228. char *buffer;
  229. int bytes, size;
  230. DBG("PIO writing\n");
  231. blksize = host->data->blksz;
  232. chunk_remain = 4;
  233. data = 0;
  234. bytes = 0;
  235. buffer = sdhci_sg_to_buffer(host) + host->offset;
  236. while (blksize) {
  237. size = min(host->remain, chunk_remain);
  238. chunk_remain -= size;
  239. blksize -= size;
  240. host->offset += size;
  241. host->remain -= size;
  242. while (size) {
  243. data >>= 8;
  244. data |= (u32)*buffer << 24;
  245. buffer++;
  246. size--;
  247. }
  248. if (chunk_remain == 0) {
  249. writel(data, host->ioaddr + SDHCI_BUFFER);
  250. chunk_remain = min(blksize, 4);
  251. }
  252. if (host->remain == 0) {
  253. if (sdhci_next_sg(host) == 0) {
  254. BUG_ON(blksize != 0);
  255. return;
  256. }
  257. buffer = sdhci_sg_to_buffer(host);
  258. }
  259. }
  260. }
  261. static void sdhci_transfer_pio(struct sdhci_host *host)
  262. {
  263. u32 mask;
  264. BUG_ON(!host->data);
  265. if (host->num_sg == 0)
  266. return;
  267. if (host->data->flags & MMC_DATA_READ)
  268. mask = SDHCI_DATA_AVAILABLE;
  269. else
  270. mask = SDHCI_SPACE_AVAILABLE;
  271. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  272. if (host->data->flags & MMC_DATA_READ)
  273. sdhci_read_block_pio(host);
  274. else
  275. sdhci_write_block_pio(host);
  276. if (host->num_sg == 0)
  277. break;
  278. }
  279. DBG("PIO transfer complete.\n");
  280. }
  281. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  282. {
  283. u8 count;
  284. unsigned target_timeout, current_timeout;
  285. WARN_ON(host->data);
  286. if (data == NULL)
  287. return;
  288. DBG("blksz %04x blks %04x flags %08x\n",
  289. data->blksz, data->blocks, data->flags);
  290. DBG("tsac %d ms nsac %d clk\n",
  291. data->timeout_ns / 1000000, data->timeout_clks);
  292. /* Sanity checks */
  293. BUG_ON(data->blksz * data->blocks > 524288);
  294. BUG_ON(data->blksz > host->mmc->max_blk_size);
  295. BUG_ON(data->blocks > 65535);
  296. /* timeout in us */
  297. target_timeout = data->timeout_ns / 1000 +
  298. data->timeout_clks / host->clock;
  299. /*
  300. * Figure out needed cycles.
  301. * We do this in steps in order to fit inside a 32 bit int.
  302. * The first step is the minimum timeout, which will have a
  303. * minimum resolution of 6 bits:
  304. * (1) 2^13*1000 > 2^22,
  305. * (2) host->timeout_clk < 2^16
  306. * =>
  307. * (1) / (2) > 2^6
  308. */
  309. count = 0;
  310. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  311. while (current_timeout < target_timeout) {
  312. count++;
  313. current_timeout <<= 1;
  314. if (count >= 0xF)
  315. break;
  316. }
  317. if (count >= 0xF) {
  318. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  319. mmc_hostname(host->mmc));
  320. count = 0xE;
  321. }
  322. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  323. if (host->flags & SDHCI_USE_DMA) {
  324. int count;
  325. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  326. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  327. BUG_ON(count != 1);
  328. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  329. } else {
  330. host->cur_sg = data->sg;
  331. host->num_sg = data->sg_len;
  332. host->offset = 0;
  333. host->remain = host->cur_sg->length;
  334. }
  335. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  336. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  337. host->ioaddr + SDHCI_BLOCK_SIZE);
  338. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  339. }
  340. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  341. struct mmc_data *data)
  342. {
  343. u16 mode;
  344. WARN_ON(host->data);
  345. if (data == NULL)
  346. return;
  347. mode = SDHCI_TRNS_BLK_CNT_EN;
  348. if (data->blocks > 1)
  349. mode |= SDHCI_TRNS_MULTI;
  350. if (data->flags & MMC_DATA_READ)
  351. mode |= SDHCI_TRNS_READ;
  352. if (host->flags & SDHCI_USE_DMA)
  353. mode |= SDHCI_TRNS_DMA;
  354. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  355. }
  356. static void sdhci_finish_data(struct sdhci_host *host)
  357. {
  358. struct mmc_data *data;
  359. u16 blocks;
  360. BUG_ON(!host->data);
  361. data = host->data;
  362. host->data = NULL;
  363. if (host->flags & SDHCI_USE_DMA) {
  364. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  365. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  366. }
  367. /*
  368. * Controller doesn't count down when in single block mode.
  369. */
  370. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  371. blocks = 0;
  372. else
  373. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  374. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  375. if ((data->error == MMC_ERR_NONE) && blocks) {
  376. printk(KERN_ERR "%s: Controller signalled completion even "
  377. "though there were blocks left.\n",
  378. mmc_hostname(host->mmc));
  379. data->error = MMC_ERR_FAILED;
  380. }
  381. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  382. if (data->stop) {
  383. /*
  384. * The controller needs a reset of internal state machines
  385. * upon error conditions.
  386. */
  387. if (data->error != MMC_ERR_NONE) {
  388. sdhci_reset(host, SDHCI_RESET_CMD);
  389. sdhci_reset(host, SDHCI_RESET_DATA);
  390. }
  391. sdhci_send_command(host, data->stop);
  392. } else
  393. tasklet_schedule(&host->finish_tasklet);
  394. }
  395. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  396. {
  397. int flags;
  398. u32 mask;
  399. unsigned long timeout;
  400. WARN_ON(host->cmd);
  401. DBG("Sending cmd (%x)\n", cmd->opcode);
  402. /* Wait max 10 ms */
  403. timeout = 10;
  404. mask = SDHCI_CMD_INHIBIT;
  405. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  406. mask |= SDHCI_DATA_INHIBIT;
  407. /* We shouldn't wait for data inihibit for stop commands, even
  408. though they might use busy signaling */
  409. if (host->mrq->data && (cmd == host->mrq->data->stop))
  410. mask &= ~SDHCI_DATA_INHIBIT;
  411. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  412. if (timeout == 0) {
  413. printk(KERN_ERR "%s: Controller never released "
  414. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  415. sdhci_dumpregs(host);
  416. cmd->error = MMC_ERR_FAILED;
  417. tasklet_schedule(&host->finish_tasklet);
  418. return;
  419. }
  420. timeout--;
  421. mdelay(1);
  422. }
  423. mod_timer(&host->timer, jiffies + 10 * HZ);
  424. host->cmd = cmd;
  425. sdhci_prepare_data(host, cmd->data);
  426. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  427. sdhci_set_transfer_mode(host, cmd->data);
  428. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  429. printk(KERN_ERR "%s: Unsupported response type!\n",
  430. mmc_hostname(host->mmc));
  431. cmd->error = MMC_ERR_INVALID;
  432. tasklet_schedule(&host->finish_tasklet);
  433. return;
  434. }
  435. if (!(cmd->flags & MMC_RSP_PRESENT))
  436. flags = SDHCI_CMD_RESP_NONE;
  437. else if (cmd->flags & MMC_RSP_136)
  438. flags = SDHCI_CMD_RESP_LONG;
  439. else if (cmd->flags & MMC_RSP_BUSY)
  440. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  441. else
  442. flags = SDHCI_CMD_RESP_SHORT;
  443. if (cmd->flags & MMC_RSP_CRC)
  444. flags |= SDHCI_CMD_CRC;
  445. if (cmd->flags & MMC_RSP_OPCODE)
  446. flags |= SDHCI_CMD_INDEX;
  447. if (cmd->data)
  448. flags |= SDHCI_CMD_DATA;
  449. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  450. host->ioaddr + SDHCI_COMMAND);
  451. }
  452. static void sdhci_finish_command(struct sdhci_host *host)
  453. {
  454. int i;
  455. BUG_ON(host->cmd == NULL);
  456. if (host->cmd->flags & MMC_RSP_PRESENT) {
  457. if (host->cmd->flags & MMC_RSP_136) {
  458. /* CRC is stripped so we need to do some shifting. */
  459. for (i = 0;i < 4;i++) {
  460. host->cmd->resp[i] = readl(host->ioaddr +
  461. SDHCI_RESPONSE + (3-i)*4) << 8;
  462. if (i != 3)
  463. host->cmd->resp[i] |=
  464. readb(host->ioaddr +
  465. SDHCI_RESPONSE + (3-i)*4-1);
  466. }
  467. } else {
  468. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  469. }
  470. }
  471. host->cmd->error = MMC_ERR_NONE;
  472. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  473. if (host->cmd->data)
  474. host->data = host->cmd->data;
  475. else
  476. tasklet_schedule(&host->finish_tasklet);
  477. host->cmd = NULL;
  478. }
  479. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  480. {
  481. int div;
  482. u16 clk;
  483. unsigned long timeout;
  484. if (clock == host->clock)
  485. return;
  486. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  487. if (clock == 0)
  488. goto out;
  489. for (div = 1;div < 256;div *= 2) {
  490. if ((host->max_clk / div) <= clock)
  491. break;
  492. }
  493. div >>= 1;
  494. clk = div << SDHCI_DIVIDER_SHIFT;
  495. clk |= SDHCI_CLOCK_INT_EN;
  496. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  497. /* Wait max 10 ms */
  498. timeout = 10;
  499. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  500. & SDHCI_CLOCK_INT_STABLE)) {
  501. if (timeout == 0) {
  502. printk(KERN_ERR "%s: Internal clock never "
  503. "stabilised.\n", mmc_hostname(host->mmc));
  504. sdhci_dumpregs(host);
  505. return;
  506. }
  507. timeout--;
  508. mdelay(1);
  509. }
  510. clk |= SDHCI_CLOCK_CARD_EN;
  511. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  512. out:
  513. host->clock = clock;
  514. }
  515. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  516. {
  517. u8 pwr;
  518. if (host->power == power)
  519. return;
  520. if (power == (unsigned short)-1) {
  521. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  522. goto out;
  523. }
  524. /*
  525. * Spec says that we should clear the power reg before setting
  526. * a new value. Some controllers don't seem to like this though.
  527. */
  528. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  529. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  530. pwr = SDHCI_POWER_ON;
  531. switch (power) {
  532. case MMC_VDD_170:
  533. case MMC_VDD_180:
  534. case MMC_VDD_190:
  535. pwr |= SDHCI_POWER_180;
  536. break;
  537. case MMC_VDD_290:
  538. case MMC_VDD_300:
  539. case MMC_VDD_310:
  540. pwr |= SDHCI_POWER_300;
  541. break;
  542. case MMC_VDD_320:
  543. case MMC_VDD_330:
  544. case MMC_VDD_340:
  545. pwr |= SDHCI_POWER_330;
  546. break;
  547. default:
  548. BUG();
  549. }
  550. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  551. out:
  552. host->power = power;
  553. }
  554. /*****************************************************************************\
  555. * *
  556. * MMC callbacks *
  557. * *
  558. \*****************************************************************************/
  559. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  560. {
  561. struct sdhci_host *host;
  562. unsigned long flags;
  563. host = mmc_priv(mmc);
  564. spin_lock_irqsave(&host->lock, flags);
  565. WARN_ON(host->mrq != NULL);
  566. sdhci_activate_led(host);
  567. host->mrq = mrq;
  568. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  569. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  570. tasklet_schedule(&host->finish_tasklet);
  571. } else
  572. sdhci_send_command(host, mrq->cmd);
  573. mmiowb();
  574. spin_unlock_irqrestore(&host->lock, flags);
  575. }
  576. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  577. {
  578. struct sdhci_host *host;
  579. unsigned long flags;
  580. u8 ctrl;
  581. host = mmc_priv(mmc);
  582. spin_lock_irqsave(&host->lock, flags);
  583. /*
  584. * Reset the chip on each power off.
  585. * Should clear out any weird states.
  586. */
  587. if (ios->power_mode == MMC_POWER_OFF) {
  588. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  589. sdhci_init(host);
  590. }
  591. sdhci_set_clock(host, ios->clock);
  592. if (ios->power_mode == MMC_POWER_OFF)
  593. sdhci_set_power(host, -1);
  594. else
  595. sdhci_set_power(host, ios->vdd);
  596. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  597. if (ios->bus_width == MMC_BUS_WIDTH_4)
  598. ctrl |= SDHCI_CTRL_4BITBUS;
  599. else
  600. ctrl &= ~SDHCI_CTRL_4BITBUS;
  601. if (ios->timing == MMC_TIMING_SD_HS)
  602. ctrl |= SDHCI_CTRL_HISPD;
  603. else
  604. ctrl &= ~SDHCI_CTRL_HISPD;
  605. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  606. mmiowb();
  607. spin_unlock_irqrestore(&host->lock, flags);
  608. }
  609. static int sdhci_get_ro(struct mmc_host *mmc)
  610. {
  611. struct sdhci_host *host;
  612. unsigned long flags;
  613. int present;
  614. host = mmc_priv(mmc);
  615. spin_lock_irqsave(&host->lock, flags);
  616. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  617. spin_unlock_irqrestore(&host->lock, flags);
  618. return !(present & SDHCI_WRITE_PROTECT);
  619. }
  620. static const struct mmc_host_ops sdhci_ops = {
  621. .request = sdhci_request,
  622. .set_ios = sdhci_set_ios,
  623. .get_ro = sdhci_get_ro,
  624. };
  625. /*****************************************************************************\
  626. * *
  627. * Tasklets *
  628. * *
  629. \*****************************************************************************/
  630. static void sdhci_tasklet_card(unsigned long param)
  631. {
  632. struct sdhci_host *host;
  633. unsigned long flags;
  634. host = (struct sdhci_host*)param;
  635. spin_lock_irqsave(&host->lock, flags);
  636. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  637. if (host->mrq) {
  638. printk(KERN_ERR "%s: Card removed during transfer!\n",
  639. mmc_hostname(host->mmc));
  640. printk(KERN_ERR "%s: Resetting controller.\n",
  641. mmc_hostname(host->mmc));
  642. sdhci_reset(host, SDHCI_RESET_CMD);
  643. sdhci_reset(host, SDHCI_RESET_DATA);
  644. host->mrq->cmd->error = MMC_ERR_FAILED;
  645. tasklet_schedule(&host->finish_tasklet);
  646. }
  647. }
  648. spin_unlock_irqrestore(&host->lock, flags);
  649. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  650. }
  651. static void sdhci_tasklet_finish(unsigned long param)
  652. {
  653. struct sdhci_host *host;
  654. unsigned long flags;
  655. struct mmc_request *mrq;
  656. host = (struct sdhci_host*)param;
  657. spin_lock_irqsave(&host->lock, flags);
  658. del_timer(&host->timer);
  659. mrq = host->mrq;
  660. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  661. /*
  662. * The controller needs a reset of internal state machines
  663. * upon error conditions.
  664. */
  665. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  666. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  667. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  668. /* Some controllers need this kick or reset won't work here */
  669. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  670. unsigned int clock;
  671. /* This is to force an update */
  672. clock = host->clock;
  673. host->clock = 0;
  674. sdhci_set_clock(host, clock);
  675. }
  676. /* Spec says we should do both at the same time, but Ricoh
  677. controllers do not like that. */
  678. sdhci_reset(host, SDHCI_RESET_CMD);
  679. sdhci_reset(host, SDHCI_RESET_DATA);
  680. }
  681. host->mrq = NULL;
  682. host->cmd = NULL;
  683. host->data = NULL;
  684. sdhci_deactivate_led(host);
  685. mmiowb();
  686. spin_unlock_irqrestore(&host->lock, flags);
  687. mmc_request_done(host->mmc, mrq);
  688. }
  689. static void sdhci_timeout_timer(unsigned long data)
  690. {
  691. struct sdhci_host *host;
  692. unsigned long flags;
  693. host = (struct sdhci_host*)data;
  694. spin_lock_irqsave(&host->lock, flags);
  695. if (host->mrq) {
  696. printk(KERN_ERR "%s: Timeout waiting for hardware "
  697. "interrupt.\n", mmc_hostname(host->mmc));
  698. sdhci_dumpregs(host);
  699. if (host->data) {
  700. host->data->error = MMC_ERR_TIMEOUT;
  701. sdhci_finish_data(host);
  702. } else {
  703. if (host->cmd)
  704. host->cmd->error = MMC_ERR_TIMEOUT;
  705. else
  706. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  707. tasklet_schedule(&host->finish_tasklet);
  708. }
  709. }
  710. mmiowb();
  711. spin_unlock_irqrestore(&host->lock, flags);
  712. }
  713. /*****************************************************************************\
  714. * *
  715. * Interrupt handling *
  716. * *
  717. \*****************************************************************************/
  718. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  719. {
  720. BUG_ON(intmask == 0);
  721. if (!host->cmd) {
  722. printk(KERN_ERR "%s: Got command interrupt even though no "
  723. "command operation was in progress.\n",
  724. mmc_hostname(host->mmc));
  725. sdhci_dumpregs(host);
  726. return;
  727. }
  728. if (intmask & SDHCI_INT_RESPONSE)
  729. sdhci_finish_command(host);
  730. else {
  731. if (intmask & SDHCI_INT_TIMEOUT)
  732. host->cmd->error = MMC_ERR_TIMEOUT;
  733. else if (intmask & SDHCI_INT_CRC)
  734. host->cmd->error = MMC_ERR_BADCRC;
  735. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  736. host->cmd->error = MMC_ERR_FAILED;
  737. else
  738. host->cmd->error = MMC_ERR_INVALID;
  739. tasklet_schedule(&host->finish_tasklet);
  740. }
  741. }
  742. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  743. {
  744. BUG_ON(intmask == 0);
  745. if (!host->data) {
  746. /*
  747. * A data end interrupt is sent together with the response
  748. * for the stop command.
  749. */
  750. if (intmask & SDHCI_INT_DATA_END)
  751. return;
  752. printk(KERN_ERR "%s: Got data interrupt even though no "
  753. "data operation was in progress.\n",
  754. mmc_hostname(host->mmc));
  755. sdhci_dumpregs(host);
  756. return;
  757. }
  758. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  759. host->data->error = MMC_ERR_TIMEOUT;
  760. else if (intmask & SDHCI_INT_DATA_CRC)
  761. host->data->error = MMC_ERR_BADCRC;
  762. else if (intmask & SDHCI_INT_DATA_END_BIT)
  763. host->data->error = MMC_ERR_FAILED;
  764. if (host->data->error != MMC_ERR_NONE)
  765. sdhci_finish_data(host);
  766. else {
  767. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  768. sdhci_transfer_pio(host);
  769. if (intmask & SDHCI_INT_DATA_END)
  770. sdhci_finish_data(host);
  771. }
  772. }
  773. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  774. {
  775. irqreturn_t result;
  776. struct sdhci_host* host = dev_id;
  777. u32 intmask;
  778. spin_lock(&host->lock);
  779. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  780. if (!intmask || intmask == 0xffffffff) {
  781. result = IRQ_NONE;
  782. goto out;
  783. }
  784. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  785. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  786. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  787. host->ioaddr + SDHCI_INT_STATUS);
  788. tasklet_schedule(&host->card_tasklet);
  789. }
  790. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  791. if (intmask & SDHCI_INT_CMD_MASK) {
  792. writel(intmask & SDHCI_INT_CMD_MASK,
  793. host->ioaddr + SDHCI_INT_STATUS);
  794. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  795. }
  796. if (intmask & SDHCI_INT_DATA_MASK) {
  797. writel(intmask & SDHCI_INT_DATA_MASK,
  798. host->ioaddr + SDHCI_INT_STATUS);
  799. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  800. }
  801. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  802. if (intmask & SDHCI_INT_BUS_POWER) {
  803. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  804. mmc_hostname(host->mmc));
  805. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  806. }
  807. intmask &= SDHCI_INT_BUS_POWER;
  808. if (intmask) {
  809. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  810. mmc_hostname(host->mmc), intmask);
  811. sdhci_dumpregs(host);
  812. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  813. }
  814. result = IRQ_HANDLED;
  815. mmiowb();
  816. out:
  817. spin_unlock(&host->lock);
  818. return result;
  819. }
  820. /*****************************************************************************\
  821. * *
  822. * Suspend/resume *
  823. * *
  824. \*****************************************************************************/
  825. #ifdef CONFIG_PM
  826. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  827. {
  828. struct sdhci_chip *chip;
  829. int i, ret;
  830. chip = pci_get_drvdata(pdev);
  831. if (!chip)
  832. return 0;
  833. DBG("Suspending...\n");
  834. for (i = 0;i < chip->num_slots;i++) {
  835. if (!chip->hosts[i])
  836. continue;
  837. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  838. if (ret) {
  839. for (i--;i >= 0;i--)
  840. mmc_resume_host(chip->hosts[i]->mmc);
  841. return ret;
  842. }
  843. }
  844. pci_save_state(pdev);
  845. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  846. for (i = 0;i < chip->num_slots;i++) {
  847. if (!chip->hosts[i])
  848. continue;
  849. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  850. }
  851. pci_disable_device(pdev);
  852. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  853. return 0;
  854. }
  855. static int sdhci_resume (struct pci_dev *pdev)
  856. {
  857. struct sdhci_chip *chip;
  858. int i, ret;
  859. chip = pci_get_drvdata(pdev);
  860. if (!chip)
  861. return 0;
  862. DBG("Resuming...\n");
  863. pci_set_power_state(pdev, PCI_D0);
  864. pci_restore_state(pdev);
  865. ret = pci_enable_device(pdev);
  866. if (ret)
  867. return ret;
  868. for (i = 0;i < chip->num_slots;i++) {
  869. if (!chip->hosts[i])
  870. continue;
  871. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  872. pci_set_master(pdev);
  873. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  874. IRQF_SHARED, chip->hosts[i]->slot_descr,
  875. chip->hosts[i]);
  876. if (ret)
  877. return ret;
  878. sdhci_init(chip->hosts[i]);
  879. mmiowb();
  880. ret = mmc_resume_host(chip->hosts[i]->mmc);
  881. if (ret)
  882. return ret;
  883. }
  884. return 0;
  885. }
  886. #else /* CONFIG_PM */
  887. #define sdhci_suspend NULL
  888. #define sdhci_resume NULL
  889. #endif /* CONFIG_PM */
  890. /*****************************************************************************\
  891. * *
  892. * Device probing/removal *
  893. * *
  894. \*****************************************************************************/
  895. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  896. {
  897. int ret;
  898. unsigned int version;
  899. struct sdhci_chip *chip;
  900. struct mmc_host *mmc;
  901. struct sdhci_host *host;
  902. u8 first_bar;
  903. unsigned int caps;
  904. chip = pci_get_drvdata(pdev);
  905. BUG_ON(!chip);
  906. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  907. if (ret)
  908. return ret;
  909. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  910. if (first_bar > 5) {
  911. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  912. return -ENODEV;
  913. }
  914. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  915. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  916. return -ENODEV;
  917. }
  918. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  919. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  920. "You may experience problems.\n");
  921. }
  922. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  923. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  924. return -ENODEV;
  925. }
  926. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  927. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  928. return -ENODEV;
  929. }
  930. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  931. if (!mmc)
  932. return -ENOMEM;
  933. host = mmc_priv(mmc);
  934. host->mmc = mmc;
  935. host->chip = chip;
  936. chip->hosts[slot] = host;
  937. host->bar = first_bar + slot;
  938. host->addr = pci_resource_start(pdev, host->bar);
  939. host->irq = pdev->irq;
  940. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  941. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  942. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  943. if (ret)
  944. goto free;
  945. host->ioaddr = ioremap_nocache(host->addr,
  946. pci_resource_len(pdev, host->bar));
  947. if (!host->ioaddr) {
  948. ret = -ENOMEM;
  949. goto release;
  950. }
  951. sdhci_reset(host, SDHCI_RESET_ALL);
  952. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  953. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  954. if (version != 0) {
  955. printk(KERN_ERR "%s: Unknown controller version (%d). "
  956. "You may experience problems.\n", host->slot_descr,
  957. version);
  958. }
  959. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  960. if (debug_nodma)
  961. DBG("DMA forced off\n");
  962. else if (debug_forcedma) {
  963. DBG("DMA forced on\n");
  964. host->flags |= SDHCI_USE_DMA;
  965. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  966. host->flags |= SDHCI_USE_DMA;
  967. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  968. DBG("Controller doesn't have DMA interface\n");
  969. else if (!(caps & SDHCI_CAN_DO_DMA))
  970. DBG("Controller doesn't have DMA capability\n");
  971. else
  972. host->flags |= SDHCI_USE_DMA;
  973. if (host->flags & SDHCI_USE_DMA) {
  974. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  975. printk(KERN_WARNING "%s: No suitable DMA available. "
  976. "Falling back to PIO.\n", host->slot_descr);
  977. host->flags &= ~SDHCI_USE_DMA;
  978. }
  979. }
  980. if (host->flags & SDHCI_USE_DMA)
  981. pci_set_master(pdev);
  982. else /* XXX: Hack to get MMC layer to avoid highmem */
  983. pdev->dma_mask = 0;
  984. host->max_clk =
  985. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  986. if (host->max_clk == 0) {
  987. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  988. "frequency.\n", host->slot_descr);
  989. ret = -ENODEV;
  990. goto unmap;
  991. }
  992. host->max_clk *= 1000000;
  993. host->timeout_clk =
  994. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  995. if (host->timeout_clk == 0) {
  996. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  997. "frequency.\n", host->slot_descr);
  998. ret = -ENODEV;
  999. goto unmap;
  1000. }
  1001. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1002. host->timeout_clk *= 1000;
  1003. /*
  1004. * Set host parameters.
  1005. */
  1006. mmc->ops = &sdhci_ops;
  1007. mmc->f_min = host->max_clk / 256;
  1008. mmc->f_max = host->max_clk;
  1009. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1010. if (caps & SDHCI_CAN_DO_HISPD)
  1011. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1012. mmc->ocr_avail = 0;
  1013. if (caps & SDHCI_CAN_VDD_330)
  1014. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1015. if (caps & SDHCI_CAN_VDD_300)
  1016. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1017. if (caps & SDHCI_CAN_VDD_180)
  1018. mmc->ocr_avail |= MMC_VDD_17_18|MMC_VDD_18_19;
  1019. if (mmc->ocr_avail == 0) {
  1020. printk(KERN_ERR "%s: Hardware doesn't report any "
  1021. "support voltages.\n", host->slot_descr);
  1022. ret = -ENODEV;
  1023. goto unmap;
  1024. }
  1025. spin_lock_init(&host->lock);
  1026. /*
  1027. * Maximum number of segments. Hardware cannot do scatter lists.
  1028. */
  1029. if (host->flags & SDHCI_USE_DMA)
  1030. mmc->max_hw_segs = 1;
  1031. else
  1032. mmc->max_hw_segs = 16;
  1033. mmc->max_phys_segs = 16;
  1034. /*
  1035. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1036. * size (512KiB).
  1037. */
  1038. mmc->max_req_size = 524288;
  1039. /*
  1040. * Maximum segment size. Could be one segment with the maximum number
  1041. * of bytes.
  1042. */
  1043. mmc->max_seg_size = mmc->max_req_size;
  1044. /*
  1045. * Maximum block size. This varies from controller to controller and
  1046. * is specified in the capabilities register.
  1047. */
  1048. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1049. if (mmc->max_blk_size >= 3) {
  1050. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1051. host->slot_descr);
  1052. ret = -ENODEV;
  1053. goto unmap;
  1054. }
  1055. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1056. /*
  1057. * Maximum block count.
  1058. */
  1059. mmc->max_blk_count = 65535;
  1060. /*
  1061. * Init tasklets.
  1062. */
  1063. tasklet_init(&host->card_tasklet,
  1064. sdhci_tasklet_card, (unsigned long)host);
  1065. tasklet_init(&host->finish_tasklet,
  1066. sdhci_tasklet_finish, (unsigned long)host);
  1067. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1068. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1069. host->slot_descr, host);
  1070. if (ret)
  1071. goto untasklet;
  1072. sdhci_init(host);
  1073. #ifdef CONFIG_MMC_DEBUG
  1074. sdhci_dumpregs(host);
  1075. #endif
  1076. mmiowb();
  1077. mmc_add_host(mmc);
  1078. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1079. host->addr, host->irq,
  1080. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1081. return 0;
  1082. untasklet:
  1083. tasklet_kill(&host->card_tasklet);
  1084. tasklet_kill(&host->finish_tasklet);
  1085. unmap:
  1086. iounmap(host->ioaddr);
  1087. release:
  1088. pci_release_region(pdev, host->bar);
  1089. free:
  1090. mmc_free_host(mmc);
  1091. return ret;
  1092. }
  1093. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1094. {
  1095. struct sdhci_chip *chip;
  1096. struct mmc_host *mmc;
  1097. struct sdhci_host *host;
  1098. chip = pci_get_drvdata(pdev);
  1099. host = chip->hosts[slot];
  1100. mmc = host->mmc;
  1101. chip->hosts[slot] = NULL;
  1102. mmc_remove_host(mmc);
  1103. sdhci_reset(host, SDHCI_RESET_ALL);
  1104. free_irq(host->irq, host);
  1105. del_timer_sync(&host->timer);
  1106. tasklet_kill(&host->card_tasklet);
  1107. tasklet_kill(&host->finish_tasklet);
  1108. iounmap(host->ioaddr);
  1109. pci_release_region(pdev, host->bar);
  1110. mmc_free_host(mmc);
  1111. }
  1112. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1113. const struct pci_device_id *ent)
  1114. {
  1115. int ret, i;
  1116. u8 slots, rev;
  1117. struct sdhci_chip *chip;
  1118. BUG_ON(pdev == NULL);
  1119. BUG_ON(ent == NULL);
  1120. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1121. printk(KERN_INFO DRIVER_NAME
  1122. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1123. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1124. (int)rev);
  1125. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1126. if (ret)
  1127. return ret;
  1128. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1129. DBG("found %d slot(s)\n", slots);
  1130. if (slots == 0)
  1131. return -ENODEV;
  1132. ret = pci_enable_device(pdev);
  1133. if (ret)
  1134. return ret;
  1135. chip = kzalloc(sizeof(struct sdhci_chip) +
  1136. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1137. if (!chip) {
  1138. ret = -ENOMEM;
  1139. goto err;
  1140. }
  1141. chip->pdev = pdev;
  1142. chip->quirks = ent->driver_data;
  1143. if (debug_quirks)
  1144. chip->quirks = debug_quirks;
  1145. chip->num_slots = slots;
  1146. pci_set_drvdata(pdev, chip);
  1147. for (i = 0;i < slots;i++) {
  1148. ret = sdhci_probe_slot(pdev, i);
  1149. if (ret) {
  1150. for (i--;i >= 0;i--)
  1151. sdhci_remove_slot(pdev, i);
  1152. goto free;
  1153. }
  1154. }
  1155. return 0;
  1156. free:
  1157. pci_set_drvdata(pdev, NULL);
  1158. kfree(chip);
  1159. err:
  1160. pci_disable_device(pdev);
  1161. return ret;
  1162. }
  1163. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1164. {
  1165. int i;
  1166. struct sdhci_chip *chip;
  1167. chip = pci_get_drvdata(pdev);
  1168. if (chip) {
  1169. for (i = 0;i < chip->num_slots;i++)
  1170. sdhci_remove_slot(pdev, i);
  1171. pci_set_drvdata(pdev, NULL);
  1172. kfree(chip);
  1173. }
  1174. pci_disable_device(pdev);
  1175. }
  1176. static struct pci_driver sdhci_driver = {
  1177. .name = DRIVER_NAME,
  1178. .id_table = pci_ids,
  1179. .probe = sdhci_probe,
  1180. .remove = __devexit_p(sdhci_remove),
  1181. .suspend = sdhci_suspend,
  1182. .resume = sdhci_resume,
  1183. };
  1184. /*****************************************************************************\
  1185. * *
  1186. * Driver init/exit *
  1187. * *
  1188. \*****************************************************************************/
  1189. static int __init sdhci_drv_init(void)
  1190. {
  1191. printk(KERN_INFO DRIVER_NAME
  1192. ": Secure Digital Host Controller Interface driver\n");
  1193. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1194. return pci_register_driver(&sdhci_driver);
  1195. }
  1196. static void __exit sdhci_drv_exit(void)
  1197. {
  1198. DBG("Exiting\n");
  1199. pci_unregister_driver(&sdhci_driver);
  1200. }
  1201. module_init(sdhci_drv_init);
  1202. module_exit(sdhci_drv_exit);
  1203. module_param(debug_nodma, uint, 0444);
  1204. module_param(debug_forcedma, uint, 0444);
  1205. module_param(debug_quirks, uint, 0444);
  1206. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1207. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1208. MODULE_LICENSE("GPL");
  1209. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1210. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1211. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");