qlcnic_83xx_hw.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  68. };
  69. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  70. 0x38CC, /* Global Reset */
  71. 0x38F0, /* Wildcard */
  72. 0x38FC, /* Informant */
  73. 0x3038, /* Host MBX ctrl */
  74. 0x303C, /* FW MBX ctrl */
  75. 0x355C, /* BOOT LOADER ADDRESS REG */
  76. 0x3560, /* BOOT LOADER SIZE REG */
  77. 0x3564, /* FW IMAGE ADDR REG */
  78. 0x1000, /* MBX intr enable */
  79. 0x1200, /* Default Intr mask */
  80. 0x1204, /* Default Interrupt ID */
  81. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  82. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  83. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  84. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  85. 0x3790, /* QLC_83XX_IDC_CTRL */
  86. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  87. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  88. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  89. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  90. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  91. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  92. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  93. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  94. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  95. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  96. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  97. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  98. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  99. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  100. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  101. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  102. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  103. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  104. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  105. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  106. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  107. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  108. 0x37F4, /* QLC_83XX_VNIC_STATE */
  109. 0x3868, /* QLC_83XX_DRV_LOCK */
  110. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  111. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  112. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  113. };
  114. const u32 qlcnic_83xx_reg_tbl[] = {
  115. 0x34A8, /* PEG_HALT_STAT1 */
  116. 0x34AC, /* PEG_HALT_STAT2 */
  117. 0x34B0, /* FW_HEARTBEAT */
  118. 0x3500, /* FLASH LOCK_ID */
  119. 0x3528, /* FW_CAPABILITIES */
  120. 0x3538, /* Driver active, DRV_REG0 */
  121. 0x3540, /* Device state, DRV_REG1 */
  122. 0x3544, /* Driver state, DRV_REG2 */
  123. 0x3548, /* Driver scratch, DRV_REG3 */
  124. 0x354C, /* Device partiton info, DRV_REG4 */
  125. 0x3524, /* Driver IDC ver, DRV_REG5 */
  126. 0x3550, /* FW_VER_MAJOR */
  127. 0x3554, /* FW_VER_MINOR */
  128. 0x3558, /* FW_VER_SUB */
  129. 0x359C, /* NPAR STATE */
  130. 0x35FC, /* FW_IMG_VALID */
  131. 0x3650, /* CMD_PEG_STATE */
  132. 0x373C, /* RCV_PEG_STATE */
  133. 0x37B4, /* ASIC TEMP */
  134. 0x356C, /* FW API */
  135. 0x3570, /* DRV OP MODE */
  136. 0x3850, /* FLASH LOCK */
  137. 0x3854, /* FLASH UNLOCK */
  138. };
  139. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  140. .read_crb = qlcnic_83xx_read_crb,
  141. .write_crb = qlcnic_83xx_write_crb,
  142. .read_reg = qlcnic_83xx_rd_reg_indirect,
  143. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  144. .get_mac_address = qlcnic_83xx_get_mac_address,
  145. .setup_intr = qlcnic_83xx_setup_intr,
  146. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  147. .mbx_cmd = qlcnic_83xx_issue_cmd,
  148. .get_func_no = qlcnic_83xx_get_func_no,
  149. .api_lock = qlcnic_83xx_cam_lock,
  150. .api_unlock = qlcnic_83xx_cam_unlock,
  151. .add_sysfs = qlcnic_83xx_add_sysfs,
  152. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  153. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  154. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  155. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  156. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  157. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  158. .setup_link_event = qlcnic_83xx_setup_link_event,
  159. .get_nic_info = qlcnic_83xx_get_nic_info,
  160. .get_pci_info = qlcnic_83xx_get_pci_info,
  161. .set_nic_info = qlcnic_83xx_set_nic_info,
  162. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  163. .napi_enable = qlcnic_83xx_napi_enable,
  164. .napi_disable = qlcnic_83xx_napi_disable,
  165. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  166. .config_rss = qlcnic_83xx_config_rss,
  167. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  168. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  169. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  170. .get_board_info = qlcnic_83xx_get_port_info,
  171. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  172. .free_mac_list = qlcnic_82xx_free_mac_list,
  173. };
  174. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  175. .config_bridged_mode = qlcnic_config_bridged_mode,
  176. .config_led = qlcnic_config_led,
  177. .request_reset = qlcnic_83xx_idc_request_reset,
  178. .cancel_idc_work = qlcnic_83xx_idc_exit,
  179. .napi_add = qlcnic_83xx_napi_add,
  180. .napi_del = qlcnic_83xx_napi_del,
  181. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  182. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  183. .shutdown = qlcnic_83xx_shutdown,
  184. .resume = qlcnic_83xx_resume,
  185. };
  186. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  187. {
  188. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  189. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  190. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  191. }
  192. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  193. {
  194. u32 fw_major, fw_minor, fw_build;
  195. struct pci_dev *pdev = adapter->pdev;
  196. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  197. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  198. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  199. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  200. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  201. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  202. return adapter->fw_version;
  203. }
  204. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  205. {
  206. void __iomem *base;
  207. u32 val;
  208. base = adapter->ahw->pci_base0 +
  209. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  210. writel(addr, base);
  211. val = readl(base);
  212. if (val != addr)
  213. return -EIO;
  214. return 0;
  215. }
  216. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  217. int *err)
  218. {
  219. struct qlcnic_hardware_context *ahw = adapter->ahw;
  220. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  221. if (!*err) {
  222. return QLCRDX(ahw, QLCNIC_WILDCARD);
  223. } else {
  224. dev_err(&adapter->pdev->dev,
  225. "%s failed, addr = 0x%lx\n", __func__, addr);
  226. return -EIO;
  227. }
  228. }
  229. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  230. u32 data)
  231. {
  232. int err;
  233. struct qlcnic_hardware_context *ahw = adapter->ahw;
  234. err = __qlcnic_set_win_base(adapter, (u32) addr);
  235. if (!err) {
  236. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  237. return 0;
  238. } else {
  239. dev_err(&adapter->pdev->dev,
  240. "%s failed, addr = 0x%x data = 0x%x\n",
  241. __func__, (int)addr, data);
  242. return err;
  243. }
  244. }
  245. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr, int txq)
  246. {
  247. int err, i, num_msix;
  248. struct qlcnic_hardware_context *ahw = adapter->ahw;
  249. if (!num_intr)
  250. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  251. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  252. num_intr));
  253. /* account for AEN interrupt MSI-X based interrupts */
  254. num_msix += 1;
  255. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  256. num_msix += adapter->max_drv_tx_rings;
  257. err = qlcnic_enable_msix(adapter, num_msix);
  258. if (err == -ENOMEM)
  259. return err;
  260. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  261. num_msix = adapter->ahw->num_msix;
  262. else {
  263. if (qlcnic_sriov_vf_check(adapter))
  264. return -EINVAL;
  265. num_msix = 1;
  266. }
  267. /* setup interrupt mapping table for fw */
  268. ahw->intr_tbl = vzalloc(num_msix *
  269. sizeof(struct qlcnic_intrpt_config));
  270. if (!ahw->intr_tbl)
  271. return -ENOMEM;
  272. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  273. /* MSI-X enablement failed, use legacy interrupt */
  274. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  275. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  276. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  277. adapter->msix_entries[0].vector = adapter->pdev->irq;
  278. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  279. }
  280. for (i = 0; i < num_msix; i++) {
  281. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  282. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  283. else
  284. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  285. ahw->intr_tbl[i].id = i;
  286. ahw->intr_tbl[i].src = 0;
  287. }
  288. return 0;
  289. }
  290. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  291. {
  292. writel(0, adapter->tgt_mask_reg);
  293. }
  294. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  295. {
  296. writel(1, adapter->tgt_mask_reg);
  297. }
  298. /* Enable MSI-x and INT-x interrupts */
  299. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  300. struct qlcnic_host_sds_ring *sds_ring)
  301. {
  302. writel(0, sds_ring->crb_intr_mask);
  303. }
  304. /* Disable MSI-x and INT-x interrupts */
  305. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  306. struct qlcnic_host_sds_ring *sds_ring)
  307. {
  308. writel(1, sds_ring->crb_intr_mask);
  309. }
  310. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  311. *adapter)
  312. {
  313. u32 mask;
  314. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  315. * source register. We could be here before contexts are created
  316. * and sds_ring->crb_intr_mask has not been initialized, calculate
  317. * BAR offset for Interrupt Source Register
  318. */
  319. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  320. writel(0, adapter->ahw->pci_base0 + mask);
  321. }
  322. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  323. {
  324. u32 mask;
  325. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  326. writel(1, adapter->ahw->pci_base0 + mask);
  327. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  328. }
  329. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  330. struct qlcnic_cmd_args *cmd)
  331. {
  332. int i;
  333. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  334. return;
  335. for (i = 0; i < cmd->rsp.num; i++)
  336. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  337. }
  338. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  339. {
  340. u32 intr_val;
  341. struct qlcnic_hardware_context *ahw = adapter->ahw;
  342. int retries = 0;
  343. intr_val = readl(adapter->tgt_status_reg);
  344. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  345. return IRQ_NONE;
  346. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  347. adapter->stats.spurious_intr++;
  348. return IRQ_NONE;
  349. }
  350. /* The barrier is required to ensure writes to the registers */
  351. wmb();
  352. /* clear the interrupt trigger control register */
  353. writel(0, adapter->isr_int_vec);
  354. intr_val = readl(adapter->isr_int_vec);
  355. do {
  356. intr_val = readl(adapter->tgt_status_reg);
  357. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  358. break;
  359. retries++;
  360. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  361. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  362. return IRQ_HANDLED;
  363. }
  364. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  365. {
  366. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  367. complete(&mbx->completion);
  368. }
  369. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  370. {
  371. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  372. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  373. unsigned long flags;
  374. spin_lock_irqsave(&mbx->aen_lock, flags);
  375. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  376. if (!(resp & QLCNIC_SET_OWNER))
  377. goto out;
  378. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  379. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  380. __qlcnic_83xx_process_aen(adapter);
  381. } else {
  382. if (atomic_read(&mbx->rsp_status) != rsp_status)
  383. qlcnic_83xx_notify_mbx_response(mbx);
  384. }
  385. out:
  386. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  387. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  388. }
  389. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  390. {
  391. struct qlcnic_adapter *adapter = data;
  392. struct qlcnic_host_sds_ring *sds_ring;
  393. struct qlcnic_hardware_context *ahw = adapter->ahw;
  394. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  395. return IRQ_NONE;
  396. qlcnic_83xx_poll_process_aen(adapter);
  397. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  398. ahw->diag_cnt++;
  399. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  400. return IRQ_HANDLED;
  401. }
  402. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  403. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  404. } else {
  405. sds_ring = &adapter->recv_ctx->sds_rings[0];
  406. napi_schedule(&sds_ring->napi);
  407. }
  408. return IRQ_HANDLED;
  409. }
  410. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  411. {
  412. struct qlcnic_host_sds_ring *sds_ring = data;
  413. struct qlcnic_adapter *adapter = sds_ring->adapter;
  414. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  415. goto done;
  416. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  417. return IRQ_NONE;
  418. done:
  419. adapter->ahw->diag_cnt++;
  420. qlcnic_83xx_enable_intr(adapter, sds_ring);
  421. return IRQ_HANDLED;
  422. }
  423. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  424. {
  425. u32 num_msix;
  426. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  427. qlcnic_83xx_set_legacy_intr_mask(adapter);
  428. qlcnic_83xx_disable_mbx_intr(adapter);
  429. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  430. num_msix = adapter->ahw->num_msix - 1;
  431. else
  432. num_msix = 0;
  433. msleep(20);
  434. synchronize_irq(adapter->msix_entries[num_msix].vector);
  435. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  436. }
  437. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  438. {
  439. irq_handler_t handler;
  440. u32 val;
  441. int err = 0;
  442. unsigned long flags = 0;
  443. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  444. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  445. flags |= IRQF_SHARED;
  446. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  447. handler = qlcnic_83xx_handle_aen;
  448. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  449. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  450. if (err) {
  451. dev_err(&adapter->pdev->dev,
  452. "failed to register MBX interrupt\n");
  453. return err;
  454. }
  455. } else {
  456. handler = qlcnic_83xx_intr;
  457. val = adapter->msix_entries[0].vector;
  458. err = request_irq(val, handler, flags, "qlcnic", adapter);
  459. if (err) {
  460. dev_err(&adapter->pdev->dev,
  461. "failed to register INTx interrupt\n");
  462. return err;
  463. }
  464. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  465. }
  466. /* Enable mailbox interrupt */
  467. qlcnic_83xx_enable_mbx_interrupt(adapter);
  468. return err;
  469. }
  470. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  471. {
  472. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  473. adapter->ahw->pci_func = (val >> 24) & 0xff;
  474. }
  475. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  476. {
  477. void __iomem *addr;
  478. u32 val, limit = 0;
  479. struct qlcnic_hardware_context *ahw = adapter->ahw;
  480. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  481. do {
  482. val = readl(addr);
  483. if (val) {
  484. /* write the function number to register */
  485. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  486. ahw->pci_func);
  487. return 0;
  488. }
  489. usleep_range(1000, 2000);
  490. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  491. return -EIO;
  492. }
  493. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  494. {
  495. void __iomem *addr;
  496. u32 val;
  497. struct qlcnic_hardware_context *ahw = adapter->ahw;
  498. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  499. val = readl(addr);
  500. }
  501. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  502. loff_t offset, size_t size)
  503. {
  504. int ret = 0;
  505. u32 data;
  506. if (qlcnic_api_lock(adapter)) {
  507. dev_err(&adapter->pdev->dev,
  508. "%s: failed to acquire lock. addr offset 0x%x\n",
  509. __func__, (u32)offset);
  510. return;
  511. }
  512. data = QLCRD32(adapter, (u32) offset, &ret);
  513. qlcnic_api_unlock(adapter);
  514. if (ret == -EIO) {
  515. dev_err(&adapter->pdev->dev,
  516. "%s: failed. addr offset 0x%x\n",
  517. __func__, (u32)offset);
  518. return;
  519. }
  520. memcpy(buf, &data, size);
  521. }
  522. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  523. loff_t offset, size_t size)
  524. {
  525. u32 data;
  526. memcpy(&data, buf, size);
  527. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  528. }
  529. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  530. {
  531. int status;
  532. status = qlcnic_83xx_get_port_config(adapter);
  533. if (status) {
  534. dev_err(&adapter->pdev->dev,
  535. "Get Port Info failed\n");
  536. } else {
  537. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  538. adapter->ahw->port_type = QLCNIC_XGBE;
  539. else
  540. adapter->ahw->port_type = QLCNIC_GBE;
  541. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  542. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  543. }
  544. return status;
  545. }
  546. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  547. {
  548. struct qlcnic_hardware_context *ahw = adapter->ahw;
  549. u16 act_pci_fn = ahw->act_pci_func;
  550. u16 count;
  551. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  552. if (act_pci_fn <= 2)
  553. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  554. act_pci_fn;
  555. else
  556. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  557. act_pci_fn;
  558. ahw->max_uc_count = count;
  559. }
  560. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  561. {
  562. u32 val;
  563. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  564. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  565. else
  566. val = BIT_2;
  567. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  568. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  569. }
  570. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  571. const struct pci_device_id *ent)
  572. {
  573. u32 op_mode, priv_level;
  574. struct qlcnic_hardware_context *ahw = adapter->ahw;
  575. ahw->fw_hal_version = 2;
  576. qlcnic_get_func_no(adapter);
  577. if (qlcnic_sriov_vf_check(adapter)) {
  578. qlcnic_sriov_vf_set_ops(adapter);
  579. return;
  580. }
  581. /* Determine function privilege level */
  582. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  583. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  584. priv_level = QLCNIC_MGMT_FUNC;
  585. else
  586. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  587. ahw->pci_func);
  588. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  589. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  590. dev_info(&adapter->pdev->dev,
  591. "HAL Version: %d Non Privileged function\n",
  592. ahw->fw_hal_version);
  593. adapter->nic_ops = &qlcnic_vf_ops;
  594. } else {
  595. if (pci_find_ext_capability(adapter->pdev,
  596. PCI_EXT_CAP_ID_SRIOV))
  597. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  598. adapter->nic_ops = &qlcnic_83xx_ops;
  599. }
  600. }
  601. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  602. u32 data[]);
  603. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  604. u32 data[]);
  605. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  606. struct qlcnic_cmd_args *cmd)
  607. {
  608. int i;
  609. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  610. return;
  611. dev_info(&adapter->pdev->dev,
  612. "Host MBX regs(%d)\n", cmd->req.num);
  613. for (i = 0; i < cmd->req.num; i++) {
  614. if (i && !(i % 8))
  615. pr_info("\n");
  616. pr_info("%08x ", cmd->req.arg[i]);
  617. }
  618. pr_info("\n");
  619. dev_info(&adapter->pdev->dev,
  620. "FW MBX regs(%d)\n", cmd->rsp.num);
  621. for (i = 0; i < cmd->rsp.num; i++) {
  622. if (i && !(i % 8))
  623. pr_info("\n");
  624. pr_info("%08x ", cmd->rsp.arg[i]);
  625. }
  626. pr_info("\n");
  627. }
  628. static inline void
  629. qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  630. struct qlcnic_cmd_args *cmd)
  631. {
  632. struct qlcnic_hardware_context *ahw = adapter->ahw;
  633. int opcode = LSW(cmd->req.arg[0]);
  634. unsigned long max_loops;
  635. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  636. for (; max_loops; max_loops--) {
  637. if (atomic_read(&cmd->rsp_status) ==
  638. QLC_83XX_MBX_RESPONSE_ARRIVED)
  639. return;
  640. udelay(1);
  641. }
  642. dev_err(&adapter->pdev->dev,
  643. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  644. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  645. flush_workqueue(ahw->mailbox->work_q);
  646. return;
  647. }
  648. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  649. struct qlcnic_cmd_args *cmd)
  650. {
  651. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  652. struct qlcnic_hardware_context *ahw = adapter->ahw;
  653. int cmd_type, err, opcode;
  654. unsigned long timeout;
  655. opcode = LSW(cmd->req.arg[0]);
  656. cmd_type = cmd->type;
  657. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  658. if (err) {
  659. dev_err(&adapter->pdev->dev,
  660. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  661. __func__, opcode, cmd->type, ahw->pci_func,
  662. ahw->op_mode);
  663. return err;
  664. }
  665. switch (cmd_type) {
  666. case QLC_83XX_MBX_CMD_WAIT:
  667. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  668. dev_err(&adapter->pdev->dev,
  669. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  670. __func__, opcode, cmd_type, ahw->pci_func,
  671. ahw->op_mode);
  672. flush_workqueue(mbx->work_q);
  673. }
  674. break;
  675. case QLC_83XX_MBX_CMD_NO_WAIT:
  676. return 0;
  677. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  678. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  679. break;
  680. default:
  681. dev_err(&adapter->pdev->dev,
  682. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  683. __func__, opcode, cmd_type, ahw->pci_func,
  684. ahw->op_mode);
  685. qlcnic_83xx_detach_mailbox_work(adapter);
  686. }
  687. return cmd->rsp_opcode;
  688. }
  689. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  690. struct qlcnic_adapter *adapter, u32 type)
  691. {
  692. int i, size;
  693. u32 temp;
  694. const struct qlcnic_mailbox_metadata *mbx_tbl;
  695. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  696. mbx_tbl = qlcnic_83xx_mbx_tbl;
  697. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  698. for (i = 0; i < size; i++) {
  699. if (type == mbx_tbl[i].cmd) {
  700. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  701. mbx->req.num = mbx_tbl[i].in_args;
  702. mbx->rsp.num = mbx_tbl[i].out_args;
  703. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  704. GFP_ATOMIC);
  705. if (!mbx->req.arg)
  706. return -ENOMEM;
  707. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  708. GFP_ATOMIC);
  709. if (!mbx->rsp.arg) {
  710. kfree(mbx->req.arg);
  711. mbx->req.arg = NULL;
  712. return -ENOMEM;
  713. }
  714. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  715. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  716. temp = adapter->ahw->fw_hal_version << 29;
  717. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  718. mbx->cmd_op = type;
  719. return 0;
  720. }
  721. }
  722. return -EINVAL;
  723. }
  724. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  725. {
  726. struct qlcnic_adapter *adapter;
  727. struct qlcnic_cmd_args cmd;
  728. int i, err = 0;
  729. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  730. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  731. if (err)
  732. return;
  733. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  734. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  735. err = qlcnic_issue_cmd(adapter, &cmd);
  736. if (err)
  737. dev_info(&adapter->pdev->dev,
  738. "%s: Mailbox IDC ACK failed.\n", __func__);
  739. qlcnic_free_mbx_args(&cmd);
  740. }
  741. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  742. u32 data[])
  743. {
  744. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  745. QLCNIC_MBX_RSP(data[0]));
  746. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  747. return;
  748. }
  749. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  750. {
  751. struct qlcnic_hardware_context *ahw = adapter->ahw;
  752. u32 event[QLC_83XX_MBX_AEN_CNT];
  753. int i;
  754. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  755. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  756. switch (QLCNIC_MBX_RSP(event[0])) {
  757. case QLCNIC_MBX_LINK_EVENT:
  758. qlcnic_83xx_handle_link_aen(adapter, event);
  759. break;
  760. case QLCNIC_MBX_COMP_EVENT:
  761. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  762. break;
  763. case QLCNIC_MBX_REQUEST_EVENT:
  764. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  765. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  766. queue_delayed_work(adapter->qlcnic_wq,
  767. &adapter->idc_aen_work, 0);
  768. break;
  769. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  770. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  771. break;
  772. case QLCNIC_MBX_BC_EVENT:
  773. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  774. break;
  775. case QLCNIC_MBX_SFP_INSERT_EVENT:
  776. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  777. QLCNIC_MBX_RSP(event[0]));
  778. break;
  779. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  780. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  781. QLCNIC_MBX_RSP(event[0]));
  782. break;
  783. default:
  784. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  785. QLCNIC_MBX_RSP(event[0]));
  786. break;
  787. }
  788. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  789. }
  790. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  791. {
  792. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  793. struct qlcnic_hardware_context *ahw = adapter->ahw;
  794. struct qlcnic_mailbox *mbx = ahw->mailbox;
  795. unsigned long flags;
  796. spin_lock_irqsave(&mbx->aen_lock, flags);
  797. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  798. if (resp & QLCNIC_SET_OWNER) {
  799. event = readl(QLCNIC_MBX_FW(ahw, 0));
  800. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  801. __qlcnic_83xx_process_aen(adapter);
  802. } else {
  803. if (atomic_read(&mbx->rsp_status) != rsp_status)
  804. qlcnic_83xx_notify_mbx_response(mbx);
  805. }
  806. }
  807. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  808. }
  809. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  810. {
  811. struct qlcnic_adapter *adapter;
  812. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  813. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  814. return;
  815. qlcnic_83xx_process_aen(adapter);
  816. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  817. (HZ / 10));
  818. }
  819. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  820. {
  821. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  822. return;
  823. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  824. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  825. }
  826. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  827. {
  828. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  829. return;
  830. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  831. }
  832. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  833. {
  834. int index, i, err, sds_mbx_size;
  835. u32 *buf, intrpt_id, intr_mask;
  836. u16 context_id;
  837. u8 num_sds;
  838. struct qlcnic_cmd_args cmd;
  839. struct qlcnic_host_sds_ring *sds;
  840. struct qlcnic_sds_mbx sds_mbx;
  841. struct qlcnic_add_rings_mbx_out *mbx_out;
  842. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  843. struct qlcnic_hardware_context *ahw = adapter->ahw;
  844. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  845. context_id = recv_ctx->context_id;
  846. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  847. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  848. QLCNIC_CMD_ADD_RCV_RINGS);
  849. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  850. /* set up status rings, mbx 2-81 */
  851. index = 2;
  852. for (i = 8; i < adapter->max_sds_rings; i++) {
  853. memset(&sds_mbx, 0, sds_mbx_size);
  854. sds = &recv_ctx->sds_rings[i];
  855. sds->consumer = 0;
  856. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  857. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  858. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  859. sds_mbx.sds_ring_size = sds->num_desc;
  860. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  861. intrpt_id = ahw->intr_tbl[i].id;
  862. else
  863. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  864. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  865. sds_mbx.intrpt_id = intrpt_id;
  866. else
  867. sds_mbx.intrpt_id = 0xffff;
  868. sds_mbx.intrpt_val = 0;
  869. buf = &cmd.req.arg[index];
  870. memcpy(buf, &sds_mbx, sds_mbx_size);
  871. index += sds_mbx_size / sizeof(u32);
  872. }
  873. /* send the mailbox command */
  874. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  875. if (err) {
  876. dev_err(&adapter->pdev->dev,
  877. "Failed to add rings %d\n", err);
  878. goto out;
  879. }
  880. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  881. index = 0;
  882. /* status descriptor ring */
  883. for (i = 8; i < adapter->max_sds_rings; i++) {
  884. sds = &recv_ctx->sds_rings[i];
  885. sds->crb_sts_consumer = ahw->pci_base0 +
  886. mbx_out->host_csmr[index];
  887. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  888. intr_mask = ahw->intr_tbl[i].src;
  889. else
  890. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  891. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  892. index++;
  893. }
  894. out:
  895. qlcnic_free_mbx_args(&cmd);
  896. return err;
  897. }
  898. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  899. {
  900. int err;
  901. u32 temp = 0;
  902. struct qlcnic_cmd_args cmd;
  903. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  904. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  905. return;
  906. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  907. cmd.req.arg[0] |= (0x3 << 29);
  908. if (qlcnic_sriov_pf_check(adapter))
  909. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  910. cmd.req.arg[1] = recv_ctx->context_id | temp;
  911. err = qlcnic_issue_cmd(adapter, &cmd);
  912. if (err)
  913. dev_err(&adapter->pdev->dev,
  914. "Failed to destroy rx ctx in firmware\n");
  915. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  916. qlcnic_free_mbx_args(&cmd);
  917. }
  918. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  919. {
  920. int i, err, index, sds_mbx_size, rds_mbx_size;
  921. u8 num_sds, num_rds;
  922. u32 *buf, intrpt_id, intr_mask, cap = 0;
  923. struct qlcnic_host_sds_ring *sds;
  924. struct qlcnic_host_rds_ring *rds;
  925. struct qlcnic_sds_mbx sds_mbx;
  926. struct qlcnic_rds_mbx rds_mbx;
  927. struct qlcnic_cmd_args cmd;
  928. struct qlcnic_rcv_mbx_out *mbx_out;
  929. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  930. struct qlcnic_hardware_context *ahw = adapter->ahw;
  931. num_rds = adapter->max_rds_rings;
  932. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  933. num_sds = adapter->max_sds_rings;
  934. else
  935. num_sds = QLCNIC_MAX_RING_SETS;
  936. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  937. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  938. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  939. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  940. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  941. /* set mailbox hdr and capabilities */
  942. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  943. QLCNIC_CMD_CREATE_RX_CTX);
  944. if (err)
  945. return err;
  946. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  947. cmd.req.arg[0] |= (0x3 << 29);
  948. cmd.req.arg[1] = cap;
  949. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  950. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  951. if (qlcnic_sriov_pf_check(adapter))
  952. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  953. &cmd.req.arg[6]);
  954. /* set up status rings, mbx 8-57/87 */
  955. index = QLC_83XX_HOST_SDS_MBX_IDX;
  956. for (i = 0; i < num_sds; i++) {
  957. memset(&sds_mbx, 0, sds_mbx_size);
  958. sds = &recv_ctx->sds_rings[i];
  959. sds->consumer = 0;
  960. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  961. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  962. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  963. sds_mbx.sds_ring_size = sds->num_desc;
  964. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  965. intrpt_id = ahw->intr_tbl[i].id;
  966. else
  967. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  968. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  969. sds_mbx.intrpt_id = intrpt_id;
  970. else
  971. sds_mbx.intrpt_id = 0xffff;
  972. sds_mbx.intrpt_val = 0;
  973. buf = &cmd.req.arg[index];
  974. memcpy(buf, &sds_mbx, sds_mbx_size);
  975. index += sds_mbx_size / sizeof(u32);
  976. }
  977. /* set up receive rings, mbx 88-111/135 */
  978. index = QLCNIC_HOST_RDS_MBX_IDX;
  979. rds = &recv_ctx->rds_rings[0];
  980. rds->producer = 0;
  981. memset(&rds_mbx, 0, rds_mbx_size);
  982. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  983. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  984. rds_mbx.reg_ring_sz = rds->dma_size;
  985. rds_mbx.reg_ring_len = rds->num_desc;
  986. /* Jumbo ring */
  987. rds = &recv_ctx->rds_rings[1];
  988. rds->producer = 0;
  989. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  990. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  991. rds_mbx.jmb_ring_sz = rds->dma_size;
  992. rds_mbx.jmb_ring_len = rds->num_desc;
  993. buf = &cmd.req.arg[index];
  994. memcpy(buf, &rds_mbx, rds_mbx_size);
  995. /* send the mailbox command */
  996. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  997. if (err) {
  998. dev_err(&adapter->pdev->dev,
  999. "Failed to create Rx ctx in firmware%d\n", err);
  1000. goto out;
  1001. }
  1002. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1003. recv_ctx->context_id = mbx_out->ctx_id;
  1004. recv_ctx->state = mbx_out->state;
  1005. recv_ctx->virt_port = mbx_out->vport_id;
  1006. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1007. recv_ctx->context_id, recv_ctx->state);
  1008. /* Receive descriptor ring */
  1009. /* Standard ring */
  1010. rds = &recv_ctx->rds_rings[0];
  1011. rds->crb_rcv_producer = ahw->pci_base0 +
  1012. mbx_out->host_prod[0].reg_buf;
  1013. /* Jumbo ring */
  1014. rds = &recv_ctx->rds_rings[1];
  1015. rds->crb_rcv_producer = ahw->pci_base0 +
  1016. mbx_out->host_prod[0].jmb_buf;
  1017. /* status descriptor ring */
  1018. for (i = 0; i < num_sds; i++) {
  1019. sds = &recv_ctx->sds_rings[i];
  1020. sds->crb_sts_consumer = ahw->pci_base0 +
  1021. mbx_out->host_csmr[i];
  1022. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1023. intr_mask = ahw->intr_tbl[i].src;
  1024. else
  1025. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1026. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1027. }
  1028. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1029. err = qlcnic_83xx_add_rings(adapter);
  1030. out:
  1031. qlcnic_free_mbx_args(&cmd);
  1032. return err;
  1033. }
  1034. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1035. struct qlcnic_host_tx_ring *tx_ring)
  1036. {
  1037. struct qlcnic_cmd_args cmd;
  1038. u32 temp = 0;
  1039. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1040. return;
  1041. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1042. cmd.req.arg[0] |= (0x3 << 29);
  1043. if (qlcnic_sriov_pf_check(adapter))
  1044. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1045. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1046. if (qlcnic_issue_cmd(adapter, &cmd))
  1047. dev_err(&adapter->pdev->dev,
  1048. "Failed to destroy tx ctx in firmware\n");
  1049. qlcnic_free_mbx_args(&cmd);
  1050. }
  1051. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1052. struct qlcnic_host_tx_ring *tx, int ring)
  1053. {
  1054. int err;
  1055. u16 msix_id;
  1056. u32 *buf, intr_mask, temp = 0;
  1057. struct qlcnic_cmd_args cmd;
  1058. struct qlcnic_tx_mbx mbx;
  1059. struct qlcnic_tx_mbx_out *mbx_out;
  1060. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1061. u32 msix_vector;
  1062. /* Reset host resources */
  1063. tx->producer = 0;
  1064. tx->sw_consumer = 0;
  1065. *(tx->hw_consumer) = 0;
  1066. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1067. /* setup mailbox inbox registerss */
  1068. mbx.phys_addr_low = LSD(tx->phys_addr);
  1069. mbx.phys_addr_high = MSD(tx->phys_addr);
  1070. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1071. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1072. mbx.size = tx->num_desc;
  1073. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1074. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1075. msix_vector = adapter->max_sds_rings + ring;
  1076. else
  1077. msix_vector = adapter->max_sds_rings - 1;
  1078. msix_id = ahw->intr_tbl[msix_vector].id;
  1079. } else {
  1080. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1081. }
  1082. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1083. mbx.intr_id = msix_id;
  1084. else
  1085. mbx.intr_id = 0xffff;
  1086. mbx.src = 0;
  1087. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1088. if (err)
  1089. return err;
  1090. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1091. cmd.req.arg[0] |= (0x3 << 29);
  1092. if (qlcnic_sriov_pf_check(adapter))
  1093. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1094. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1095. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1096. buf = &cmd.req.arg[6];
  1097. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1098. /* send the mailbox command*/
  1099. err = qlcnic_issue_cmd(adapter, &cmd);
  1100. if (err) {
  1101. dev_err(&adapter->pdev->dev,
  1102. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1103. goto out;
  1104. }
  1105. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1106. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1107. tx->ctx_id = mbx_out->ctx_id;
  1108. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1109. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1110. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1111. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1112. }
  1113. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1114. tx->ctx_id, mbx_out->state);
  1115. out:
  1116. qlcnic_free_mbx_args(&cmd);
  1117. return err;
  1118. }
  1119. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1120. int num_sds_ring)
  1121. {
  1122. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1123. struct qlcnic_host_sds_ring *sds_ring;
  1124. struct qlcnic_host_rds_ring *rds_ring;
  1125. u16 adapter_state = adapter->is_up;
  1126. u8 ring;
  1127. int ret;
  1128. netif_device_detach(netdev);
  1129. if (netif_running(netdev))
  1130. __qlcnic_down(adapter, netdev);
  1131. qlcnic_detach(adapter);
  1132. adapter->max_sds_rings = 1;
  1133. adapter->ahw->diag_test = test;
  1134. adapter->ahw->linkup = 0;
  1135. ret = qlcnic_attach(adapter);
  1136. if (ret) {
  1137. netif_device_attach(netdev);
  1138. return ret;
  1139. }
  1140. ret = qlcnic_fw_create_ctx(adapter);
  1141. if (ret) {
  1142. qlcnic_detach(adapter);
  1143. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1144. adapter->max_sds_rings = num_sds_ring;
  1145. qlcnic_attach(adapter);
  1146. }
  1147. netif_device_attach(netdev);
  1148. return ret;
  1149. }
  1150. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1151. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1152. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1153. }
  1154. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1155. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1156. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1157. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1158. }
  1159. }
  1160. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1161. /* disable and free mailbox interrupt */
  1162. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1163. qlcnic_83xx_enable_mbx_poll(adapter);
  1164. qlcnic_83xx_free_mbx_intr(adapter);
  1165. }
  1166. adapter->ahw->loopback_state = 0;
  1167. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1168. }
  1169. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1170. return 0;
  1171. }
  1172. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1173. int max_sds_rings)
  1174. {
  1175. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1176. struct qlcnic_host_sds_ring *sds_ring;
  1177. int ring, err;
  1178. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1179. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1180. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1181. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1182. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1183. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1184. qlcnic_83xx_enable_mbx_poll(adapter);
  1185. }
  1186. }
  1187. qlcnic_fw_destroy_ctx(adapter);
  1188. qlcnic_detach(adapter);
  1189. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1190. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1191. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1192. qlcnic_83xx_disable_mbx_poll(adapter);
  1193. if (err) {
  1194. dev_err(&adapter->pdev->dev,
  1195. "%s: failed to setup mbx interrupt\n",
  1196. __func__);
  1197. goto out;
  1198. }
  1199. }
  1200. }
  1201. adapter->ahw->diag_test = 0;
  1202. adapter->max_sds_rings = max_sds_rings;
  1203. if (qlcnic_attach(adapter))
  1204. goto out;
  1205. if (netif_running(netdev))
  1206. __qlcnic_up(adapter, netdev);
  1207. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1208. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1209. qlcnic_83xx_disable_mbx_poll(adapter);
  1210. out:
  1211. netif_device_attach(netdev);
  1212. }
  1213. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1214. u32 beacon)
  1215. {
  1216. struct qlcnic_cmd_args cmd;
  1217. u32 mbx_in;
  1218. int i, status = 0;
  1219. if (state) {
  1220. /* Get LED configuration */
  1221. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1222. QLCNIC_CMD_GET_LED_CONFIG);
  1223. if (status)
  1224. return status;
  1225. status = qlcnic_issue_cmd(adapter, &cmd);
  1226. if (status) {
  1227. dev_err(&adapter->pdev->dev,
  1228. "Get led config failed.\n");
  1229. goto mbx_err;
  1230. } else {
  1231. for (i = 0; i < 4; i++)
  1232. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1233. }
  1234. qlcnic_free_mbx_args(&cmd);
  1235. /* Set LED Configuration */
  1236. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1237. LSW(QLC_83XX_LED_CONFIG);
  1238. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1239. QLCNIC_CMD_SET_LED_CONFIG);
  1240. if (status)
  1241. return status;
  1242. cmd.req.arg[1] = mbx_in;
  1243. cmd.req.arg[2] = mbx_in;
  1244. cmd.req.arg[3] = mbx_in;
  1245. if (beacon)
  1246. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1247. status = qlcnic_issue_cmd(adapter, &cmd);
  1248. if (status) {
  1249. dev_err(&adapter->pdev->dev,
  1250. "Set led config failed.\n");
  1251. }
  1252. mbx_err:
  1253. qlcnic_free_mbx_args(&cmd);
  1254. return status;
  1255. } else {
  1256. /* Restoring default LED configuration */
  1257. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1258. QLCNIC_CMD_SET_LED_CONFIG);
  1259. if (status)
  1260. return status;
  1261. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1262. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1263. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1264. if (beacon)
  1265. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1266. status = qlcnic_issue_cmd(adapter, &cmd);
  1267. if (status)
  1268. dev_err(&adapter->pdev->dev,
  1269. "Restoring led config failed.\n");
  1270. qlcnic_free_mbx_args(&cmd);
  1271. return status;
  1272. }
  1273. }
  1274. int qlcnic_83xx_set_led(struct net_device *netdev,
  1275. enum ethtool_phys_id_state state)
  1276. {
  1277. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1278. int err = -EIO, active = 1;
  1279. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1280. netdev_warn(netdev,
  1281. "LED test is not supported in non-privileged mode\n");
  1282. return -EOPNOTSUPP;
  1283. }
  1284. switch (state) {
  1285. case ETHTOOL_ID_ACTIVE:
  1286. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1287. return -EBUSY;
  1288. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1289. break;
  1290. err = qlcnic_83xx_config_led(adapter, active, 0);
  1291. if (err)
  1292. netdev_err(netdev, "Failed to set LED blink state\n");
  1293. break;
  1294. case ETHTOOL_ID_INACTIVE:
  1295. active = 0;
  1296. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1297. break;
  1298. err = qlcnic_83xx_config_led(adapter, active, 0);
  1299. if (err)
  1300. netdev_err(netdev, "Failed to reset LED blink state\n");
  1301. break;
  1302. default:
  1303. return -EINVAL;
  1304. }
  1305. if (!active || err)
  1306. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1307. return err;
  1308. }
  1309. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1310. int enable)
  1311. {
  1312. struct qlcnic_cmd_args cmd;
  1313. int status;
  1314. if (qlcnic_sriov_vf_check(adapter))
  1315. return;
  1316. if (enable) {
  1317. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1318. QLCNIC_CMD_INIT_NIC_FUNC);
  1319. if (status)
  1320. return;
  1321. cmd.req.arg[1] = BIT_0 | BIT_31;
  1322. } else {
  1323. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1324. QLCNIC_CMD_STOP_NIC_FUNC);
  1325. if (status)
  1326. return;
  1327. cmd.req.arg[1] = BIT_0 | BIT_31;
  1328. }
  1329. status = qlcnic_issue_cmd(adapter, &cmd);
  1330. if (status)
  1331. dev_err(&adapter->pdev->dev,
  1332. "Failed to %s in NIC IDC function event.\n",
  1333. (enable ? "register" : "unregister"));
  1334. qlcnic_free_mbx_args(&cmd);
  1335. }
  1336. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1337. {
  1338. struct qlcnic_cmd_args cmd;
  1339. int err;
  1340. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1341. if (err)
  1342. return err;
  1343. cmd.req.arg[1] = adapter->ahw->port_config;
  1344. err = qlcnic_issue_cmd(adapter, &cmd);
  1345. if (err)
  1346. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1347. qlcnic_free_mbx_args(&cmd);
  1348. return err;
  1349. }
  1350. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1351. {
  1352. struct qlcnic_cmd_args cmd;
  1353. int err;
  1354. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1355. if (err)
  1356. return err;
  1357. err = qlcnic_issue_cmd(adapter, &cmd);
  1358. if (err)
  1359. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1360. else
  1361. adapter->ahw->port_config = cmd.rsp.arg[1];
  1362. qlcnic_free_mbx_args(&cmd);
  1363. return err;
  1364. }
  1365. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1366. {
  1367. int err;
  1368. u32 temp;
  1369. struct qlcnic_cmd_args cmd;
  1370. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1371. if (err)
  1372. return err;
  1373. temp = adapter->recv_ctx->context_id << 16;
  1374. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1375. err = qlcnic_issue_cmd(adapter, &cmd);
  1376. if (err)
  1377. dev_info(&adapter->pdev->dev,
  1378. "Setup linkevent mailbox failed\n");
  1379. qlcnic_free_mbx_args(&cmd);
  1380. return err;
  1381. }
  1382. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1383. u32 *interface_id)
  1384. {
  1385. if (qlcnic_sriov_pf_check(adapter)) {
  1386. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1387. } else {
  1388. if (!qlcnic_sriov_vf_check(adapter))
  1389. *interface_id = adapter->recv_ctx->context_id << 16;
  1390. }
  1391. }
  1392. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1393. {
  1394. struct qlcnic_cmd_args *cmd = NULL;
  1395. u32 temp = 0;
  1396. int err;
  1397. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1398. return -EIO;
  1399. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1400. if (!cmd)
  1401. return -ENOMEM;
  1402. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1403. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1404. if (err)
  1405. goto out;
  1406. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1407. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1408. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1409. err = qlcnic_issue_cmd(adapter, cmd);
  1410. if (!err)
  1411. return err;
  1412. qlcnic_free_mbx_args(cmd);
  1413. out:
  1414. kfree(cmd);
  1415. return err;
  1416. }
  1417. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1418. {
  1419. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1420. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1421. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1422. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1423. netdev_warn(netdev,
  1424. "Loopback test not supported in non privileged mode\n");
  1425. return -ENOTSUPP;
  1426. }
  1427. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1428. netdev_info(netdev, "Device is resetting\n");
  1429. return -EBUSY;
  1430. }
  1431. if (qlcnic_get_diag_lock(adapter)) {
  1432. netdev_info(netdev, "Device is in diagnostics mode\n");
  1433. return -EBUSY;
  1434. }
  1435. netdev_info(netdev, "%s loopback test in progress\n",
  1436. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1437. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1438. max_sds_rings);
  1439. if (ret)
  1440. goto fail_diag_alloc;
  1441. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1442. if (ret)
  1443. goto free_diag_res;
  1444. /* Poll for link up event before running traffic */
  1445. do {
  1446. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1447. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1448. netdev_info(netdev,
  1449. "Device is resetting, free LB test resources\n");
  1450. ret = -EBUSY;
  1451. goto free_diag_res;
  1452. }
  1453. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1454. netdev_info(netdev,
  1455. "Firmware didn't sent link up event to loopback request\n");
  1456. ret = -ETIMEDOUT;
  1457. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1458. goto free_diag_res;
  1459. }
  1460. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1461. /* Make sure carrier is off and queue is stopped during loopback */
  1462. if (netif_running(netdev)) {
  1463. netif_carrier_off(netdev);
  1464. netif_tx_stop_all_queues(netdev);
  1465. }
  1466. ret = qlcnic_do_lb_test(adapter, mode);
  1467. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1468. free_diag_res:
  1469. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1470. fail_diag_alloc:
  1471. adapter->max_sds_rings = max_sds_rings;
  1472. qlcnic_release_diag_lock(adapter);
  1473. return ret;
  1474. }
  1475. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1476. u32 *max_wait_count)
  1477. {
  1478. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1479. int temp;
  1480. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1481. ahw->extend_lb_time);
  1482. temp = ahw->extend_lb_time * 1000;
  1483. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1484. ahw->extend_lb_time = 0;
  1485. }
  1486. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1487. {
  1488. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1489. struct net_device *netdev = adapter->netdev;
  1490. u32 config, max_wait_count;
  1491. int status = 0, loop = 0;
  1492. ahw->extend_lb_time = 0;
  1493. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1494. status = qlcnic_83xx_get_port_config(adapter);
  1495. if (status)
  1496. return status;
  1497. config = ahw->port_config;
  1498. /* Check if port is already in loopback mode */
  1499. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1500. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1501. netdev_err(netdev,
  1502. "Port already in Loopback mode.\n");
  1503. return -EINPROGRESS;
  1504. }
  1505. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1506. if (mode == QLCNIC_ILB_MODE)
  1507. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1508. if (mode == QLCNIC_ELB_MODE)
  1509. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1510. status = qlcnic_83xx_set_port_config(adapter);
  1511. if (status) {
  1512. netdev_err(netdev,
  1513. "Failed to Set Loopback Mode = 0x%x.\n",
  1514. ahw->port_config);
  1515. ahw->port_config = config;
  1516. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1517. return status;
  1518. }
  1519. /* Wait for Link and IDC Completion AEN */
  1520. do {
  1521. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1522. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1523. netdev_info(netdev,
  1524. "Device is resetting, free LB test resources\n");
  1525. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1526. return -EBUSY;
  1527. }
  1528. if (ahw->extend_lb_time)
  1529. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1530. &max_wait_count);
  1531. if (loop++ > max_wait_count) {
  1532. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1533. __func__);
  1534. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1535. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1536. return -ETIMEDOUT;
  1537. }
  1538. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1539. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1540. QLCNIC_MAC_ADD);
  1541. return status;
  1542. }
  1543. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1544. {
  1545. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1546. u32 config = ahw->port_config, max_wait_count;
  1547. struct net_device *netdev = adapter->netdev;
  1548. int status = 0, loop = 0;
  1549. ahw->extend_lb_time = 0;
  1550. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1551. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1552. if (mode == QLCNIC_ILB_MODE)
  1553. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1554. if (mode == QLCNIC_ELB_MODE)
  1555. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1556. status = qlcnic_83xx_set_port_config(adapter);
  1557. if (status) {
  1558. netdev_err(netdev,
  1559. "Failed to Clear Loopback Mode = 0x%x.\n",
  1560. ahw->port_config);
  1561. ahw->port_config = config;
  1562. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1563. return status;
  1564. }
  1565. /* Wait for Link and IDC Completion AEN */
  1566. do {
  1567. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1568. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1569. netdev_info(netdev,
  1570. "Device is resetting, free LB test resources\n");
  1571. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1572. return -EBUSY;
  1573. }
  1574. if (ahw->extend_lb_time)
  1575. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1576. &max_wait_count);
  1577. if (loop++ > max_wait_count) {
  1578. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1579. __func__);
  1580. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1581. return -ETIMEDOUT;
  1582. }
  1583. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1584. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1585. QLCNIC_MAC_DEL);
  1586. return status;
  1587. }
  1588. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1589. u32 *interface_id)
  1590. {
  1591. if (qlcnic_sriov_pf_check(adapter)) {
  1592. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1593. } else {
  1594. if (!qlcnic_sriov_vf_check(adapter))
  1595. *interface_id = adapter->recv_ctx->context_id << 16;
  1596. }
  1597. }
  1598. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1599. int mode)
  1600. {
  1601. int err;
  1602. u32 temp = 0, temp_ip;
  1603. struct qlcnic_cmd_args cmd;
  1604. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1605. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1606. if (err)
  1607. return;
  1608. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1609. if (mode == QLCNIC_IP_UP)
  1610. cmd.req.arg[1] = 1 | temp;
  1611. else
  1612. cmd.req.arg[1] = 2 | temp;
  1613. /*
  1614. * Adapter needs IP address in network byte order.
  1615. * But hardware mailbox registers go through writel(), hence IP address
  1616. * gets swapped on big endian architecture.
  1617. * To negate swapping of writel() on big endian architecture
  1618. * use swab32(value).
  1619. */
  1620. temp_ip = swab32(ntohl(ip));
  1621. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1622. err = qlcnic_issue_cmd(adapter, &cmd);
  1623. if (err != QLCNIC_RCODE_SUCCESS)
  1624. dev_err(&adapter->netdev->dev,
  1625. "could not notify %s IP 0x%x request\n",
  1626. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1627. qlcnic_free_mbx_args(&cmd);
  1628. }
  1629. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1630. {
  1631. int err;
  1632. u32 temp, arg1;
  1633. struct qlcnic_cmd_args cmd;
  1634. int lro_bit_mask;
  1635. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1636. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1637. return 0;
  1638. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1639. if (err)
  1640. return err;
  1641. temp = adapter->recv_ctx->context_id << 16;
  1642. arg1 = lro_bit_mask | temp;
  1643. cmd.req.arg[1] = arg1;
  1644. err = qlcnic_issue_cmd(adapter, &cmd);
  1645. if (err)
  1646. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1647. qlcnic_free_mbx_args(&cmd);
  1648. return err;
  1649. }
  1650. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1651. {
  1652. int err;
  1653. u32 word;
  1654. struct qlcnic_cmd_args cmd;
  1655. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1656. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1657. 0x255b0ec26d5a56daULL };
  1658. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1659. if (err)
  1660. return err;
  1661. /*
  1662. * RSS request:
  1663. * bits 3-0: Rsvd
  1664. * 5-4: hash_type_ipv4
  1665. * 7-6: hash_type_ipv6
  1666. * 8: enable
  1667. * 9: use indirection table
  1668. * 16-31: indirection table mask
  1669. */
  1670. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1671. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1672. ((u32)(enable & 0x1) << 8) |
  1673. ((0x7ULL) << 16);
  1674. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1675. cmd.req.arg[2] = word;
  1676. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1677. err = qlcnic_issue_cmd(adapter, &cmd);
  1678. if (err)
  1679. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1680. qlcnic_free_mbx_args(&cmd);
  1681. return err;
  1682. }
  1683. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1684. u32 *interface_id)
  1685. {
  1686. if (qlcnic_sriov_pf_check(adapter)) {
  1687. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1688. } else {
  1689. if (!qlcnic_sriov_vf_check(adapter))
  1690. *interface_id = adapter->recv_ctx->context_id << 16;
  1691. }
  1692. }
  1693. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1694. u16 vlan_id, u8 op)
  1695. {
  1696. struct qlcnic_cmd_args *cmd = NULL;
  1697. struct qlcnic_macvlan_mbx mv;
  1698. u32 *buf, temp = 0;
  1699. int err;
  1700. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1701. return -EIO;
  1702. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1703. if (!cmd)
  1704. return -ENOMEM;
  1705. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1706. if (err)
  1707. goto out;
  1708. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1709. if (vlan_id)
  1710. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1711. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1712. cmd->req.arg[1] = op | (1 << 8);
  1713. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1714. cmd->req.arg[1] |= temp;
  1715. mv.vlan = vlan_id;
  1716. mv.mac_addr0 = addr[0];
  1717. mv.mac_addr1 = addr[1];
  1718. mv.mac_addr2 = addr[2];
  1719. mv.mac_addr3 = addr[3];
  1720. mv.mac_addr4 = addr[4];
  1721. mv.mac_addr5 = addr[5];
  1722. buf = &cmd->req.arg[2];
  1723. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1724. err = qlcnic_issue_cmd(adapter, cmd);
  1725. if (!err)
  1726. return err;
  1727. qlcnic_free_mbx_args(cmd);
  1728. out:
  1729. kfree(cmd);
  1730. return err;
  1731. }
  1732. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1733. u16 vlan_id)
  1734. {
  1735. u8 mac[ETH_ALEN];
  1736. memcpy(&mac, addr, ETH_ALEN);
  1737. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1738. }
  1739. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1740. u8 type, struct qlcnic_cmd_args *cmd)
  1741. {
  1742. switch (type) {
  1743. case QLCNIC_SET_STATION_MAC:
  1744. case QLCNIC_SET_FAC_DEF_MAC:
  1745. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1746. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1747. break;
  1748. }
  1749. cmd->req.arg[1] = type;
  1750. }
  1751. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1752. u8 function)
  1753. {
  1754. int err, i;
  1755. struct qlcnic_cmd_args cmd;
  1756. u32 mac_low, mac_high;
  1757. function = 0;
  1758. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1759. if (err)
  1760. return err;
  1761. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1762. err = qlcnic_issue_cmd(adapter, &cmd);
  1763. if (err == QLCNIC_RCODE_SUCCESS) {
  1764. mac_low = cmd.rsp.arg[1];
  1765. mac_high = cmd.rsp.arg[2];
  1766. for (i = 0; i < 2; i++)
  1767. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1768. for (i = 2; i < 6; i++)
  1769. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1770. } else {
  1771. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1772. err);
  1773. err = -EIO;
  1774. }
  1775. qlcnic_free_mbx_args(&cmd);
  1776. return err;
  1777. }
  1778. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1779. {
  1780. int err;
  1781. u16 temp;
  1782. struct qlcnic_cmd_args cmd;
  1783. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1784. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1785. return;
  1786. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1787. if (err)
  1788. return;
  1789. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1790. temp = adapter->recv_ctx->context_id;
  1791. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1792. temp = coal->rx_time_us;
  1793. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1794. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1795. temp = adapter->tx_ring->ctx_id;
  1796. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1797. temp = coal->tx_time_us;
  1798. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1799. }
  1800. cmd.req.arg[3] = coal->flag;
  1801. err = qlcnic_issue_cmd(adapter, &cmd);
  1802. if (err != QLCNIC_RCODE_SUCCESS)
  1803. dev_info(&adapter->pdev->dev,
  1804. "Failed to send interrupt coalescence parameters\n");
  1805. qlcnic_free_mbx_args(&cmd);
  1806. }
  1807. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1808. u32 data[])
  1809. {
  1810. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1811. u8 link_status, duplex;
  1812. /* link speed */
  1813. link_status = LSB(data[3]) & 1;
  1814. if (link_status) {
  1815. ahw->link_speed = MSW(data[2]);
  1816. duplex = LSB(MSW(data[3]));
  1817. if (duplex)
  1818. ahw->link_duplex = DUPLEX_FULL;
  1819. else
  1820. ahw->link_duplex = DUPLEX_HALF;
  1821. } else {
  1822. ahw->link_speed = SPEED_UNKNOWN;
  1823. ahw->link_duplex = DUPLEX_UNKNOWN;
  1824. }
  1825. ahw->link_autoneg = MSB(MSW(data[3]));
  1826. ahw->module_type = MSB(LSW(data[3]));
  1827. ahw->has_link_events = 1;
  1828. qlcnic_advert_link_change(adapter, link_status);
  1829. }
  1830. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1831. {
  1832. struct qlcnic_adapter *adapter = data;
  1833. struct qlcnic_mailbox *mbx;
  1834. u32 mask, resp, event;
  1835. unsigned long flags;
  1836. mbx = adapter->ahw->mailbox;
  1837. spin_lock_irqsave(&mbx->aen_lock, flags);
  1838. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1839. if (!(resp & QLCNIC_SET_OWNER))
  1840. goto out;
  1841. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1842. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1843. __qlcnic_83xx_process_aen(adapter);
  1844. else
  1845. qlcnic_83xx_notify_mbx_response(mbx);
  1846. out:
  1847. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1848. writel(0, adapter->ahw->pci_base0 + mask);
  1849. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1850. return IRQ_HANDLED;
  1851. }
  1852. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1853. {
  1854. int err = -EIO;
  1855. struct qlcnic_cmd_args cmd;
  1856. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1857. dev_err(&adapter->pdev->dev,
  1858. "%s: Error, invoked by non management func\n",
  1859. __func__);
  1860. return err;
  1861. }
  1862. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1863. if (err)
  1864. return err;
  1865. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1866. err = qlcnic_issue_cmd(adapter, &cmd);
  1867. if (err != QLCNIC_RCODE_SUCCESS) {
  1868. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1869. err);
  1870. err = -EIO;
  1871. }
  1872. qlcnic_free_mbx_args(&cmd);
  1873. return err;
  1874. }
  1875. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1876. struct qlcnic_info *nic)
  1877. {
  1878. int i, err = -EIO;
  1879. struct qlcnic_cmd_args cmd;
  1880. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1881. dev_err(&adapter->pdev->dev,
  1882. "%s: Error, invoked by non management func\n",
  1883. __func__);
  1884. return err;
  1885. }
  1886. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1887. if (err)
  1888. return err;
  1889. cmd.req.arg[1] = (nic->pci_func << 16);
  1890. cmd.req.arg[2] = 0x1 << 16;
  1891. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1892. cmd.req.arg[4] = nic->capabilities;
  1893. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1894. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1895. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1896. for (i = 8; i < 32; i++)
  1897. cmd.req.arg[i] = 0;
  1898. err = qlcnic_issue_cmd(adapter, &cmd);
  1899. if (err != QLCNIC_RCODE_SUCCESS) {
  1900. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1901. err);
  1902. err = -EIO;
  1903. }
  1904. qlcnic_free_mbx_args(&cmd);
  1905. return err;
  1906. }
  1907. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1908. struct qlcnic_info *npar_info, u8 func_id)
  1909. {
  1910. int err;
  1911. u32 temp;
  1912. u8 op = 0;
  1913. struct qlcnic_cmd_args cmd;
  1914. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1915. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1916. if (err)
  1917. return err;
  1918. if (func_id != ahw->pci_func) {
  1919. temp = func_id << 16;
  1920. cmd.req.arg[1] = op | BIT_31 | temp;
  1921. } else {
  1922. cmd.req.arg[1] = ahw->pci_func << 16;
  1923. }
  1924. err = qlcnic_issue_cmd(adapter, &cmd);
  1925. if (err) {
  1926. dev_info(&adapter->pdev->dev,
  1927. "Failed to get nic info %d\n", err);
  1928. goto out;
  1929. }
  1930. npar_info->op_type = cmd.rsp.arg[1];
  1931. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1932. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1933. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1934. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1935. npar_info->capabilities = cmd.rsp.arg[4];
  1936. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1937. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1938. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1939. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1940. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1941. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1942. if (cmd.rsp.arg[8] & 0x1)
  1943. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1944. if (cmd.rsp.arg[8] & 0x10000) {
  1945. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1946. npar_info->max_linkspeed_reg_offset = temp;
  1947. }
  1948. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1949. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1950. sizeof(ahw->extra_capability));
  1951. out:
  1952. qlcnic_free_mbx_args(&cmd);
  1953. return err;
  1954. }
  1955. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1956. struct qlcnic_pci_info *pci_info)
  1957. {
  1958. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1959. struct device *dev = &adapter->pdev->dev;
  1960. struct qlcnic_cmd_args cmd;
  1961. int i, err = 0, j = 0;
  1962. u32 temp;
  1963. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1964. if (err)
  1965. return err;
  1966. err = qlcnic_issue_cmd(adapter, &cmd);
  1967. ahw->act_pci_func = 0;
  1968. if (err == QLCNIC_RCODE_SUCCESS) {
  1969. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1970. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1971. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1972. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1973. i++;
  1974. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1975. if (pci_info->type == QLCNIC_TYPE_NIC)
  1976. ahw->act_pci_func++;
  1977. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1978. pci_info->default_port = temp;
  1979. i++;
  1980. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1981. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1982. pci_info->tx_max_bw = temp;
  1983. i = i + 2;
  1984. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1985. i++;
  1986. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1987. i = i + 3;
  1988. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1989. dev_info(dev, "id = %d active = %d type = %d\n"
  1990. "\tport = %d min bw = %d max bw = %d\n"
  1991. "\tmac_addr = %pM\n", pci_info->id,
  1992. pci_info->active, pci_info->type,
  1993. pci_info->default_port,
  1994. pci_info->tx_min_bw,
  1995. pci_info->tx_max_bw, pci_info->mac);
  1996. }
  1997. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1998. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1999. ahw->max_pci_func, ahw->act_pci_func);
  2000. } else {
  2001. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2002. err = -EIO;
  2003. }
  2004. qlcnic_free_mbx_args(&cmd);
  2005. return err;
  2006. }
  2007. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2008. {
  2009. int i, index, err;
  2010. u8 max_ints;
  2011. u32 val, temp, type;
  2012. struct qlcnic_cmd_args cmd;
  2013. max_ints = adapter->ahw->num_msix - 1;
  2014. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2015. if (err)
  2016. return err;
  2017. cmd.req.arg[1] = max_ints;
  2018. if (qlcnic_sriov_vf_check(adapter))
  2019. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2020. for (i = 0, index = 2; i < max_ints; i++) {
  2021. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2022. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2023. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2024. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2025. cmd.req.arg[index++] = val;
  2026. }
  2027. err = qlcnic_issue_cmd(adapter, &cmd);
  2028. if (err) {
  2029. dev_err(&adapter->pdev->dev,
  2030. "Failed to configure interrupts 0x%x\n", err);
  2031. goto out;
  2032. }
  2033. max_ints = cmd.rsp.arg[1];
  2034. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2035. val = cmd.rsp.arg[index];
  2036. if (LSB(val)) {
  2037. dev_info(&adapter->pdev->dev,
  2038. "Can't configure interrupt %d\n",
  2039. adapter->ahw->intr_tbl[i].id);
  2040. continue;
  2041. }
  2042. if (op_type) {
  2043. adapter->ahw->intr_tbl[i].id = MSW(val);
  2044. adapter->ahw->intr_tbl[i].enabled = 1;
  2045. temp = cmd.rsp.arg[index + 1];
  2046. adapter->ahw->intr_tbl[i].src = temp;
  2047. } else {
  2048. adapter->ahw->intr_tbl[i].id = i;
  2049. adapter->ahw->intr_tbl[i].enabled = 0;
  2050. adapter->ahw->intr_tbl[i].src = 0;
  2051. }
  2052. }
  2053. out:
  2054. qlcnic_free_mbx_args(&cmd);
  2055. return err;
  2056. }
  2057. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2058. {
  2059. int id, timeout = 0;
  2060. u32 status = 0;
  2061. while (status == 0) {
  2062. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2063. if (status)
  2064. break;
  2065. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2066. id = QLC_SHARED_REG_RD32(adapter,
  2067. QLCNIC_FLASH_LOCK_OWNER);
  2068. dev_err(&adapter->pdev->dev,
  2069. "%s: failed, lock held by %d\n", __func__, id);
  2070. return -EIO;
  2071. }
  2072. usleep_range(1000, 2000);
  2073. }
  2074. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2075. return 0;
  2076. }
  2077. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2078. {
  2079. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2080. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2081. }
  2082. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2083. u32 flash_addr, u8 *p_data,
  2084. int count)
  2085. {
  2086. u32 word, range, flash_offset, addr = flash_addr, ret;
  2087. ulong indirect_add, direct_window;
  2088. int i, err = 0;
  2089. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2090. if (addr & 0x3) {
  2091. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2092. return -EIO;
  2093. }
  2094. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2095. (addr));
  2096. range = flash_offset + (count * sizeof(u32));
  2097. /* Check if data is spread across multiple sectors */
  2098. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2099. /* Multi sector read */
  2100. for (i = 0; i < count; i++) {
  2101. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2102. ret = QLCRD32(adapter, indirect_add, &err);
  2103. if (err == -EIO)
  2104. return err;
  2105. word = ret;
  2106. *(u32 *)p_data = word;
  2107. p_data = p_data + 4;
  2108. addr = addr + 4;
  2109. flash_offset = flash_offset + 4;
  2110. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2111. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2112. /* This write is needed once for each sector */
  2113. qlcnic_83xx_wrt_reg_indirect(adapter,
  2114. direct_window,
  2115. (addr));
  2116. flash_offset = 0;
  2117. }
  2118. }
  2119. } else {
  2120. /* Single sector read */
  2121. for (i = 0; i < count; i++) {
  2122. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2123. ret = QLCRD32(adapter, indirect_add, &err);
  2124. if (err == -EIO)
  2125. return err;
  2126. word = ret;
  2127. *(u32 *)p_data = word;
  2128. p_data = p_data + 4;
  2129. addr = addr + 4;
  2130. }
  2131. }
  2132. return 0;
  2133. }
  2134. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2135. {
  2136. u32 status;
  2137. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2138. int err = 0;
  2139. do {
  2140. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2141. if (err == -EIO)
  2142. return err;
  2143. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2144. QLC_83XX_FLASH_STATUS_READY)
  2145. break;
  2146. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2147. } while (--retries);
  2148. if (!retries)
  2149. return -EIO;
  2150. return 0;
  2151. }
  2152. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2153. {
  2154. int ret;
  2155. u32 cmd;
  2156. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2157. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2158. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2159. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2160. adapter->ahw->fdt.write_enable_bits);
  2161. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2162. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2163. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2164. if (ret)
  2165. return -EIO;
  2166. return 0;
  2167. }
  2168. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2169. {
  2170. int ret;
  2171. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2172. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2173. adapter->ahw->fdt.write_statusreg_cmd));
  2174. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2175. adapter->ahw->fdt.write_disable_bits);
  2176. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2177. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2178. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2179. if (ret)
  2180. return -EIO;
  2181. return 0;
  2182. }
  2183. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2184. {
  2185. int ret, err = 0;
  2186. u32 mfg_id;
  2187. if (qlcnic_83xx_lock_flash(adapter))
  2188. return -EIO;
  2189. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2190. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2191. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2192. QLC_83XX_FLASH_READ_CTRL);
  2193. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2194. if (ret) {
  2195. qlcnic_83xx_unlock_flash(adapter);
  2196. return -EIO;
  2197. }
  2198. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2199. if (err == -EIO) {
  2200. qlcnic_83xx_unlock_flash(adapter);
  2201. return err;
  2202. }
  2203. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2204. qlcnic_83xx_unlock_flash(adapter);
  2205. return 0;
  2206. }
  2207. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2208. {
  2209. int count, fdt_size, ret = 0;
  2210. fdt_size = sizeof(struct qlcnic_fdt);
  2211. count = fdt_size / sizeof(u32);
  2212. if (qlcnic_83xx_lock_flash(adapter))
  2213. return -EIO;
  2214. memset(&adapter->ahw->fdt, 0, fdt_size);
  2215. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2216. (u8 *)&adapter->ahw->fdt,
  2217. count);
  2218. qlcnic_83xx_unlock_flash(adapter);
  2219. return ret;
  2220. }
  2221. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2222. u32 sector_start_addr)
  2223. {
  2224. u32 reversed_addr, addr1, addr2, cmd;
  2225. int ret = -EIO;
  2226. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2227. return -EIO;
  2228. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2229. ret = qlcnic_83xx_enable_flash_write(adapter);
  2230. if (ret) {
  2231. qlcnic_83xx_unlock_flash(adapter);
  2232. dev_err(&adapter->pdev->dev,
  2233. "%s failed at %d\n",
  2234. __func__, __LINE__);
  2235. return ret;
  2236. }
  2237. }
  2238. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2239. if (ret) {
  2240. qlcnic_83xx_unlock_flash(adapter);
  2241. dev_err(&adapter->pdev->dev,
  2242. "%s: failed at %d\n", __func__, __LINE__);
  2243. return -EIO;
  2244. }
  2245. addr1 = (sector_start_addr & 0xFF) << 16;
  2246. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2247. reversed_addr = addr1 | addr2;
  2248. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2249. reversed_addr);
  2250. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2251. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2252. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2253. else
  2254. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2255. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2256. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2257. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2258. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2259. if (ret) {
  2260. qlcnic_83xx_unlock_flash(adapter);
  2261. dev_err(&adapter->pdev->dev,
  2262. "%s: failed at %d\n", __func__, __LINE__);
  2263. return -EIO;
  2264. }
  2265. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2266. ret = qlcnic_83xx_disable_flash_write(adapter);
  2267. if (ret) {
  2268. qlcnic_83xx_unlock_flash(adapter);
  2269. dev_err(&adapter->pdev->dev,
  2270. "%s: failed at %d\n", __func__, __LINE__);
  2271. return ret;
  2272. }
  2273. }
  2274. qlcnic_83xx_unlock_flash(adapter);
  2275. return 0;
  2276. }
  2277. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2278. u32 *p_data)
  2279. {
  2280. int ret = -EIO;
  2281. u32 addr1 = 0x00800000 | (addr >> 2);
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2284. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2285. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2286. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2287. if (ret) {
  2288. dev_err(&adapter->pdev->dev,
  2289. "%s: failed at %d\n", __func__, __LINE__);
  2290. return -EIO;
  2291. }
  2292. return 0;
  2293. }
  2294. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2295. u32 *p_data, int count)
  2296. {
  2297. u32 temp;
  2298. int ret = -EIO, err = 0;
  2299. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2300. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2301. dev_err(&adapter->pdev->dev,
  2302. "%s: Invalid word count\n", __func__);
  2303. return -EIO;
  2304. }
  2305. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2306. if (err == -EIO)
  2307. return err;
  2308. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2309. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2310. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2311. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2312. /* First DWORD write */
  2313. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2314. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2315. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2316. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2317. if (ret) {
  2318. dev_err(&adapter->pdev->dev,
  2319. "%s: failed at %d\n", __func__, __LINE__);
  2320. return -EIO;
  2321. }
  2322. count--;
  2323. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2324. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2325. /* Second to N-1 DWORD writes */
  2326. while (count != 1) {
  2327. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2328. *p_data++);
  2329. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2330. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2331. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2332. if (ret) {
  2333. dev_err(&adapter->pdev->dev,
  2334. "%s: failed at %d\n", __func__, __LINE__);
  2335. return -EIO;
  2336. }
  2337. count--;
  2338. }
  2339. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2340. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2341. (addr >> 2));
  2342. /* Last DWORD write */
  2343. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2344. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2345. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2346. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2347. if (ret) {
  2348. dev_err(&adapter->pdev->dev,
  2349. "%s: failed at %d\n", __func__, __LINE__);
  2350. return -EIO;
  2351. }
  2352. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2353. if (err == -EIO)
  2354. return err;
  2355. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2356. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2357. __func__, __LINE__);
  2358. /* Operation failed, clear error bit */
  2359. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2360. if (err == -EIO)
  2361. return err;
  2362. qlcnic_83xx_wrt_reg_indirect(adapter,
  2363. QLC_83XX_FLASH_SPI_CONTROL,
  2364. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2365. }
  2366. return 0;
  2367. }
  2368. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2369. {
  2370. u32 val, id;
  2371. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2372. /* Check if recovery need to be performed by the calling function */
  2373. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2374. val = val & ~0x3F;
  2375. val = val | ((adapter->portnum << 2) |
  2376. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2377. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2378. dev_info(&adapter->pdev->dev,
  2379. "%s: lock recovery initiated\n", __func__);
  2380. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2381. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2382. id = ((val >> 2) & 0xF);
  2383. if (id == adapter->portnum) {
  2384. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2385. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2386. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2387. /* Force release the lock */
  2388. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2389. /* Clear recovery bits */
  2390. val = val & ~0x3F;
  2391. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2392. dev_info(&adapter->pdev->dev,
  2393. "%s: lock recovery completed\n", __func__);
  2394. } else {
  2395. dev_info(&adapter->pdev->dev,
  2396. "%s: func %d to resume lock recovery process\n",
  2397. __func__, id);
  2398. }
  2399. } else {
  2400. dev_info(&adapter->pdev->dev,
  2401. "%s: lock recovery initiated by other functions\n",
  2402. __func__);
  2403. }
  2404. }
  2405. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2406. {
  2407. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2408. int max_attempt = 0;
  2409. while (status == 0) {
  2410. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2411. if (status)
  2412. break;
  2413. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2414. i++;
  2415. if (i == 1)
  2416. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2417. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2418. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2419. if (val == temp) {
  2420. id = val & 0xFF;
  2421. dev_info(&adapter->pdev->dev,
  2422. "%s: lock to be recovered from %d\n",
  2423. __func__, id);
  2424. qlcnic_83xx_recover_driver_lock(adapter);
  2425. i = 0;
  2426. max_attempt++;
  2427. } else {
  2428. dev_err(&adapter->pdev->dev,
  2429. "%s: failed to get lock\n", __func__);
  2430. return -EIO;
  2431. }
  2432. }
  2433. /* Force exit from while loop after few attempts */
  2434. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2435. dev_err(&adapter->pdev->dev,
  2436. "%s: failed to get lock\n", __func__);
  2437. return -EIO;
  2438. }
  2439. }
  2440. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2441. lock_alive_counter = val >> 8;
  2442. lock_alive_counter++;
  2443. val = lock_alive_counter << 8 | adapter->portnum;
  2444. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2445. return 0;
  2446. }
  2447. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2448. {
  2449. u32 val, lock_alive_counter, id;
  2450. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2451. id = val & 0xFF;
  2452. lock_alive_counter = val >> 8;
  2453. if (id != adapter->portnum)
  2454. dev_err(&adapter->pdev->dev,
  2455. "%s:Warning func %d is unlocking lock owned by %d\n",
  2456. __func__, adapter->portnum, id);
  2457. val = (lock_alive_counter << 8) | 0xFF;
  2458. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2459. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2460. }
  2461. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2462. u32 *data, u32 count)
  2463. {
  2464. int i, j, ret = 0;
  2465. u32 temp;
  2466. int err = 0;
  2467. /* Check alignment */
  2468. if (addr & 0xF)
  2469. return -EIO;
  2470. mutex_lock(&adapter->ahw->mem_lock);
  2471. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2472. for (i = 0; i < count; i++, addr += 16) {
  2473. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2474. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2475. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2476. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2477. mutex_unlock(&adapter->ahw->mem_lock);
  2478. return -EIO;
  2479. }
  2480. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2481. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2482. *data++);
  2483. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2484. *data++);
  2485. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2486. *data++);
  2487. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2488. *data++);
  2489. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2490. QLCNIC_TA_WRITE_ENABLE);
  2491. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2492. QLCNIC_TA_WRITE_START);
  2493. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2494. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2495. if (err == -EIO) {
  2496. mutex_unlock(&adapter->ahw->mem_lock);
  2497. return err;
  2498. }
  2499. if ((temp & TA_CTL_BUSY) == 0)
  2500. break;
  2501. }
  2502. /* Status check failure */
  2503. if (j >= MAX_CTL_CHECK) {
  2504. printk_ratelimited(KERN_WARNING
  2505. "MS memory write failed\n");
  2506. mutex_unlock(&adapter->ahw->mem_lock);
  2507. return -EIO;
  2508. }
  2509. }
  2510. mutex_unlock(&adapter->ahw->mem_lock);
  2511. return ret;
  2512. }
  2513. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2514. u8 *p_data, int count)
  2515. {
  2516. u32 word, addr = flash_addr, ret;
  2517. ulong indirect_addr;
  2518. int i, err = 0;
  2519. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2520. return -EIO;
  2521. if (addr & 0x3) {
  2522. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2523. qlcnic_83xx_unlock_flash(adapter);
  2524. return -EIO;
  2525. }
  2526. for (i = 0; i < count; i++) {
  2527. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2528. QLC_83XX_FLASH_DIRECT_WINDOW,
  2529. (addr))) {
  2530. qlcnic_83xx_unlock_flash(adapter);
  2531. return -EIO;
  2532. }
  2533. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2534. ret = QLCRD32(adapter, indirect_addr, &err);
  2535. if (err == -EIO)
  2536. return err;
  2537. word = ret;
  2538. *(u32 *)p_data = word;
  2539. p_data = p_data + 4;
  2540. addr = addr + 4;
  2541. }
  2542. qlcnic_83xx_unlock_flash(adapter);
  2543. return 0;
  2544. }
  2545. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2546. {
  2547. u8 pci_func;
  2548. int err;
  2549. u32 config = 0, state;
  2550. struct qlcnic_cmd_args cmd;
  2551. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2552. if (qlcnic_sriov_vf_check(adapter))
  2553. pci_func = adapter->portnum;
  2554. else
  2555. pci_func = ahw->pci_func;
  2556. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2557. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2558. dev_info(&adapter->pdev->dev, "link state down\n");
  2559. return config;
  2560. }
  2561. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2562. if (err)
  2563. return err;
  2564. err = qlcnic_issue_cmd(adapter, &cmd);
  2565. if (err) {
  2566. dev_info(&adapter->pdev->dev,
  2567. "Get Link Status Command failed: 0x%x\n", err);
  2568. goto out;
  2569. } else {
  2570. config = cmd.rsp.arg[1];
  2571. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2572. case QLC_83XX_10M_LINK:
  2573. ahw->link_speed = SPEED_10;
  2574. break;
  2575. case QLC_83XX_100M_LINK:
  2576. ahw->link_speed = SPEED_100;
  2577. break;
  2578. case QLC_83XX_1G_LINK:
  2579. ahw->link_speed = SPEED_1000;
  2580. break;
  2581. case QLC_83XX_10G_LINK:
  2582. ahw->link_speed = SPEED_10000;
  2583. break;
  2584. default:
  2585. ahw->link_speed = 0;
  2586. break;
  2587. }
  2588. config = cmd.rsp.arg[3];
  2589. if (QLC_83XX_SFP_PRESENT(config)) {
  2590. switch (ahw->module_type) {
  2591. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2592. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2593. case LINKEVENT_MODULE_OPTICAL_LRM:
  2594. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2595. ahw->supported_type = PORT_FIBRE;
  2596. break;
  2597. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2598. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2599. case LINKEVENT_MODULE_TWINAX:
  2600. ahw->supported_type = PORT_TP;
  2601. break;
  2602. default:
  2603. ahw->supported_type = PORT_OTHER;
  2604. }
  2605. }
  2606. if (config & 1)
  2607. err = 1;
  2608. }
  2609. out:
  2610. qlcnic_free_mbx_args(&cmd);
  2611. return config;
  2612. }
  2613. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2614. struct ethtool_cmd *ecmd)
  2615. {
  2616. u32 config = 0;
  2617. int status = 0;
  2618. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2619. /* Get port configuration info */
  2620. status = qlcnic_83xx_get_port_info(adapter);
  2621. /* Get Link Status related info */
  2622. config = qlcnic_83xx_test_link(adapter);
  2623. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2624. /* hard code until there is a way to get it from flash */
  2625. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2626. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2627. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2628. ecmd->duplex = ahw->link_duplex;
  2629. ecmd->autoneg = ahw->link_autoneg;
  2630. } else {
  2631. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2632. ecmd->duplex = DUPLEX_UNKNOWN;
  2633. ecmd->autoneg = AUTONEG_DISABLE;
  2634. }
  2635. if (ahw->port_type == QLCNIC_XGBE) {
  2636. ecmd->supported = SUPPORTED_10000baseT_Full;
  2637. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2638. } else {
  2639. ecmd->supported = (SUPPORTED_10baseT_Half |
  2640. SUPPORTED_10baseT_Full |
  2641. SUPPORTED_100baseT_Half |
  2642. SUPPORTED_100baseT_Full |
  2643. SUPPORTED_1000baseT_Half |
  2644. SUPPORTED_1000baseT_Full);
  2645. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2646. ADVERTISED_100baseT_Full |
  2647. ADVERTISED_1000baseT_Half |
  2648. ADVERTISED_1000baseT_Full);
  2649. }
  2650. switch (ahw->supported_type) {
  2651. case PORT_FIBRE:
  2652. ecmd->supported |= SUPPORTED_FIBRE;
  2653. ecmd->advertising |= ADVERTISED_FIBRE;
  2654. ecmd->port = PORT_FIBRE;
  2655. ecmd->transceiver = XCVR_EXTERNAL;
  2656. break;
  2657. case PORT_TP:
  2658. ecmd->supported |= SUPPORTED_TP;
  2659. ecmd->advertising |= ADVERTISED_TP;
  2660. ecmd->port = PORT_TP;
  2661. ecmd->transceiver = XCVR_INTERNAL;
  2662. break;
  2663. default:
  2664. ecmd->supported |= SUPPORTED_FIBRE;
  2665. ecmd->advertising |= ADVERTISED_FIBRE;
  2666. ecmd->port = PORT_OTHER;
  2667. ecmd->transceiver = XCVR_EXTERNAL;
  2668. break;
  2669. }
  2670. ecmd->phy_address = ahw->physical_port;
  2671. return status;
  2672. }
  2673. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2674. struct ethtool_cmd *ecmd)
  2675. {
  2676. int status = 0;
  2677. u32 config = adapter->ahw->port_config;
  2678. if (ecmd->autoneg)
  2679. adapter->ahw->port_config |= BIT_15;
  2680. switch (ethtool_cmd_speed(ecmd)) {
  2681. case SPEED_10:
  2682. adapter->ahw->port_config |= BIT_8;
  2683. break;
  2684. case SPEED_100:
  2685. adapter->ahw->port_config |= BIT_9;
  2686. break;
  2687. case SPEED_1000:
  2688. adapter->ahw->port_config |= BIT_10;
  2689. break;
  2690. case SPEED_10000:
  2691. adapter->ahw->port_config |= BIT_11;
  2692. break;
  2693. default:
  2694. return -EINVAL;
  2695. }
  2696. status = qlcnic_83xx_set_port_config(adapter);
  2697. if (status) {
  2698. dev_info(&adapter->pdev->dev,
  2699. "Faild to Set Link Speed and autoneg.\n");
  2700. adapter->ahw->port_config = config;
  2701. }
  2702. return status;
  2703. }
  2704. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2705. u64 *data, int index)
  2706. {
  2707. u32 low, hi;
  2708. u64 val;
  2709. low = cmd->rsp.arg[index];
  2710. hi = cmd->rsp.arg[index + 1];
  2711. val = (((u64) low) | (((u64) hi) << 32));
  2712. *data++ = val;
  2713. return data;
  2714. }
  2715. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2716. struct qlcnic_cmd_args *cmd, u64 *data,
  2717. int type, int *ret)
  2718. {
  2719. int err, k, total_regs;
  2720. *ret = 0;
  2721. err = qlcnic_issue_cmd(adapter, cmd);
  2722. if (err != QLCNIC_RCODE_SUCCESS) {
  2723. dev_info(&adapter->pdev->dev,
  2724. "Error in get statistics mailbox command\n");
  2725. *ret = -EIO;
  2726. return data;
  2727. }
  2728. total_regs = cmd->rsp.num;
  2729. switch (type) {
  2730. case QLC_83XX_STAT_MAC:
  2731. /* fill in MAC tx counters */
  2732. for (k = 2; k < 28; k += 2)
  2733. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2734. /* skip 24 bytes of reserved area */
  2735. /* fill in MAC rx counters */
  2736. for (k += 6; k < 60; k += 2)
  2737. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2738. /* skip 24 bytes of reserved area */
  2739. /* fill in MAC rx frame stats */
  2740. for (k += 6; k < 80; k += 2)
  2741. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2742. /* fill in eSwitch stats */
  2743. for (; k < total_regs; k += 2)
  2744. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2745. break;
  2746. case QLC_83XX_STAT_RX:
  2747. for (k = 2; k < 8; k += 2)
  2748. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2749. /* skip 8 bytes of reserved data */
  2750. for (k += 2; k < 24; k += 2)
  2751. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2752. /* skip 8 bytes containing RE1FBQ error data */
  2753. for (k += 2; k < total_regs; k += 2)
  2754. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2755. break;
  2756. case QLC_83XX_STAT_TX:
  2757. for (k = 2; k < 10; k += 2)
  2758. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2759. /* skip 8 bytes of reserved data */
  2760. for (k += 2; k < total_regs; k += 2)
  2761. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2762. break;
  2763. default:
  2764. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2765. *ret = -EIO;
  2766. }
  2767. return data;
  2768. }
  2769. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2770. {
  2771. struct qlcnic_cmd_args cmd;
  2772. struct net_device *netdev = adapter->netdev;
  2773. int ret = 0;
  2774. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2775. if (ret)
  2776. return;
  2777. /* Get Tx stats */
  2778. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2779. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2780. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2781. QLC_83XX_STAT_TX, &ret);
  2782. if (ret) {
  2783. netdev_err(netdev, "Error getting Tx stats\n");
  2784. goto out;
  2785. }
  2786. /* Get MAC stats */
  2787. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2788. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2789. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2790. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2791. QLC_83XX_STAT_MAC, &ret);
  2792. if (ret) {
  2793. netdev_err(netdev, "Error getting MAC stats\n");
  2794. goto out;
  2795. }
  2796. /* Get Rx stats */
  2797. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2798. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2799. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2800. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2801. QLC_83XX_STAT_RX, &ret);
  2802. if (ret)
  2803. netdev_err(netdev, "Error getting Rx stats\n");
  2804. out:
  2805. qlcnic_free_mbx_args(&cmd);
  2806. }
  2807. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2808. {
  2809. u32 major, minor, sub;
  2810. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2811. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2812. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2813. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2814. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2815. __func__);
  2816. return 1;
  2817. }
  2818. return 0;
  2819. }
  2820. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2821. {
  2822. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2823. sizeof(adapter->ahw->ext_reg_tbl)) +
  2824. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2825. sizeof(adapter->ahw->reg_tbl));
  2826. }
  2827. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2828. {
  2829. int i, j = 0;
  2830. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2831. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2832. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2833. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2834. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2835. return i;
  2836. }
  2837. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2838. {
  2839. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2840. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2841. struct qlcnic_cmd_args cmd;
  2842. u32 data;
  2843. u16 intrpt_id, id;
  2844. u8 val;
  2845. int ret, max_sds_rings = adapter->max_sds_rings;
  2846. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2847. netdev_info(netdev, "Device is resetting\n");
  2848. return -EBUSY;
  2849. }
  2850. if (qlcnic_get_diag_lock(adapter)) {
  2851. netdev_info(netdev, "Device in diagnostics mode\n");
  2852. return -EBUSY;
  2853. }
  2854. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2855. max_sds_rings);
  2856. if (ret)
  2857. goto fail_diag_irq;
  2858. ahw->diag_cnt = 0;
  2859. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2860. if (ret)
  2861. goto fail_diag_irq;
  2862. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2863. intrpt_id = ahw->intr_tbl[0].id;
  2864. else
  2865. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2866. cmd.req.arg[1] = 1;
  2867. cmd.req.arg[2] = intrpt_id;
  2868. cmd.req.arg[3] = BIT_0;
  2869. ret = qlcnic_issue_cmd(adapter, &cmd);
  2870. data = cmd.rsp.arg[2];
  2871. id = LSW(data);
  2872. val = LSB(MSW(data));
  2873. if (id != intrpt_id)
  2874. dev_info(&adapter->pdev->dev,
  2875. "Interrupt generated: 0x%x, requested:0x%x\n",
  2876. id, intrpt_id);
  2877. if (val)
  2878. dev_err(&adapter->pdev->dev,
  2879. "Interrupt test error: 0x%x\n", val);
  2880. if (ret)
  2881. goto done;
  2882. msleep(20);
  2883. ret = !ahw->diag_cnt;
  2884. done:
  2885. qlcnic_free_mbx_args(&cmd);
  2886. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2887. fail_diag_irq:
  2888. adapter->max_sds_rings = max_sds_rings;
  2889. qlcnic_release_diag_lock(adapter);
  2890. return ret;
  2891. }
  2892. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2893. struct ethtool_pauseparam *pause)
  2894. {
  2895. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2896. int status = 0;
  2897. u32 config;
  2898. status = qlcnic_83xx_get_port_config(adapter);
  2899. if (status) {
  2900. dev_err(&adapter->pdev->dev,
  2901. "%s: Get Pause Config failed\n", __func__);
  2902. return;
  2903. }
  2904. config = ahw->port_config;
  2905. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2906. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2907. pause->tx_pause = 1;
  2908. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2909. pause->rx_pause = 1;
  2910. }
  2911. if (QLC_83XX_AUTONEG(config))
  2912. pause->autoneg = 1;
  2913. }
  2914. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2915. struct ethtool_pauseparam *pause)
  2916. {
  2917. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2918. int status = 0;
  2919. u32 config;
  2920. status = qlcnic_83xx_get_port_config(adapter);
  2921. if (status) {
  2922. dev_err(&adapter->pdev->dev,
  2923. "%s: Get Pause Config failed.\n", __func__);
  2924. return status;
  2925. }
  2926. config = ahw->port_config;
  2927. if (ahw->port_type == QLCNIC_GBE) {
  2928. if (pause->autoneg)
  2929. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2930. if (!pause->autoneg)
  2931. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2932. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2933. return -EOPNOTSUPP;
  2934. }
  2935. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2936. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2937. if (pause->rx_pause && pause->tx_pause) {
  2938. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2939. } else if (pause->rx_pause && !pause->tx_pause) {
  2940. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2941. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2942. } else if (pause->tx_pause && !pause->rx_pause) {
  2943. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2944. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2945. } else if (!pause->rx_pause && !pause->tx_pause) {
  2946. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2947. }
  2948. status = qlcnic_83xx_set_port_config(adapter);
  2949. if (status) {
  2950. dev_err(&adapter->pdev->dev,
  2951. "%s: Set Pause Config failed.\n", __func__);
  2952. ahw->port_config = config;
  2953. }
  2954. return status;
  2955. }
  2956. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2957. {
  2958. int ret, err = 0;
  2959. u32 temp;
  2960. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2961. QLC_83XX_FLASH_OEM_READ_SIG);
  2962. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2963. QLC_83XX_FLASH_READ_CTRL);
  2964. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2965. if (ret)
  2966. return -EIO;
  2967. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2968. if (err == -EIO)
  2969. return err;
  2970. return temp & 0xFF;
  2971. }
  2972. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2973. {
  2974. int status;
  2975. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2976. if (status == -EIO) {
  2977. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2978. __func__);
  2979. return 1;
  2980. }
  2981. return 0;
  2982. }
  2983. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2984. {
  2985. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2986. struct net_device *netdev = adapter->netdev;
  2987. int retval;
  2988. netif_device_detach(netdev);
  2989. qlcnic_cancel_idc_work(adapter);
  2990. if (netif_running(netdev))
  2991. qlcnic_down(adapter, netdev);
  2992. qlcnic_83xx_disable_mbx_intr(adapter);
  2993. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2994. retval = pci_save_state(pdev);
  2995. if (retval)
  2996. return retval;
  2997. return 0;
  2998. }
  2999. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3000. {
  3001. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3002. struct qlc_83xx_idc *idc = &ahw->idc;
  3003. int err = 0;
  3004. err = qlcnic_83xx_idc_init(adapter);
  3005. if (err)
  3006. return err;
  3007. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  3008. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3009. qlcnic_83xx_set_vnic_opmode(adapter);
  3010. } else {
  3011. err = qlcnic_83xx_check_vnic_state(adapter);
  3012. if (err)
  3013. return err;
  3014. }
  3015. }
  3016. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3017. if (err)
  3018. return err;
  3019. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3020. idc->delay);
  3021. return err;
  3022. }
  3023. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3024. {
  3025. INIT_COMPLETION(mbx->completion);
  3026. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3027. }
  3028. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3029. {
  3030. destroy_workqueue(mbx->work_q);
  3031. kfree(mbx);
  3032. }
  3033. static inline void
  3034. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3035. struct qlcnic_cmd_args *cmd)
  3036. {
  3037. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3038. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3039. qlcnic_free_mbx_args(cmd);
  3040. kfree(cmd);
  3041. return;
  3042. }
  3043. complete(&cmd->completion);
  3044. }
  3045. static inline void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3046. {
  3047. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3048. struct list_head *head = &mbx->cmd_q;
  3049. struct qlcnic_cmd_args *cmd = NULL;
  3050. spin_lock(&mbx->queue_lock);
  3051. while (!list_empty(head)) {
  3052. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3053. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3054. __func__, cmd->cmd_op);
  3055. list_del(&cmd->list);
  3056. mbx->num_cmds--;
  3057. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3058. }
  3059. spin_unlock(&mbx->queue_lock);
  3060. }
  3061. static inline int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3062. {
  3063. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3064. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3065. u32 host_mbx_ctrl;
  3066. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3067. return -EBUSY;
  3068. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3069. if (host_mbx_ctrl) {
  3070. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3071. ahw->idc.collect_dump = 1;
  3072. return -EIO;
  3073. }
  3074. return 0;
  3075. }
  3076. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3077. u8 issue_cmd)
  3078. {
  3079. if (issue_cmd)
  3080. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3081. else
  3082. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3083. }
  3084. static inline void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3085. struct qlcnic_cmd_args *cmd)
  3086. {
  3087. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3088. spin_lock(&mbx->queue_lock);
  3089. list_del(&cmd->list);
  3090. mbx->num_cmds--;
  3091. spin_unlock(&mbx->queue_lock);
  3092. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3093. }
  3094. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3095. struct qlcnic_cmd_args *cmd)
  3096. {
  3097. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3098. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3099. int i, j;
  3100. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3101. mbx_cmd = cmd->req.arg[0];
  3102. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3103. for (i = 1; i < cmd->req.num; i++)
  3104. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3105. } else {
  3106. fw_hal_version = ahw->fw_hal_version;
  3107. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3108. total_size = cmd->pay_size + hdr_size;
  3109. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3110. mbx_cmd = tmp | fw_hal_version << 29;
  3111. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3112. /* Back channel specific operations bits */
  3113. mbx_cmd = 0x1 | 1 << 4;
  3114. if (qlcnic_sriov_pf_check(adapter))
  3115. mbx_cmd |= cmd->func_num << 5;
  3116. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3117. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3118. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3119. for (j = 0; j < cmd->pay_size; j++, i++)
  3120. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3121. }
  3122. }
  3123. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3124. {
  3125. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3126. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3127. complete(&mbx->completion);
  3128. cancel_work_sync(&mbx->work);
  3129. flush_workqueue(mbx->work_q);
  3130. qlcnic_83xx_flush_mbx_queue(adapter);
  3131. }
  3132. static inline int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3133. struct qlcnic_cmd_args *cmd,
  3134. unsigned long *timeout)
  3135. {
  3136. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3137. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3138. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3139. init_completion(&cmd->completion);
  3140. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3141. spin_lock(&mbx->queue_lock);
  3142. list_add_tail(&cmd->list, &mbx->cmd_q);
  3143. mbx->num_cmds++;
  3144. cmd->total_cmds = mbx->num_cmds;
  3145. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3146. queue_work(mbx->work_q, &mbx->work);
  3147. spin_unlock(&mbx->queue_lock);
  3148. return 0;
  3149. }
  3150. return -EBUSY;
  3151. }
  3152. static inline int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3153. struct qlcnic_cmd_args *cmd)
  3154. {
  3155. u8 mac_cmd_rcode;
  3156. u32 fw_data;
  3157. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3158. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3159. mac_cmd_rcode = (u8)fw_data;
  3160. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3161. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3162. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3163. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3164. return QLCNIC_RCODE_SUCCESS;
  3165. }
  3166. }
  3167. return -EINVAL;
  3168. }
  3169. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3170. struct qlcnic_cmd_args *cmd)
  3171. {
  3172. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3173. struct device *dev = &adapter->pdev->dev;
  3174. u8 mbx_err_code;
  3175. u32 fw_data;
  3176. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3177. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3178. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3179. switch (mbx_err_code) {
  3180. case QLCNIC_MBX_RSP_OK:
  3181. case QLCNIC_MBX_PORT_RSP_OK:
  3182. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3183. break;
  3184. default:
  3185. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3186. break;
  3187. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3188. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3189. ahw->op_mode, mbx_err_code);
  3190. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3191. qlcnic_dump_mbx(adapter, cmd);
  3192. }
  3193. return;
  3194. }
  3195. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3196. {
  3197. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3198. work);
  3199. struct qlcnic_adapter *adapter = mbx->adapter;
  3200. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3201. struct device *dev = &adapter->pdev->dev;
  3202. atomic_t *rsp_status = &mbx->rsp_status;
  3203. struct list_head *head = &mbx->cmd_q;
  3204. struct qlcnic_hardware_context *ahw;
  3205. struct qlcnic_cmd_args *cmd = NULL;
  3206. ahw = adapter->ahw;
  3207. while (true) {
  3208. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3209. qlcnic_83xx_flush_mbx_queue(adapter);
  3210. return;
  3211. }
  3212. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3213. spin_lock(&mbx->queue_lock);
  3214. if (list_empty(head)) {
  3215. spin_unlock(&mbx->queue_lock);
  3216. return;
  3217. }
  3218. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3219. spin_unlock(&mbx->queue_lock);
  3220. mbx_ops->encode_cmd(adapter, cmd);
  3221. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3222. if (wait_for_completion_timeout(&mbx->completion,
  3223. QLC_83XX_MBX_TIMEOUT)) {
  3224. mbx_ops->decode_resp(adapter, cmd);
  3225. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3226. } else {
  3227. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3228. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3229. ahw->op_mode);
  3230. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3231. qlcnic_dump_mbx(adapter, cmd);
  3232. qlcnic_83xx_idc_request_reset(adapter,
  3233. QLCNIC_FORCE_FW_DUMP_KEY);
  3234. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3235. }
  3236. mbx_ops->dequeue_cmd(adapter, cmd);
  3237. }
  3238. }
  3239. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3240. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3241. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3242. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3243. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3244. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3245. };
  3246. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3247. {
  3248. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3249. struct qlcnic_mailbox *mbx;
  3250. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3251. if (!ahw->mailbox)
  3252. return -ENOMEM;
  3253. mbx = ahw->mailbox;
  3254. mbx->ops = &qlcnic_83xx_mbx_ops;
  3255. mbx->adapter = adapter;
  3256. spin_lock_init(&mbx->queue_lock);
  3257. spin_lock_init(&mbx->aen_lock);
  3258. INIT_LIST_HEAD(&mbx->cmd_q);
  3259. init_completion(&mbx->completion);
  3260. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3261. if (mbx->work_q == NULL) {
  3262. kfree(mbx);
  3263. return -ENOMEM;
  3264. }
  3265. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3266. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3267. return 0;
  3268. }