clk-u300.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080
  1. /*
  2. * U300 clock implementation
  3. * Copyright (C) 2007-2012 ST-Ericsson AB
  4. * License terms: GNU General Public License (GPL) version 2
  5. * Author: Linus Walleij <linus.walleij@stericsson.com>
  6. * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/of.h>
  15. /* APP side SYSCON registers */
  16. /* CLK Control Register 16bit (R/W) */
  17. #define U300_SYSCON_CCR (0x0000)
  18. #define U300_SYSCON_CCR_I2S1_USE_VCXO (0x0040)
  19. #define U300_SYSCON_CCR_I2S0_USE_VCXO (0x0020)
  20. #define U300_SYSCON_CCR_TURN_VCXO_ON (0x0008)
  21. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK (0x0007)
  22. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER (0x04)
  23. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW (0x03)
  24. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE (0x02)
  25. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH (0x01)
  26. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST (0x00)
  27. /* CLK Status Register 16bit (R/W) */
  28. #define U300_SYSCON_CSR (0x0004)
  29. #define U300_SYSCON_CSR_PLL208_LOCK_IND (0x0002)
  30. #define U300_SYSCON_CSR_PLL13_LOCK_IND (0x0001)
  31. /* Reset lines for SLOW devices 16bit (R/W) */
  32. #define U300_SYSCON_RSR (0x0014)
  33. #define U300_SYSCON_RSR_PPM_RESET_EN (0x0200)
  34. #define U300_SYSCON_RSR_ACC_TMR_RESET_EN (0x0100)
  35. #define U300_SYSCON_RSR_APP_TMR_RESET_EN (0x0080)
  36. #define U300_SYSCON_RSR_RTC_RESET_EN (0x0040)
  37. #define U300_SYSCON_RSR_KEYPAD_RESET_EN (0x0020)
  38. #define U300_SYSCON_RSR_GPIO_RESET_EN (0x0010)
  39. #define U300_SYSCON_RSR_EH_RESET_EN (0x0008)
  40. #define U300_SYSCON_RSR_BTR_RESET_EN (0x0004)
  41. #define U300_SYSCON_RSR_UART_RESET_EN (0x0002)
  42. #define U300_SYSCON_RSR_SLOW_BRIDGE_RESET_EN (0x0001)
  43. /* Reset lines for FAST devices 16bit (R/W) */
  44. #define U300_SYSCON_RFR (0x0018)
  45. #define U300_SYSCON_RFR_UART1_RESET_ENABLE (0x0080)
  46. #define U300_SYSCON_RFR_SPI_RESET_ENABLE (0x0040)
  47. #define U300_SYSCON_RFR_MMC_RESET_ENABLE (0x0020)
  48. #define U300_SYSCON_RFR_PCM_I2S1_RESET_ENABLE (0x0010)
  49. #define U300_SYSCON_RFR_PCM_I2S0_RESET_ENABLE (0x0008)
  50. #define U300_SYSCON_RFR_I2C1_RESET_ENABLE (0x0004)
  51. #define U300_SYSCON_RFR_I2C0_RESET_ENABLE (0x0002)
  52. #define U300_SYSCON_RFR_FAST_BRIDGE_RESET_ENABLE (0x0001)
  53. /* Reset lines for the rest of the peripherals 16bit (R/W) */
  54. #define U300_SYSCON_RRR (0x001c)
  55. #define U300_SYSCON_RRR_CDS_RESET_EN (0x4000)
  56. #define U300_SYSCON_RRR_ISP_RESET_EN (0x2000)
  57. #define U300_SYSCON_RRR_INTCON_RESET_EN (0x1000)
  58. #define U300_SYSCON_RRR_MSPRO_RESET_EN (0x0800)
  59. #define U300_SYSCON_RRR_XGAM_RESET_EN (0x0100)
  60. #define U300_SYSCON_RRR_XGAM_VC_SYNC_RESET_EN (0x0080)
  61. #define U300_SYSCON_RRR_NANDIF_RESET_EN (0x0040)
  62. #define U300_SYSCON_RRR_EMIF_RESET_EN (0x0020)
  63. #define U300_SYSCON_RRR_DMAC_RESET_EN (0x0010)
  64. #define U300_SYSCON_RRR_CPU_RESET_EN (0x0008)
  65. #define U300_SYSCON_RRR_APEX_RESET_EN (0x0004)
  66. #define U300_SYSCON_RRR_AHB_RESET_EN (0x0002)
  67. #define U300_SYSCON_RRR_AAIF_RESET_EN (0x0001)
  68. /* Clock enable for SLOW peripherals 16bit (R/W) */
  69. #define U300_SYSCON_CESR (0x0020)
  70. #define U300_SYSCON_CESR_PPM_CLK_EN (0x0200)
  71. #define U300_SYSCON_CESR_ACC_TMR_CLK_EN (0x0100)
  72. #define U300_SYSCON_CESR_APP_TMR_CLK_EN (0x0080)
  73. #define U300_SYSCON_CESR_KEYPAD_CLK_EN (0x0040)
  74. #define U300_SYSCON_CESR_GPIO_CLK_EN (0x0010)
  75. #define U300_SYSCON_CESR_EH_CLK_EN (0x0008)
  76. #define U300_SYSCON_CESR_BTR_CLK_EN (0x0004)
  77. #define U300_SYSCON_CESR_UART_CLK_EN (0x0002)
  78. #define U300_SYSCON_CESR_SLOW_BRIDGE_CLK_EN (0x0001)
  79. /* Clock enable for FAST peripherals 16bit (R/W) */
  80. #define U300_SYSCON_CEFR (0x0024)
  81. #define U300_SYSCON_CEFR_UART1_CLK_EN (0x0200)
  82. #define U300_SYSCON_CEFR_I2S1_CORE_CLK_EN (0x0100)
  83. #define U300_SYSCON_CEFR_I2S0_CORE_CLK_EN (0x0080)
  84. #define U300_SYSCON_CEFR_SPI_CLK_EN (0x0040)
  85. #define U300_SYSCON_CEFR_MMC_CLK_EN (0x0020)
  86. #define U300_SYSCON_CEFR_I2S1_CLK_EN (0x0010)
  87. #define U300_SYSCON_CEFR_I2S0_CLK_EN (0x0008)
  88. #define U300_SYSCON_CEFR_I2C1_CLK_EN (0x0004)
  89. #define U300_SYSCON_CEFR_I2C0_CLK_EN (0x0002)
  90. #define U300_SYSCON_CEFR_FAST_BRIDGE_CLK_EN (0x0001)
  91. /* Clock enable for the rest of the peripherals 16bit (R/W) */
  92. #define U300_SYSCON_CERR (0x0028)
  93. #define U300_SYSCON_CERR_CDS_CLK_EN (0x2000)
  94. #define U300_SYSCON_CERR_ISP_CLK_EN (0x1000)
  95. #define U300_SYSCON_CERR_MSPRO_CLK_EN (0x0800)
  96. #define U300_SYSCON_CERR_AHB_SUBSYS_BRIDGE_CLK_EN (0x0400)
  97. #define U300_SYSCON_CERR_SEMI_CLK_EN (0x0200)
  98. #define U300_SYSCON_CERR_XGAM_CLK_EN (0x0100)
  99. #define U300_SYSCON_CERR_VIDEO_ENC_CLK_EN (0x0080)
  100. #define U300_SYSCON_CERR_NANDIF_CLK_EN (0x0040)
  101. #define U300_SYSCON_CERR_EMIF_CLK_EN (0x0020)
  102. #define U300_SYSCON_CERR_DMAC_CLK_EN (0x0010)
  103. #define U300_SYSCON_CERR_CPU_CLK_EN (0x0008)
  104. #define U300_SYSCON_CERR_APEX_CLK_EN (0x0004)
  105. #define U300_SYSCON_CERR_AHB_CLK_EN (0x0002)
  106. #define U300_SYSCON_CERR_AAIF_CLK_EN (0x0001)
  107. /* Single block clock enable 16bit (-/W) */
  108. #define U300_SYSCON_SBCER (0x002c)
  109. #define U300_SYSCON_SBCER_PPM_CLK_EN (0x0009)
  110. #define U300_SYSCON_SBCER_ACC_TMR_CLK_EN (0x0008)
  111. #define U300_SYSCON_SBCER_APP_TMR_CLK_EN (0x0007)
  112. #define U300_SYSCON_SBCER_KEYPAD_CLK_EN (0x0006)
  113. #define U300_SYSCON_SBCER_GPIO_CLK_EN (0x0004)
  114. #define U300_SYSCON_SBCER_EH_CLK_EN (0x0003)
  115. #define U300_SYSCON_SBCER_BTR_CLK_EN (0x0002)
  116. #define U300_SYSCON_SBCER_UART_CLK_EN (0x0001)
  117. #define U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN (0x0000)
  118. #define U300_SYSCON_SBCER_UART1_CLK_EN (0x0019)
  119. #define U300_SYSCON_SBCER_I2S1_CORE_CLK_EN (0x0018)
  120. #define U300_SYSCON_SBCER_I2S0_CORE_CLK_EN (0x0017)
  121. #define U300_SYSCON_SBCER_SPI_CLK_EN (0x0016)
  122. #define U300_SYSCON_SBCER_MMC_CLK_EN (0x0015)
  123. #define U300_SYSCON_SBCER_I2S1_CLK_EN (0x0014)
  124. #define U300_SYSCON_SBCER_I2S0_CLK_EN (0x0013)
  125. #define U300_SYSCON_SBCER_I2C1_CLK_EN (0x0012)
  126. #define U300_SYSCON_SBCER_I2C0_CLK_EN (0x0011)
  127. #define U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN (0x0010)
  128. #define U300_SYSCON_SBCER_CDS_CLK_EN (0x002D)
  129. #define U300_SYSCON_SBCER_ISP_CLK_EN (0x002C)
  130. #define U300_SYSCON_SBCER_MSPRO_CLK_EN (0x002B)
  131. #define U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN (0x002A)
  132. #define U300_SYSCON_SBCER_SEMI_CLK_EN (0x0029)
  133. #define U300_SYSCON_SBCER_XGAM_CLK_EN (0x0028)
  134. #define U300_SYSCON_SBCER_VIDEO_ENC_CLK_EN (0x0027)
  135. #define U300_SYSCON_SBCER_NANDIF_CLK_EN (0x0026)
  136. #define U300_SYSCON_SBCER_EMIF_CLK_EN (0x0025)
  137. #define U300_SYSCON_SBCER_DMAC_CLK_EN (0x0024)
  138. #define U300_SYSCON_SBCER_CPU_CLK_EN (0x0023)
  139. #define U300_SYSCON_SBCER_APEX_CLK_EN (0x0022)
  140. #define U300_SYSCON_SBCER_AHB_CLK_EN (0x0021)
  141. #define U300_SYSCON_SBCER_AAIF_CLK_EN (0x0020)
  142. /* Single block clock disable 16bit (-/W) */
  143. #define U300_SYSCON_SBCDR (0x0030)
  144. /* Same values as above for SBCER */
  145. /* Clock force SLOW peripherals 16bit (R/W) */
  146. #define U300_SYSCON_CFSR (0x003c)
  147. #define U300_SYSCON_CFSR_PPM_CLK_FORCE_EN (0x0200)
  148. #define U300_SYSCON_CFSR_ACC_TMR_CLK_FORCE_EN (0x0100)
  149. #define U300_SYSCON_CFSR_APP_TMR_CLK_FORCE_EN (0x0080)
  150. #define U300_SYSCON_CFSR_KEYPAD_CLK_FORCE_EN (0x0020)
  151. #define U300_SYSCON_CFSR_GPIO_CLK_FORCE_EN (0x0010)
  152. #define U300_SYSCON_CFSR_EH_CLK_FORCE_EN (0x0008)
  153. #define U300_SYSCON_CFSR_BTR_CLK_FORCE_EN (0x0004)
  154. #define U300_SYSCON_CFSR_UART_CLK_FORCE_EN (0x0002)
  155. #define U300_SYSCON_CFSR_SLOW_BRIDGE_CLK_FORCE_EN (0x0001)
  156. /* Clock force FAST peripherals 16bit (R/W) */
  157. #define U300_SYSCON_CFFR (0x40)
  158. /* Values not defined. Define if you want to use them. */
  159. /* Clock force the rest of the peripherals 16bit (R/W) */
  160. #define U300_SYSCON_CFRR (0x44)
  161. #define U300_SYSCON_CFRR_CDS_CLK_FORCE_EN (0x2000)
  162. #define U300_SYSCON_CFRR_ISP_CLK_FORCE_EN (0x1000)
  163. #define U300_SYSCON_CFRR_MSPRO_CLK_FORCE_EN (0x0800)
  164. #define U300_SYSCON_CFRR_AHB_SUBSYS_BRIDGE_CLK_FORCE_EN (0x0400)
  165. #define U300_SYSCON_CFRR_SEMI_CLK_FORCE_EN (0x0200)
  166. #define U300_SYSCON_CFRR_XGAM_CLK_FORCE_EN (0x0100)
  167. #define U300_SYSCON_CFRR_VIDEO_ENC_CLK_FORCE_EN (0x0080)
  168. #define U300_SYSCON_CFRR_NANDIF_CLK_FORCE_EN (0x0040)
  169. #define U300_SYSCON_CFRR_EMIF_CLK_FORCE_EN (0x0020)
  170. #define U300_SYSCON_CFRR_DMAC_CLK_FORCE_EN (0x0010)
  171. #define U300_SYSCON_CFRR_CPU_CLK_FORCE_EN (0x0008)
  172. #define U300_SYSCON_CFRR_APEX_CLK_FORCE_EN (0x0004)
  173. #define U300_SYSCON_CFRR_AHB_CLK_FORCE_EN (0x0002)
  174. #define U300_SYSCON_CFRR_AAIF_CLK_FORCE_EN (0x0001)
  175. /* PLL208 Frequency Control 16bit (R/W) */
  176. #define U300_SYSCON_PFCR (0x48)
  177. #define U300_SYSCON_PFCR_DPLL_MULT_NUM (0x000F)
  178. /* Power Management Control 16bit (R/W) */
  179. #define U300_SYSCON_PMCR (0x50)
  180. #define U300_SYSCON_PMCR_DCON_ENABLE (0x0002)
  181. #define U300_SYSCON_PMCR_PWR_MGNT_ENABLE (0x0001)
  182. /* Reset Out 16bit (R/W) */
  183. #define U300_SYSCON_RCR (0x6c)
  184. #define U300_SYSCON_RCR_RESOUT0_RST_N_DISABLE (0x0001)
  185. /* EMIF Slew Rate Control 16bit (R/W) */
  186. #define U300_SYSCON_SRCLR (0x70)
  187. #define U300_SYSCON_SRCLR_MASK (0x03FF)
  188. #define U300_SYSCON_SRCLR_VALUE (0x03FF)
  189. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_B (0x0200)
  190. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_A (0x0100)
  191. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_B (0x0080)
  192. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_A (0x0040)
  193. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_B (0x0020)
  194. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_A (0x0010)
  195. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_B (0x0008)
  196. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_A (0x0004)
  197. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_B (0x0002)
  198. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_A (0x0001)
  199. /* EMIF Clock Control Register 16bit (R/W) */
  200. #define U300_SYSCON_ECCR (0x0078)
  201. #define U300_SYSCON_ECCR_MASK (0x000F)
  202. #define U300_SYSCON_ECCR_EMIF_1_STATIC_CLK_EN_N_DISABLE (0x0008)
  203. #define U300_SYSCON_ECCR_EMIF_1_RET_OUT_CLK_EN_N_DISABLE (0x0004)
  204. #define U300_SYSCON_ECCR_EMIF_MEMCLK_RET_EN_N_DISABLE (0x0002)
  205. #define U300_SYSCON_ECCR_EMIF_SDRCLK_RET_EN_N_DISABLE (0x0001)
  206. /* MMC/MSPRO frequency divider register 0 16bit (R/W) */
  207. #define U300_SYSCON_MMF0R (0x90)
  208. #define U300_SYSCON_MMF0R_MASK (0x00FF)
  209. #define U300_SYSCON_MMF0R_FREQ_0_HIGH_MASK (0x00F0)
  210. #define U300_SYSCON_MMF0R_FREQ_0_LOW_MASK (0x000F)
  211. /* MMC/MSPRO frequency divider register 1 16bit (R/W) */
  212. #define U300_SYSCON_MMF1R (0x94)
  213. #define U300_SYSCON_MMF1R_MASK (0x00FF)
  214. #define U300_SYSCON_MMF1R_FREQ_1_HIGH_MASK (0x00F0)
  215. #define U300_SYSCON_MMF1R_FREQ_1_LOW_MASK (0x000F)
  216. /* Clock control for the MMC and MSPRO blocks 16bit (R/W) */
  217. #define U300_SYSCON_MMCR (0x9C)
  218. #define U300_SYSCON_MMCR_MASK (0x0003)
  219. #define U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE (0x0002)
  220. #define U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE (0x0001)
  221. /* SYS_0_CLK_CONTROL first clock control 16bit (R/W) */
  222. #define U300_SYSCON_S0CCR (0x120)
  223. #define U300_SYSCON_S0CCR_FIELD_MASK (0x43FF)
  224. #define U300_SYSCON_S0CCR_CLOCK_REQ (0x4000)
  225. #define U300_SYSCON_S0CCR_CLOCK_REQ_MONITOR (0x2000)
  226. #define U300_SYSCON_S0CCR_CLOCK_INV (0x0200)
  227. #define U300_SYSCON_S0CCR_CLOCK_FREQ_MASK (0x01E0)
  228. #define U300_SYSCON_S0CCR_CLOCK_SELECT_MASK (0x001E)
  229. #define U300_SYSCON_S0CCR_CLOCK_ENABLE (0x0001)
  230. #define U300_SYSCON_S0CCR_SEL_MCLK (0x8<<1)
  231. #define U300_SYSCON_S0CCR_SEL_ACC_FSM_CLK (0xA<<1)
  232. #define U300_SYSCON_S0CCR_SEL_PLL60_48_CLK (0xC<<1)
  233. #define U300_SYSCON_S0CCR_SEL_PLL60_60_CLK (0xD<<1)
  234. #define U300_SYSCON_S0CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  235. #define U300_SYSCON_S0CCR_SEL_APP_PLL13_CLK (0x0<<1)
  236. #define U300_SYSCON_S0CCR_SEL_APP_FSM_CLK (0x2<<1)
  237. #define U300_SYSCON_S0CCR_SEL_RTC_CLK (0x4<<1)
  238. #define U300_SYSCON_S0CCR_SEL_APP_PLL208_CLK (0x6<<1)
  239. /* SYS_1_CLK_CONTROL second clock control 16 bit (R/W) */
  240. #define U300_SYSCON_S1CCR (0x124)
  241. #define U300_SYSCON_S1CCR_FIELD_MASK (0x43FF)
  242. #define U300_SYSCON_S1CCR_CLOCK_REQ (0x4000)
  243. #define U300_SYSCON_S1CCR_CLOCK_REQ_MONITOR (0x2000)
  244. #define U300_SYSCON_S1CCR_CLOCK_INV (0x0200)
  245. #define U300_SYSCON_S1CCR_CLOCK_FREQ_MASK (0x01E0)
  246. #define U300_SYSCON_S1CCR_CLOCK_SELECT_MASK (0x001E)
  247. #define U300_SYSCON_S1CCR_CLOCK_ENABLE (0x0001)
  248. #define U300_SYSCON_S1CCR_SEL_MCLK (0x8<<1)
  249. #define U300_SYSCON_S1CCR_SEL_ACC_FSM_CLK (0xA<<1)
  250. #define U300_SYSCON_S1CCR_SEL_PLL60_48_CLK (0xC<<1)
  251. #define U300_SYSCON_S1CCR_SEL_PLL60_60_CLK (0xD<<1)
  252. #define U300_SYSCON_S1CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  253. #define U300_SYSCON_S1CCR_SEL_ACC_PLL13_CLK (0x0<<1)
  254. #define U300_SYSCON_S1CCR_SEL_APP_FSM_CLK (0x2<<1)
  255. #define U300_SYSCON_S1CCR_SEL_RTC_CLK (0x4<<1)
  256. #define U300_SYSCON_S1CCR_SEL_APP_PLL208_CLK (0x6<<1)
  257. /* SYS_2_CLK_CONTROL third clock contol 16 bit (R/W) */
  258. #define U300_SYSCON_S2CCR (0x128)
  259. #define U300_SYSCON_S2CCR_FIELD_MASK (0xC3FF)
  260. #define U300_SYSCON_S2CCR_CLK_STEAL (0x8000)
  261. #define U300_SYSCON_S2CCR_CLOCK_REQ (0x4000)
  262. #define U300_SYSCON_S2CCR_CLOCK_REQ_MONITOR (0x2000)
  263. #define U300_SYSCON_S2CCR_CLOCK_INV (0x0200)
  264. #define U300_SYSCON_S2CCR_CLOCK_FREQ_MASK (0x01E0)
  265. #define U300_SYSCON_S2CCR_CLOCK_SELECT_MASK (0x001E)
  266. #define U300_SYSCON_S2CCR_CLOCK_ENABLE (0x0001)
  267. #define U300_SYSCON_S2CCR_SEL_MCLK (0x8<<1)
  268. #define U300_SYSCON_S2CCR_SEL_ACC_FSM_CLK (0xA<<1)
  269. #define U300_SYSCON_S2CCR_SEL_PLL60_48_CLK (0xC<<1)
  270. #define U300_SYSCON_S2CCR_SEL_PLL60_60_CLK (0xD<<1)
  271. #define U300_SYSCON_S2CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  272. #define U300_SYSCON_S2CCR_SEL_ACC_PLL13_CLK (0x0<<1)
  273. #define U300_SYSCON_S2CCR_SEL_APP_FSM_CLK (0x2<<1)
  274. #define U300_SYSCON_S2CCR_SEL_RTC_CLK (0x4<<1)
  275. #define U300_SYSCON_S2CCR_SEL_APP_PLL208_CLK (0x6<<1)
  276. /* SC_PLL_IRQ_CONTROL 16bit (R/W) */
  277. #define U300_SYSCON_PICR (0x0130)
  278. #define U300_SYSCON_PICR_MASK (0x00FF)
  279. #define U300_SYSCON_PICR_FORCE_PLL208_LOCK_LOW_ENABLE (0x0080)
  280. #define U300_SYSCON_PICR_FORCE_PLL208_LOCK_HIGH_ENABLE (0x0040)
  281. #define U300_SYSCON_PICR_FORCE_PLL13_LOCK_LOW_ENABLE (0x0020)
  282. #define U300_SYSCON_PICR_FORCE_PLL13_LOCK_HIGH_ENABLE (0x0010)
  283. #define U300_SYSCON_PICR_IRQMASK_PLL13_UNLOCK_ENABLE (0x0008)
  284. #define U300_SYSCON_PICR_IRQMASK_PLL13_LOCK_ENABLE (0x0004)
  285. #define U300_SYSCON_PICR_IRQMASK_PLL208_UNLOCK_ENABLE (0x0002)
  286. #define U300_SYSCON_PICR_IRQMASK_PLL208_LOCK_ENABLE (0x0001)
  287. /* SC_PLL_IRQ_STATUS 16 bit (R/-) */
  288. #define U300_SYSCON_PISR (0x0134)
  289. #define U300_SYSCON_PISR_MASK (0x000F)
  290. #define U300_SYSCON_PISR_PLL13_UNLOCK_IND (0x0008)
  291. #define U300_SYSCON_PISR_PLL13_LOCK_IND (0x0004)
  292. #define U300_SYSCON_PISR_PLL208_UNLOCK_IND (0x0002)
  293. #define U300_SYSCON_PISR_PLL208_LOCK_IND (0x0001)
  294. /* SC_PLL_IRQ_CLEAR 16 bit (-/W) */
  295. #define U300_SYSCON_PICLR (0x0138)
  296. #define U300_SYSCON_PICLR_MASK (0x000F)
  297. #define U300_SYSCON_PICLR_RWMASK (0x0000)
  298. #define U300_SYSCON_PICLR_PLL13_UNLOCK_SC (0x0008)
  299. #define U300_SYSCON_PICLR_PLL13_LOCK_SC (0x0004)
  300. #define U300_SYSCON_PICLR_PLL208_UNLOCK_SC (0x0002)
  301. #define U300_SYSCON_PICLR_PLL208_LOCK_SC (0x0001)
  302. /* Clock activity observability register 0 */
  303. #define U300_SYSCON_C0OAR (0x140)
  304. #define U300_SYSCON_C0OAR_MASK (0xFFFF)
  305. #define U300_SYSCON_C0OAR_VALUE (0xFFFF)
  306. #define U300_SYSCON_C0OAR_BT_H_CLK (0x8000)
  307. #define U300_SYSCON_C0OAR_ASPB_P_CLK (0x4000)
  308. #define U300_SYSCON_C0OAR_APP_SEMI_H_CLK (0x2000)
  309. #define U300_SYSCON_C0OAR_APP_SEMI_CLK (0x1000)
  310. #define U300_SYSCON_C0OAR_APP_MMC_MSPRO_CLK (0x0800)
  311. #define U300_SYSCON_C0OAR_APP_I2S1_CLK (0x0400)
  312. #define U300_SYSCON_C0OAR_APP_I2S0_CLK (0x0200)
  313. #define U300_SYSCON_C0OAR_APP_CPU_CLK (0x0100)
  314. #define U300_SYSCON_C0OAR_APP_52_CLK (0x0080)
  315. #define U300_SYSCON_C0OAR_APP_208_CLK (0x0040)
  316. #define U300_SYSCON_C0OAR_APP_104_CLK (0x0020)
  317. #define U300_SYSCON_C0OAR_APEX_CLK (0x0010)
  318. #define U300_SYSCON_C0OAR_AHPB_M_H_CLK (0x0008)
  319. #define U300_SYSCON_C0OAR_AHB_CLK (0x0004)
  320. #define U300_SYSCON_C0OAR_AFPB_P_CLK (0x0002)
  321. #define U300_SYSCON_C0OAR_AAIF_CLK (0x0001)
  322. /* Clock activity observability register 1 */
  323. #define U300_SYSCON_C1OAR (0x144)
  324. #define U300_SYSCON_C1OAR_MASK (0x3FFE)
  325. #define U300_SYSCON_C1OAR_VALUE (0x3FFE)
  326. #define U300_SYSCON_C1OAR_NFIF_F_CLK (0x2000)
  327. #define U300_SYSCON_C1OAR_MSPRO_CLK (0x1000)
  328. #define U300_SYSCON_C1OAR_MMC_P_CLK (0x0800)
  329. #define U300_SYSCON_C1OAR_MMC_CLK (0x0400)
  330. #define U300_SYSCON_C1OAR_KP_P_CLK (0x0200)
  331. #define U300_SYSCON_C1OAR_I2C1_P_CLK (0x0100)
  332. #define U300_SYSCON_C1OAR_I2C0_P_CLK (0x0080)
  333. #define U300_SYSCON_C1OAR_GPIO_CLK (0x0040)
  334. #define U300_SYSCON_C1OAR_EMIF_MPMC_CLK (0x0020)
  335. #define U300_SYSCON_C1OAR_EMIF_H_CLK (0x0010)
  336. #define U300_SYSCON_C1OAR_EVHIST_CLK (0x0008)
  337. #define U300_SYSCON_C1OAR_PPM_CLK (0x0004)
  338. #define U300_SYSCON_C1OAR_DMA_CLK (0x0002)
  339. /* Clock activity observability register 2 */
  340. #define U300_SYSCON_C2OAR (0x148)
  341. #define U300_SYSCON_C2OAR_MASK (0x0FFF)
  342. #define U300_SYSCON_C2OAR_VALUE (0x0FFF)
  343. #define U300_SYSCON_C2OAR_XGAM_CDI_CLK (0x0800)
  344. #define U300_SYSCON_C2OAR_XGAM_CLK (0x0400)
  345. #define U300_SYSCON_C2OAR_VC_H_CLK (0x0200)
  346. #define U300_SYSCON_C2OAR_VC_CLK (0x0100)
  347. #define U300_SYSCON_C2OAR_UA_P_CLK (0x0080)
  348. #define U300_SYSCON_C2OAR_TMR1_CLK (0x0040)
  349. #define U300_SYSCON_C2OAR_TMR0_CLK (0x0020)
  350. #define U300_SYSCON_C2OAR_SPI_P_CLK (0x0010)
  351. #define U300_SYSCON_C2OAR_PCM_I2S1_CORE_CLK (0x0008)
  352. #define U300_SYSCON_C2OAR_PCM_I2S1_CLK (0x0004)
  353. #define U300_SYSCON_C2OAR_PCM_I2S0_CORE_CLK (0x0002)
  354. #define U300_SYSCON_C2OAR_PCM_I2S0_CLK (0x0001)
  355. /*
  356. * The clocking hierarchy currently looks like this.
  357. * NOTE: the idea is NOT to show how the clocks are routed on the chip!
  358. * The ideas is to show dependencies, so a clock higher up in the
  359. * hierarchy has to be on in order for another clock to be on. Now,
  360. * both CPU and DMA can actually be on top of the hierarchy, and that
  361. * is not modeled currently. Instead we have the backbone AMBA bus on
  362. * top. This bus cannot be programmed in any way but conceptually it
  363. * needs to be active for the bridges and devices to transport data.
  364. *
  365. * Please be aware that a few clocks are hw controlled, which mean that
  366. * the hw itself can turn on/off or change the rate of the clock when
  367. * needed!
  368. *
  369. * AMBA bus
  370. * |
  371. * +- CPU
  372. * +- FSMC NANDIF NAND Flash interface
  373. * +- SEMI Shared Memory interface
  374. * +- ISP Image Signal Processor (U335 only)
  375. * +- CDS (U335 only)
  376. * +- DMA Direct Memory Access Controller
  377. * +- AAIF APP/ACC Inteface (Mobile Scalable Link, MSL)
  378. * +- APEX
  379. * +- VIDEO_ENC AVE2/3 Video Encoder
  380. * +- XGAM Graphics Accelerator Controller
  381. * +- AHB
  382. * |
  383. * +- ahb:0 AHB Bridge
  384. * | |
  385. * | +- ahb:1 INTCON Interrupt controller
  386. * | +- ahb:3 MSPRO Memory Stick Pro controller
  387. * | +- ahb:4 EMIF External Memory interface
  388. * |
  389. * +- fast:0 FAST bridge
  390. * | |
  391. * | +- fast:1 MMCSD MMC/SD card reader controller
  392. * | +- fast:2 I2S0 PCM I2S channel 0 controller
  393. * | +- fast:3 I2S1 PCM I2S channel 1 controller
  394. * | +- fast:4 I2C0 I2C channel 0 controller
  395. * | +- fast:5 I2C1 I2C channel 1 controller
  396. * | +- fast:6 SPI SPI controller
  397. * | +- fast:7 UART1 Secondary UART (U335 only)
  398. * |
  399. * +- slow:0 SLOW bridge
  400. * |
  401. * +- slow:1 SYSCON (not possible to control)
  402. * +- slow:2 WDOG Watchdog
  403. * +- slow:3 UART0 primary UART
  404. * +- slow:4 TIMER_APP Application timer - used in Linux
  405. * +- slow:5 KEYPAD controller
  406. * +- slow:6 GPIO controller
  407. * +- slow:7 RTC controller
  408. * +- slow:8 BT Bus Tracer (not used currently)
  409. * +- slow:9 EH Event Handler (not used currently)
  410. * +- slow:a TIMER_ACC Access style timer (not used currently)
  411. * +- slow:b PPM (U335 only, what is that?)
  412. */
  413. /* Global syscon virtual base */
  414. static void __iomem *syscon_vbase;
  415. /**
  416. * struct clk_syscon - U300 syscon clock
  417. * @hw: corresponding clock hardware entry
  418. * @hw_ctrld: whether this clock is hardware controlled (for refcount etc)
  419. * and does not need any magic pokes to be enabled/disabled
  420. * @reset: state holder, whether this block's reset line is asserted or not
  421. * @res_reg: reset line enable/disable flag register
  422. * @res_bit: bit for resetting or taking this consumer out of reset
  423. * @en_reg: clock line enable/disable flag register
  424. * @en_bit: bit for enabling/disabling this consumer clock line
  425. * @clk_val: magic value to poke in the register to enable/disable
  426. * this one clock
  427. */
  428. struct clk_syscon {
  429. struct clk_hw hw;
  430. bool hw_ctrld;
  431. bool reset;
  432. void __iomem *res_reg;
  433. u8 res_bit;
  434. void __iomem *en_reg;
  435. u8 en_bit;
  436. u16 clk_val;
  437. };
  438. #define to_syscon(_hw) container_of(_hw, struct clk_syscon, hw)
  439. static DEFINE_SPINLOCK(syscon_resetreg_lock);
  440. /*
  441. * Reset control functions. We remember if a block has been
  442. * taken out of reset and don't remove the reset assertion again
  443. * and vice versa. Currently we only remove resets so the
  444. * enablement function is defined out.
  445. */
  446. static void syscon_block_reset_enable(struct clk_syscon *sclk)
  447. {
  448. unsigned long iflags;
  449. u16 val;
  450. /* Not all blocks support resetting */
  451. if (!sclk->res_reg)
  452. return;
  453. spin_lock_irqsave(&syscon_resetreg_lock, iflags);
  454. val = readw(sclk->res_reg);
  455. val |= BIT(sclk->res_bit);
  456. writew(val, sclk->res_reg);
  457. spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
  458. sclk->reset = true;
  459. }
  460. static void syscon_block_reset_disable(struct clk_syscon *sclk)
  461. {
  462. unsigned long iflags;
  463. u16 val;
  464. /* Not all blocks support resetting */
  465. if (!sclk->res_reg)
  466. return;
  467. spin_lock_irqsave(&syscon_resetreg_lock, iflags);
  468. val = readw(sclk->res_reg);
  469. val &= ~BIT(sclk->res_bit);
  470. writew(val, sclk->res_reg);
  471. spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
  472. sclk->reset = false;
  473. }
  474. static int syscon_clk_prepare(struct clk_hw *hw)
  475. {
  476. struct clk_syscon *sclk = to_syscon(hw);
  477. /* If the block is in reset, bring it out */
  478. if (sclk->reset)
  479. syscon_block_reset_disable(sclk);
  480. return 0;
  481. }
  482. static void syscon_clk_unprepare(struct clk_hw *hw)
  483. {
  484. struct clk_syscon *sclk = to_syscon(hw);
  485. /* Please don't force the console into reset */
  486. if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
  487. return;
  488. /* When unpreparing, force block into reset */
  489. if (!sclk->reset)
  490. syscon_block_reset_enable(sclk);
  491. }
  492. static int syscon_clk_enable(struct clk_hw *hw)
  493. {
  494. struct clk_syscon *sclk = to_syscon(hw);
  495. /* Don't touch the hardware controlled clocks */
  496. if (sclk->hw_ctrld)
  497. return 0;
  498. /* These cannot be controlled */
  499. if (sclk->clk_val == 0xFFFFU)
  500. return 0;
  501. writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCER);
  502. return 0;
  503. }
  504. static void syscon_clk_disable(struct clk_hw *hw)
  505. {
  506. struct clk_syscon *sclk = to_syscon(hw);
  507. /* Don't touch the hardware controlled clocks */
  508. if (sclk->hw_ctrld)
  509. return;
  510. if (sclk->clk_val == 0xFFFFU)
  511. return;
  512. /* Please don't disable the console port */
  513. if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
  514. return;
  515. writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCDR);
  516. }
  517. static int syscon_clk_is_enabled(struct clk_hw *hw)
  518. {
  519. struct clk_syscon *sclk = to_syscon(hw);
  520. u16 val;
  521. /* If no enable register defined, it's always-on */
  522. if (!sclk->en_reg)
  523. return 1;
  524. val = readw(sclk->en_reg);
  525. val &= BIT(sclk->en_bit);
  526. return val ? 1 : 0;
  527. }
  528. static u16 syscon_get_perf(void)
  529. {
  530. u16 val;
  531. val = readw(syscon_vbase + U300_SYSCON_CCR);
  532. val &= U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  533. return val;
  534. }
  535. static unsigned long
  536. syscon_clk_recalc_rate(struct clk_hw *hw,
  537. unsigned long parent_rate)
  538. {
  539. struct clk_syscon *sclk = to_syscon(hw);
  540. u16 perf = syscon_get_perf();
  541. switch(sclk->clk_val) {
  542. case U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN:
  543. case U300_SYSCON_SBCER_I2C0_CLK_EN:
  544. case U300_SYSCON_SBCER_I2C1_CLK_EN:
  545. case U300_SYSCON_SBCER_MMC_CLK_EN:
  546. case U300_SYSCON_SBCER_SPI_CLK_EN:
  547. /* The FAST clocks have one progression */
  548. switch(perf) {
  549. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  550. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  551. return 13000000;
  552. default:
  553. return parent_rate; /* 26 MHz */
  554. }
  555. case U300_SYSCON_SBCER_DMAC_CLK_EN:
  556. case U300_SYSCON_SBCER_NANDIF_CLK_EN:
  557. case U300_SYSCON_SBCER_XGAM_CLK_EN:
  558. /* AMBA interconnect peripherals */
  559. switch(perf) {
  560. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  561. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  562. return 6500000;
  563. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  564. return 26000000;
  565. default:
  566. return parent_rate; /* 52 MHz */
  567. }
  568. case U300_SYSCON_SBCER_SEMI_CLK_EN:
  569. case U300_SYSCON_SBCER_EMIF_CLK_EN:
  570. /* EMIF speeds */
  571. switch(perf) {
  572. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  573. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  574. return 13000000;
  575. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  576. return 52000000;
  577. default:
  578. return 104000000;
  579. }
  580. case U300_SYSCON_SBCER_CPU_CLK_EN:
  581. /* And the fast CPU clock */
  582. switch(perf) {
  583. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  584. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  585. return 13000000;
  586. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  587. return 52000000;
  588. case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
  589. return 104000000;
  590. default:
  591. return parent_rate; /* 208 MHz */
  592. }
  593. default:
  594. /*
  595. * The SLOW clocks and default just inherit the rate of
  596. * their parent (typically PLL13 13 MHz).
  597. */
  598. return parent_rate;
  599. }
  600. }
  601. static long
  602. syscon_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  603. unsigned long *prate)
  604. {
  605. struct clk_syscon *sclk = to_syscon(hw);
  606. if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
  607. return *prate;
  608. /* We really only support setting the rate of the CPU clock */
  609. if (rate <= 13000000)
  610. return 13000000;
  611. if (rate <= 52000000)
  612. return 52000000;
  613. if (rate <= 104000000)
  614. return 104000000;
  615. return 208000000;
  616. }
  617. static int syscon_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  618. unsigned long parent_rate)
  619. {
  620. struct clk_syscon *sclk = to_syscon(hw);
  621. u16 val;
  622. /* We only support setting the rate of the CPU clock */
  623. if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
  624. return -EINVAL;
  625. switch (rate) {
  626. case 13000000:
  627. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER;
  628. break;
  629. case 52000000:
  630. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE;
  631. break;
  632. case 104000000:
  633. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH;
  634. break;
  635. case 208000000:
  636. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST;
  637. break;
  638. default:
  639. return -EINVAL;
  640. }
  641. val |= readw(syscon_vbase + U300_SYSCON_CCR) &
  642. ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK ;
  643. writew(val, syscon_vbase + U300_SYSCON_CCR);
  644. return 0;
  645. }
  646. static const struct clk_ops syscon_clk_ops = {
  647. .prepare = syscon_clk_prepare,
  648. .unprepare = syscon_clk_unprepare,
  649. .enable = syscon_clk_enable,
  650. .disable = syscon_clk_disable,
  651. .is_enabled = syscon_clk_is_enabled,
  652. .recalc_rate = syscon_clk_recalc_rate,
  653. .round_rate = syscon_clk_round_rate,
  654. .set_rate = syscon_clk_set_rate,
  655. };
  656. static struct clk * __init
  657. syscon_clk_register(struct device *dev, const char *name,
  658. const char *parent_name, unsigned long flags,
  659. bool hw_ctrld,
  660. void __iomem *res_reg, u8 res_bit,
  661. void __iomem *en_reg, u8 en_bit,
  662. u16 clk_val)
  663. {
  664. struct clk *clk;
  665. struct clk_syscon *sclk;
  666. struct clk_init_data init;
  667. sclk = kzalloc(sizeof(struct clk_syscon), GFP_KERNEL);
  668. if (!sclk) {
  669. pr_err("could not allocate syscon clock %s\n",
  670. name);
  671. return ERR_PTR(-ENOMEM);
  672. }
  673. init.name = name;
  674. init.ops = &syscon_clk_ops;
  675. init.flags = flags;
  676. init.parent_names = (parent_name ? &parent_name : NULL);
  677. init.num_parents = (parent_name ? 1 : 0);
  678. sclk->hw.init = &init;
  679. sclk->hw_ctrld = hw_ctrld;
  680. /* Assume the block is in reset at registration */
  681. sclk->reset = true;
  682. sclk->res_reg = res_reg;
  683. sclk->res_bit = res_bit;
  684. sclk->en_reg = en_reg;
  685. sclk->en_bit = en_bit;
  686. sclk->clk_val = clk_val;
  687. clk = clk_register(dev, &sclk->hw);
  688. if (IS_ERR(clk))
  689. kfree(sclk);
  690. return clk;
  691. }
  692. /**
  693. * struct clk_mclk - U300 MCLK clock (MMC/SD clock)
  694. * @hw: corresponding clock hardware entry
  695. * @is_mspro: if this is the memory stick clock rather than MMC/SD
  696. */
  697. struct clk_mclk {
  698. struct clk_hw hw;
  699. bool is_mspro;
  700. };
  701. #define to_mclk(_hw) container_of(_hw, struct clk_mclk, hw)
  702. static int mclk_clk_prepare(struct clk_hw *hw)
  703. {
  704. struct clk_mclk *mclk = to_mclk(hw);
  705. u16 val;
  706. /* The MMC and MSPRO clocks need some special set-up */
  707. if (!mclk->is_mspro) {
  708. /* Set default MMC clock divisor to 18.9 MHz */
  709. writew(0x0054U, syscon_vbase + U300_SYSCON_MMF0R);
  710. val = readw(syscon_vbase + U300_SYSCON_MMCR);
  711. /* Disable the MMC feedback clock */
  712. val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
  713. /* Disable MSPRO frequency */
  714. val &= ~U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
  715. writew(val, syscon_vbase + U300_SYSCON_MMCR);
  716. } else {
  717. val = readw(syscon_vbase + U300_SYSCON_MMCR);
  718. /* Disable the MMC feedback clock */
  719. val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
  720. /* Enable MSPRO frequency */
  721. val |= U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
  722. writew(val, syscon_vbase + U300_SYSCON_MMCR);
  723. }
  724. return 0;
  725. }
  726. static unsigned long
  727. mclk_clk_recalc_rate(struct clk_hw *hw,
  728. unsigned long parent_rate)
  729. {
  730. u16 perf = syscon_get_perf();
  731. switch (perf) {
  732. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  733. /*
  734. * Here, the 208 MHz PLL gets shut down and the always
  735. * on 13 MHz PLL used for RTC etc kicks into use
  736. * instead.
  737. */
  738. return 13000000;
  739. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  740. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  741. case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
  742. case U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST:
  743. {
  744. /*
  745. * This clock is under program control. The register is
  746. * divided in two nybbles, bit 7-4 gives cycles-1 to count
  747. * high, bit 3-0 gives cycles-1 to count low. Distribute
  748. * these with no more than 1 cycle difference between
  749. * low and high and add low and high to get the actual
  750. * divisor. The base PLL is 208 MHz. Writing 0x00 will
  751. * divide by 1 and 1 so the highest frequency possible
  752. * is 104 MHz.
  753. *
  754. * e.g. 0x54 =>
  755. * f = 208 / ((5+1) + (4+1)) = 208 / 11 = 18.9 MHz
  756. */
  757. u16 val = readw(syscon_vbase + U300_SYSCON_MMF0R) &
  758. U300_SYSCON_MMF0R_MASK;
  759. switch (val) {
  760. case 0x0054:
  761. return 18900000;
  762. case 0x0044:
  763. return 20800000;
  764. case 0x0043:
  765. return 23100000;
  766. case 0x0033:
  767. return 26000000;
  768. case 0x0032:
  769. return 29700000;
  770. case 0x0022:
  771. return 34700000;
  772. case 0x0021:
  773. return 41600000;
  774. case 0x0011:
  775. return 52000000;
  776. case 0x0000:
  777. return 104000000;
  778. default:
  779. break;
  780. }
  781. }
  782. default:
  783. break;
  784. }
  785. return parent_rate;
  786. }
  787. static long
  788. mclk_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  789. unsigned long *prate)
  790. {
  791. if (rate <= 18900000)
  792. return 18900000;
  793. if (rate <= 20800000)
  794. return 20800000;
  795. if (rate <= 23100000)
  796. return 23100000;
  797. if (rate <= 26000000)
  798. return 26000000;
  799. if (rate <= 29700000)
  800. return 29700000;
  801. if (rate <= 34700000)
  802. return 34700000;
  803. if (rate <= 41600000)
  804. return 41600000;
  805. /* Highest rate */
  806. return 52000000;
  807. }
  808. static int mclk_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  809. unsigned long parent_rate)
  810. {
  811. u16 val;
  812. u16 reg;
  813. switch (rate) {
  814. case 18900000:
  815. val = 0x0054;
  816. break;
  817. case 20800000:
  818. val = 0x0044;
  819. break;
  820. case 23100000:
  821. val = 0x0043;
  822. break;
  823. case 26000000:
  824. val = 0x0033;
  825. break;
  826. case 29700000:
  827. val = 0x0032;
  828. break;
  829. case 34700000:
  830. val = 0x0022;
  831. break;
  832. case 41600000:
  833. val = 0x0021;
  834. break;
  835. case 52000000:
  836. val = 0x0011;
  837. break;
  838. case 104000000:
  839. val = 0x0000;
  840. break;
  841. default:
  842. return -EINVAL;
  843. }
  844. reg = readw(syscon_vbase + U300_SYSCON_MMF0R) &
  845. ~U300_SYSCON_MMF0R_MASK;
  846. writew(reg | val, syscon_vbase + U300_SYSCON_MMF0R);
  847. return 0;
  848. }
  849. static const struct clk_ops mclk_ops = {
  850. .prepare = mclk_clk_prepare,
  851. .recalc_rate = mclk_clk_recalc_rate,
  852. .round_rate = mclk_clk_round_rate,
  853. .set_rate = mclk_clk_set_rate,
  854. };
  855. static struct clk * __init
  856. mclk_clk_register(struct device *dev, const char *name,
  857. const char *parent_name, bool is_mspro)
  858. {
  859. struct clk *clk;
  860. struct clk_mclk *mclk;
  861. struct clk_init_data init;
  862. mclk = kzalloc(sizeof(struct clk_mclk), GFP_KERNEL);
  863. if (!mclk) {
  864. pr_err("could not allocate MMC/SD clock %s\n",
  865. name);
  866. return ERR_PTR(-ENOMEM);
  867. }
  868. init.name = "mclk";
  869. init.ops = &mclk_ops;
  870. init.flags = 0;
  871. init.parent_names = (parent_name ? &parent_name : NULL);
  872. init.num_parents = (parent_name ? 1 : 0);
  873. mclk->hw.init = &init;
  874. mclk->is_mspro = is_mspro;
  875. clk = clk_register(dev, &mclk->hw);
  876. if (IS_ERR(clk))
  877. kfree(mclk);
  878. return clk;
  879. }
  880. static const __initconst struct of_device_id u300_clk_match[] = {
  881. {
  882. .compatible = "fixed-clock",
  883. .data = of_fixed_clk_setup,
  884. },
  885. {
  886. .compatible = "fixed-factor-clock",
  887. .data = of_fixed_factor_clk_setup,
  888. },
  889. };
  890. void __init u300_clk_init(void __iomem *base)
  891. {
  892. u16 val;
  893. struct clk *clk;
  894. syscon_vbase = base;
  895. /* Set system to run at PLL208, max performance, a known state. */
  896. val = readw(syscon_vbase + U300_SYSCON_CCR);
  897. val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  898. writew(val, syscon_vbase + U300_SYSCON_CCR);
  899. /* Wait for the PLL208 to lock if not locked in yet */
  900. while (!(readw(syscon_vbase + U300_SYSCON_CSR) &
  901. U300_SYSCON_CSR_PLL208_LOCK_IND));
  902. /* Power management enable */
  903. val = readw(syscon_vbase + U300_SYSCON_PMCR);
  904. val |= U300_SYSCON_PMCR_PWR_MGNT_ENABLE;
  905. writew(val, syscon_vbase + U300_SYSCON_PMCR);
  906. of_clk_init(u300_clk_match);
  907. /* Directly on the AMBA interconnect */
  908. clk = syscon_clk_register(NULL, "cpu_clk", "app_208_clk", 0, true,
  909. syscon_vbase + U300_SYSCON_RRR, 3,
  910. syscon_vbase + U300_SYSCON_CERR, 3,
  911. U300_SYSCON_SBCER_CPU_CLK_EN);
  912. clk = syscon_clk_register(NULL, "dmac_clk", "app_52_clk", 0, true,
  913. syscon_vbase + U300_SYSCON_RRR, 4,
  914. syscon_vbase + U300_SYSCON_CERR, 4,
  915. U300_SYSCON_SBCER_DMAC_CLK_EN);
  916. clk_register_clkdev(clk, NULL, "dma");
  917. clk = syscon_clk_register(NULL, "fsmc_clk", "app_52_clk", 0, false,
  918. syscon_vbase + U300_SYSCON_RRR, 6,
  919. syscon_vbase + U300_SYSCON_CERR, 6,
  920. U300_SYSCON_SBCER_NANDIF_CLK_EN);
  921. clk_register_clkdev(clk, NULL, "fsmc-nand");
  922. clk = syscon_clk_register(NULL, "xgam_clk", "app_52_clk", 0, true,
  923. syscon_vbase + U300_SYSCON_RRR, 8,
  924. syscon_vbase + U300_SYSCON_CERR, 8,
  925. U300_SYSCON_SBCER_XGAM_CLK_EN);
  926. clk_register_clkdev(clk, NULL, "xgam");
  927. clk = syscon_clk_register(NULL, "semi_clk", "app_104_clk", 0, false,
  928. syscon_vbase + U300_SYSCON_RRR, 9,
  929. syscon_vbase + U300_SYSCON_CERR, 9,
  930. U300_SYSCON_SBCER_SEMI_CLK_EN);
  931. clk_register_clkdev(clk, NULL, "semi");
  932. /* AHB bridge clocks */
  933. clk = syscon_clk_register(NULL, "ahb_subsys_clk", "app_52_clk", 0, true,
  934. syscon_vbase + U300_SYSCON_RRR, 10,
  935. syscon_vbase + U300_SYSCON_CERR, 10,
  936. U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN);
  937. clk = syscon_clk_register(NULL, "intcon_clk", "ahb_subsys_clk", 0, false,
  938. syscon_vbase + U300_SYSCON_RRR, 12,
  939. syscon_vbase + U300_SYSCON_CERR, 12,
  940. /* Cannot be enabled, just taken out of reset */
  941. 0xFFFFU);
  942. clk_register_clkdev(clk, NULL, "intcon");
  943. clk = syscon_clk_register(NULL, "emif_clk", "ahb_subsys_clk", 0, false,
  944. syscon_vbase + U300_SYSCON_RRR, 5,
  945. syscon_vbase + U300_SYSCON_CERR, 5,
  946. U300_SYSCON_SBCER_EMIF_CLK_EN);
  947. clk_register_clkdev(clk, NULL, "pl172");
  948. /* FAST bridge clocks */
  949. clk = syscon_clk_register(NULL, "fast_clk", "app_26_clk", 0, true,
  950. syscon_vbase + U300_SYSCON_RFR, 0,
  951. syscon_vbase + U300_SYSCON_CEFR, 0,
  952. U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN);
  953. clk = syscon_clk_register(NULL, "i2c0_p_clk", "fast_clk", 0, false,
  954. syscon_vbase + U300_SYSCON_RFR, 1,
  955. syscon_vbase + U300_SYSCON_CEFR, 1,
  956. U300_SYSCON_SBCER_I2C0_CLK_EN);
  957. clk_register_clkdev(clk, NULL, "stu300.0");
  958. clk = syscon_clk_register(NULL, "i2c1_p_clk", "fast_clk", 0, false,
  959. syscon_vbase + U300_SYSCON_RFR, 2,
  960. syscon_vbase + U300_SYSCON_CEFR, 2,
  961. U300_SYSCON_SBCER_I2C1_CLK_EN);
  962. clk_register_clkdev(clk, NULL, "stu300.1");
  963. clk = syscon_clk_register(NULL, "mmc_p_clk", "fast_clk", 0, false,
  964. syscon_vbase + U300_SYSCON_RFR, 5,
  965. syscon_vbase + U300_SYSCON_CEFR, 5,
  966. U300_SYSCON_SBCER_MMC_CLK_EN);
  967. clk_register_clkdev(clk, "apb_pclk", "mmci");
  968. clk = syscon_clk_register(NULL, "spi_p_clk", "fast_clk", 0, false,
  969. syscon_vbase + U300_SYSCON_RFR, 6,
  970. syscon_vbase + U300_SYSCON_CEFR, 6,
  971. U300_SYSCON_SBCER_SPI_CLK_EN);
  972. /* The SPI has no external clock for the outward bus, uses the pclk */
  973. clk_register_clkdev(clk, NULL, "pl022");
  974. clk_register_clkdev(clk, "apb_pclk", "pl022");
  975. /* SLOW bridge clocks */
  976. clk = syscon_clk_register(NULL, "slow_clk", "pll13", 0, true,
  977. syscon_vbase + U300_SYSCON_RSR, 0,
  978. syscon_vbase + U300_SYSCON_CESR, 0,
  979. U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN);
  980. clk = syscon_clk_register(NULL, "uart0_clk", "slow_clk", 0, false,
  981. syscon_vbase + U300_SYSCON_RSR, 1,
  982. syscon_vbase + U300_SYSCON_CESR, 1,
  983. U300_SYSCON_SBCER_UART_CLK_EN);
  984. /* Same clock is used for APB and outward bus */
  985. clk_register_clkdev(clk, NULL, "uart0");
  986. clk_register_clkdev(clk, "apb_pclk", "uart0");
  987. clk = syscon_clk_register(NULL, "gpio_clk", "slow_clk", 0, false,
  988. syscon_vbase + U300_SYSCON_RSR, 4,
  989. syscon_vbase + U300_SYSCON_CESR, 4,
  990. U300_SYSCON_SBCER_GPIO_CLK_EN);
  991. clk_register_clkdev(clk, NULL, "u300-gpio");
  992. clk = syscon_clk_register(NULL, "keypad_clk", "slow_clk", 0, false,
  993. syscon_vbase + U300_SYSCON_RSR, 5,
  994. syscon_vbase + U300_SYSCON_CESR, 6,
  995. U300_SYSCON_SBCER_KEYPAD_CLK_EN);
  996. clk_register_clkdev(clk, NULL, "coh901461-keypad");
  997. clk = syscon_clk_register(NULL, "rtc_clk", "slow_clk", 0, true,
  998. syscon_vbase + U300_SYSCON_RSR, 6,
  999. /* No clock enable register bit */
  1000. NULL, 0, 0xFFFFU);
  1001. clk_register_clkdev(clk, NULL, "rtc-coh901331");
  1002. clk = syscon_clk_register(NULL, "app_tmr_clk", "slow_clk", 0, false,
  1003. syscon_vbase + U300_SYSCON_RSR, 7,
  1004. syscon_vbase + U300_SYSCON_CESR, 7,
  1005. U300_SYSCON_SBCER_APP_TMR_CLK_EN);
  1006. clk_register_clkdev(clk, NULL, "apptimer");
  1007. clk = syscon_clk_register(NULL, "acc_tmr_clk", "slow_clk", 0, false,
  1008. syscon_vbase + U300_SYSCON_RSR, 8,
  1009. syscon_vbase + U300_SYSCON_CESR, 8,
  1010. U300_SYSCON_SBCER_ACC_TMR_CLK_EN);
  1011. clk_register_clkdev(clk, NULL, "timer");
  1012. /* Then this special MMC/SD clock */
  1013. clk = mclk_clk_register(NULL, "mmc_clk", "mmc_p_clk", false);
  1014. clk_register_clkdev(clk, NULL, "mmci");
  1015. }