pci.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 2011 Wind River Systems,
  9. * written by Ralf Baechle (ralf@linux-mips.org)
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mm.h>
  14. #include <linux/bootmem.h>
  15. #include <linux/export.h>
  16. #include <linux/init.h>
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <asm/cpu-info.h>
  20. /*
  21. * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
  22. * assignments.
  23. */
  24. /*
  25. * The PCI controller list.
  26. */
  27. static struct pci_controller *hose_head, **hose_tail = &hose_head;
  28. unsigned long PCIBIOS_MIN_IO;
  29. unsigned long PCIBIOS_MIN_MEM;
  30. static int pci_initialized;
  31. /*
  32. * We need to avoid collisions with `mirrored' VGA ports
  33. * and other strange ISA hardware, so we always want the
  34. * addresses to be allocated in the 0x000-0x0ff region
  35. * modulo 0x400.
  36. *
  37. * Why? Because some silly external IO cards only decode
  38. * the low 10 bits of the IO address. The 0x00-0xff region
  39. * is reserved for motherboard devices that decode all 16
  40. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  41. * but we want to try to avoid allocating at 0x2900-0x2bff
  42. * which might have be mirrored at 0x0100-0x03ff..
  43. */
  44. resource_size_t
  45. pcibios_align_resource(void *data, const struct resource *res,
  46. resource_size_t size, resource_size_t align)
  47. {
  48. struct pci_dev *dev = data;
  49. struct pci_controller *hose = dev->sysdata;
  50. resource_size_t start = res->start;
  51. if (res->flags & IORESOURCE_IO) {
  52. /* Make sure we start at our min on all hoses */
  53. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  54. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  55. /*
  56. * Put everything into 0x00-0xff region modulo 0x400
  57. */
  58. if (start & 0x300)
  59. start = (start + 0x3ff) & ~0x3ff;
  60. } else if (res->flags & IORESOURCE_MEM) {
  61. /* Make sure we start at our min on all hoses */
  62. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  63. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  64. }
  65. return start;
  66. }
  67. static void __devinit pcibios_scanbus(struct pci_controller *hose)
  68. {
  69. static int next_busno;
  70. static int need_domain_info;
  71. LIST_HEAD(resources);
  72. struct pci_bus *bus;
  73. if (!hose->iommu)
  74. PCI_DMA_BUS_IS_PHYS = 1;
  75. if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
  76. next_busno = (*hose->get_busno)();
  77. pci_add_resource(&resources, hose->mem_resource);
  78. pci_add_resource(&resources, hose->io_resource);
  79. bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
  80. &resources);
  81. if (!bus)
  82. pci_free_resource_list(&resources);
  83. hose->bus = bus;
  84. need_domain_info = need_domain_info || hose->index;
  85. hose->need_domain_info = need_domain_info;
  86. if (bus) {
  87. next_busno = bus->subordinate + 1;
  88. /* Don't allow 8-bit bus number overflow inside the hose -
  89. reserve some space for bridges. */
  90. if (next_busno > 224) {
  91. next_busno = 0;
  92. need_domain_info = 1;
  93. }
  94. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  95. pci_bus_size_bridges(bus);
  96. pci_bus_assign_resources(bus);
  97. pci_enable_bridges(bus);
  98. }
  99. }
  100. }
  101. static DEFINE_MUTEX(pci_scan_mutex);
  102. void __devinit register_pci_controller(struct pci_controller *hose)
  103. {
  104. if (request_resource(&iomem_resource, hose->mem_resource) < 0)
  105. goto out;
  106. if (request_resource(&ioport_resource, hose->io_resource) < 0) {
  107. release_resource(hose->mem_resource);
  108. goto out;
  109. }
  110. *hose_tail = hose;
  111. hose_tail = &hose->next;
  112. /*
  113. * Do not panic here but later - this might happen before console init.
  114. */
  115. if (!hose->io_map_base) {
  116. printk(KERN_WARNING
  117. "registering PCI controller with io_map_base unset\n");
  118. }
  119. /*
  120. * Scan the bus if it is register after the PCI subsystem
  121. * initialization.
  122. */
  123. if (pci_initialized) {
  124. mutex_lock(&pci_scan_mutex);
  125. pcibios_scanbus(hose);
  126. mutex_unlock(&pci_scan_mutex);
  127. }
  128. return;
  129. out:
  130. printk(KERN_WARNING
  131. "Skipping PCI bus scan due to resource conflict\n");
  132. }
  133. static void __init pcibios_set_cache_line_size(void)
  134. {
  135. struct cpuinfo_mips *c = &current_cpu_data;
  136. unsigned int lsize;
  137. /*
  138. * Set PCI cacheline size to that of the highest level in the
  139. * cache hierarchy.
  140. */
  141. lsize = c->dcache.linesz;
  142. lsize = c->scache.linesz ? : lsize;
  143. lsize = c->tcache.linesz ? : lsize;
  144. BUG_ON(!lsize);
  145. pci_dfl_cache_line_size = lsize >> 2;
  146. pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
  147. }
  148. static int __init pcibios_init(void)
  149. {
  150. struct pci_controller *hose;
  151. pcibios_set_cache_line_size();
  152. /* Scan all of the recorded PCI controllers. */
  153. for (hose = hose_head; hose; hose = hose->next)
  154. pcibios_scanbus(hose);
  155. pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
  156. pci_initialized = 1;
  157. return 0;
  158. }
  159. subsys_initcall(pcibios_init);
  160. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  161. {
  162. u16 cmd, old_cmd;
  163. int idx;
  164. struct resource *r;
  165. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  166. old_cmd = cmd;
  167. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  168. /* Only set up the requested stuff */
  169. if (!(mask & (1<<idx)))
  170. continue;
  171. r = &dev->resource[idx];
  172. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  173. continue;
  174. if ((idx == PCI_ROM_RESOURCE) &&
  175. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  176. continue;
  177. if (!r->start && r->end) {
  178. printk(KERN_ERR "PCI: Device %s not available "
  179. "because of resource collisions\n",
  180. pci_name(dev));
  181. return -EINVAL;
  182. }
  183. if (r->flags & IORESOURCE_IO)
  184. cmd |= PCI_COMMAND_IO;
  185. if (r->flags & IORESOURCE_MEM)
  186. cmd |= PCI_COMMAND_MEMORY;
  187. }
  188. if (cmd != old_cmd) {
  189. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  190. pci_name(dev), old_cmd, cmd);
  191. pci_write_config_word(dev, PCI_COMMAND, cmd);
  192. }
  193. return 0;
  194. }
  195. unsigned int pcibios_assign_all_busses(void)
  196. {
  197. return 1;
  198. }
  199. int pcibios_enable_device(struct pci_dev *dev, int mask)
  200. {
  201. int err;
  202. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  203. return err;
  204. return pcibios_plat_dev_init(dev);
  205. }
  206. static void pcibios_fixup_device_resources(struct pci_dev *dev,
  207. struct pci_bus *bus)
  208. {
  209. /* Update device resources. */
  210. struct pci_controller *hose = (struct pci_controller *)bus->sysdata;
  211. unsigned long offset = 0;
  212. int i;
  213. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  214. if (!dev->resource[i].start)
  215. continue;
  216. if (dev->resource[i].flags & IORESOURCE_IO)
  217. offset = hose->io_offset;
  218. else if (dev->resource[i].flags & IORESOURCE_MEM)
  219. offset = hose->mem_offset;
  220. dev->resource[i].start += offset;
  221. dev->resource[i].end += offset;
  222. }
  223. }
  224. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  225. {
  226. /* Propagate hose info into the subordinate devices. */
  227. struct list_head *ln;
  228. struct pci_dev *dev = bus->self;
  229. if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
  230. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  231. pci_read_bridge_bases(bus);
  232. pcibios_fixup_device_resources(dev, bus);
  233. }
  234. for (ln = bus->devices.next; ln != &bus->devices; ln = ln->next) {
  235. dev = pci_dev_b(ln);
  236. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  237. pcibios_fixup_device_resources(dev, bus);
  238. }
  239. }
  240. void __init
  241. pcibios_update_irq(struct pci_dev *dev, int irq)
  242. {
  243. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  244. }
  245. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  246. struct resource *res)
  247. {
  248. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  249. unsigned long offset = 0;
  250. if (res->flags & IORESOURCE_IO)
  251. offset = hose->io_offset;
  252. else if (res->flags & IORESOURCE_MEM)
  253. offset = hose->mem_offset;
  254. region->start = res->start - offset;
  255. region->end = res->end - offset;
  256. }
  257. void __devinit
  258. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  259. struct pci_bus_region *region)
  260. {
  261. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  262. unsigned long offset = 0;
  263. if (res->flags & IORESOURCE_IO)
  264. offset = hose->io_offset;
  265. else if (res->flags & IORESOURCE_MEM)
  266. offset = hose->mem_offset;
  267. res->start = region->start + offset;
  268. res->end = region->end + offset;
  269. }
  270. #ifdef CONFIG_HOTPLUG
  271. EXPORT_SYMBOL(pcibios_resource_to_bus);
  272. EXPORT_SYMBOL(pcibios_bus_to_resource);
  273. EXPORT_SYMBOL(PCIBIOS_MIN_IO);
  274. EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
  275. #endif
  276. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  277. enum pci_mmap_state mmap_state, int write_combine)
  278. {
  279. unsigned long prot;
  280. /*
  281. * I/O space can be accessed via normal processor loads and stores on
  282. * this platform but for now we elect not to do this and portable
  283. * drivers should not do this anyway.
  284. */
  285. if (mmap_state == pci_mmap_io)
  286. return -EINVAL;
  287. /*
  288. * Ignore write-combine; for now only return uncached mappings.
  289. */
  290. prot = pgprot_val(vma->vm_page_prot);
  291. prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
  292. vma->vm_page_prot = __pgprot(prot);
  293. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  294. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  295. }
  296. char * (*pcibios_plat_setup)(char *str) __devinitdata;
  297. char *__devinit pcibios_setup(char *str)
  298. {
  299. if (pcibios_plat_setup)
  300. return pcibios_plat_setup(str);
  301. return str;
  302. }