perf_event_v7.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222
  1. /*
  2. * ARMv7 Cortex-A8 and Cortex-A9 Performance Events handling code.
  3. *
  4. * ARMv7 support: Jean Pihet <jpihet@mvista.com>
  5. * 2010 (c) MontaVista Software, LLC.
  6. *
  7. * Copied from ARMv6 code, with the low level code inspired
  8. * by the ARMv7 Oprofile code.
  9. *
  10. * Cortex-A8 has up to 4 configurable performance counters and
  11. * a single cycle counter.
  12. * Cortex-A9 has up to 31 configurable performance counters and
  13. * a single cycle counter.
  14. *
  15. * All counters can be enabled/disabled and IRQ masked separately. The cycle
  16. * counter and all 4 performance counters together can be reset separately.
  17. */
  18. #ifdef CONFIG_CPU_V7
  19. /*
  20. * Common ARMv7 event types
  21. *
  22. * Note: An implementation may not be able to count all of these events
  23. * but the encodings are considered to be `reserved' in the case that
  24. * they are not available.
  25. */
  26. enum armv7_perf_types {
  27. ARMV7_PERFCTR_PMNC_SW_INCR = 0x00,
  28. ARMV7_PERFCTR_IFETCH_MISS = 0x01,
  29. ARMV7_PERFCTR_ITLB_MISS = 0x02,
  30. ARMV7_PERFCTR_DCACHE_REFILL = 0x03, /* L1 */
  31. ARMV7_PERFCTR_DCACHE_ACCESS = 0x04, /* L1 */
  32. ARMV7_PERFCTR_DTLB_REFILL = 0x05,
  33. ARMV7_PERFCTR_DREAD = 0x06,
  34. ARMV7_PERFCTR_DWRITE = 0x07,
  35. ARMV7_PERFCTR_INSTR_EXECUTED = 0x08,
  36. ARMV7_PERFCTR_EXC_TAKEN = 0x09,
  37. ARMV7_PERFCTR_EXC_EXECUTED = 0x0A,
  38. ARMV7_PERFCTR_CID_WRITE = 0x0B,
  39. /* ARMV7_PERFCTR_PC_WRITE is equivalent to HW_BRANCH_INSTRUCTIONS.
  40. * It counts:
  41. * - all branch instructions,
  42. * - instructions that explicitly write the PC,
  43. * - exception generating instructions.
  44. */
  45. ARMV7_PERFCTR_PC_WRITE = 0x0C,
  46. ARMV7_PERFCTR_PC_IMM_BRANCH = 0x0D,
  47. ARMV7_PERFCTR_PC_PROC_RETURN = 0x0E,
  48. ARMV7_PERFCTR_UNALIGNED_ACCESS = 0x0F,
  49. /* These events are defined by the PMUv2 supplement (ARM DDI 0457A). */
  50. ARMV7_PERFCTR_PC_BRANCH_MIS_PRED = 0x10,
  51. ARMV7_PERFCTR_CLOCK_CYCLES = 0x11,
  52. ARMV7_PERFCTR_PC_BRANCH_PRED = 0x12,
  53. ARMV7_PERFCTR_MEM_ACCESS = 0x13,
  54. ARMV7_PERFCTR_L1_ICACHE_ACCESS = 0x14,
  55. ARMV7_PERFCTR_L1_DCACHE_WB = 0x15,
  56. ARMV7_PERFCTR_L2_DCACHE_ACCESS = 0x16,
  57. ARMV7_PERFCTR_L2_DCACHE_REFILL = 0x17,
  58. ARMV7_PERFCTR_L2_DCACHE_WB = 0x18,
  59. ARMV7_PERFCTR_BUS_ACCESS = 0x19,
  60. ARMV7_PERFCTR_MEMORY_ERROR = 0x1A,
  61. ARMV7_PERFCTR_INSTR_SPEC = 0x1B,
  62. ARMV7_PERFCTR_TTBR_WRITE = 0x1C,
  63. ARMV7_PERFCTR_BUS_CYCLES = 0x1D,
  64. ARMV7_PERFCTR_CPU_CYCLES = 0xFF
  65. };
  66. /* ARMv7 Cortex-A8 specific event types */
  67. enum armv7_a8_perf_types {
  68. ARMV7_PERFCTR_WRITE_BUFFER_FULL = 0x40,
  69. ARMV7_PERFCTR_L2_STORE_MERGED = 0x41,
  70. ARMV7_PERFCTR_L2_STORE_BUFF = 0x42,
  71. ARMV7_PERFCTR_L2_ACCESS = 0x43,
  72. ARMV7_PERFCTR_L2_CACH_MISS = 0x44,
  73. ARMV7_PERFCTR_AXI_READ_CYCLES = 0x45,
  74. ARMV7_PERFCTR_AXI_WRITE_CYCLES = 0x46,
  75. ARMV7_PERFCTR_MEMORY_REPLAY = 0x47,
  76. ARMV7_PERFCTR_UNALIGNED_ACCESS_REPLAY = 0x48,
  77. ARMV7_PERFCTR_L1_DATA_MISS = 0x49,
  78. ARMV7_PERFCTR_L1_INST_MISS = 0x4A,
  79. ARMV7_PERFCTR_L1_DATA_COLORING = 0x4B,
  80. ARMV7_PERFCTR_L1_NEON_DATA = 0x4C,
  81. ARMV7_PERFCTR_L1_NEON_CACH_DATA = 0x4D,
  82. ARMV7_PERFCTR_L2_NEON = 0x4E,
  83. ARMV7_PERFCTR_L2_NEON_HIT = 0x4F,
  84. ARMV7_PERFCTR_L1_INST = 0x50,
  85. ARMV7_PERFCTR_PC_RETURN_MIS_PRED = 0x51,
  86. ARMV7_PERFCTR_PC_BRANCH_FAILED = 0x52,
  87. ARMV7_PERFCTR_PC_BRANCH_TAKEN = 0x53,
  88. ARMV7_PERFCTR_PC_BRANCH_EXECUTED = 0x54,
  89. ARMV7_PERFCTR_OP_EXECUTED = 0x55,
  90. ARMV7_PERFCTR_CYCLES_INST_STALL = 0x56,
  91. ARMV7_PERFCTR_CYCLES_INST = 0x57,
  92. ARMV7_PERFCTR_CYCLES_NEON_DATA_STALL = 0x58,
  93. ARMV7_PERFCTR_CYCLES_NEON_INST_STALL = 0x59,
  94. ARMV7_PERFCTR_NEON_CYCLES = 0x5A,
  95. ARMV7_PERFCTR_PMU0_EVENTS = 0x70,
  96. ARMV7_PERFCTR_PMU1_EVENTS = 0x71,
  97. ARMV7_PERFCTR_PMU_EVENTS = 0x72,
  98. };
  99. /* ARMv7 Cortex-A9 specific event types */
  100. enum armv7_a9_perf_types {
  101. ARMV7_PERFCTR_JAVA_HW_BYTECODE_EXEC = 0x40,
  102. ARMV7_PERFCTR_JAVA_SW_BYTECODE_EXEC = 0x41,
  103. ARMV7_PERFCTR_JAZELLE_BRANCH_EXEC = 0x42,
  104. ARMV7_PERFCTR_COHERENT_LINE_MISS = 0x50,
  105. ARMV7_PERFCTR_COHERENT_LINE_HIT = 0x51,
  106. ARMV7_PERFCTR_ICACHE_DEP_STALL_CYCLES = 0x60,
  107. ARMV7_PERFCTR_DCACHE_DEP_STALL_CYCLES = 0x61,
  108. ARMV7_PERFCTR_TLB_MISS_DEP_STALL_CYCLES = 0x62,
  109. ARMV7_PERFCTR_STREX_EXECUTED_PASSED = 0x63,
  110. ARMV7_PERFCTR_STREX_EXECUTED_FAILED = 0x64,
  111. ARMV7_PERFCTR_DATA_EVICTION = 0x65,
  112. ARMV7_PERFCTR_ISSUE_STAGE_NO_INST = 0x66,
  113. ARMV7_PERFCTR_ISSUE_STAGE_EMPTY = 0x67,
  114. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE = 0x68,
  115. ARMV7_PERFCTR_PREDICTABLE_FUNCT_RETURNS = 0x6E,
  116. ARMV7_PERFCTR_MAIN_UNIT_EXECUTED_INST = 0x70,
  117. ARMV7_PERFCTR_SECOND_UNIT_EXECUTED_INST = 0x71,
  118. ARMV7_PERFCTR_LD_ST_UNIT_EXECUTED_INST = 0x72,
  119. ARMV7_PERFCTR_FP_EXECUTED_INST = 0x73,
  120. ARMV7_PERFCTR_NEON_EXECUTED_INST = 0x74,
  121. ARMV7_PERFCTR_PLD_FULL_DEP_STALL_CYCLES = 0x80,
  122. ARMV7_PERFCTR_DATA_WR_DEP_STALL_CYCLES = 0x81,
  123. ARMV7_PERFCTR_ITLB_MISS_DEP_STALL_CYCLES = 0x82,
  124. ARMV7_PERFCTR_DTLB_MISS_DEP_STALL_CYCLES = 0x83,
  125. ARMV7_PERFCTR_MICRO_ITLB_MISS_DEP_STALL_CYCLES = 0x84,
  126. ARMV7_PERFCTR_MICRO_DTLB_MISS_DEP_STALL_CYCLES = 0x85,
  127. ARMV7_PERFCTR_DMB_DEP_STALL_CYCLES = 0x86,
  128. ARMV7_PERFCTR_INTGR_CLK_ENABLED_CYCLES = 0x8A,
  129. ARMV7_PERFCTR_DATA_ENGINE_CLK_EN_CYCLES = 0x8B,
  130. ARMV7_PERFCTR_ISB_INST = 0x90,
  131. ARMV7_PERFCTR_DSB_INST = 0x91,
  132. ARMV7_PERFCTR_DMB_INST = 0x92,
  133. ARMV7_PERFCTR_EXT_INTERRUPTS = 0x93,
  134. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_COMPLETED = 0xA0,
  135. ARMV7_PERFCTR_PLE_CACHE_LINE_RQST_SKIPPED = 0xA1,
  136. ARMV7_PERFCTR_PLE_FIFO_FLUSH = 0xA2,
  137. ARMV7_PERFCTR_PLE_RQST_COMPLETED = 0xA3,
  138. ARMV7_PERFCTR_PLE_FIFO_OVERFLOW = 0xA4,
  139. ARMV7_PERFCTR_PLE_RQST_PROG = 0xA5
  140. };
  141. /* ARMv7 Cortex-A5 specific event types */
  142. enum armv7_a5_perf_types {
  143. ARMV7_PERFCTR_IRQ_TAKEN = 0x86,
  144. ARMV7_PERFCTR_FIQ_TAKEN = 0x87,
  145. ARMV7_PERFCTR_EXT_MEM_RQST = 0xc0,
  146. ARMV7_PERFCTR_NC_EXT_MEM_RQST = 0xc1,
  147. ARMV7_PERFCTR_PREFETCH_LINEFILL = 0xc2,
  148. ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP = 0xc3,
  149. ARMV7_PERFCTR_ENTER_READ_ALLOC = 0xc4,
  150. ARMV7_PERFCTR_READ_ALLOC = 0xc5,
  151. ARMV7_PERFCTR_STALL_SB_FULL = 0xc9,
  152. };
  153. /* ARMv7 Cortex-A15 specific event types */
  154. enum armv7_a15_perf_types {
  155. ARMV7_PERFCTR_L1_DCACHE_READ_ACCESS = 0x40,
  156. ARMV7_PERFCTR_L1_DCACHE_WRITE_ACCESS = 0x41,
  157. ARMV7_PERFCTR_L1_DCACHE_READ_REFILL = 0x42,
  158. ARMV7_PERFCTR_L1_DCACHE_WRITE_REFILL = 0x43,
  159. ARMV7_PERFCTR_L1_DTLB_READ_REFILL = 0x4C,
  160. ARMV7_PERFCTR_L1_DTLB_WRITE_REFILL = 0x4D,
  161. ARMV7_PERFCTR_L2_DCACHE_READ_ACCESS = 0x50,
  162. ARMV7_PERFCTR_L2_DCACHE_WRITE_ACCESS = 0x51,
  163. ARMV7_PERFCTR_L2_DCACHE_READ_REFILL = 0x52,
  164. ARMV7_PERFCTR_L2_DCACHE_WRITE_REFILL = 0x53,
  165. ARMV7_PERFCTR_SPEC_PC_WRITE = 0x76,
  166. };
  167. /*
  168. * Cortex-A8 HW events mapping
  169. *
  170. * The hardware events that we support. We do support cache operations but
  171. * we have harvard caches and no way to combine instruction and data
  172. * accesses/misses in hardware.
  173. */
  174. static const unsigned armv7_a8_perf_map[PERF_COUNT_HW_MAX] = {
  175. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  176. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  177. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  178. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  179. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  180. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  181. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  182. };
  183. static const unsigned armv7_a8_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  184. [PERF_COUNT_HW_CACHE_OP_MAX]
  185. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  186. [C(L1D)] = {
  187. /*
  188. * The performance counters don't differentiate between read
  189. * and write accesses/misses so this isn't strictly correct,
  190. * but it's the best we can do. Writes and reads get
  191. * combined.
  192. */
  193. [C(OP_READ)] = {
  194. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  195. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  196. },
  197. [C(OP_WRITE)] = {
  198. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  199. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  200. },
  201. [C(OP_PREFETCH)] = {
  202. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  203. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  204. },
  205. },
  206. [C(L1I)] = {
  207. [C(OP_READ)] = {
  208. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  209. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  210. },
  211. [C(OP_WRITE)] = {
  212. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_INST,
  213. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_INST_MISS,
  214. },
  215. [C(OP_PREFETCH)] = {
  216. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  217. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  218. },
  219. },
  220. [C(LL)] = {
  221. [C(OP_READ)] = {
  222. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  223. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  224. },
  225. [C(OP_WRITE)] = {
  226. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L2_ACCESS,
  227. [C(RESULT_MISS)] = ARMV7_PERFCTR_L2_CACH_MISS,
  228. },
  229. [C(OP_PREFETCH)] = {
  230. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  231. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  232. },
  233. },
  234. [C(DTLB)] = {
  235. [C(OP_READ)] = {
  236. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  237. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  238. },
  239. [C(OP_WRITE)] = {
  240. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  241. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  242. },
  243. [C(OP_PREFETCH)] = {
  244. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  245. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  246. },
  247. },
  248. [C(ITLB)] = {
  249. [C(OP_READ)] = {
  250. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  251. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  252. },
  253. [C(OP_WRITE)] = {
  254. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  255. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  256. },
  257. [C(OP_PREFETCH)] = {
  258. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  259. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  260. },
  261. },
  262. [C(BPU)] = {
  263. [C(OP_READ)] = {
  264. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  265. [C(RESULT_MISS)]
  266. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  267. },
  268. [C(OP_WRITE)] = {
  269. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  270. [C(RESULT_MISS)]
  271. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  272. },
  273. [C(OP_PREFETCH)] = {
  274. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  275. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  276. },
  277. },
  278. };
  279. /*
  280. * Cortex-A9 HW events mapping
  281. */
  282. static const unsigned armv7_a9_perf_map[PERF_COUNT_HW_MAX] = {
  283. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  284. [PERF_COUNT_HW_INSTRUCTIONS] =
  285. ARMV7_PERFCTR_INST_OUT_OF_RENAME_STAGE,
  286. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_COHERENT_LINE_HIT,
  287. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_COHERENT_LINE_MISS,
  288. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  289. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  290. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_CLOCK_CYCLES,
  291. };
  292. static const unsigned armv7_a9_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  293. [PERF_COUNT_HW_CACHE_OP_MAX]
  294. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  295. [C(L1D)] = {
  296. /*
  297. * The performance counters don't differentiate between read
  298. * and write accesses/misses so this isn't strictly correct,
  299. * but it's the best we can do. Writes and reads get
  300. * combined.
  301. */
  302. [C(OP_READ)] = {
  303. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  304. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  305. },
  306. [C(OP_WRITE)] = {
  307. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_DCACHE_ACCESS,
  308. [C(RESULT_MISS)] = ARMV7_PERFCTR_DCACHE_REFILL,
  309. },
  310. [C(OP_PREFETCH)] = {
  311. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  312. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  313. },
  314. },
  315. [C(L1I)] = {
  316. [C(OP_READ)] = {
  317. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  318. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  319. },
  320. [C(OP_WRITE)] = {
  321. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  322. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  323. },
  324. [C(OP_PREFETCH)] = {
  325. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  326. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  327. },
  328. },
  329. [C(LL)] = {
  330. [C(OP_READ)] = {
  331. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  332. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  333. },
  334. [C(OP_WRITE)] = {
  335. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  336. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  337. },
  338. [C(OP_PREFETCH)] = {
  339. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  340. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  341. },
  342. },
  343. [C(DTLB)] = {
  344. [C(OP_READ)] = {
  345. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  346. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  347. },
  348. [C(OP_WRITE)] = {
  349. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  350. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  351. },
  352. [C(OP_PREFETCH)] = {
  353. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  354. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  355. },
  356. },
  357. [C(ITLB)] = {
  358. [C(OP_READ)] = {
  359. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  360. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  361. },
  362. [C(OP_WRITE)] = {
  363. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  364. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  365. },
  366. [C(OP_PREFETCH)] = {
  367. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  368. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  369. },
  370. },
  371. [C(BPU)] = {
  372. [C(OP_READ)] = {
  373. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  374. [C(RESULT_MISS)]
  375. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  376. },
  377. [C(OP_WRITE)] = {
  378. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_WRITE,
  379. [C(RESULT_MISS)]
  380. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  381. },
  382. [C(OP_PREFETCH)] = {
  383. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  384. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  385. },
  386. },
  387. };
  388. /*
  389. * Cortex-A5 HW events mapping
  390. */
  391. static const unsigned armv7_a5_perf_map[PERF_COUNT_HW_MAX] = {
  392. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  393. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  394. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  395. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  396. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  397. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  398. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  399. };
  400. static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  401. [PERF_COUNT_HW_CACHE_OP_MAX]
  402. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  403. [C(L1D)] = {
  404. [C(OP_READ)] = {
  405. [C(RESULT_ACCESS)]
  406. = ARMV7_PERFCTR_DCACHE_ACCESS,
  407. [C(RESULT_MISS)]
  408. = ARMV7_PERFCTR_DCACHE_REFILL,
  409. },
  410. [C(OP_WRITE)] = {
  411. [C(RESULT_ACCESS)]
  412. = ARMV7_PERFCTR_DCACHE_ACCESS,
  413. [C(RESULT_MISS)]
  414. = ARMV7_PERFCTR_DCACHE_REFILL,
  415. },
  416. [C(OP_PREFETCH)] = {
  417. [C(RESULT_ACCESS)]
  418. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  419. [C(RESULT_MISS)]
  420. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  421. },
  422. },
  423. [C(L1I)] = {
  424. [C(OP_READ)] = {
  425. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  426. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  427. },
  428. [C(OP_WRITE)] = {
  429. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  430. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  431. },
  432. /*
  433. * The prefetch counters don't differentiate between the I
  434. * side and the D side.
  435. */
  436. [C(OP_PREFETCH)] = {
  437. [C(RESULT_ACCESS)]
  438. = ARMV7_PERFCTR_PREFETCH_LINEFILL,
  439. [C(RESULT_MISS)]
  440. = ARMV7_PERFCTR_PREFETCH_LINEFILL_DROP,
  441. },
  442. },
  443. [C(LL)] = {
  444. [C(OP_READ)] = {
  445. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  446. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  447. },
  448. [C(OP_WRITE)] = {
  449. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  450. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  451. },
  452. [C(OP_PREFETCH)] = {
  453. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  454. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  455. },
  456. },
  457. [C(DTLB)] = {
  458. [C(OP_READ)] = {
  459. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  460. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  461. },
  462. [C(OP_WRITE)] = {
  463. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  464. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  465. },
  466. [C(OP_PREFETCH)] = {
  467. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  468. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  469. },
  470. },
  471. [C(ITLB)] = {
  472. [C(OP_READ)] = {
  473. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  474. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  475. },
  476. [C(OP_WRITE)] = {
  477. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  478. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  479. },
  480. [C(OP_PREFETCH)] = {
  481. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  482. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  483. },
  484. },
  485. [C(BPU)] = {
  486. [C(OP_READ)] = {
  487. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  488. [C(RESULT_MISS)]
  489. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  490. },
  491. [C(OP_WRITE)] = {
  492. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  493. [C(RESULT_MISS)]
  494. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  495. },
  496. [C(OP_PREFETCH)] = {
  497. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  498. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  499. },
  500. },
  501. };
  502. /*
  503. * Cortex-A15 HW events mapping
  504. */
  505. static const unsigned armv7_a15_perf_map[PERF_COUNT_HW_MAX] = {
  506. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  507. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  508. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  509. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  510. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_SPEC_PC_WRITE,
  511. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  512. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_BUS_CYCLES,
  513. };
  514. static const unsigned armv7_a15_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  515. [PERF_COUNT_HW_CACHE_OP_MAX]
  516. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  517. [C(L1D)] = {
  518. [C(OP_READ)] = {
  519. [C(RESULT_ACCESS)]
  520. = ARMV7_PERFCTR_L1_DCACHE_READ_ACCESS,
  521. [C(RESULT_MISS)]
  522. = ARMV7_PERFCTR_L1_DCACHE_READ_REFILL,
  523. },
  524. [C(OP_WRITE)] = {
  525. [C(RESULT_ACCESS)]
  526. = ARMV7_PERFCTR_L1_DCACHE_WRITE_ACCESS,
  527. [C(RESULT_MISS)]
  528. = ARMV7_PERFCTR_L1_DCACHE_WRITE_REFILL,
  529. },
  530. [C(OP_PREFETCH)] = {
  531. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  532. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  533. },
  534. },
  535. [C(L1I)] = {
  536. /*
  537. * Not all performance counters differentiate between read
  538. * and write accesses/misses so we're not always strictly
  539. * correct, but it's the best we can do. Writes and reads get
  540. * combined in these cases.
  541. */
  542. [C(OP_READ)] = {
  543. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  544. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  545. },
  546. [C(OP_WRITE)] = {
  547. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  548. [C(RESULT_MISS)] = ARMV7_PERFCTR_IFETCH_MISS,
  549. },
  550. [C(OP_PREFETCH)] = {
  551. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  552. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  553. },
  554. },
  555. [C(LL)] = {
  556. [C(OP_READ)] = {
  557. [C(RESULT_ACCESS)]
  558. = ARMV7_PERFCTR_L2_DCACHE_READ_ACCESS,
  559. [C(RESULT_MISS)]
  560. = ARMV7_PERFCTR_L2_DCACHE_READ_REFILL,
  561. },
  562. [C(OP_WRITE)] = {
  563. [C(RESULT_ACCESS)]
  564. = ARMV7_PERFCTR_L2_DCACHE_WRITE_ACCESS,
  565. [C(RESULT_MISS)]
  566. = ARMV7_PERFCTR_L2_DCACHE_WRITE_REFILL,
  567. },
  568. [C(OP_PREFETCH)] = {
  569. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  570. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  571. },
  572. },
  573. [C(DTLB)] = {
  574. [C(OP_READ)] = {
  575. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  576. [C(RESULT_MISS)]
  577. = ARMV7_PERFCTR_L1_DTLB_READ_REFILL,
  578. },
  579. [C(OP_WRITE)] = {
  580. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  581. [C(RESULT_MISS)]
  582. = ARMV7_PERFCTR_L1_DTLB_WRITE_REFILL,
  583. },
  584. [C(OP_PREFETCH)] = {
  585. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  586. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  587. },
  588. },
  589. [C(ITLB)] = {
  590. [C(OP_READ)] = {
  591. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  592. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  593. },
  594. [C(OP_WRITE)] = {
  595. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  596. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_MISS,
  597. },
  598. [C(OP_PREFETCH)] = {
  599. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  600. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  601. },
  602. },
  603. [C(BPU)] = {
  604. [C(OP_READ)] = {
  605. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  606. [C(RESULT_MISS)]
  607. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  608. },
  609. [C(OP_WRITE)] = {
  610. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  611. [C(RESULT_MISS)]
  612. = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  613. },
  614. [C(OP_PREFETCH)] = {
  615. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  616. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  617. },
  618. },
  619. };
  620. /*
  621. * Perf Events counters
  622. */
  623. enum armv7_counters {
  624. ARMV7_CYCLE_COUNTER = 1, /* Cycle counter */
  625. ARMV7_COUNTER0 = 2, /* First event counter */
  626. };
  627. /*
  628. * The cycle counter is ARMV7_CYCLE_COUNTER.
  629. * The first event counter is ARMV7_COUNTER0.
  630. * The last event counter is (ARMV7_COUNTER0 + armpmu->num_events - 1).
  631. */
  632. #define ARMV7_COUNTER_LAST (ARMV7_COUNTER0 + armpmu->num_events - 1)
  633. /*
  634. * ARMv7 low level PMNC access
  635. */
  636. /*
  637. * Per-CPU PMNC: config reg
  638. */
  639. #define ARMV7_PMNC_E (1 << 0) /* Enable all counters */
  640. #define ARMV7_PMNC_P (1 << 1) /* Reset all counters */
  641. #define ARMV7_PMNC_C (1 << 2) /* Cycle counter reset */
  642. #define ARMV7_PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  643. #define ARMV7_PMNC_X (1 << 4) /* Export to ETM */
  644. #define ARMV7_PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  645. #define ARMV7_PMNC_N_SHIFT 11 /* Number of counters supported */
  646. #define ARMV7_PMNC_N_MASK 0x1f
  647. #define ARMV7_PMNC_MASK 0x3f /* Mask for writable bits */
  648. /*
  649. * Available counters
  650. */
  651. #define ARMV7_CNT0 0 /* First event counter */
  652. #define ARMV7_CCNT 31 /* Cycle counter */
  653. /* Perf Event to low level counters mapping */
  654. #define ARMV7_EVENT_CNT_TO_CNTx (ARMV7_COUNTER0 - ARMV7_CNT0)
  655. /*
  656. * CNTENS: counters enable reg
  657. */
  658. #define ARMV7_CNTENS_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  659. #define ARMV7_CNTENS_C (1 << ARMV7_CCNT)
  660. /*
  661. * CNTENC: counters disable reg
  662. */
  663. #define ARMV7_CNTENC_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  664. #define ARMV7_CNTENC_C (1 << ARMV7_CCNT)
  665. /*
  666. * INTENS: counters overflow interrupt enable reg
  667. */
  668. #define ARMV7_INTENS_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  669. #define ARMV7_INTENS_C (1 << ARMV7_CCNT)
  670. /*
  671. * INTENC: counters overflow interrupt disable reg
  672. */
  673. #define ARMV7_INTENC_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  674. #define ARMV7_INTENC_C (1 << ARMV7_CCNT)
  675. /*
  676. * EVTSEL: Event selection reg
  677. */
  678. #define ARMV7_EVTSEL_MASK 0xff /* Mask for writable bits */
  679. /*
  680. * SELECT: Counter selection reg
  681. */
  682. #define ARMV7_SELECT_MASK 0x1f /* Mask for writable bits */
  683. /*
  684. * FLAG: counters overflow flag status reg
  685. */
  686. #define ARMV7_FLAG_P(idx) (1 << (idx - ARMV7_EVENT_CNT_TO_CNTx))
  687. #define ARMV7_FLAG_C (1 << ARMV7_CCNT)
  688. #define ARMV7_FLAG_MASK 0xffffffff /* Mask for writable bits */
  689. #define ARMV7_OVERFLOWED_MASK ARMV7_FLAG_MASK
  690. static inline unsigned long armv7_pmnc_read(void)
  691. {
  692. u32 val;
  693. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r"(val));
  694. return val;
  695. }
  696. static inline void armv7_pmnc_write(unsigned long val)
  697. {
  698. val &= ARMV7_PMNC_MASK;
  699. isb();
  700. asm volatile("mcr p15, 0, %0, c9, c12, 0" : : "r"(val));
  701. }
  702. static inline int armv7_pmnc_has_overflowed(unsigned long pmnc)
  703. {
  704. return pmnc & ARMV7_OVERFLOWED_MASK;
  705. }
  706. static inline int armv7_pmnc_counter_has_overflowed(unsigned long pmnc,
  707. enum armv7_counters counter)
  708. {
  709. int ret = 0;
  710. if (counter == ARMV7_CYCLE_COUNTER)
  711. ret = pmnc & ARMV7_FLAG_C;
  712. else if ((counter >= ARMV7_COUNTER0) && (counter <= ARMV7_COUNTER_LAST))
  713. ret = pmnc & ARMV7_FLAG_P(counter);
  714. else
  715. pr_err("CPU%u checking wrong counter %d overflow status\n",
  716. smp_processor_id(), counter);
  717. return ret;
  718. }
  719. static inline int armv7_pmnc_select_counter(unsigned int idx)
  720. {
  721. u32 val;
  722. if ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST)) {
  723. pr_err("CPU%u selecting wrong PMNC counter"
  724. " %d\n", smp_processor_id(), idx);
  725. return -1;
  726. }
  727. val = (idx - ARMV7_EVENT_CNT_TO_CNTx) & ARMV7_SELECT_MASK;
  728. asm volatile("mcr p15, 0, %0, c9, c12, 5" : : "r" (val));
  729. isb();
  730. return idx;
  731. }
  732. static inline u32 armv7pmu_read_counter(int idx)
  733. {
  734. unsigned long value = 0;
  735. if (idx == ARMV7_CYCLE_COUNTER)
  736. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (value));
  737. else if ((idx >= ARMV7_COUNTER0) && (idx <= ARMV7_COUNTER_LAST)) {
  738. if (armv7_pmnc_select_counter(idx) == idx)
  739. asm volatile("mrc p15, 0, %0, c9, c13, 2"
  740. : "=r" (value));
  741. } else
  742. pr_err("CPU%u reading wrong counter %d\n",
  743. smp_processor_id(), idx);
  744. return value;
  745. }
  746. static inline void armv7pmu_write_counter(int idx, u32 value)
  747. {
  748. if (idx == ARMV7_CYCLE_COUNTER)
  749. asm volatile("mcr p15, 0, %0, c9, c13, 0" : : "r" (value));
  750. else if ((idx >= ARMV7_COUNTER0) && (idx <= ARMV7_COUNTER_LAST)) {
  751. if (armv7_pmnc_select_counter(idx) == idx)
  752. asm volatile("mcr p15, 0, %0, c9, c13, 2"
  753. : : "r" (value));
  754. } else
  755. pr_err("CPU%u writing wrong counter %d\n",
  756. smp_processor_id(), idx);
  757. }
  758. static inline void armv7_pmnc_write_evtsel(unsigned int idx, u32 val)
  759. {
  760. if (armv7_pmnc_select_counter(idx) == idx) {
  761. val &= ARMV7_EVTSEL_MASK;
  762. asm volatile("mcr p15, 0, %0, c9, c13, 1" : : "r" (val));
  763. }
  764. }
  765. static inline u32 armv7_pmnc_enable_counter(unsigned int idx)
  766. {
  767. u32 val;
  768. if ((idx != ARMV7_CYCLE_COUNTER) &&
  769. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  770. pr_err("CPU%u enabling wrong PMNC counter"
  771. " %d\n", smp_processor_id(), idx);
  772. return -1;
  773. }
  774. if (idx == ARMV7_CYCLE_COUNTER)
  775. val = ARMV7_CNTENS_C;
  776. else
  777. val = ARMV7_CNTENS_P(idx);
  778. asm volatile("mcr p15, 0, %0, c9, c12, 1" : : "r" (val));
  779. return idx;
  780. }
  781. static inline u32 armv7_pmnc_disable_counter(unsigned int idx)
  782. {
  783. u32 val;
  784. if ((idx != ARMV7_CYCLE_COUNTER) &&
  785. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  786. pr_err("CPU%u disabling wrong PMNC counter"
  787. " %d\n", smp_processor_id(), idx);
  788. return -1;
  789. }
  790. if (idx == ARMV7_CYCLE_COUNTER)
  791. val = ARMV7_CNTENC_C;
  792. else
  793. val = ARMV7_CNTENC_P(idx);
  794. asm volatile("mcr p15, 0, %0, c9, c12, 2" : : "r" (val));
  795. return idx;
  796. }
  797. static inline u32 armv7_pmnc_enable_intens(unsigned int idx)
  798. {
  799. u32 val;
  800. if ((idx != ARMV7_CYCLE_COUNTER) &&
  801. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  802. pr_err("CPU%u enabling wrong PMNC counter"
  803. " interrupt enable %d\n", smp_processor_id(), idx);
  804. return -1;
  805. }
  806. if (idx == ARMV7_CYCLE_COUNTER)
  807. val = ARMV7_INTENS_C;
  808. else
  809. val = ARMV7_INTENS_P(idx);
  810. asm volatile("mcr p15, 0, %0, c9, c14, 1" : : "r" (val));
  811. return idx;
  812. }
  813. static inline u32 armv7_pmnc_disable_intens(unsigned int idx)
  814. {
  815. u32 val;
  816. if ((idx != ARMV7_CYCLE_COUNTER) &&
  817. ((idx < ARMV7_COUNTER0) || (idx > ARMV7_COUNTER_LAST))) {
  818. pr_err("CPU%u disabling wrong PMNC counter"
  819. " interrupt enable %d\n", smp_processor_id(), idx);
  820. return -1;
  821. }
  822. if (idx == ARMV7_CYCLE_COUNTER)
  823. val = ARMV7_INTENC_C;
  824. else
  825. val = ARMV7_INTENC_P(idx);
  826. asm volatile("mcr p15, 0, %0, c9, c14, 2" : : "r" (val));
  827. return idx;
  828. }
  829. static inline u32 armv7_pmnc_getreset_flags(void)
  830. {
  831. u32 val;
  832. /* Read */
  833. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  834. /* Write to clear flags */
  835. val &= ARMV7_FLAG_MASK;
  836. asm volatile("mcr p15, 0, %0, c9, c12, 3" : : "r" (val));
  837. return val;
  838. }
  839. #ifdef DEBUG
  840. static void armv7_pmnc_dump_regs(void)
  841. {
  842. u32 val;
  843. unsigned int cnt;
  844. printk(KERN_INFO "PMNC registers dump:\n");
  845. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r" (val));
  846. printk(KERN_INFO "PMNC =0x%08x\n", val);
  847. asm volatile("mrc p15, 0, %0, c9, c12, 1" : "=r" (val));
  848. printk(KERN_INFO "CNTENS=0x%08x\n", val);
  849. asm volatile("mrc p15, 0, %0, c9, c14, 1" : "=r" (val));
  850. printk(KERN_INFO "INTENS=0x%08x\n", val);
  851. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  852. printk(KERN_INFO "FLAGS =0x%08x\n", val);
  853. asm volatile("mrc p15, 0, %0, c9, c12, 5" : "=r" (val));
  854. printk(KERN_INFO "SELECT=0x%08x\n", val);
  855. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (val));
  856. printk(KERN_INFO "CCNT =0x%08x\n", val);
  857. for (cnt = ARMV7_COUNTER0; cnt < ARMV7_COUNTER_LAST; cnt++) {
  858. armv7_pmnc_select_counter(cnt);
  859. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (val));
  860. printk(KERN_INFO "CNT[%d] count =0x%08x\n",
  861. cnt-ARMV7_EVENT_CNT_TO_CNTx, val);
  862. asm volatile("mrc p15, 0, %0, c9, c13, 1" : "=r" (val));
  863. printk(KERN_INFO "CNT[%d] evtsel=0x%08x\n",
  864. cnt-ARMV7_EVENT_CNT_TO_CNTx, val);
  865. }
  866. }
  867. #endif
  868. static void armv7pmu_enable_event(struct hw_perf_event *hwc, int idx)
  869. {
  870. unsigned long flags;
  871. /*
  872. * Enable counter and interrupt, and set the counter to count
  873. * the event that we're interested in.
  874. */
  875. raw_spin_lock_irqsave(&pmu_lock, flags);
  876. /*
  877. * Disable counter
  878. */
  879. armv7_pmnc_disable_counter(idx);
  880. /*
  881. * Set event (if destined for PMNx counters)
  882. * We don't need to set the event if it's a cycle count
  883. */
  884. if (idx != ARMV7_CYCLE_COUNTER)
  885. armv7_pmnc_write_evtsel(idx, hwc->config_base);
  886. /*
  887. * Enable interrupt for this counter
  888. */
  889. armv7_pmnc_enable_intens(idx);
  890. /*
  891. * Enable counter
  892. */
  893. armv7_pmnc_enable_counter(idx);
  894. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  895. }
  896. static void armv7pmu_disable_event(struct hw_perf_event *hwc, int idx)
  897. {
  898. unsigned long flags;
  899. /*
  900. * Disable counter and interrupt
  901. */
  902. raw_spin_lock_irqsave(&pmu_lock, flags);
  903. /*
  904. * Disable counter
  905. */
  906. armv7_pmnc_disable_counter(idx);
  907. /*
  908. * Disable interrupt for this counter
  909. */
  910. armv7_pmnc_disable_intens(idx);
  911. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  912. }
  913. static irqreturn_t armv7pmu_handle_irq(int irq_num, void *dev)
  914. {
  915. unsigned long pmnc;
  916. struct perf_sample_data data;
  917. struct cpu_hw_events *cpuc;
  918. struct pt_regs *regs;
  919. int idx;
  920. /*
  921. * Get and reset the IRQ flags
  922. */
  923. pmnc = armv7_pmnc_getreset_flags();
  924. /*
  925. * Did an overflow occur?
  926. */
  927. if (!armv7_pmnc_has_overflowed(pmnc))
  928. return IRQ_NONE;
  929. /*
  930. * Handle the counter(s) overflow(s)
  931. */
  932. regs = get_irq_regs();
  933. perf_sample_data_init(&data, 0);
  934. cpuc = &__get_cpu_var(cpu_hw_events);
  935. for (idx = 0; idx <= armpmu->num_events; ++idx) {
  936. struct perf_event *event = cpuc->events[idx];
  937. struct hw_perf_event *hwc;
  938. if (!test_bit(idx, cpuc->active_mask))
  939. continue;
  940. /*
  941. * We have a single interrupt for all counters. Check that
  942. * each counter has overflowed before we process it.
  943. */
  944. if (!armv7_pmnc_counter_has_overflowed(pmnc, idx))
  945. continue;
  946. hwc = &event->hw;
  947. armpmu_event_update(event, hwc, idx, 1);
  948. data.period = event->hw.last_period;
  949. if (!armpmu_event_set_period(event, hwc, idx))
  950. continue;
  951. if (perf_event_overflow(event, 0, &data, regs))
  952. armpmu->disable(hwc, idx);
  953. }
  954. /*
  955. * Handle the pending perf events.
  956. *
  957. * Note: this call *must* be run with interrupts disabled. For
  958. * platforms that can have the PMU interrupts raised as an NMI, this
  959. * will not work.
  960. */
  961. irq_work_run();
  962. return IRQ_HANDLED;
  963. }
  964. static void armv7pmu_start(void)
  965. {
  966. unsigned long flags;
  967. raw_spin_lock_irqsave(&pmu_lock, flags);
  968. /* Enable all counters */
  969. armv7_pmnc_write(armv7_pmnc_read() | ARMV7_PMNC_E);
  970. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  971. }
  972. static void armv7pmu_stop(void)
  973. {
  974. unsigned long flags;
  975. raw_spin_lock_irqsave(&pmu_lock, flags);
  976. /* Disable all counters */
  977. armv7_pmnc_write(armv7_pmnc_read() & ~ARMV7_PMNC_E);
  978. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  979. }
  980. static int armv7pmu_get_event_idx(struct cpu_hw_events *cpuc,
  981. struct hw_perf_event *event)
  982. {
  983. int idx;
  984. /* Always place a cycle counter into the cycle counter. */
  985. if (event->config_base == ARMV7_PERFCTR_CPU_CYCLES) {
  986. if (test_and_set_bit(ARMV7_CYCLE_COUNTER, cpuc->used_mask))
  987. return -EAGAIN;
  988. return ARMV7_CYCLE_COUNTER;
  989. } else {
  990. /*
  991. * For anything other than a cycle counter, try and use
  992. * the events counters
  993. */
  994. for (idx = ARMV7_COUNTER0; idx <= armpmu->num_events; ++idx) {
  995. if (!test_and_set_bit(idx, cpuc->used_mask))
  996. return idx;
  997. }
  998. /* The counters are all in use. */
  999. return -EAGAIN;
  1000. }
  1001. }
  1002. static void armv7pmu_reset(void *info)
  1003. {
  1004. u32 idx, nb_cnt = armpmu->num_events;
  1005. /* The counter and interrupt enable registers are unknown at reset. */
  1006. for (idx = 1; idx < nb_cnt; ++idx)
  1007. armv7pmu_disable_event(NULL, idx);
  1008. /* Initialize & Reset PMNC: C and P bits */
  1009. armv7_pmnc_write(ARMV7_PMNC_P | ARMV7_PMNC_C);
  1010. }
  1011. static struct arm_pmu armv7pmu = {
  1012. .handle_irq = armv7pmu_handle_irq,
  1013. .enable = armv7pmu_enable_event,
  1014. .disable = armv7pmu_disable_event,
  1015. .read_counter = armv7pmu_read_counter,
  1016. .write_counter = armv7pmu_write_counter,
  1017. .get_event_idx = armv7pmu_get_event_idx,
  1018. .start = armv7pmu_start,
  1019. .stop = armv7pmu_stop,
  1020. .reset = armv7pmu_reset,
  1021. .raw_event_mask = 0xFF,
  1022. .max_period = (1LLU << 32) - 1,
  1023. };
  1024. static u32 __init armv7_read_num_pmnc_events(void)
  1025. {
  1026. u32 nb_cnt;
  1027. /* Read the nb of CNTx counters supported from PMNC */
  1028. nb_cnt = (armv7_pmnc_read() >> ARMV7_PMNC_N_SHIFT) & ARMV7_PMNC_N_MASK;
  1029. /* Add the CPU cycles counter and return */
  1030. return nb_cnt + 1;
  1031. }
  1032. static const struct arm_pmu *__init armv7_a8_pmu_init(void)
  1033. {
  1034. armv7pmu.id = ARM_PERF_PMU_ID_CA8;
  1035. armv7pmu.name = "ARMv7 Cortex-A8";
  1036. armv7pmu.cache_map = &armv7_a8_perf_cache_map;
  1037. armv7pmu.event_map = &armv7_a8_perf_map;
  1038. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1039. return &armv7pmu;
  1040. }
  1041. static const struct arm_pmu *__init armv7_a9_pmu_init(void)
  1042. {
  1043. armv7pmu.id = ARM_PERF_PMU_ID_CA9;
  1044. armv7pmu.name = "ARMv7 Cortex-A9";
  1045. armv7pmu.cache_map = &armv7_a9_perf_cache_map;
  1046. armv7pmu.event_map = &armv7_a9_perf_map;
  1047. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1048. return &armv7pmu;
  1049. }
  1050. static const struct arm_pmu *__init armv7_a5_pmu_init(void)
  1051. {
  1052. armv7pmu.id = ARM_PERF_PMU_ID_CA5;
  1053. armv7pmu.name = "ARMv7 Cortex-A5";
  1054. armv7pmu.cache_map = &armv7_a5_perf_cache_map;
  1055. armv7pmu.event_map = &armv7_a5_perf_map;
  1056. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1057. return &armv7pmu;
  1058. }
  1059. static const struct arm_pmu *__init armv7_a15_pmu_init(void)
  1060. {
  1061. armv7pmu.id = ARM_PERF_PMU_ID_CA15;
  1062. armv7pmu.name = "ARMv7 Cortex-A15";
  1063. armv7pmu.cache_map = &armv7_a15_perf_cache_map;
  1064. armv7pmu.event_map = &armv7_a15_perf_map;
  1065. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1066. return &armv7pmu;
  1067. }
  1068. #else
  1069. static const struct arm_pmu *__init armv7_a8_pmu_init(void)
  1070. {
  1071. return NULL;
  1072. }
  1073. static const struct arm_pmu *__init armv7_a9_pmu_init(void)
  1074. {
  1075. return NULL;
  1076. }
  1077. static const struct arm_pmu *__init armv7_a5_pmu_init(void)
  1078. {
  1079. return NULL;
  1080. }
  1081. static const struct arm_pmu *__init armv7_a15_pmu_init(void)
  1082. {
  1083. return NULL;
  1084. }
  1085. #endif /* CONFIG_CPU_V7 */