device.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <asm/atomic.h>
  38. enum {
  39. MLX4_FLAG_MSI_X = 1 << 0,
  40. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  41. };
  42. enum {
  43. MLX4_MAX_PORTS = 2
  44. };
  45. enum {
  46. MLX4_DEV_CAP_FLAG_RC = 1 << 0,
  47. MLX4_DEV_CAP_FLAG_UC = 1 << 1,
  48. MLX4_DEV_CAP_FLAG_UD = 1 << 2,
  49. MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
  50. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
  51. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
  52. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
  53. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
  54. MLX4_DEV_CAP_FLAG_APM = 1 << 17,
  55. MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
  56. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
  57. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
  58. MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
  59. };
  60. enum mlx4_event {
  61. MLX4_EVENT_TYPE_COMP = 0x00,
  62. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  63. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  64. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  65. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  66. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  67. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  68. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  69. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  70. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  71. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  72. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  73. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  74. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  75. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  76. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  77. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  78. MLX4_EVENT_TYPE_CMD = 0x0a
  79. };
  80. enum {
  81. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  82. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  83. };
  84. enum {
  85. MLX4_PERM_LOCAL_READ = 1 << 10,
  86. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  87. MLX4_PERM_REMOTE_READ = 1 << 12,
  88. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  89. MLX4_PERM_ATOMIC = 1 << 14
  90. };
  91. enum {
  92. MLX4_OPCODE_NOP = 0x00,
  93. MLX4_OPCODE_SEND_INVAL = 0x01,
  94. MLX4_OPCODE_RDMA_WRITE = 0x08,
  95. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  96. MLX4_OPCODE_SEND = 0x0a,
  97. MLX4_OPCODE_SEND_IMM = 0x0b,
  98. MLX4_OPCODE_LSO = 0x0e,
  99. MLX4_OPCODE_RDMA_READ = 0x10,
  100. MLX4_OPCODE_ATOMIC_CS = 0x11,
  101. MLX4_OPCODE_ATOMIC_FA = 0x12,
  102. MLX4_OPCODE_ATOMIC_MASK_CS = 0x14,
  103. MLX4_OPCODE_ATOMIC_MASK_FA = 0x15,
  104. MLX4_OPCODE_BIND_MW = 0x18,
  105. MLX4_OPCODE_FMR = 0x19,
  106. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  107. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  108. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  109. MLX4_RECV_OPCODE_SEND = 0x01,
  110. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  111. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  112. MLX4_CQE_OPCODE_ERROR = 0x1e,
  113. MLX4_CQE_OPCODE_RESIZE = 0x16,
  114. };
  115. enum {
  116. MLX4_STAT_RATE_OFFSET = 5
  117. };
  118. struct mlx4_caps {
  119. u64 fw_ver;
  120. int num_ports;
  121. int vl_cap[MLX4_MAX_PORTS + 1];
  122. int mtu_cap[MLX4_MAX_PORTS + 1];
  123. int gid_table_len[MLX4_MAX_PORTS + 1];
  124. int pkey_table_len[MLX4_MAX_PORTS + 1];
  125. int local_ca_ack_delay;
  126. int num_uars;
  127. int bf_reg_size;
  128. int bf_regs_per_page;
  129. int max_sq_sg;
  130. int max_rq_sg;
  131. int num_qps;
  132. int max_wqes;
  133. int max_sq_desc_sz;
  134. int max_rq_desc_sz;
  135. int max_qp_init_rdma;
  136. int max_qp_dest_rdma;
  137. int reserved_qps;
  138. int sqp_start;
  139. int num_srqs;
  140. int max_srq_wqes;
  141. int max_srq_sge;
  142. int reserved_srqs;
  143. int num_cqs;
  144. int max_cqes;
  145. int reserved_cqs;
  146. int num_eqs;
  147. int reserved_eqs;
  148. int num_mpts;
  149. int num_mtt_segs;
  150. int fmr_reserved_mtts;
  151. int reserved_mtts;
  152. int reserved_mrws;
  153. int reserved_uars;
  154. int num_mgms;
  155. int num_amgms;
  156. int reserved_mcgs;
  157. int num_qp_per_mgm;
  158. int num_pds;
  159. int reserved_pds;
  160. int mtt_entry_sz;
  161. u32 max_msg_sz;
  162. u32 page_size_cap;
  163. u32 flags;
  164. u16 stat_rate_support;
  165. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  166. };
  167. struct mlx4_buf_list {
  168. void *buf;
  169. dma_addr_t map;
  170. };
  171. struct mlx4_buf {
  172. union {
  173. struct mlx4_buf_list direct;
  174. struct mlx4_buf_list *page_list;
  175. } u;
  176. int nbufs;
  177. int npages;
  178. int page_shift;
  179. };
  180. struct mlx4_mtt {
  181. u32 first_seg;
  182. int order;
  183. int page_shift;
  184. };
  185. struct mlx4_mr {
  186. struct mlx4_mtt mtt;
  187. u64 iova;
  188. u64 size;
  189. u32 key;
  190. u32 pd;
  191. u32 access;
  192. int enabled;
  193. };
  194. struct mlx4_uar {
  195. unsigned long pfn;
  196. int index;
  197. };
  198. struct mlx4_cq {
  199. void (*comp) (struct mlx4_cq *);
  200. void (*event) (struct mlx4_cq *, enum mlx4_event);
  201. struct mlx4_uar *uar;
  202. u32 cons_index;
  203. __be32 *set_ci_db;
  204. __be32 *arm_db;
  205. int arm_sn;
  206. int cqn;
  207. atomic_t refcount;
  208. struct completion free;
  209. };
  210. struct mlx4_qp {
  211. void (*event) (struct mlx4_qp *, enum mlx4_event);
  212. int qpn;
  213. atomic_t refcount;
  214. struct completion free;
  215. };
  216. struct mlx4_srq {
  217. void (*event) (struct mlx4_srq *, enum mlx4_event);
  218. int srqn;
  219. int max;
  220. int max_gs;
  221. int wqe_shift;
  222. atomic_t refcount;
  223. struct completion free;
  224. };
  225. struct mlx4_av {
  226. __be32 port_pd;
  227. u8 reserved1;
  228. u8 g_slid;
  229. __be16 dlid;
  230. u8 reserved2;
  231. u8 gid_index;
  232. u8 stat_rate;
  233. u8 hop_limit;
  234. __be32 sl_tclass_flowlabel;
  235. u8 dgid[16];
  236. };
  237. struct mlx4_dev {
  238. struct pci_dev *pdev;
  239. unsigned long flags;
  240. struct mlx4_caps caps;
  241. struct radix_tree_root qp_table_tree;
  242. };
  243. struct mlx4_init_port_param {
  244. int set_guid0;
  245. int set_node_guid;
  246. int set_si_guid;
  247. u16 mtu;
  248. int port_width_cap;
  249. u16 vl_cap;
  250. u16 max_gid;
  251. u16 max_pkey;
  252. u64 guid0;
  253. u64 node_guid;
  254. u64 si_guid;
  255. };
  256. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  257. struct mlx4_buf *buf);
  258. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  259. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  260. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  261. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  262. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  263. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  264. struct mlx4_mtt *mtt);
  265. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  266. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  267. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  268. int npages, int page_shift, struct mlx4_mr *mr);
  269. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  270. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  271. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  272. int start_index, int npages, u64 *page_list);
  273. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  274. struct mlx4_buf *buf);
  275. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  276. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq);
  277. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  278. int mlx4_qp_alloc(struct mlx4_dev *dev, int sqpn, struct mlx4_qp *qp);
  279. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  280. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
  281. u64 db_rec, struct mlx4_srq *srq);
  282. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  283. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  284. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  285. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  286. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
  287. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
  288. #endif /* MLX4_DEVICE_H */