nic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/module.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/cpu_rmap.h>
  17. #include "net_driver.h"
  18. #include "bitfield.h"
  19. #include "efx.h"
  20. #include "nic.h"
  21. #include "farch_regs.h"
  22. #include "io.h"
  23. #include "workarounds.h"
  24. /**************************************************************************
  25. *
  26. * Generic buffer handling
  27. * These buffers are used for interrupt status, MAC stats, etc.
  28. *
  29. **************************************************************************/
  30. int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
  31. unsigned int len, gfp_t gfp_flags)
  32. {
  33. buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
  34. &buffer->dma_addr,
  35. gfp_flags | __GFP_ZERO);
  36. if (!buffer->addr)
  37. return -ENOMEM;
  38. buffer->len = len;
  39. return 0;
  40. }
  41. void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
  42. {
  43. if (buffer->addr) {
  44. dma_free_coherent(&efx->pci_dev->dev, buffer->len,
  45. buffer->addr, buffer->dma_addr);
  46. buffer->addr = NULL;
  47. }
  48. }
  49. /* Check whether an event is present in the eventq at the current
  50. * read pointer. Only useful for self-test.
  51. */
  52. bool efx_nic_event_present(struct efx_channel *channel)
  53. {
  54. return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
  55. }
  56. void efx_nic_event_test_start(struct efx_channel *channel)
  57. {
  58. channel->event_test_cpu = -1;
  59. smp_wmb();
  60. channel->efx->type->ev_test_generate(channel);
  61. }
  62. void efx_nic_irq_test_start(struct efx_nic *efx)
  63. {
  64. efx->last_irq_cpu = -1;
  65. smp_wmb();
  66. efx->type->irq_test_generate(efx);
  67. }
  68. /* Hook interrupt handler(s)
  69. * Try MSI and then legacy interrupts.
  70. */
  71. int efx_nic_init_interrupt(struct efx_nic *efx)
  72. {
  73. struct efx_channel *channel;
  74. unsigned int n_irqs;
  75. int rc;
  76. if (!EFX_INT_MODE_USE_MSI(efx)) {
  77. rc = request_irq(efx->legacy_irq,
  78. efx->type->irq_handle_legacy, IRQF_SHARED,
  79. efx->name, efx);
  80. if (rc) {
  81. netif_err(efx, drv, efx->net_dev,
  82. "failed to hook legacy IRQ %d\n",
  83. efx->pci_dev->irq);
  84. goto fail1;
  85. }
  86. return 0;
  87. }
  88. #ifdef CONFIG_RFS_ACCEL
  89. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  90. efx->net_dev->rx_cpu_rmap =
  91. alloc_irq_cpu_rmap(efx->n_rx_channels);
  92. if (!efx->net_dev->rx_cpu_rmap) {
  93. rc = -ENOMEM;
  94. goto fail1;
  95. }
  96. }
  97. #endif
  98. /* Hook MSI or MSI-X interrupt */
  99. n_irqs = 0;
  100. efx_for_each_channel(channel, efx) {
  101. rc = request_irq(channel->irq, efx->type->irq_handle_msi,
  102. IRQF_PROBE_SHARED, /* Not shared */
  103. efx->msi_context[channel->channel].name,
  104. &efx->msi_context[channel->channel]);
  105. if (rc) {
  106. netif_err(efx, drv, efx->net_dev,
  107. "failed to hook IRQ %d\n", channel->irq);
  108. goto fail2;
  109. }
  110. ++n_irqs;
  111. #ifdef CONFIG_RFS_ACCEL
  112. if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
  113. channel->channel < efx->n_rx_channels) {
  114. rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
  115. channel->irq);
  116. if (rc)
  117. goto fail2;
  118. }
  119. #endif
  120. }
  121. return 0;
  122. fail2:
  123. #ifdef CONFIG_RFS_ACCEL
  124. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  125. efx->net_dev->rx_cpu_rmap = NULL;
  126. #endif
  127. efx_for_each_channel(channel, efx) {
  128. if (n_irqs-- == 0)
  129. break;
  130. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  131. }
  132. fail1:
  133. return rc;
  134. }
  135. void efx_nic_fini_interrupt(struct efx_nic *efx)
  136. {
  137. struct efx_channel *channel;
  138. #ifdef CONFIG_RFS_ACCEL
  139. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  140. efx->net_dev->rx_cpu_rmap = NULL;
  141. #endif
  142. /* Disable MSI/MSI-X interrupts */
  143. efx_for_each_channel(channel, efx)
  144. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  145. /* Disable legacy interrupt */
  146. if (efx->legacy_irq)
  147. free_irq(efx->legacy_irq, efx);
  148. }
  149. /* Register dump */
  150. #define REGISTER_REVISION_A 1
  151. #define REGISTER_REVISION_B 2
  152. #define REGISTER_REVISION_C 3
  153. #define REGISTER_REVISION_Z 3 /* latest revision */
  154. struct efx_nic_reg {
  155. u32 offset:24;
  156. u32 min_revision:2, max_revision:2;
  157. };
  158. #define REGISTER(name, min_rev, max_rev) { \
  159. FR_ ## min_rev ## max_rev ## _ ## name, \
  160. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev \
  161. }
  162. #define REGISTER_AA(name) REGISTER(name, A, A)
  163. #define REGISTER_AB(name) REGISTER(name, A, B)
  164. #define REGISTER_AZ(name) REGISTER(name, A, Z)
  165. #define REGISTER_BB(name) REGISTER(name, B, B)
  166. #define REGISTER_BZ(name) REGISTER(name, B, Z)
  167. #define REGISTER_CZ(name) REGISTER(name, C, Z)
  168. static const struct efx_nic_reg efx_nic_regs[] = {
  169. REGISTER_AZ(ADR_REGION),
  170. REGISTER_AZ(INT_EN_KER),
  171. REGISTER_BZ(INT_EN_CHAR),
  172. REGISTER_AZ(INT_ADR_KER),
  173. REGISTER_BZ(INT_ADR_CHAR),
  174. /* INT_ACK_KER is WO */
  175. /* INT_ISR0 is RC */
  176. REGISTER_AZ(HW_INIT),
  177. REGISTER_CZ(USR_EV_CFG),
  178. REGISTER_AB(EE_SPI_HCMD),
  179. REGISTER_AB(EE_SPI_HADR),
  180. REGISTER_AB(EE_SPI_HDATA),
  181. REGISTER_AB(EE_BASE_PAGE),
  182. REGISTER_AB(EE_VPD_CFG0),
  183. /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
  184. /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
  185. /* PCIE_CORE_INDIRECT is indirect */
  186. REGISTER_AB(NIC_STAT),
  187. REGISTER_AB(GPIO_CTL),
  188. REGISTER_AB(GLB_CTL),
  189. /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
  190. REGISTER_BZ(DP_CTRL),
  191. REGISTER_AZ(MEM_STAT),
  192. REGISTER_AZ(CS_DEBUG),
  193. REGISTER_AZ(ALTERA_BUILD),
  194. REGISTER_AZ(CSR_SPARE),
  195. REGISTER_AB(PCIE_SD_CTL0123),
  196. REGISTER_AB(PCIE_SD_CTL45),
  197. REGISTER_AB(PCIE_PCS_CTL_STAT),
  198. /* DEBUG_DATA_OUT is not used */
  199. /* DRV_EV is WO */
  200. REGISTER_AZ(EVQ_CTL),
  201. REGISTER_AZ(EVQ_CNT1),
  202. REGISTER_AZ(EVQ_CNT2),
  203. REGISTER_AZ(BUF_TBL_CFG),
  204. REGISTER_AZ(SRM_RX_DC_CFG),
  205. REGISTER_AZ(SRM_TX_DC_CFG),
  206. REGISTER_AZ(SRM_CFG),
  207. /* BUF_TBL_UPD is WO */
  208. REGISTER_AZ(SRM_UPD_EVQ),
  209. REGISTER_AZ(SRAM_PARITY),
  210. REGISTER_AZ(RX_CFG),
  211. REGISTER_BZ(RX_FILTER_CTL),
  212. /* RX_FLUSH_DESCQ is WO */
  213. REGISTER_AZ(RX_DC_CFG),
  214. REGISTER_AZ(RX_DC_PF_WM),
  215. REGISTER_BZ(RX_RSS_TKEY),
  216. /* RX_NODESC_DROP is RC */
  217. REGISTER_AA(RX_SELF_RST),
  218. /* RX_DEBUG, RX_PUSH_DROP are not used */
  219. REGISTER_CZ(RX_RSS_IPV6_REG1),
  220. REGISTER_CZ(RX_RSS_IPV6_REG2),
  221. REGISTER_CZ(RX_RSS_IPV6_REG3),
  222. /* TX_FLUSH_DESCQ is WO */
  223. REGISTER_AZ(TX_DC_CFG),
  224. REGISTER_AA(TX_CHKSM_CFG),
  225. REGISTER_AZ(TX_CFG),
  226. /* TX_PUSH_DROP is not used */
  227. REGISTER_AZ(TX_RESERVED),
  228. REGISTER_BZ(TX_PACE),
  229. /* TX_PACE_DROP_QID is RC */
  230. REGISTER_BB(TX_VLAN),
  231. REGISTER_BZ(TX_IPFIL_PORTEN),
  232. REGISTER_AB(MD_TXD),
  233. REGISTER_AB(MD_RXD),
  234. REGISTER_AB(MD_CS),
  235. REGISTER_AB(MD_PHY_ADR),
  236. REGISTER_AB(MD_ID),
  237. /* MD_STAT is RC */
  238. REGISTER_AB(MAC_STAT_DMA),
  239. REGISTER_AB(MAC_CTRL),
  240. REGISTER_BB(GEN_MODE),
  241. REGISTER_AB(MAC_MC_HASH_REG0),
  242. REGISTER_AB(MAC_MC_HASH_REG1),
  243. REGISTER_AB(GM_CFG1),
  244. REGISTER_AB(GM_CFG2),
  245. /* GM_IPG and GM_HD are not used */
  246. REGISTER_AB(GM_MAX_FLEN),
  247. /* GM_TEST is not used */
  248. REGISTER_AB(GM_ADR1),
  249. REGISTER_AB(GM_ADR2),
  250. REGISTER_AB(GMF_CFG0),
  251. REGISTER_AB(GMF_CFG1),
  252. REGISTER_AB(GMF_CFG2),
  253. REGISTER_AB(GMF_CFG3),
  254. REGISTER_AB(GMF_CFG4),
  255. REGISTER_AB(GMF_CFG5),
  256. REGISTER_BB(TX_SRC_MAC_CTL),
  257. REGISTER_AB(XM_ADR_LO),
  258. REGISTER_AB(XM_ADR_HI),
  259. REGISTER_AB(XM_GLB_CFG),
  260. REGISTER_AB(XM_TX_CFG),
  261. REGISTER_AB(XM_RX_CFG),
  262. REGISTER_AB(XM_MGT_INT_MASK),
  263. REGISTER_AB(XM_FC),
  264. REGISTER_AB(XM_PAUSE_TIME),
  265. REGISTER_AB(XM_TX_PARAM),
  266. REGISTER_AB(XM_RX_PARAM),
  267. /* XM_MGT_INT_MSK (note no 'A') is RC */
  268. REGISTER_AB(XX_PWR_RST),
  269. REGISTER_AB(XX_SD_CTL),
  270. REGISTER_AB(XX_TXDRV_CTL),
  271. /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
  272. /* XX_CORE_STAT is partly RC */
  273. };
  274. struct efx_nic_reg_table {
  275. u32 offset:24;
  276. u32 min_revision:2, max_revision:2;
  277. u32 step:6, rows:21;
  278. };
  279. #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
  280. offset, \
  281. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev, \
  282. step, rows \
  283. }
  284. #define REGISTER_TABLE(name, min_rev, max_rev) \
  285. REGISTER_TABLE_DIMENSIONS( \
  286. name, FR_ ## min_rev ## max_rev ## _ ## name, \
  287. min_rev, max_rev, \
  288. FR_ ## min_rev ## max_rev ## _ ## name ## _STEP, \
  289. FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
  290. #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
  291. #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
  292. #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
  293. #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
  294. #define REGISTER_TABLE_BB_CZ(name) \
  295. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B, \
  296. FR_BZ_ ## name ## _STEP, \
  297. FR_BB_ ## name ## _ROWS), \
  298. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z, \
  299. FR_BZ_ ## name ## _STEP, \
  300. FR_CZ_ ## name ## _ROWS)
  301. #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
  302. static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
  303. /* DRIVER is not used */
  304. /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
  305. REGISTER_TABLE_BB(TX_IPFIL_TBL),
  306. REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
  307. REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
  308. REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
  309. REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
  310. REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
  311. REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
  312. REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
  313. /* We can't reasonably read all of the buffer table (up to 8MB!).
  314. * However this driver will only use a few entries. Reading
  315. * 1K entries allows for some expansion of queue count and
  316. * size before we need to change the version. */
  317. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
  318. A, A, 8, 1024),
  319. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
  320. B, Z, 8, 1024),
  321. REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
  322. REGISTER_TABLE_BB_CZ(TIMER_TBL),
  323. REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
  324. REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
  325. /* TX_FILTER_TBL0 is huge and not used by this driver */
  326. REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
  327. REGISTER_TABLE_CZ(MC_TREG_SMEM),
  328. /* MSIX_PBA_TABLE is not mapped */
  329. /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
  330. REGISTER_TABLE_BZ(RX_FILTER_TBL0),
  331. };
  332. size_t efx_nic_get_regs_len(struct efx_nic *efx)
  333. {
  334. const struct efx_nic_reg *reg;
  335. const struct efx_nic_reg_table *table;
  336. size_t len = 0;
  337. for (reg = efx_nic_regs;
  338. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  339. reg++)
  340. if (efx->type->revision >= reg->min_revision &&
  341. efx->type->revision <= reg->max_revision)
  342. len += sizeof(efx_oword_t);
  343. for (table = efx_nic_reg_tables;
  344. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  345. table++)
  346. if (efx->type->revision >= table->min_revision &&
  347. efx->type->revision <= table->max_revision)
  348. len += table->rows * min_t(size_t, table->step, 16);
  349. return len;
  350. }
  351. void efx_nic_get_regs(struct efx_nic *efx, void *buf)
  352. {
  353. const struct efx_nic_reg *reg;
  354. const struct efx_nic_reg_table *table;
  355. for (reg = efx_nic_regs;
  356. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  357. reg++) {
  358. if (efx->type->revision >= reg->min_revision &&
  359. efx->type->revision <= reg->max_revision) {
  360. efx_reado(efx, (efx_oword_t *)buf, reg->offset);
  361. buf += sizeof(efx_oword_t);
  362. }
  363. }
  364. for (table = efx_nic_reg_tables;
  365. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  366. table++) {
  367. size_t size, i;
  368. if (!(efx->type->revision >= table->min_revision &&
  369. efx->type->revision <= table->max_revision))
  370. continue;
  371. size = min_t(size_t, table->step, 16);
  372. for (i = 0; i < table->rows; i++) {
  373. switch (table->step) {
  374. case 4: /* 32-bit SRAM */
  375. efx_readd(efx, buf, table->offset + 4 * i);
  376. break;
  377. case 8: /* 64-bit SRAM */
  378. efx_sram_readq(efx,
  379. efx->membase + table->offset,
  380. buf, i);
  381. break;
  382. case 16: /* 128-bit-readable register */
  383. efx_reado_table(efx, buf, table->offset, i);
  384. break;
  385. case 32: /* 128-bit register, interleaved */
  386. efx_reado_table(efx, buf, table->offset, 2 * i);
  387. break;
  388. default:
  389. WARN_ON(1);
  390. return;
  391. }
  392. buf += size;
  393. }
  394. }
  395. }