net_driver.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/timer.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/mutex.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/i2c.h>
  27. #include "enum.h"
  28. #include "bitfield.h"
  29. #include "filter.h"
  30. /**************************************************************************
  31. *
  32. * Build definitions
  33. *
  34. **************************************************************************/
  35. #define EFX_DRIVER_VERSION "3.2"
  36. #ifdef DEBUG
  37. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  38. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  39. #else
  40. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  41. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  42. #endif
  43. /**************************************************************************
  44. *
  45. * Efx data structures
  46. *
  47. **************************************************************************/
  48. #define EFX_MAX_CHANNELS 32U
  49. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  50. #define EFX_EXTRA_CHANNEL_IOV 0
  51. #define EFX_EXTRA_CHANNEL_PTP 1
  52. #define EFX_MAX_EXTRA_CHANNELS 2U
  53. /* Checksum generation is a per-queue option in hardware, so each
  54. * queue visible to the networking core is backed by two hardware TX
  55. * queues. */
  56. #define EFX_MAX_TX_TC 2
  57. #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  58. #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
  59. #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
  60. #define EFX_TXQ_TYPES 4
  61. #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  62. /* Maximum possible MTU the driver supports */
  63. #define EFX_MAX_MTU (9 * 1024)
  64. /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
  65. * and should be a multiple of the cache line size.
  66. */
  67. #define EFX_RX_USR_BUF_SIZE (2048 - 256)
  68. /* If possible, we should ensure cache line alignment at start and end
  69. * of every buffer. Otherwise, we just need to ensure 4-byte
  70. * alignment of the network header.
  71. */
  72. #if NET_IP_ALIGN == 0
  73. #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
  74. #else
  75. #define EFX_RX_BUF_ALIGNMENT 4
  76. #endif
  77. /* Forward declare Precision Time Protocol (PTP) support structure. */
  78. struct efx_ptp_data;
  79. struct efx_self_tests;
  80. /**
  81. * struct efx_buffer - A general-purpose DMA buffer
  82. * @addr: host base address of the buffer
  83. * @dma_addr: DMA base address of the buffer
  84. * @len: Buffer length, in bytes
  85. *
  86. * The NIC uses these buffers for its interrupt status registers and
  87. * MAC stats dumps.
  88. */
  89. struct efx_buffer {
  90. void *addr;
  91. dma_addr_t dma_addr;
  92. unsigned int len;
  93. };
  94. /**
  95. * struct efx_special_buffer - DMA buffer entered into buffer table
  96. * @buf: Standard &struct efx_buffer
  97. * @index: Buffer index within controller;s buffer table
  98. * @entries: Number of buffer table entries
  99. *
  100. * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
  101. * Event and descriptor rings are addressed via one or more buffer
  102. * table entries (and so can be physically non-contiguous, although we
  103. * currently do not take advantage of that). On Falcon and Siena we
  104. * have to take care of allocating and initialising the entries
  105. * ourselves. On later hardware this is managed by the firmware and
  106. * @index and @entries are left as 0.
  107. */
  108. struct efx_special_buffer {
  109. struct efx_buffer buf;
  110. unsigned int index;
  111. unsigned int entries;
  112. };
  113. /**
  114. * struct efx_tx_buffer - buffer state for a TX descriptor
  115. * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
  116. * freed when descriptor completes
  117. * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
  118. * freed when descriptor completes.
  119. * @dma_addr: DMA address of the fragment.
  120. * @flags: Flags for allocation and DMA mapping type
  121. * @len: Length of this fragment.
  122. * This field is zero when the queue slot is empty.
  123. * @unmap_len: Length of this fragment to unmap
  124. */
  125. struct efx_tx_buffer {
  126. union {
  127. const struct sk_buff *skb;
  128. void *heap_buf;
  129. };
  130. dma_addr_t dma_addr;
  131. unsigned short flags;
  132. unsigned short len;
  133. unsigned short unmap_len;
  134. };
  135. #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
  136. #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
  137. #define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
  138. #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
  139. /**
  140. * struct efx_tx_queue - An Efx TX queue
  141. *
  142. * This is a ring buffer of TX fragments.
  143. * Since the TX completion path always executes on the same
  144. * CPU and the xmit path can operate on different CPUs,
  145. * performance is increased by ensuring that the completion
  146. * path and the xmit path operate on different cache lines.
  147. * This is particularly important if the xmit path is always
  148. * executing on one CPU which is different from the completion
  149. * path. There is also a cache line for members which are
  150. * read but not written on the fast path.
  151. *
  152. * @efx: The associated Efx NIC
  153. * @queue: DMA queue number
  154. * @channel: The associated channel
  155. * @core_txq: The networking core TX queue structure
  156. * @buffer: The software buffer ring
  157. * @tsoh_page: Array of pages of TSO header buffers
  158. * @txd: The hardware descriptor ring
  159. * @ptr_mask: The size of the ring minus 1.
  160. * @initialised: Has hardware queue been initialised?
  161. * @read_count: Current read pointer.
  162. * This is the number of buffers that have been removed from both rings.
  163. * @old_write_count: The value of @write_count when last checked.
  164. * This is here for performance reasons. The xmit path will
  165. * only get the up-to-date value of @write_count if this
  166. * variable indicates that the queue is empty. This is to
  167. * avoid cache-line ping-pong between the xmit path and the
  168. * completion path.
  169. * @insert_count: Current insert pointer
  170. * This is the number of buffers that have been added to the
  171. * software ring.
  172. * @write_count: Current write pointer
  173. * This is the number of buffers that have been added to the
  174. * hardware ring.
  175. * @old_read_count: The value of read_count when last checked.
  176. * This is here for performance reasons. The xmit path will
  177. * only get the up-to-date value of read_count if this
  178. * variable indicates that the queue is full. This is to
  179. * avoid cache-line ping-pong between the xmit path and the
  180. * completion path.
  181. * @tso_bursts: Number of times TSO xmit invoked by kernel
  182. * @tso_long_headers: Number of packets with headers too long for standard
  183. * blocks
  184. * @tso_packets: Number of packets via the TSO xmit path
  185. * @pushes: Number of times the TX push feature has been used
  186. * @empty_read_count: If the completion path has seen the queue as empty
  187. * and the transmission path has not yet checked this, the value of
  188. * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
  189. */
  190. struct efx_tx_queue {
  191. /* Members which don't change on the fast path */
  192. struct efx_nic *efx ____cacheline_aligned_in_smp;
  193. unsigned queue;
  194. struct efx_channel *channel;
  195. struct netdev_queue *core_txq;
  196. struct efx_tx_buffer *buffer;
  197. struct efx_buffer *tsoh_page;
  198. struct efx_special_buffer txd;
  199. unsigned int ptr_mask;
  200. bool initialised;
  201. /* Members used mainly on the completion path */
  202. unsigned int read_count ____cacheline_aligned_in_smp;
  203. unsigned int old_write_count;
  204. /* Members used only on the xmit path */
  205. unsigned int insert_count ____cacheline_aligned_in_smp;
  206. unsigned int write_count;
  207. unsigned int old_read_count;
  208. unsigned int tso_bursts;
  209. unsigned int tso_long_headers;
  210. unsigned int tso_packets;
  211. unsigned int pushes;
  212. /* Members shared between paths and sometimes updated */
  213. unsigned int empty_read_count ____cacheline_aligned_in_smp;
  214. #define EFX_EMPTY_COUNT_VALID 0x80000000
  215. atomic_t flush_outstanding;
  216. };
  217. /**
  218. * struct efx_rx_buffer - An Efx RX data buffer
  219. * @dma_addr: DMA base address of the buffer
  220. * @page: The associated page buffer.
  221. * Will be %NULL if the buffer slot is currently free.
  222. * @page_offset: If pending: offset in @page of DMA base address.
  223. * If completed: offset in @page of Ethernet header.
  224. * @len: If pending: length for DMA descriptor.
  225. * If completed: received length, excluding hash prefix.
  226. * @flags: Flags for buffer and packet state. These are only set on the
  227. * first buffer of a scattered packet.
  228. */
  229. struct efx_rx_buffer {
  230. dma_addr_t dma_addr;
  231. struct page *page;
  232. u16 page_offset;
  233. u16 len;
  234. u16 flags;
  235. };
  236. #define EFX_RX_BUF_LAST_IN_PAGE 0x0001
  237. #define EFX_RX_PKT_CSUMMED 0x0002
  238. #define EFX_RX_PKT_DISCARD 0x0004
  239. #define EFX_RX_PKT_TCP 0x0040
  240. /**
  241. * struct efx_rx_page_state - Page-based rx buffer state
  242. *
  243. * Inserted at the start of every page allocated for receive buffers.
  244. * Used to facilitate sharing dma mappings between recycled rx buffers
  245. * and those passed up to the kernel.
  246. *
  247. * @refcnt: Number of struct efx_rx_buffer's referencing this page.
  248. * When refcnt falls to zero, the page is unmapped for dma
  249. * @dma_addr: The dma address of this page.
  250. */
  251. struct efx_rx_page_state {
  252. unsigned refcnt;
  253. dma_addr_t dma_addr;
  254. unsigned int __pad[0] ____cacheline_aligned;
  255. };
  256. /**
  257. * struct efx_rx_queue - An Efx RX queue
  258. * @efx: The associated Efx NIC
  259. * @core_index: Index of network core RX queue. Will be >= 0 iff this
  260. * is associated with a real RX queue.
  261. * @buffer: The software buffer ring
  262. * @rxd: The hardware descriptor ring
  263. * @ptr_mask: The size of the ring minus 1.
  264. * @refill_enabled: Enable refill whenever fill level is low
  265. * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
  266. * @rxq_flush_pending.
  267. * @added_count: Number of buffers added to the receive queue.
  268. * @notified_count: Number of buffers given to NIC (<= @added_count).
  269. * @removed_count: Number of buffers removed from the receive queue.
  270. * @scatter_n: Number of buffers used by current packet
  271. * @page_ring: The ring to store DMA mapped pages for reuse.
  272. * @page_add: Counter to calculate the write pointer for the recycle ring.
  273. * @page_remove: Counter to calculate the read pointer for the recycle ring.
  274. * @page_recycle_count: The number of pages that have been recycled.
  275. * @page_recycle_failed: The number of pages that couldn't be recycled because
  276. * the kernel still held a reference to them.
  277. * @page_recycle_full: The number of pages that were released because the
  278. * recycle ring was full.
  279. * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
  280. * @max_fill: RX descriptor maximum fill level (<= ring size)
  281. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  282. * (<= @max_fill)
  283. * @min_fill: RX descriptor minimum non-zero fill level.
  284. * This records the minimum fill level observed when a ring
  285. * refill was triggered.
  286. * @recycle_count: RX buffer recycle counter.
  287. * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
  288. */
  289. struct efx_rx_queue {
  290. struct efx_nic *efx;
  291. int core_index;
  292. struct efx_rx_buffer *buffer;
  293. struct efx_special_buffer rxd;
  294. unsigned int ptr_mask;
  295. bool refill_enabled;
  296. bool flush_pending;
  297. unsigned int added_count;
  298. unsigned int notified_count;
  299. unsigned int removed_count;
  300. unsigned int scatter_n;
  301. struct page **page_ring;
  302. unsigned int page_add;
  303. unsigned int page_remove;
  304. unsigned int page_recycle_count;
  305. unsigned int page_recycle_failed;
  306. unsigned int page_recycle_full;
  307. unsigned int page_ptr_mask;
  308. unsigned int max_fill;
  309. unsigned int fast_fill_trigger;
  310. unsigned int min_fill;
  311. unsigned int min_overfill;
  312. unsigned int recycle_count;
  313. struct timer_list slow_fill;
  314. unsigned int slow_fill_count;
  315. };
  316. enum efx_rx_alloc_method {
  317. RX_ALLOC_METHOD_AUTO = 0,
  318. RX_ALLOC_METHOD_SKB = 1,
  319. RX_ALLOC_METHOD_PAGE = 2,
  320. };
  321. /**
  322. * struct efx_channel - An Efx channel
  323. *
  324. * A channel comprises an event queue, at least one TX queue, at least
  325. * one RX queue, and an associated tasklet for processing the event
  326. * queue.
  327. *
  328. * @efx: Associated Efx NIC
  329. * @channel: Channel instance number
  330. * @type: Channel type definition
  331. * @eventq_init: Event queue initialised flag
  332. * @enabled: Channel enabled indicator
  333. * @irq: IRQ number (MSI and MSI-X only)
  334. * @irq_moderation: IRQ moderation value (in hardware ticks)
  335. * @napi_dev: Net device used with NAPI
  336. * @napi_str: NAPI control structure
  337. * @eventq: Event queue buffer
  338. * @eventq_mask: Event queue pointer mask
  339. * @eventq_read_ptr: Event queue read pointer
  340. * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
  341. * @irq_count: Number of IRQs since last adaptive moderation decision
  342. * @irq_mod_score: IRQ moderation score
  343. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  344. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  345. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  346. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  347. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  348. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  349. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  350. * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
  351. * lack of descriptors
  352. * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
  353. * __efx_rx_packet(), or zero if there is none
  354. * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
  355. * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
  356. * @rx_queue: RX queue for this channel
  357. * @tx_queue: TX queues for this channel
  358. */
  359. struct efx_channel {
  360. struct efx_nic *efx;
  361. int channel;
  362. const struct efx_channel_type *type;
  363. bool eventq_init;
  364. bool enabled;
  365. int irq;
  366. unsigned int irq_moderation;
  367. struct net_device *napi_dev;
  368. struct napi_struct napi_str;
  369. struct efx_special_buffer eventq;
  370. unsigned int eventq_mask;
  371. unsigned int eventq_read_ptr;
  372. int event_test_cpu;
  373. unsigned int irq_count;
  374. unsigned int irq_mod_score;
  375. #ifdef CONFIG_RFS_ACCEL
  376. unsigned int rfs_filters_added;
  377. #endif
  378. unsigned n_rx_tobe_disc;
  379. unsigned n_rx_ip_hdr_chksum_err;
  380. unsigned n_rx_tcp_udp_chksum_err;
  381. unsigned n_rx_mcast_mismatch;
  382. unsigned n_rx_frm_trunc;
  383. unsigned n_rx_overlength;
  384. unsigned n_skbuff_leaks;
  385. unsigned int n_rx_nodesc_trunc;
  386. unsigned int rx_pkt_n_frags;
  387. unsigned int rx_pkt_index;
  388. struct efx_rx_queue rx_queue;
  389. struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
  390. };
  391. /**
  392. * struct efx_msi_context - Context for each MSI
  393. * @efx: The associated NIC
  394. * @index: Index of the channel/IRQ
  395. * @name: Name of the channel/IRQ
  396. *
  397. * Unlike &struct efx_channel, this is never reallocated and is always
  398. * safe for the IRQ handler to access.
  399. */
  400. struct efx_msi_context {
  401. struct efx_nic *efx;
  402. unsigned int index;
  403. char name[IFNAMSIZ + 6];
  404. };
  405. /**
  406. * struct efx_channel_type - distinguishes traffic and extra channels
  407. * @handle_no_channel: Handle failure to allocate an extra channel
  408. * @pre_probe: Set up extra state prior to initialisation
  409. * @post_remove: Tear down extra state after finalisation, if allocated.
  410. * May be called on channels that have not been probed.
  411. * @get_name: Generate the channel's name (used for its IRQ handler)
  412. * @copy: Copy the channel state prior to reallocation. May be %NULL if
  413. * reallocation is not supported.
  414. * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
  415. * @keep_eventq: Flag for whether event queue should be kept initialised
  416. * while the device is stopped
  417. */
  418. struct efx_channel_type {
  419. void (*handle_no_channel)(struct efx_nic *);
  420. int (*pre_probe)(struct efx_channel *);
  421. void (*post_remove)(struct efx_channel *);
  422. void (*get_name)(struct efx_channel *, char *buf, size_t len);
  423. struct efx_channel *(*copy)(const struct efx_channel *);
  424. bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
  425. bool keep_eventq;
  426. };
  427. enum efx_led_mode {
  428. EFX_LED_OFF = 0,
  429. EFX_LED_ON = 1,
  430. EFX_LED_DEFAULT = 2
  431. };
  432. #define STRING_TABLE_LOOKUP(val, member) \
  433. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  434. extern const char *const efx_loopback_mode_names[];
  435. extern const unsigned int efx_loopback_mode_max;
  436. #define LOOPBACK_MODE(efx) \
  437. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  438. extern const char *const efx_reset_type_names[];
  439. extern const unsigned int efx_reset_type_max;
  440. #define RESET_TYPE(type) \
  441. STRING_TABLE_LOOKUP(type, efx_reset_type)
  442. enum efx_int_mode {
  443. /* Be careful if altering to correct macro below */
  444. EFX_INT_MODE_MSIX = 0,
  445. EFX_INT_MODE_MSI = 1,
  446. EFX_INT_MODE_LEGACY = 2,
  447. EFX_INT_MODE_MAX /* Insert any new items before this */
  448. };
  449. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  450. enum nic_state {
  451. STATE_UNINIT = 0, /* device being probed/removed or is frozen */
  452. STATE_READY = 1, /* hardware ready and netdev registered */
  453. STATE_DISABLED = 2, /* device disabled due to hardware errors */
  454. STATE_RECOVERY = 3, /* device recovering from PCI error */
  455. };
  456. /*
  457. * Alignment of the skb->head which wraps a page-allocated RX buffer
  458. *
  459. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  460. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  461. * NET_IP_ALIGN.
  462. */
  463. #define EFX_PAGE_SKB_ALIGN 2
  464. /* Forward declaration */
  465. struct efx_nic;
  466. /* Pseudo bit-mask flow control field */
  467. #define EFX_FC_RX FLOW_CTRL_RX
  468. #define EFX_FC_TX FLOW_CTRL_TX
  469. #define EFX_FC_AUTO 4
  470. /**
  471. * struct efx_link_state - Current state of the link
  472. * @up: Link is up
  473. * @fd: Link is full-duplex
  474. * @fc: Actual flow control flags
  475. * @speed: Link speed (Mbps)
  476. */
  477. struct efx_link_state {
  478. bool up;
  479. bool fd;
  480. u8 fc;
  481. unsigned int speed;
  482. };
  483. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  484. const struct efx_link_state *right)
  485. {
  486. return left->up == right->up && left->fd == right->fd &&
  487. left->fc == right->fc && left->speed == right->speed;
  488. }
  489. /**
  490. * struct efx_phy_operations - Efx PHY operations table
  491. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  492. * efx->loopback_modes.
  493. * @init: Initialise PHY
  494. * @fini: Shut down PHY
  495. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  496. * @poll: Update @link_state and report whether it changed.
  497. * Serialised by the mac_lock.
  498. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  499. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  500. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  501. * (only needed where AN bit is set in mmds)
  502. * @test_alive: Test that PHY is 'alive' (online)
  503. * @test_name: Get the name of a PHY-specific test/result
  504. * @run_tests: Run tests and record results as appropriate (offline).
  505. * Flags are the ethtool tests flags.
  506. */
  507. struct efx_phy_operations {
  508. int (*probe) (struct efx_nic *efx);
  509. int (*init) (struct efx_nic *efx);
  510. void (*fini) (struct efx_nic *efx);
  511. void (*remove) (struct efx_nic *efx);
  512. int (*reconfigure) (struct efx_nic *efx);
  513. bool (*poll) (struct efx_nic *efx);
  514. void (*get_settings) (struct efx_nic *efx,
  515. struct ethtool_cmd *ecmd);
  516. int (*set_settings) (struct efx_nic *efx,
  517. struct ethtool_cmd *ecmd);
  518. void (*set_npage_adv) (struct efx_nic *efx, u32);
  519. int (*test_alive) (struct efx_nic *efx);
  520. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  521. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  522. int (*get_module_eeprom) (struct efx_nic *efx,
  523. struct ethtool_eeprom *ee,
  524. u8 *data);
  525. int (*get_module_info) (struct efx_nic *efx,
  526. struct ethtool_modinfo *modinfo);
  527. };
  528. /**
  529. * enum efx_phy_mode - PHY operating mode flags
  530. * @PHY_MODE_NORMAL: on and should pass traffic
  531. * @PHY_MODE_TX_DISABLED: on with TX disabled
  532. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  533. * @PHY_MODE_OFF: switched off through external control
  534. * @PHY_MODE_SPECIAL: on but will not pass traffic
  535. */
  536. enum efx_phy_mode {
  537. PHY_MODE_NORMAL = 0,
  538. PHY_MODE_TX_DISABLED = 1,
  539. PHY_MODE_LOW_POWER = 2,
  540. PHY_MODE_OFF = 4,
  541. PHY_MODE_SPECIAL = 8,
  542. };
  543. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  544. {
  545. return !!(mode & ~PHY_MODE_TX_DISABLED);
  546. }
  547. /*
  548. * Efx extended statistics
  549. *
  550. * Not all statistics are provided by all supported MACs. The purpose
  551. * is this structure is to contain the raw statistics provided by each
  552. * MAC.
  553. */
  554. struct efx_mac_stats {
  555. u64 tx_bytes;
  556. u64 tx_good_bytes;
  557. u64 tx_bad_bytes;
  558. u64 tx_packets;
  559. u64 tx_bad;
  560. u64 tx_pause;
  561. u64 tx_control;
  562. u64 tx_unicast;
  563. u64 tx_multicast;
  564. u64 tx_broadcast;
  565. u64 tx_lt64;
  566. u64 tx_64;
  567. u64 tx_65_to_127;
  568. u64 tx_128_to_255;
  569. u64 tx_256_to_511;
  570. u64 tx_512_to_1023;
  571. u64 tx_1024_to_15xx;
  572. u64 tx_15xx_to_jumbo;
  573. u64 tx_gtjumbo;
  574. u64 tx_collision;
  575. u64 tx_single_collision;
  576. u64 tx_multiple_collision;
  577. u64 tx_excessive_collision;
  578. u64 tx_deferred;
  579. u64 tx_late_collision;
  580. u64 tx_excessive_deferred;
  581. u64 tx_non_tcpudp;
  582. u64 tx_mac_src_error;
  583. u64 tx_ip_src_error;
  584. u64 rx_bytes;
  585. u64 rx_good_bytes;
  586. u64 rx_bad_bytes;
  587. u64 rx_packets;
  588. u64 rx_good;
  589. u64 rx_bad;
  590. u64 rx_pause;
  591. u64 rx_control;
  592. u64 rx_unicast;
  593. u64 rx_multicast;
  594. u64 rx_broadcast;
  595. u64 rx_lt64;
  596. u64 rx_64;
  597. u64 rx_65_to_127;
  598. u64 rx_128_to_255;
  599. u64 rx_256_to_511;
  600. u64 rx_512_to_1023;
  601. u64 rx_1024_to_15xx;
  602. u64 rx_15xx_to_jumbo;
  603. u64 rx_gtjumbo;
  604. u64 rx_bad_lt64;
  605. u64 rx_bad_64_to_15xx;
  606. u64 rx_bad_15xx_to_jumbo;
  607. u64 rx_bad_gtjumbo;
  608. u64 rx_overflow;
  609. u64 rx_missed;
  610. u64 rx_false_carrier;
  611. u64 rx_symbol_error;
  612. u64 rx_align_error;
  613. u64 rx_length_error;
  614. u64 rx_internal_error;
  615. u64 rx_good_lt64;
  616. };
  617. /* Number of bits used in a multicast filter hash address */
  618. #define EFX_MCAST_HASH_BITS 8
  619. /* Number of (single-bit) entries in a multicast filter hash */
  620. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  621. /* An Efx multicast filter hash */
  622. union efx_multicast_hash {
  623. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  624. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  625. };
  626. struct efx_vf;
  627. struct vfdi_status;
  628. /**
  629. * struct efx_nic - an Efx NIC
  630. * @name: Device name (net device name or bus id before net device registered)
  631. * @pci_dev: The PCI device
  632. * @type: Controller type attributes
  633. * @legacy_irq: IRQ number
  634. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  635. * Work items do not hold and must not acquire RTNL.
  636. * @workqueue_name: Name of workqueue
  637. * @reset_work: Scheduled reset workitem
  638. * @membase_phys: Memory BAR value as physical address
  639. * @membase: Memory BAR value
  640. * @interrupt_mode: Interrupt mode
  641. * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
  642. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  643. * @irq_rx_moderation: IRQ moderation time for RX event queues
  644. * @msg_enable: Log message enable flags
  645. * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
  646. * @reset_pending: Bitmask for pending resets
  647. * @tx_queue: TX DMA queues
  648. * @rx_queue: RX DMA queues
  649. * @channel: Channels
  650. * @msi_context: Context for each MSI
  651. * @extra_channel_types: Types of extra (non-traffic) channels that
  652. * should be allocated for this NIC
  653. * @rxq_entries: Size of receive queues requested by user.
  654. * @txq_entries: Size of transmit queues requested by user.
  655. * @txq_stop_thresh: TX queue fill level at or above which we stop it.
  656. * @txq_wake_thresh: TX queue fill level at or below which we wake it.
  657. * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
  658. * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
  659. * @sram_lim_qw: Qword address limit of SRAM
  660. * @next_buffer_table: First available buffer table id
  661. * @n_channels: Number of channels in use
  662. * @n_rx_channels: Number of channels used for RX (= number of RX queues)
  663. * @n_tx_channels: Number of channels used for TX
  664. * @rx_dma_len: Current maximum RX DMA length
  665. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  666. * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
  667. * for use in sk_buff::truesize
  668. * @rx_hash_key: Toeplitz hash key for RSS
  669. * @rx_indir_table: Indirection table for RSS
  670. * @rx_scatter: Scatter mode enabled for receives
  671. * @int_error_count: Number of internal errors seen recently
  672. * @int_error_expire: Time at which error count will be expired
  673. * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
  674. * acknowledge but do nothing else.
  675. * @irq_status: Interrupt status buffer
  676. * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
  677. * @irq_level: IRQ level/index for IRQs not triggered by an event queue
  678. * @selftest_work: Work item for asynchronous self-test
  679. * @mtd_list: List of MTDs attached to the NIC
  680. * @nic_data: Hardware dependent state
  681. * @mcdi: Management-Controller-to-Driver Interface state
  682. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  683. * efx_monitor() and efx_reconfigure_port()
  684. * @port_enabled: Port enabled indicator.
  685. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  686. * efx_mac_work() with kernel interfaces. Safe to read under any
  687. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  688. * be held to modify it.
  689. * @port_initialized: Port initialized?
  690. * @net_dev: Operating system network device. Consider holding the rtnl lock
  691. * @stats_buffer: DMA buffer for statistics
  692. * @phy_type: PHY type
  693. * @phy_op: PHY interface
  694. * @phy_data: PHY private data (including PHY-specific stats)
  695. * @mdio: PHY MDIO interface
  696. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  697. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  698. * @link_advertising: Autonegotiation advertising flags
  699. * @link_state: Current state of the link
  700. * @n_link_state_changes: Number of times the link has changed state
  701. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  702. * @multicast_hash: Multicast hash table
  703. * @wanted_fc: Wanted flow control flags
  704. * @fc_disable: When non-zero flow control is disabled. Typically used to
  705. * ensure that network back pressure doesn't delay dma queue flushes.
  706. * Serialised by the rtnl lock.
  707. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  708. * @loopback_mode: Loopback status
  709. * @loopback_modes: Supported loopback mode bitmask
  710. * @loopback_selftest: Offline self-test private state
  711. * @filter_lock: Filter table lock
  712. * @filter_state: Architecture-dependent filter table state
  713. * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
  714. * indexed by filter ID
  715. * @rps_expire_index: Next index to check for expiry in @rps_flow_id
  716. * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
  717. * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
  718. * Decremented when the efx_flush_rx_queue() is called.
  719. * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
  720. * completed (either success or failure). Not used when MCDI is used to
  721. * flush receive queues.
  722. * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
  723. * @vf: Array of &struct efx_vf objects.
  724. * @vf_count: Number of VFs intended to be enabled.
  725. * @vf_init_count: Number of VFs that have been fully initialised.
  726. * @vi_scale: log2 number of vnics per VF.
  727. * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
  728. * @vfdi_status: Common VFDI status page to be dmad to VF address space.
  729. * @local_addr_list: List of local addresses. Protected by %local_lock.
  730. * @local_page_list: List of DMA addressable pages used to broadcast
  731. * %local_addr_list. Protected by %local_lock.
  732. * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
  733. * @peer_work: Work item to broadcast peer addresses to VMs.
  734. * @ptp_data: PTP state data
  735. * @monitor_work: Hardware monitor workitem
  736. * @biu_lock: BIU (bus interface unit) lock
  737. * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
  738. * field is used by efx_test_interrupts() to verify that an
  739. * interrupt has occurred.
  740. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  741. * @mac_stats: MAC statistics. These include all statistics the MACs
  742. * can provide. Generic code converts these into a standard
  743. * &struct net_device_stats.
  744. * @stats_lock: Statistics update lock. Serialises statistics fetches
  745. * and access to @mac_stats.
  746. *
  747. * This is stored in the private area of the &struct net_device.
  748. */
  749. struct efx_nic {
  750. /* The following fields should be written very rarely */
  751. char name[IFNAMSIZ];
  752. struct pci_dev *pci_dev;
  753. unsigned int port_num;
  754. const struct efx_nic_type *type;
  755. int legacy_irq;
  756. bool eeh_disabled_legacy_irq;
  757. struct workqueue_struct *workqueue;
  758. char workqueue_name[16];
  759. struct work_struct reset_work;
  760. resource_size_t membase_phys;
  761. void __iomem *membase;
  762. enum efx_int_mode interrupt_mode;
  763. unsigned int timer_quantum_ns;
  764. bool irq_rx_adaptive;
  765. unsigned int irq_rx_moderation;
  766. u32 msg_enable;
  767. enum nic_state state;
  768. unsigned long reset_pending;
  769. struct efx_channel *channel[EFX_MAX_CHANNELS];
  770. struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
  771. const struct efx_channel_type *
  772. extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
  773. unsigned rxq_entries;
  774. unsigned txq_entries;
  775. unsigned int txq_stop_thresh;
  776. unsigned int txq_wake_thresh;
  777. unsigned tx_dc_base;
  778. unsigned rx_dc_base;
  779. unsigned sram_lim_qw;
  780. unsigned next_buffer_table;
  781. unsigned int max_channels;
  782. unsigned n_channels;
  783. unsigned n_rx_channels;
  784. unsigned rss_spread;
  785. unsigned tx_channel_offset;
  786. unsigned n_tx_channels;
  787. unsigned int rx_dma_len;
  788. unsigned int rx_buffer_order;
  789. unsigned int rx_buffer_truesize;
  790. unsigned int rx_page_buf_step;
  791. unsigned int rx_bufs_per_page;
  792. unsigned int rx_pages_per_batch;
  793. u8 rx_hash_key[40];
  794. u32 rx_indir_table[128];
  795. bool rx_scatter;
  796. unsigned int_error_count;
  797. unsigned long int_error_expire;
  798. bool irq_soft_enabled;
  799. struct efx_buffer irq_status;
  800. unsigned irq_zero_count;
  801. unsigned irq_level;
  802. struct delayed_work selftest_work;
  803. #ifdef CONFIG_SFC_MTD
  804. struct list_head mtd_list;
  805. #endif
  806. void *nic_data;
  807. struct efx_mcdi_data *mcdi;
  808. struct mutex mac_lock;
  809. struct work_struct mac_work;
  810. bool port_enabled;
  811. bool port_initialized;
  812. struct net_device *net_dev;
  813. struct efx_buffer stats_buffer;
  814. unsigned int phy_type;
  815. const struct efx_phy_operations *phy_op;
  816. void *phy_data;
  817. struct mdio_if_info mdio;
  818. unsigned int mdio_bus;
  819. enum efx_phy_mode phy_mode;
  820. u32 link_advertising;
  821. struct efx_link_state link_state;
  822. unsigned int n_link_state_changes;
  823. bool promiscuous;
  824. union efx_multicast_hash multicast_hash;
  825. u8 wanted_fc;
  826. unsigned fc_disable;
  827. atomic_t rx_reset;
  828. enum efx_loopback_mode loopback_mode;
  829. u64 loopback_modes;
  830. void *loopback_selftest;
  831. spinlock_t filter_lock;
  832. void *filter_state;
  833. #ifdef CONFIG_RFS_ACCEL
  834. u32 *rps_flow_id;
  835. unsigned int rps_expire_index;
  836. #endif
  837. atomic_t drain_pending;
  838. atomic_t rxq_flush_pending;
  839. atomic_t rxq_flush_outstanding;
  840. wait_queue_head_t flush_wq;
  841. #ifdef CONFIG_SFC_SRIOV
  842. struct efx_channel *vfdi_channel;
  843. struct efx_vf *vf;
  844. unsigned vf_count;
  845. unsigned vf_init_count;
  846. unsigned vi_scale;
  847. unsigned vf_buftbl_base;
  848. struct efx_buffer vfdi_status;
  849. struct list_head local_addr_list;
  850. struct list_head local_page_list;
  851. struct mutex local_lock;
  852. struct work_struct peer_work;
  853. #endif
  854. struct efx_ptp_data *ptp_data;
  855. /* The following fields may be written more often */
  856. struct delayed_work monitor_work ____cacheline_aligned_in_smp;
  857. spinlock_t biu_lock;
  858. int last_irq_cpu;
  859. unsigned n_rx_nodesc_drop_cnt;
  860. struct efx_mac_stats mac_stats;
  861. spinlock_t stats_lock;
  862. };
  863. static inline int efx_dev_registered(struct efx_nic *efx)
  864. {
  865. return efx->net_dev->reg_state == NETREG_REGISTERED;
  866. }
  867. static inline unsigned int efx_port_num(struct efx_nic *efx)
  868. {
  869. return efx->port_num;
  870. }
  871. /**
  872. * struct efx_nic_type - Efx device type definition
  873. * @mem_map_size: Get memory BAR mapped size
  874. * @probe: Probe the controller
  875. * @remove: Free resources allocated by probe()
  876. * @init: Initialise the controller
  877. * @dimension_resources: Dimension controller resources (buffer table,
  878. * and VIs once the available interrupt resources are clear)
  879. * @fini: Shut down the controller
  880. * @monitor: Periodic function for polling link state and hardware monitor
  881. * @map_reset_reason: Map ethtool reset reason to a reset method
  882. * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
  883. * @reset: Reset the controller hardware and possibly the PHY. This will
  884. * be called while the controller is uninitialised.
  885. * @probe_port: Probe the MAC and PHY
  886. * @remove_port: Free resources allocated by probe_port()
  887. * @handle_global_event: Handle a "global" event (may be %NULL)
  888. * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
  889. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  890. * (for Falcon architecture)
  891. * @finish_flush: Clean up after flushing the DMA queues (for Falcon
  892. * architecture)
  893. * @update_stats: Update statistics not provided by event handling
  894. * @start_stats: Start the regular fetching of statistics
  895. * @stop_stats: Stop the regular fetching of statistics
  896. * @set_id_led: Set state of identifying LED or revert to automatic function
  897. * @push_irq_moderation: Apply interrupt moderation value
  898. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  899. * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
  900. * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
  901. * to the hardware. Serialised by the mac_lock.
  902. * @check_mac_fault: Check MAC fault state. True if fault present.
  903. * @get_wol: Get WoL configuration from driver state
  904. * @set_wol: Push WoL configuration to the NIC
  905. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  906. * @test_chip: Test registers. May use efx_farch_test_registers(), and is
  907. * expected to reset the NIC.
  908. * @test_nvram: Test validity of NVRAM contents
  909. * @mcdi_request: Send an MCDI request with the given header and SDU.
  910. * The SDU length may be any value from 0 up to the protocol-
  911. * defined maximum, but its buffer will be padded to a multiple
  912. * of 4 bytes.
  913. * @mcdi_poll_response: Test whether an MCDI response is available.
  914. * @mcdi_read_response: Read the MCDI response PDU. The offset will
  915. * be a multiple of 4. The length may not be, but the buffer
  916. * will be padded so it is safe to round up.
  917. * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
  918. * return an appropriate error code for aborting any current
  919. * request; otherwise return 0.
  920. * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
  921. * be separately enabled after this.
  922. * @irq_test_generate: Generate a test IRQ
  923. * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
  924. * queue must be separately disabled before this.
  925. * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
  926. * a pointer to the &struct efx_msi_context for the channel.
  927. * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
  928. * is a pointer to the &struct efx_nic.
  929. * @tx_probe: Allocate resources for TX queue
  930. * @tx_init: Initialise TX queue on the NIC
  931. * @tx_remove: Free resources for TX queue
  932. * @tx_write: Write TX descriptors and doorbell
  933. * @rx_push_indir_table: Write RSS indirection table to the NIC
  934. * @rx_probe: Allocate resources for RX queue
  935. * @rx_init: Initialise RX queue on the NIC
  936. * @rx_remove: Free resources for RX queue
  937. * @rx_write: Write RX descriptors and doorbell
  938. * @rx_defer_refill: Generate a refill reminder event
  939. * @ev_probe: Allocate resources for event queue
  940. * @ev_init: Initialise event queue on the NIC
  941. * @ev_fini: Deinitialise event queue on the NIC
  942. * @ev_remove: Free resources for event queue
  943. * @ev_process: Process events for a queue, up to the given NAPI quota
  944. * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
  945. * @ev_test_generate: Generate a test event
  946. * @filter_table_probe: Probe filter capabilities and set up filter software state
  947. * @filter_table_restore: Restore filters removed from hardware
  948. * @filter_table_remove: Remove filters from hardware and tear down software state
  949. * @filter_update_rx_scatter: Update filters after change to rx scatter setting
  950. * @filter_insert: add or replace a filter
  951. * @filter_remove_safe: remove a filter by ID, carefully
  952. * @filter_get_safe: retrieve a filter by ID, carefully
  953. * @filter_clear_rx: remove RX filters by priority
  954. * @filter_count_rx_used: Get the number of filters in use at a given priority
  955. * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
  956. * @filter_get_rx_ids: Get list of RX filters at a given priority
  957. * @filter_rfs_insert: Add or replace a filter for RFS. This must be
  958. * atomic. The hardware change may be asynchronous but should
  959. * not be delayed for long. It may fail if this can't be done
  960. * atomically.
  961. * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
  962. * This must check whether the specified table entry is used by RFS
  963. * and that rps_may_expire_flow() returns true for it.
  964. * @revision: Hardware architecture revision
  965. * @txd_ptr_tbl_base: TX descriptor ring base address
  966. * @rxd_ptr_tbl_base: RX descriptor ring base address
  967. * @buf_tbl_base: Buffer table base address
  968. * @evq_ptr_tbl_base: Event queue pointer table base address
  969. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  970. * @max_dma_mask: Maximum possible DMA mask
  971. * @rx_buffer_hash_size: Size of hash at start of RX packet
  972. * @rx_buffer_padding: Size of padding at end of RX packet
  973. * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
  974. * @max_interrupt_mode: Highest capability interrupt mode supported
  975. * from &enum efx_init_mode.
  976. * @timer_period_max: Maximum period of interrupt timer (in ticks)
  977. * @offload_features: net_device feature flags for protocol offload
  978. * features implemented in hardware
  979. * @mcdi_max_ver: Maximum MCDI version supported
  980. */
  981. struct efx_nic_type {
  982. unsigned int (*mem_map_size)(struct efx_nic *efx);
  983. int (*probe)(struct efx_nic *efx);
  984. void (*remove)(struct efx_nic *efx);
  985. int (*init)(struct efx_nic *efx);
  986. void (*dimension_resources)(struct efx_nic *efx);
  987. void (*fini)(struct efx_nic *efx);
  988. void (*monitor)(struct efx_nic *efx);
  989. enum reset_type (*map_reset_reason)(enum reset_type reason);
  990. int (*map_reset_flags)(u32 *flags);
  991. int (*reset)(struct efx_nic *efx, enum reset_type method);
  992. int (*probe_port)(struct efx_nic *efx);
  993. void (*remove_port)(struct efx_nic *efx);
  994. bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
  995. int (*fini_dmaq)(struct efx_nic *efx);
  996. void (*prepare_flush)(struct efx_nic *efx);
  997. void (*finish_flush)(struct efx_nic *efx);
  998. void (*update_stats)(struct efx_nic *efx);
  999. void (*start_stats)(struct efx_nic *efx);
  1000. void (*stop_stats)(struct efx_nic *efx);
  1001. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  1002. void (*push_irq_moderation)(struct efx_channel *channel);
  1003. int (*reconfigure_port)(struct efx_nic *efx);
  1004. void (*prepare_enable_fc_tx)(struct efx_nic *efx);
  1005. int (*reconfigure_mac)(struct efx_nic *efx);
  1006. bool (*check_mac_fault)(struct efx_nic *efx);
  1007. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  1008. int (*set_wol)(struct efx_nic *efx, u32 type);
  1009. void (*resume_wol)(struct efx_nic *efx);
  1010. int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
  1011. int (*test_nvram)(struct efx_nic *efx);
  1012. void (*mcdi_request)(struct efx_nic *efx,
  1013. const efx_dword_t *hdr, size_t hdr_len,
  1014. const efx_dword_t *sdu, size_t sdu_len);
  1015. bool (*mcdi_poll_response)(struct efx_nic *efx);
  1016. void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
  1017. size_t pdu_offset, size_t pdu_len);
  1018. int (*mcdi_poll_reboot)(struct efx_nic *efx);
  1019. void (*irq_enable_master)(struct efx_nic *efx);
  1020. void (*irq_test_generate)(struct efx_nic *efx);
  1021. void (*irq_disable_non_ev)(struct efx_nic *efx);
  1022. irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
  1023. irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
  1024. int (*tx_probe)(struct efx_tx_queue *tx_queue);
  1025. void (*tx_init)(struct efx_tx_queue *tx_queue);
  1026. void (*tx_remove)(struct efx_tx_queue *tx_queue);
  1027. void (*tx_write)(struct efx_tx_queue *tx_queue);
  1028. void (*rx_push_indir_table)(struct efx_nic *efx);
  1029. int (*rx_probe)(struct efx_rx_queue *rx_queue);
  1030. void (*rx_init)(struct efx_rx_queue *rx_queue);
  1031. void (*rx_remove)(struct efx_rx_queue *rx_queue);
  1032. void (*rx_write)(struct efx_rx_queue *rx_queue);
  1033. void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
  1034. int (*ev_probe)(struct efx_channel *channel);
  1035. void (*ev_init)(struct efx_channel *channel);
  1036. void (*ev_fini)(struct efx_channel *channel);
  1037. void (*ev_remove)(struct efx_channel *channel);
  1038. int (*ev_process)(struct efx_channel *channel, int quota);
  1039. void (*ev_read_ack)(struct efx_channel *channel);
  1040. void (*ev_test_generate)(struct efx_channel *channel);
  1041. int (*filter_table_probe)(struct efx_nic *efx);
  1042. void (*filter_table_restore)(struct efx_nic *efx);
  1043. void (*filter_table_remove)(struct efx_nic *efx);
  1044. void (*filter_update_rx_scatter)(struct efx_nic *efx);
  1045. s32 (*filter_insert)(struct efx_nic *efx,
  1046. struct efx_filter_spec *spec, bool replace);
  1047. int (*filter_remove_safe)(struct efx_nic *efx,
  1048. enum efx_filter_priority priority,
  1049. u32 filter_id);
  1050. int (*filter_get_safe)(struct efx_nic *efx,
  1051. enum efx_filter_priority priority,
  1052. u32 filter_id, struct efx_filter_spec *);
  1053. void (*filter_clear_rx)(struct efx_nic *efx,
  1054. enum efx_filter_priority priority);
  1055. u32 (*filter_count_rx_used)(struct efx_nic *efx,
  1056. enum efx_filter_priority priority);
  1057. u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
  1058. s32 (*filter_get_rx_ids)(struct efx_nic *efx,
  1059. enum efx_filter_priority priority,
  1060. u32 *buf, u32 size);
  1061. #ifdef CONFIG_RFS_ACCEL
  1062. s32 (*filter_rfs_insert)(struct efx_nic *efx,
  1063. struct efx_filter_spec *spec);
  1064. bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
  1065. unsigned int index);
  1066. #endif
  1067. int revision;
  1068. unsigned int txd_ptr_tbl_base;
  1069. unsigned int rxd_ptr_tbl_base;
  1070. unsigned int buf_tbl_base;
  1071. unsigned int evq_ptr_tbl_base;
  1072. unsigned int evq_rptr_tbl_base;
  1073. u64 max_dma_mask;
  1074. unsigned int rx_buffer_hash_size;
  1075. unsigned int rx_buffer_padding;
  1076. bool can_rx_scatter;
  1077. unsigned int max_interrupt_mode;
  1078. unsigned int timer_period_max;
  1079. netdev_features_t offload_features;
  1080. int mcdi_max_ver;
  1081. unsigned int max_rx_ip_filters;
  1082. };
  1083. /**************************************************************************
  1084. *
  1085. * Prototypes and inline functions
  1086. *
  1087. *************************************************************************/
  1088. static inline struct efx_channel *
  1089. efx_get_channel(struct efx_nic *efx, unsigned index)
  1090. {
  1091. EFX_BUG_ON_PARANOID(index >= efx->n_channels);
  1092. return efx->channel[index];
  1093. }
  1094. /* Iterate over all used channels */
  1095. #define efx_for_each_channel(_channel, _efx) \
  1096. for (_channel = (_efx)->channel[0]; \
  1097. _channel; \
  1098. _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
  1099. (_efx)->channel[_channel->channel + 1] : NULL)
  1100. /* Iterate over all used channels in reverse */
  1101. #define efx_for_each_channel_rev(_channel, _efx) \
  1102. for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
  1103. _channel; \
  1104. _channel = _channel->channel ? \
  1105. (_efx)->channel[_channel->channel - 1] : NULL)
  1106. static inline struct efx_tx_queue *
  1107. efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
  1108. {
  1109. EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
  1110. type >= EFX_TXQ_TYPES);
  1111. return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
  1112. }
  1113. static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
  1114. {
  1115. return channel->channel - channel->efx->tx_channel_offset <
  1116. channel->efx->n_tx_channels;
  1117. }
  1118. static inline struct efx_tx_queue *
  1119. efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
  1120. {
  1121. EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
  1122. type >= EFX_TXQ_TYPES);
  1123. return &channel->tx_queue[type];
  1124. }
  1125. static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
  1126. {
  1127. return !(tx_queue->efx->net_dev->num_tc < 2 &&
  1128. tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
  1129. }
  1130. /* Iterate over all TX queues belonging to a channel */
  1131. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  1132. if (!efx_channel_has_tx_queues(_channel)) \
  1133. ; \
  1134. else \
  1135. for (_tx_queue = (_channel)->tx_queue; \
  1136. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
  1137. efx_tx_queue_used(_tx_queue); \
  1138. _tx_queue++)
  1139. /* Iterate over all possible TX queues belonging to a channel */
  1140. #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
  1141. if (!efx_channel_has_tx_queues(_channel)) \
  1142. ; \
  1143. else \
  1144. for (_tx_queue = (_channel)->tx_queue; \
  1145. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
  1146. _tx_queue++)
  1147. static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
  1148. {
  1149. return channel->rx_queue.core_index >= 0;
  1150. }
  1151. static inline struct efx_rx_queue *
  1152. efx_channel_get_rx_queue(struct efx_channel *channel)
  1153. {
  1154. EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
  1155. return &channel->rx_queue;
  1156. }
  1157. /* Iterate over all RX queues belonging to a channel */
  1158. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  1159. if (!efx_channel_has_rx_queue(_channel)) \
  1160. ; \
  1161. else \
  1162. for (_rx_queue = &(_channel)->rx_queue; \
  1163. _rx_queue; \
  1164. _rx_queue = NULL)
  1165. static inline struct efx_channel *
  1166. efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
  1167. {
  1168. return container_of(rx_queue, struct efx_channel, rx_queue);
  1169. }
  1170. static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
  1171. {
  1172. return efx_rx_queue_channel(rx_queue)->channel;
  1173. }
  1174. /* Returns a pointer to the specified receive buffer in the RX
  1175. * descriptor queue.
  1176. */
  1177. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  1178. unsigned int index)
  1179. {
  1180. return &rx_queue->buffer[index];
  1181. }
  1182. /**
  1183. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  1184. *
  1185. * This calculates the maximum frame length that will be used for a
  1186. * given MTU. The frame length will be equal to the MTU plus a
  1187. * constant amount of header space and padding. This is the quantity
  1188. * that the net driver will program into the MAC as the maximum frame
  1189. * length.
  1190. *
  1191. * The 10G MAC requires 8-byte alignment on the frame
  1192. * length, so we round up to the nearest 8.
  1193. *
  1194. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  1195. * XGMII cycle). If the frame length reaches the maximum value in the
  1196. * same cycle, the XMAC can miss the IPG altogether. We work around
  1197. * this by adding a further 16 bytes.
  1198. */
  1199. #define EFX_MAX_FRAME_LEN(mtu) \
  1200. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
  1201. static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
  1202. {
  1203. return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
  1204. }
  1205. static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
  1206. {
  1207. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1208. }
  1209. #endif /* EFX_NET_DRIVER_H */