qlcnic_sriov_common.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_83xx_hw.h"
  10. #include <linux/types.h>
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  32. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  33. .read_crb = qlcnic_83xx_read_crb,
  34. .write_crb = qlcnic_83xx_write_crb,
  35. .read_reg = qlcnic_83xx_rd_reg_indirect,
  36. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  37. .get_mac_address = qlcnic_83xx_get_mac_address,
  38. .setup_intr = qlcnic_83xx_setup_intr,
  39. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  40. .mbx_cmd = qlcnic_sriov_issue_cmd,
  41. .get_func_no = qlcnic_83xx_get_func_no,
  42. .api_lock = qlcnic_83xx_cam_lock,
  43. .api_unlock = qlcnic_83xx_cam_unlock,
  44. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  45. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  46. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  47. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  48. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  49. .setup_link_event = qlcnic_83xx_setup_link_event,
  50. .get_nic_info = qlcnic_83xx_get_nic_info,
  51. .get_pci_info = qlcnic_83xx_get_pci_info,
  52. .set_nic_info = qlcnic_83xx_set_nic_info,
  53. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  54. .napi_enable = qlcnic_83xx_napi_enable,
  55. .napi_disable = qlcnic_83xx_napi_disable,
  56. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  57. .config_rss = qlcnic_83xx_config_rss,
  58. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  59. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  60. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  61. .get_board_info = qlcnic_83xx_get_port_info,
  62. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  63. };
  64. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  65. .config_bridged_mode = qlcnic_config_bridged_mode,
  66. .config_led = qlcnic_config_led,
  67. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  68. .napi_add = qlcnic_83xx_napi_add,
  69. .napi_del = qlcnic_83xx_napi_del,
  70. .shutdown = qlcnic_sriov_vf_shutdown,
  71. .resume = qlcnic_sriov_vf_resume,
  72. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  73. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  74. };
  75. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  76. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  77. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  78. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  79. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  80. };
  81. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  82. {
  83. return (val & (1 << QLC_BC_MSG)) ? true : false;
  84. }
  85. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  86. {
  87. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  88. }
  89. static inline bool qlcnic_sriov_flr_check(u32 val)
  90. {
  91. return (val & (1 << QLC_BC_FLR)) ? true : false;
  92. }
  93. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  94. {
  95. return (val >> 4) & 0xff;
  96. }
  97. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  98. {
  99. struct pci_dev *dev = adapter->pdev;
  100. int pos;
  101. u16 stride, offset;
  102. if (qlcnic_sriov_vf_check(adapter))
  103. return 0;
  104. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  105. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  106. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  107. return (dev->devfn + offset + stride * vf_id) & 0xff;
  108. }
  109. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  110. {
  111. struct qlcnic_sriov *sriov;
  112. struct qlcnic_back_channel *bc;
  113. struct workqueue_struct *wq;
  114. struct qlcnic_vport *vp;
  115. struct qlcnic_vf_info *vf;
  116. int err, i;
  117. if (!qlcnic_sriov_enable_check(adapter))
  118. return -EIO;
  119. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  120. if (!sriov)
  121. return -ENOMEM;
  122. adapter->ahw->sriov = sriov;
  123. sriov->num_vfs = num_vfs;
  124. bc = &sriov->bc;
  125. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  126. num_vfs, GFP_KERNEL);
  127. if (!sriov->vf_info) {
  128. err = -ENOMEM;
  129. goto qlcnic_free_sriov;
  130. }
  131. wq = create_singlethread_workqueue("bc-trans");
  132. if (wq == NULL) {
  133. err = -ENOMEM;
  134. dev_err(&adapter->pdev->dev,
  135. "Cannot create bc-trans workqueue\n");
  136. goto qlcnic_free_vf_info;
  137. }
  138. bc->bc_trans_wq = wq;
  139. wq = create_singlethread_workqueue("async");
  140. if (wq == NULL) {
  141. err = -ENOMEM;
  142. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  143. goto qlcnic_destroy_trans_wq;
  144. }
  145. bc->bc_async_wq = wq;
  146. INIT_LIST_HEAD(&bc->async_list);
  147. for (i = 0; i < num_vfs; i++) {
  148. vf = &sriov->vf_info[i];
  149. vf->adapter = adapter;
  150. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  151. mutex_init(&vf->send_cmd_lock);
  152. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  153. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  154. spin_lock_init(&vf->rcv_act.lock);
  155. spin_lock_init(&vf->rcv_pend.lock);
  156. init_completion(&vf->ch_free_cmpl);
  157. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  158. if (qlcnic_sriov_pf_check(adapter)) {
  159. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  160. if (!vp) {
  161. err = -ENOMEM;
  162. goto qlcnic_destroy_async_wq;
  163. }
  164. sriov->vf_info[i].vp = vp;
  165. vp->max_tx_bw = MAX_BW;
  166. vp->spoofchk = true;
  167. random_ether_addr(vp->mac);
  168. dev_info(&adapter->pdev->dev,
  169. "MAC Address %pM is configured for VF %d\n",
  170. vp->mac, i);
  171. }
  172. }
  173. return 0;
  174. qlcnic_destroy_async_wq:
  175. destroy_workqueue(bc->bc_async_wq);
  176. qlcnic_destroy_trans_wq:
  177. destroy_workqueue(bc->bc_trans_wq);
  178. qlcnic_free_vf_info:
  179. kfree(sriov->vf_info);
  180. qlcnic_free_sriov:
  181. kfree(adapter->ahw->sriov);
  182. return err;
  183. }
  184. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  185. {
  186. struct qlcnic_bc_trans *trans;
  187. struct qlcnic_cmd_args cmd;
  188. unsigned long flags;
  189. spin_lock_irqsave(&t_list->lock, flags);
  190. while (!list_empty(&t_list->wait_list)) {
  191. trans = list_first_entry(&t_list->wait_list,
  192. struct qlcnic_bc_trans, list);
  193. list_del(&trans->list);
  194. t_list->count--;
  195. cmd.req.arg = (u32 *)trans->req_pay;
  196. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  197. qlcnic_free_mbx_args(&cmd);
  198. qlcnic_sriov_cleanup_transaction(trans);
  199. }
  200. spin_unlock_irqrestore(&t_list->lock, flags);
  201. }
  202. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  203. {
  204. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  205. struct qlcnic_back_channel *bc = &sriov->bc;
  206. struct qlcnic_vf_info *vf;
  207. int i;
  208. if (!qlcnic_sriov_enable_check(adapter))
  209. return;
  210. qlcnic_sriov_cleanup_async_list(bc);
  211. destroy_workqueue(bc->bc_async_wq);
  212. for (i = 0; i < sriov->num_vfs; i++) {
  213. vf = &sriov->vf_info[i];
  214. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  215. cancel_work_sync(&vf->trans_work);
  216. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  217. }
  218. destroy_workqueue(bc->bc_trans_wq);
  219. for (i = 0; i < sriov->num_vfs; i++)
  220. kfree(sriov->vf_info[i].vp);
  221. kfree(sriov->vf_info);
  222. kfree(adapter->ahw->sriov);
  223. }
  224. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  225. {
  226. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  227. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  228. __qlcnic_sriov_cleanup(adapter);
  229. }
  230. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  231. {
  232. if (qlcnic_sriov_pf_check(adapter))
  233. qlcnic_sriov_pf_cleanup(adapter);
  234. if (qlcnic_sriov_vf_check(adapter))
  235. qlcnic_sriov_vf_cleanup(adapter);
  236. }
  237. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  238. u32 *pay, u8 pci_func, u8 size)
  239. {
  240. struct qlcnic_hardware_context *ahw = adapter->ahw;
  241. struct qlcnic_mailbox *mbx = ahw->mailbox;
  242. struct qlcnic_cmd_args cmd;
  243. unsigned long timeout;
  244. int err;
  245. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  246. cmd.hdr = hdr;
  247. cmd.pay = pay;
  248. cmd.pay_size = size;
  249. cmd.func_num = pci_func;
  250. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  251. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  252. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  253. if (err) {
  254. dev_err(&adapter->pdev->dev,
  255. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  256. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  257. ahw->op_mode);
  258. return err;
  259. }
  260. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  261. dev_err(&adapter->pdev->dev,
  262. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  263. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  264. ahw->op_mode);
  265. flush_workqueue(mbx->work_q);
  266. }
  267. return cmd.rsp_opcode;
  268. }
  269. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  270. {
  271. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  272. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  273. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  274. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  275. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  276. adapter->max_rds_rings = MAX_RDS_RINGS;
  277. }
  278. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  279. struct qlcnic_info *npar_info, u16 vport_id)
  280. {
  281. struct device *dev = &adapter->pdev->dev;
  282. struct qlcnic_cmd_args cmd;
  283. int err;
  284. u32 status;
  285. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  286. if (err)
  287. return err;
  288. cmd.req.arg[1] = vport_id << 16 | 0x1;
  289. err = qlcnic_issue_cmd(adapter, &cmd);
  290. if (err) {
  291. dev_err(&adapter->pdev->dev,
  292. "Failed to get vport info, err=%d\n", err);
  293. qlcnic_free_mbx_args(&cmd);
  294. return err;
  295. }
  296. status = cmd.rsp.arg[2] & 0xffff;
  297. if (status & BIT_0)
  298. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  299. if (status & BIT_1)
  300. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  301. if (status & BIT_2)
  302. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  303. if (status & BIT_3)
  304. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  305. if (status & BIT_4)
  306. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  307. if (status & BIT_5)
  308. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  309. if (status & BIT_6)
  310. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  311. if (status & BIT_7)
  312. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  313. if (status & BIT_8)
  314. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  315. if (status & BIT_9)
  316. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  317. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  318. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  319. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  320. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  321. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  322. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  323. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  324. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  325. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  326. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  327. npar_info->min_tx_bw, npar_info->max_tx_bw,
  328. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  329. npar_info->max_rx_mcast_mac_filters,
  330. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  331. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  332. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  333. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  334. npar_info->max_remote_ipv6_addrs);
  335. qlcnic_free_mbx_args(&cmd);
  336. return err;
  337. }
  338. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  339. struct qlcnic_cmd_args *cmd)
  340. {
  341. adapter->rx_pvid = (cmd->rsp.arg[1] >> 16) & 0xffff;
  342. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  343. return 0;
  344. }
  345. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  346. struct qlcnic_cmd_args *cmd)
  347. {
  348. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  349. int i, num_vlans;
  350. u16 *vlans;
  351. if (sriov->allowed_vlans)
  352. return 0;
  353. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  354. if (!sriov->any_vlan)
  355. return 0;
  356. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  357. num_vlans = sriov->num_allowed_vlans;
  358. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  359. if (!sriov->allowed_vlans)
  360. return -ENOMEM;
  361. vlans = (u16 *)&cmd->rsp.arg[3];
  362. for (i = 0; i < num_vlans; i++)
  363. sriov->allowed_vlans[i] = vlans[i];
  364. return 0;
  365. }
  366. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  367. {
  368. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  369. struct qlcnic_cmd_args cmd;
  370. int ret;
  371. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  372. if (ret)
  373. return ret;
  374. ret = qlcnic_issue_cmd(adapter, &cmd);
  375. if (ret) {
  376. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  377. ret);
  378. } else {
  379. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  380. switch (sriov->vlan_mode) {
  381. case QLC_GUEST_VLAN_MODE:
  382. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  383. break;
  384. case QLC_PVID_MODE:
  385. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  386. break;
  387. }
  388. }
  389. qlcnic_free_mbx_args(&cmd);
  390. return ret;
  391. }
  392. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  393. {
  394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  395. struct qlcnic_info nic_info;
  396. int err;
  397. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  398. if (err)
  399. return err;
  400. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  401. if (err)
  402. return -EIO;
  403. err = qlcnic_sriov_get_vf_acl(adapter);
  404. if (err)
  405. return err;
  406. if (qlcnic_83xx_get_port_info(adapter))
  407. return -EIO;
  408. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  409. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  410. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  411. adapter->ahw->fw_hal_version);
  412. ahw->physical_port = (u8) nic_info.phys_port;
  413. ahw->switch_mode = nic_info.switch_mode;
  414. ahw->max_mtu = nic_info.max_mtu;
  415. ahw->op_mode = nic_info.op_mode;
  416. ahw->capabilities = nic_info.capabilities;
  417. return 0;
  418. }
  419. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  420. int pci_using_dac)
  421. {
  422. int err;
  423. INIT_LIST_HEAD(&adapter->vf_mc_list);
  424. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  425. dev_warn(&adapter->pdev->dev,
  426. "Device does not support MSI interrupts\n");
  427. err = qlcnic_setup_intr(adapter, 1);
  428. if (err) {
  429. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  430. goto err_out_disable_msi;
  431. }
  432. err = qlcnic_83xx_setup_mbx_intr(adapter);
  433. if (err)
  434. goto err_out_disable_msi;
  435. err = qlcnic_sriov_init(adapter, 1);
  436. if (err)
  437. goto err_out_disable_mbx_intr;
  438. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  439. if (err)
  440. goto err_out_cleanup_sriov;
  441. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  442. if (err)
  443. goto err_out_disable_bc_intr;
  444. err = qlcnic_sriov_vf_init_driver(adapter);
  445. if (err)
  446. goto err_out_send_channel_term;
  447. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  448. if (err)
  449. goto err_out_send_channel_term;
  450. pci_set_drvdata(adapter->pdev, adapter);
  451. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  452. adapter->netdev->name);
  453. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  454. adapter->ahw->idc.delay);
  455. return 0;
  456. err_out_send_channel_term:
  457. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  458. err_out_disable_bc_intr:
  459. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  460. err_out_cleanup_sriov:
  461. __qlcnic_sriov_cleanup(adapter);
  462. err_out_disable_mbx_intr:
  463. qlcnic_83xx_free_mbx_intr(adapter);
  464. err_out_disable_msi:
  465. qlcnic_teardown_intr(adapter);
  466. return err;
  467. }
  468. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  469. {
  470. u32 state;
  471. do {
  472. msleep(20);
  473. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  474. return -EIO;
  475. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  476. } while (state != QLC_83XX_IDC_DEV_READY);
  477. return 0;
  478. }
  479. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  480. {
  481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  482. int err;
  483. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  484. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  485. ahw->reset_context = 0;
  486. adapter->fw_fail_cnt = 0;
  487. ahw->msix_supported = 1;
  488. adapter->need_fw_reset = 0;
  489. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  490. err = qlcnic_sriov_check_dev_ready(adapter);
  491. if (err)
  492. return err;
  493. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  494. if (err)
  495. return err;
  496. if (qlcnic_read_mac_addr(adapter))
  497. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  498. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  499. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  500. return 0;
  501. }
  502. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  503. {
  504. struct qlcnic_hardware_context *ahw = adapter->ahw;
  505. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  506. dev_info(&adapter->pdev->dev,
  507. "HAL Version: %d Non Privileged SRIOV function\n",
  508. ahw->fw_hal_version);
  509. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  510. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  511. return;
  512. }
  513. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  514. {
  515. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  516. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  517. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  518. }
  519. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  520. {
  521. u32 pay_size;
  522. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  523. if (pay_size)
  524. pay_size = QLC_BC_PAYLOAD_SZ;
  525. else
  526. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  527. return pay_size;
  528. }
  529. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  530. {
  531. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  532. u8 i;
  533. if (qlcnic_sriov_vf_check(adapter))
  534. return 0;
  535. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  536. if (vf_info[i].pci_func == pci_func)
  537. return i;
  538. }
  539. return -EINVAL;
  540. }
  541. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  542. {
  543. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  544. if (!*trans)
  545. return -ENOMEM;
  546. init_completion(&(*trans)->resp_cmpl);
  547. return 0;
  548. }
  549. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  550. u32 size)
  551. {
  552. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  553. if (!*hdr)
  554. return -ENOMEM;
  555. return 0;
  556. }
  557. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  558. {
  559. const struct qlcnic_mailbox_metadata *mbx_tbl;
  560. int i, size;
  561. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  562. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  563. for (i = 0; i < size; i++) {
  564. if (type == mbx_tbl[i].cmd) {
  565. mbx->op_type = QLC_BC_CMD;
  566. mbx->req.num = mbx_tbl[i].in_args;
  567. mbx->rsp.num = mbx_tbl[i].out_args;
  568. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  569. GFP_ATOMIC);
  570. if (!mbx->req.arg)
  571. return -ENOMEM;
  572. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  573. GFP_ATOMIC);
  574. if (!mbx->rsp.arg) {
  575. kfree(mbx->req.arg);
  576. mbx->req.arg = NULL;
  577. return -ENOMEM;
  578. }
  579. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  580. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  581. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  582. (3 << 29));
  583. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  584. return 0;
  585. }
  586. }
  587. return -EINVAL;
  588. }
  589. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  590. struct qlcnic_cmd_args *cmd,
  591. u16 seq, u8 msg_type)
  592. {
  593. struct qlcnic_bc_hdr *hdr;
  594. int i;
  595. u32 num_regs, bc_pay_sz;
  596. u16 remainder;
  597. u8 cmd_op, num_frags, t_num_frags;
  598. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  599. if (msg_type == QLC_BC_COMMAND) {
  600. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  601. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  602. num_regs = cmd->req.num;
  603. trans->req_pay_size = (num_regs * 4);
  604. num_regs = cmd->rsp.num;
  605. trans->rsp_pay_size = (num_regs * 4);
  606. cmd_op = cmd->req.arg[0] & 0xff;
  607. remainder = (trans->req_pay_size) % (bc_pay_sz);
  608. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  609. if (remainder)
  610. num_frags++;
  611. t_num_frags = num_frags;
  612. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  613. return -ENOMEM;
  614. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  615. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  616. if (remainder)
  617. num_frags++;
  618. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  619. return -ENOMEM;
  620. num_frags = t_num_frags;
  621. hdr = trans->req_hdr;
  622. } else {
  623. cmd->req.arg = (u32 *)trans->req_pay;
  624. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  625. cmd_op = cmd->req.arg[0] & 0xff;
  626. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  627. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  628. if (remainder)
  629. num_frags++;
  630. cmd->req.num = trans->req_pay_size / 4;
  631. cmd->rsp.num = trans->rsp_pay_size / 4;
  632. hdr = trans->rsp_hdr;
  633. cmd->op_type = trans->req_hdr->op_type;
  634. }
  635. trans->trans_id = seq;
  636. trans->cmd_id = cmd_op;
  637. for (i = 0; i < num_frags; i++) {
  638. hdr[i].version = 2;
  639. hdr[i].msg_type = msg_type;
  640. hdr[i].op_type = cmd->op_type;
  641. hdr[i].num_cmds = 1;
  642. hdr[i].num_frags = num_frags;
  643. hdr[i].frag_num = i + 1;
  644. hdr[i].cmd_op = cmd_op;
  645. hdr[i].seq_id = seq;
  646. }
  647. return 0;
  648. }
  649. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  650. {
  651. if (!trans)
  652. return;
  653. kfree(trans->req_hdr);
  654. kfree(trans->rsp_hdr);
  655. kfree(trans);
  656. }
  657. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  658. struct qlcnic_bc_trans *trans, u8 type)
  659. {
  660. struct qlcnic_trans_list *t_list;
  661. unsigned long flags;
  662. int ret = 0;
  663. if (type == QLC_BC_RESPONSE) {
  664. t_list = &vf->rcv_act;
  665. spin_lock_irqsave(&t_list->lock, flags);
  666. t_list->count--;
  667. list_del(&trans->list);
  668. if (t_list->count > 0)
  669. ret = 1;
  670. spin_unlock_irqrestore(&t_list->lock, flags);
  671. }
  672. if (type == QLC_BC_COMMAND) {
  673. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  674. msleep(100);
  675. vf->send_cmd = NULL;
  676. clear_bit(QLC_BC_VF_SEND, &vf->state);
  677. }
  678. return ret;
  679. }
  680. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  681. struct qlcnic_vf_info *vf,
  682. work_func_t func)
  683. {
  684. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  685. vf->adapter->need_fw_reset)
  686. return;
  687. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  688. }
  689. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  690. {
  691. struct completion *cmpl = &trans->resp_cmpl;
  692. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  693. trans->trans_state = QLC_END;
  694. else
  695. trans->trans_state = QLC_ABORT;
  696. return;
  697. }
  698. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  699. u8 type)
  700. {
  701. if (type == QLC_BC_RESPONSE) {
  702. trans->curr_rsp_frag++;
  703. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  704. trans->trans_state = QLC_INIT;
  705. else
  706. trans->trans_state = QLC_END;
  707. } else {
  708. trans->curr_req_frag++;
  709. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  710. trans->trans_state = QLC_INIT;
  711. else
  712. trans->trans_state = QLC_WAIT_FOR_RESP;
  713. }
  714. }
  715. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  716. u8 type)
  717. {
  718. struct qlcnic_vf_info *vf = trans->vf;
  719. struct completion *cmpl = &vf->ch_free_cmpl;
  720. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  721. trans->trans_state = QLC_ABORT;
  722. return;
  723. }
  724. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  725. qlcnic_sriov_handle_multi_frags(trans, type);
  726. }
  727. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  728. u32 *hdr, u32 *pay, u32 size)
  729. {
  730. struct qlcnic_hardware_context *ahw = adapter->ahw;
  731. u32 fw_mbx;
  732. u8 i, max = 2, hdr_size, j;
  733. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  734. max = (size / sizeof(u32)) + hdr_size;
  735. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  736. for (i = 2, j = 0; j < hdr_size; i++, j++)
  737. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  738. for (; j < max; i++, j++)
  739. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  740. }
  741. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  742. {
  743. int ret = -EBUSY;
  744. u32 timeout = 10000;
  745. do {
  746. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  747. ret = 0;
  748. break;
  749. }
  750. mdelay(1);
  751. } while (--timeout);
  752. return ret;
  753. }
  754. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  755. {
  756. struct qlcnic_vf_info *vf = trans->vf;
  757. u32 pay_size, hdr_size;
  758. u32 *hdr, *pay;
  759. int ret;
  760. u8 pci_func = trans->func_id;
  761. if (__qlcnic_sriov_issue_bc_post(vf))
  762. return -EBUSY;
  763. if (type == QLC_BC_COMMAND) {
  764. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  765. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  766. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  767. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  768. trans->curr_req_frag);
  769. pay_size = (pay_size / sizeof(u32));
  770. } else {
  771. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  772. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  773. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  774. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  775. trans->curr_rsp_frag);
  776. pay_size = (pay_size / sizeof(u32));
  777. }
  778. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  779. pci_func, pay_size);
  780. return ret;
  781. }
  782. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  783. struct qlcnic_vf_info *vf, u8 type)
  784. {
  785. bool flag = true;
  786. int err = -EIO;
  787. while (flag) {
  788. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  789. vf->adapter->need_fw_reset)
  790. trans->trans_state = QLC_ABORT;
  791. switch (trans->trans_state) {
  792. case QLC_INIT:
  793. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  794. if (qlcnic_sriov_issue_bc_post(trans, type))
  795. trans->trans_state = QLC_ABORT;
  796. break;
  797. case QLC_WAIT_FOR_CHANNEL_FREE:
  798. qlcnic_sriov_wait_for_channel_free(trans, type);
  799. break;
  800. case QLC_WAIT_FOR_RESP:
  801. qlcnic_sriov_wait_for_resp(trans);
  802. break;
  803. case QLC_END:
  804. err = 0;
  805. flag = false;
  806. break;
  807. case QLC_ABORT:
  808. err = -EIO;
  809. flag = false;
  810. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  811. break;
  812. default:
  813. err = -EIO;
  814. flag = false;
  815. }
  816. }
  817. return err;
  818. }
  819. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  820. struct qlcnic_bc_trans *trans, int pci_func)
  821. {
  822. struct qlcnic_vf_info *vf;
  823. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  824. if (index < 0)
  825. return -EIO;
  826. vf = &adapter->ahw->sriov->vf_info[index];
  827. trans->vf = vf;
  828. trans->func_id = pci_func;
  829. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  830. if (qlcnic_sriov_pf_check(adapter))
  831. return -EIO;
  832. if (qlcnic_sriov_vf_check(adapter) &&
  833. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  834. return -EIO;
  835. }
  836. mutex_lock(&vf->send_cmd_lock);
  837. vf->send_cmd = trans;
  838. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  839. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  840. mutex_unlock(&vf->send_cmd_lock);
  841. return err;
  842. }
  843. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  844. struct qlcnic_bc_trans *trans,
  845. struct qlcnic_cmd_args *cmd)
  846. {
  847. #ifdef CONFIG_QLCNIC_SRIOV
  848. if (qlcnic_sriov_pf_check(adapter)) {
  849. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  850. return;
  851. }
  852. #endif
  853. cmd->rsp.arg[0] |= (0x9 << 25);
  854. return;
  855. }
  856. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  857. {
  858. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  859. trans_work);
  860. struct qlcnic_bc_trans *trans = NULL;
  861. struct qlcnic_adapter *adapter = vf->adapter;
  862. struct qlcnic_cmd_args cmd;
  863. u8 req;
  864. if (adapter->need_fw_reset)
  865. return;
  866. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  867. return;
  868. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  869. trans = list_first_entry(&vf->rcv_act.wait_list,
  870. struct qlcnic_bc_trans, list);
  871. adapter = vf->adapter;
  872. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  873. QLC_BC_RESPONSE))
  874. goto cleanup_trans;
  875. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  876. trans->trans_state = QLC_INIT;
  877. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  878. cleanup_trans:
  879. qlcnic_free_mbx_args(&cmd);
  880. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  881. qlcnic_sriov_cleanup_transaction(trans);
  882. if (req)
  883. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  884. qlcnic_sriov_process_bc_cmd);
  885. }
  886. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  887. struct qlcnic_vf_info *vf)
  888. {
  889. struct qlcnic_bc_trans *trans;
  890. u32 pay_size;
  891. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  892. return;
  893. trans = vf->send_cmd;
  894. if (trans == NULL)
  895. goto clear_send;
  896. if (trans->trans_id != hdr->seq_id)
  897. goto clear_send;
  898. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  899. trans->curr_rsp_frag);
  900. qlcnic_sriov_pull_bc_msg(vf->adapter,
  901. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  902. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  903. pay_size);
  904. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  905. goto clear_send;
  906. complete(&trans->resp_cmpl);
  907. clear_send:
  908. clear_bit(QLC_BC_VF_SEND, &vf->state);
  909. }
  910. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  911. struct qlcnic_vf_info *vf,
  912. struct qlcnic_bc_trans *trans)
  913. {
  914. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  915. t_list->count++;
  916. list_add_tail(&trans->list, &t_list->wait_list);
  917. if (t_list->count == 1)
  918. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  919. qlcnic_sriov_process_bc_cmd);
  920. return 0;
  921. }
  922. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  923. struct qlcnic_vf_info *vf,
  924. struct qlcnic_bc_trans *trans)
  925. {
  926. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  927. spin_lock(&t_list->lock);
  928. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  929. spin_unlock(&t_list->lock);
  930. return 0;
  931. }
  932. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  933. struct qlcnic_vf_info *vf,
  934. struct qlcnic_bc_hdr *hdr)
  935. {
  936. struct qlcnic_bc_trans *trans = NULL;
  937. struct list_head *node;
  938. u32 pay_size, curr_frag;
  939. u8 found = 0, active = 0;
  940. spin_lock(&vf->rcv_pend.lock);
  941. if (vf->rcv_pend.count > 0) {
  942. list_for_each(node, &vf->rcv_pend.wait_list) {
  943. trans = list_entry(node, struct qlcnic_bc_trans, list);
  944. if (trans->trans_id == hdr->seq_id) {
  945. found = 1;
  946. break;
  947. }
  948. }
  949. }
  950. if (found) {
  951. curr_frag = trans->curr_req_frag;
  952. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  953. curr_frag);
  954. qlcnic_sriov_pull_bc_msg(vf->adapter,
  955. (u32 *)(trans->req_hdr + curr_frag),
  956. (u32 *)(trans->req_pay + curr_frag),
  957. pay_size);
  958. trans->curr_req_frag++;
  959. if (trans->curr_req_frag >= hdr->num_frags) {
  960. vf->rcv_pend.count--;
  961. list_del(&trans->list);
  962. active = 1;
  963. }
  964. }
  965. spin_unlock(&vf->rcv_pend.lock);
  966. if (active)
  967. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  968. qlcnic_sriov_cleanup_transaction(trans);
  969. return;
  970. }
  971. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  972. struct qlcnic_bc_hdr *hdr,
  973. struct qlcnic_vf_info *vf)
  974. {
  975. struct qlcnic_bc_trans *trans;
  976. struct qlcnic_adapter *adapter = vf->adapter;
  977. struct qlcnic_cmd_args cmd;
  978. u32 pay_size;
  979. int err;
  980. u8 cmd_op;
  981. if (adapter->need_fw_reset)
  982. return;
  983. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  984. hdr->op_type != QLC_BC_CMD &&
  985. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  986. return;
  987. if (hdr->frag_num > 1) {
  988. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  989. return;
  990. }
  991. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  992. cmd_op = hdr->cmd_op;
  993. if (qlcnic_sriov_alloc_bc_trans(&trans))
  994. return;
  995. if (hdr->op_type == QLC_BC_CMD)
  996. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  997. else
  998. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  999. if (err) {
  1000. qlcnic_sriov_cleanup_transaction(trans);
  1001. return;
  1002. }
  1003. cmd.op_type = hdr->op_type;
  1004. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1005. QLC_BC_COMMAND)) {
  1006. qlcnic_free_mbx_args(&cmd);
  1007. qlcnic_sriov_cleanup_transaction(trans);
  1008. return;
  1009. }
  1010. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1011. trans->curr_req_frag);
  1012. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1013. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1014. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1015. pay_size);
  1016. trans->func_id = vf->pci_func;
  1017. trans->vf = vf;
  1018. trans->trans_id = hdr->seq_id;
  1019. trans->curr_req_frag++;
  1020. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1021. return;
  1022. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1023. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1024. qlcnic_free_mbx_args(&cmd);
  1025. qlcnic_sriov_cleanup_transaction(trans);
  1026. }
  1027. } else {
  1028. spin_lock(&vf->rcv_pend.lock);
  1029. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1030. vf->rcv_pend.count++;
  1031. spin_unlock(&vf->rcv_pend.lock);
  1032. }
  1033. }
  1034. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1035. struct qlcnic_vf_info *vf)
  1036. {
  1037. struct qlcnic_bc_hdr hdr;
  1038. u32 *ptr = (u32 *)&hdr;
  1039. u8 msg_type, i;
  1040. for (i = 2; i < 6; i++)
  1041. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1042. msg_type = hdr.msg_type;
  1043. switch (msg_type) {
  1044. case QLC_BC_COMMAND:
  1045. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1046. break;
  1047. case QLC_BC_RESPONSE:
  1048. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1049. break;
  1050. }
  1051. }
  1052. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1053. struct qlcnic_vf_info *vf)
  1054. {
  1055. struct qlcnic_adapter *adapter = vf->adapter;
  1056. if (qlcnic_sriov_pf_check(adapter))
  1057. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1058. else
  1059. dev_err(&adapter->pdev->dev,
  1060. "Invalid event to VF. VF should not get FLR event\n");
  1061. }
  1062. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1063. {
  1064. struct qlcnic_vf_info *vf;
  1065. struct qlcnic_sriov *sriov;
  1066. int index;
  1067. u8 pci_func;
  1068. sriov = adapter->ahw->sriov;
  1069. pci_func = qlcnic_sriov_target_func_id(event);
  1070. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1071. if (index < 0)
  1072. return;
  1073. vf = &sriov->vf_info[index];
  1074. vf->pci_func = pci_func;
  1075. if (qlcnic_sriov_channel_free_check(event))
  1076. complete(&vf->ch_free_cmpl);
  1077. if (qlcnic_sriov_flr_check(event)) {
  1078. qlcnic_sriov_handle_flr_event(sriov, vf);
  1079. return;
  1080. }
  1081. if (qlcnic_sriov_bc_msg_check(event))
  1082. qlcnic_sriov_handle_msg_event(sriov, vf);
  1083. }
  1084. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1085. {
  1086. struct qlcnic_cmd_args cmd;
  1087. int err;
  1088. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1089. return 0;
  1090. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1091. return -ENOMEM;
  1092. if (enable)
  1093. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1094. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1095. if (err != QLCNIC_RCODE_SUCCESS) {
  1096. dev_err(&adapter->pdev->dev,
  1097. "Failed to %s bc events, err=%d\n",
  1098. (enable ? "enable" : "disable"), err);
  1099. }
  1100. qlcnic_free_mbx_args(&cmd);
  1101. return err;
  1102. }
  1103. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1104. struct qlcnic_bc_trans *trans)
  1105. {
  1106. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1107. u32 state;
  1108. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1109. if (state == QLC_83XX_IDC_DEV_READY) {
  1110. msleep(20);
  1111. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1112. trans->trans_state = QLC_INIT;
  1113. if (++adapter->fw_fail_cnt > max)
  1114. return -EIO;
  1115. else
  1116. return 0;
  1117. }
  1118. return -EIO;
  1119. }
  1120. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1121. struct qlcnic_cmd_args *cmd)
  1122. {
  1123. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1124. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1125. struct device *dev = &adapter->pdev->dev;
  1126. struct qlcnic_bc_trans *trans;
  1127. int err;
  1128. u32 rsp_data, opcode, mbx_err_code, rsp;
  1129. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1130. u8 func = ahw->pci_func;
  1131. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1132. if (rsp)
  1133. return rsp;
  1134. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1135. if (rsp)
  1136. goto cleanup_transaction;
  1137. retry:
  1138. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1139. rsp = -EIO;
  1140. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1141. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1142. goto err_out;
  1143. }
  1144. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1145. if (err) {
  1146. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1147. (cmd->req.arg[0] & 0xffff), func);
  1148. rsp = QLCNIC_RCODE_TIMEOUT;
  1149. /* After adapter reset PF driver may take some time to
  1150. * respond to VF's request. Retry request till maximum retries.
  1151. */
  1152. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1153. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1154. goto retry;
  1155. goto err_out;
  1156. }
  1157. rsp_data = cmd->rsp.arg[0];
  1158. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1159. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1160. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1161. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1162. rsp = QLCNIC_RCODE_SUCCESS;
  1163. } else {
  1164. rsp = mbx_err_code;
  1165. if (!rsp)
  1166. rsp = 1;
  1167. dev_err(dev,
  1168. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1169. opcode, mbx_err_code, func);
  1170. }
  1171. err_out:
  1172. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1173. ahw->reset_context = 1;
  1174. adapter->need_fw_reset = 1;
  1175. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1176. }
  1177. cleanup_transaction:
  1178. qlcnic_sriov_cleanup_transaction(trans);
  1179. return rsp;
  1180. }
  1181. int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1182. {
  1183. struct qlcnic_cmd_args cmd;
  1184. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1185. int ret;
  1186. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1187. return -ENOMEM;
  1188. ret = qlcnic_issue_cmd(adapter, &cmd);
  1189. if (ret) {
  1190. dev_err(&adapter->pdev->dev,
  1191. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1192. ret);
  1193. goto out;
  1194. }
  1195. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1196. if (cmd.rsp.arg[0] >> 25 == 2)
  1197. return 2;
  1198. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1199. set_bit(QLC_BC_VF_STATE, &vf->state);
  1200. else
  1201. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1202. out:
  1203. qlcnic_free_mbx_args(&cmd);
  1204. return ret;
  1205. }
  1206. void qlcnic_vf_add_mc_list(struct net_device *netdev, u16 vlan)
  1207. {
  1208. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1209. struct qlcnic_mac_list_s *cur;
  1210. struct list_head *head, tmp_list;
  1211. INIT_LIST_HEAD(&tmp_list);
  1212. head = &adapter->vf_mc_list;
  1213. netif_addr_lock_bh(netdev);
  1214. while (!list_empty(head)) {
  1215. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1216. list_move(&cur->list, &tmp_list);
  1217. }
  1218. netif_addr_unlock_bh(netdev);
  1219. while (!list_empty(&tmp_list)) {
  1220. cur = list_entry((&tmp_list)->next,
  1221. struct qlcnic_mac_list_s, list);
  1222. qlcnic_nic_add_mac(adapter, cur->mac_addr, vlan);
  1223. list_del(&cur->list);
  1224. kfree(cur);
  1225. }
  1226. }
  1227. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1228. {
  1229. struct list_head *head = &bc->async_list;
  1230. struct qlcnic_async_work_list *entry;
  1231. while (!list_empty(head)) {
  1232. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1233. list);
  1234. cancel_work_sync(&entry->work);
  1235. list_del(&entry->list);
  1236. kfree(entry);
  1237. }
  1238. }
  1239. static void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1240. {
  1241. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1242. u16 vlan;
  1243. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1244. return;
  1245. vlan = adapter->ahw->sriov->vlan;
  1246. __qlcnic_set_multi(netdev, vlan);
  1247. }
  1248. static void qlcnic_sriov_handle_async_multi(struct work_struct *work)
  1249. {
  1250. struct qlcnic_async_work_list *entry;
  1251. struct net_device *netdev;
  1252. entry = container_of(work, struct qlcnic_async_work_list, work);
  1253. netdev = (struct net_device *)entry->ptr;
  1254. qlcnic_sriov_vf_set_multi(netdev);
  1255. return;
  1256. }
  1257. static struct qlcnic_async_work_list *
  1258. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1259. {
  1260. struct list_head *node;
  1261. struct qlcnic_async_work_list *entry = NULL;
  1262. u8 empty = 0;
  1263. list_for_each(node, &bc->async_list) {
  1264. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1265. if (!work_pending(&entry->work)) {
  1266. empty = 1;
  1267. break;
  1268. }
  1269. }
  1270. if (!empty) {
  1271. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1272. GFP_ATOMIC);
  1273. if (entry == NULL)
  1274. return NULL;
  1275. list_add_tail(&entry->list, &bc->async_list);
  1276. }
  1277. return entry;
  1278. }
  1279. static void qlcnic_sriov_schedule_bc_async_work(struct qlcnic_back_channel *bc,
  1280. work_func_t func, void *data)
  1281. {
  1282. struct qlcnic_async_work_list *entry = NULL;
  1283. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1284. if (!entry)
  1285. return;
  1286. entry->ptr = data;
  1287. INIT_WORK(&entry->work, func);
  1288. queue_work(bc->bc_async_wq, &entry->work);
  1289. }
  1290. void qlcnic_sriov_vf_schedule_multi(struct net_device *netdev)
  1291. {
  1292. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1293. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1294. if (adapter->need_fw_reset)
  1295. return;
  1296. qlcnic_sriov_schedule_bc_async_work(bc, qlcnic_sriov_handle_async_multi,
  1297. netdev);
  1298. }
  1299. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1300. {
  1301. int err;
  1302. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1303. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1304. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1305. if (err)
  1306. return err;
  1307. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1308. if (err)
  1309. goto err_out_cleanup_bc_intr;
  1310. err = qlcnic_sriov_vf_init_driver(adapter);
  1311. if (err)
  1312. goto err_out_term_channel;
  1313. return 0;
  1314. err_out_term_channel:
  1315. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1316. err_out_cleanup_bc_intr:
  1317. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1318. return err;
  1319. }
  1320. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1321. {
  1322. struct net_device *netdev = adapter->netdev;
  1323. if (netif_running(netdev)) {
  1324. if (!qlcnic_up(adapter, netdev))
  1325. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1326. }
  1327. netif_device_attach(netdev);
  1328. }
  1329. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1330. {
  1331. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1332. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1333. struct net_device *netdev = adapter->netdev;
  1334. u8 i, max_ints = ahw->num_msix - 1;
  1335. netif_device_detach(netdev);
  1336. qlcnic_83xx_detach_mailbox_work(adapter);
  1337. qlcnic_83xx_disable_mbx_intr(adapter);
  1338. if (netif_running(netdev))
  1339. qlcnic_down(adapter, netdev);
  1340. for (i = 0; i < max_ints; i++) {
  1341. intr_tbl[i].id = i;
  1342. intr_tbl[i].enabled = 0;
  1343. intr_tbl[i].src = 0;
  1344. }
  1345. ahw->reset_context = 0;
  1346. }
  1347. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1348. {
  1349. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1350. struct device *dev = &adapter->pdev->dev;
  1351. struct qlc_83xx_idc *idc = &ahw->idc;
  1352. u8 func = ahw->pci_func;
  1353. u32 state;
  1354. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1355. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1356. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1357. qlcnic_sriov_vf_attach(adapter);
  1358. adapter->fw_fail_cnt = 0;
  1359. dev_info(dev,
  1360. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1361. __func__, func);
  1362. } else {
  1363. dev_err(dev,
  1364. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1365. __func__, func);
  1366. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1367. dev_info(dev, "Current state 0x%x after FW reset\n",
  1368. state);
  1369. }
  1370. }
  1371. return 0;
  1372. }
  1373. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1374. {
  1375. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1376. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1377. struct device *dev = &adapter->pdev->dev;
  1378. struct qlc_83xx_idc *idc = &ahw->idc;
  1379. u8 func = ahw->pci_func;
  1380. u32 state;
  1381. adapter->reset_ctx_cnt++;
  1382. /* Skip the context reset and check if FW is hung */
  1383. if (adapter->reset_ctx_cnt < 3) {
  1384. adapter->need_fw_reset = 1;
  1385. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1386. dev_info(dev,
  1387. "Resetting context, wait here to check if FW is in failed state\n");
  1388. return 0;
  1389. }
  1390. /* Check if number of resets exceed the threshold.
  1391. * If it exceeds the threshold just fail the VF.
  1392. */
  1393. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1394. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1395. adapter->tx_timeo_cnt = 0;
  1396. adapter->fw_fail_cnt = 0;
  1397. adapter->reset_ctx_cnt = 0;
  1398. qlcnic_sriov_vf_detach(adapter);
  1399. dev_err(dev,
  1400. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1401. return -EIO;
  1402. }
  1403. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1404. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1405. __func__, adapter->reset_ctx_cnt, func);
  1406. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1407. adapter->need_fw_reset = 1;
  1408. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1409. qlcnic_sriov_vf_detach(adapter);
  1410. adapter->need_fw_reset = 0;
  1411. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1412. qlcnic_sriov_vf_attach(adapter);
  1413. adapter->tx_timeo_cnt = 0;
  1414. adapter->reset_ctx_cnt = 0;
  1415. adapter->fw_fail_cnt = 0;
  1416. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1417. } else {
  1418. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1419. __func__, func);
  1420. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1421. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1422. }
  1423. return 0;
  1424. }
  1425. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1426. {
  1427. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1428. int ret = 0;
  1429. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1430. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1431. else if (ahw->reset_context)
  1432. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1433. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1434. return ret;
  1435. }
  1436. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1437. {
  1438. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1439. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1440. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1441. qlcnic_sriov_vf_detach(adapter);
  1442. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1443. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1444. return -EIO;
  1445. }
  1446. static int
  1447. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1448. {
  1449. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1450. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1451. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1452. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1453. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1454. adapter->tx_timeo_cnt = 0;
  1455. adapter->reset_ctx_cnt = 0;
  1456. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1457. qlcnic_sriov_vf_detach(adapter);
  1458. }
  1459. return 0;
  1460. }
  1461. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1462. {
  1463. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1464. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1465. u8 func = adapter->ahw->pci_func;
  1466. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1467. dev_err(&adapter->pdev->dev,
  1468. "Firmware hang detected by VF 0x%x\n", func);
  1469. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1470. adapter->tx_timeo_cnt = 0;
  1471. adapter->reset_ctx_cnt = 0;
  1472. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1473. qlcnic_sriov_vf_detach(adapter);
  1474. }
  1475. return 0;
  1476. }
  1477. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1478. {
  1479. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1480. return 0;
  1481. }
  1482. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1483. {
  1484. struct qlcnic_adapter *adapter;
  1485. struct qlc_83xx_idc *idc;
  1486. int ret = 0;
  1487. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1488. idc = &adapter->ahw->idc;
  1489. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1490. switch (idc->curr_state) {
  1491. case QLC_83XX_IDC_DEV_READY:
  1492. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1493. break;
  1494. case QLC_83XX_IDC_DEV_NEED_RESET:
  1495. case QLC_83XX_IDC_DEV_INIT:
  1496. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1497. break;
  1498. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1499. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1500. break;
  1501. case QLC_83XX_IDC_DEV_FAILED:
  1502. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1503. break;
  1504. case QLC_83XX_IDC_DEV_QUISCENT:
  1505. break;
  1506. default:
  1507. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1508. }
  1509. idc->prev_state = idc->curr_state;
  1510. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1511. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1512. idc->delay);
  1513. }
  1514. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1515. {
  1516. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1517. msleep(20);
  1518. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1519. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1520. cancel_delayed_work_sync(&adapter->fw_work);
  1521. }
  1522. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_sriov *sriov,
  1523. u16 vid, u8 enable)
  1524. {
  1525. u16 vlan = sriov->vlan;
  1526. u8 allowed = 0;
  1527. int i;
  1528. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1529. return -EINVAL;
  1530. if (enable) {
  1531. if (vlan)
  1532. return -EINVAL;
  1533. if (sriov->any_vlan) {
  1534. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1535. if (sriov->allowed_vlans[i] == vid)
  1536. allowed = 1;
  1537. }
  1538. if (!allowed)
  1539. return -EINVAL;
  1540. }
  1541. } else {
  1542. if (!vlan || vlan != vid)
  1543. return -EINVAL;
  1544. }
  1545. return 0;
  1546. }
  1547. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1548. u16 vid, u8 enable)
  1549. {
  1550. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1551. struct qlcnic_cmd_args cmd;
  1552. int ret;
  1553. if (vid == 0)
  1554. return 0;
  1555. ret = qlcnic_sriov_validate_vlan_cfg(sriov, vid, enable);
  1556. if (ret)
  1557. return ret;
  1558. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1559. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1560. if (ret)
  1561. return ret;
  1562. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1563. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1564. ret = qlcnic_issue_cmd(adapter, &cmd);
  1565. if (ret) {
  1566. dev_err(&adapter->pdev->dev,
  1567. "Failed to configure guest VLAN, err=%d\n", ret);
  1568. } else {
  1569. qlcnic_free_mac_list(adapter);
  1570. if (enable)
  1571. sriov->vlan = vid;
  1572. else
  1573. sriov->vlan = 0;
  1574. qlcnic_sriov_vf_set_multi(adapter->netdev);
  1575. }
  1576. qlcnic_free_mbx_args(&cmd);
  1577. return ret;
  1578. }
  1579. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1580. {
  1581. struct list_head *head = &adapter->mac_list;
  1582. struct qlcnic_mac_list_s *cur;
  1583. u16 vlan;
  1584. vlan = adapter->ahw->sriov->vlan;
  1585. while (!list_empty(head)) {
  1586. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1587. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  1588. vlan, QLCNIC_MAC_DEL);
  1589. list_del(&cur->list);
  1590. kfree(cur);
  1591. }
  1592. }
  1593. int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1594. {
  1595. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1596. struct net_device *netdev = adapter->netdev;
  1597. int retval;
  1598. netif_device_detach(netdev);
  1599. qlcnic_cancel_idc_work(adapter);
  1600. if (netif_running(netdev))
  1601. qlcnic_down(adapter, netdev);
  1602. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1603. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1604. qlcnic_83xx_disable_mbx_intr(adapter);
  1605. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1606. retval = pci_save_state(pdev);
  1607. if (retval)
  1608. return retval;
  1609. return 0;
  1610. }
  1611. int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1612. {
  1613. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1614. struct net_device *netdev = adapter->netdev;
  1615. int err;
  1616. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1617. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1618. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1619. if (err)
  1620. return err;
  1621. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1622. if (!err) {
  1623. if (netif_running(netdev)) {
  1624. err = qlcnic_up(adapter, netdev);
  1625. if (!err)
  1626. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1627. }
  1628. }
  1629. netif_device_attach(netdev);
  1630. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1631. idc->delay);
  1632. return err;
  1633. }