qlcnic_init.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. struct crb_addr_pair {
  10. u32 addr;
  11. u32 data;
  12. };
  13. #define QLCNIC_MAX_CRB_XFORM 60
  14. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  15. #define crb_addr_transform(name) \
  16. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  17. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  18. #define QLCNIC_ADDR_ERROR (0xffffffff)
  19. static int
  20. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  21. static void crb_addr_transform_setup(void)
  22. {
  23. crb_addr_transform(XDMA);
  24. crb_addr_transform(TIMR);
  25. crb_addr_transform(SRE);
  26. crb_addr_transform(SQN3);
  27. crb_addr_transform(SQN2);
  28. crb_addr_transform(SQN1);
  29. crb_addr_transform(SQN0);
  30. crb_addr_transform(SQS3);
  31. crb_addr_transform(SQS2);
  32. crb_addr_transform(SQS1);
  33. crb_addr_transform(SQS0);
  34. crb_addr_transform(RPMX7);
  35. crb_addr_transform(RPMX6);
  36. crb_addr_transform(RPMX5);
  37. crb_addr_transform(RPMX4);
  38. crb_addr_transform(RPMX3);
  39. crb_addr_transform(RPMX2);
  40. crb_addr_transform(RPMX1);
  41. crb_addr_transform(RPMX0);
  42. crb_addr_transform(ROMUSB);
  43. crb_addr_transform(SN);
  44. crb_addr_transform(QMN);
  45. crb_addr_transform(QMS);
  46. crb_addr_transform(PGNI);
  47. crb_addr_transform(PGND);
  48. crb_addr_transform(PGN3);
  49. crb_addr_transform(PGN2);
  50. crb_addr_transform(PGN1);
  51. crb_addr_transform(PGN0);
  52. crb_addr_transform(PGSI);
  53. crb_addr_transform(PGSD);
  54. crb_addr_transform(PGS3);
  55. crb_addr_transform(PGS2);
  56. crb_addr_transform(PGS1);
  57. crb_addr_transform(PGS0);
  58. crb_addr_transform(PS);
  59. crb_addr_transform(PH);
  60. crb_addr_transform(NIU);
  61. crb_addr_transform(I2Q);
  62. crb_addr_transform(EG);
  63. crb_addr_transform(MN);
  64. crb_addr_transform(MS);
  65. crb_addr_transform(CAS2);
  66. crb_addr_transform(CAS1);
  67. crb_addr_transform(CAS0);
  68. crb_addr_transform(CAM);
  69. crb_addr_transform(C2C1);
  70. crb_addr_transform(C2C0);
  71. crb_addr_transform(SMB);
  72. crb_addr_transform(OCM0);
  73. crb_addr_transform(I2C0);
  74. }
  75. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  76. {
  77. struct qlcnic_recv_context *recv_ctx;
  78. struct qlcnic_host_rds_ring *rds_ring;
  79. struct qlcnic_rx_buffer *rx_buf;
  80. int i, ring;
  81. recv_ctx = adapter->recv_ctx;
  82. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  83. rds_ring = &recv_ctx->rds_rings[ring];
  84. for (i = 0; i < rds_ring->num_desc; ++i) {
  85. rx_buf = &(rds_ring->rx_buf_arr[i]);
  86. if (rx_buf->skb == NULL)
  87. continue;
  88. pci_unmap_single(adapter->pdev,
  89. rx_buf->dma,
  90. rds_ring->dma_size,
  91. PCI_DMA_FROMDEVICE);
  92. dev_kfree_skb_any(rx_buf->skb);
  93. }
  94. }
  95. }
  96. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  97. {
  98. struct qlcnic_recv_context *recv_ctx;
  99. struct qlcnic_host_rds_ring *rds_ring;
  100. struct qlcnic_rx_buffer *rx_buf;
  101. int i, ring;
  102. recv_ctx = adapter->recv_ctx;
  103. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  104. rds_ring = &recv_ctx->rds_rings[ring];
  105. INIT_LIST_HEAD(&rds_ring->free_list);
  106. rx_buf = rds_ring->rx_buf_arr;
  107. for (i = 0; i < rds_ring->num_desc; i++) {
  108. list_add_tail(&rx_buf->list,
  109. &rds_ring->free_list);
  110. rx_buf++;
  111. }
  112. }
  113. }
  114. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter)
  115. {
  116. struct qlcnic_cmd_buffer *cmd_buf;
  117. struct qlcnic_skb_frag *buffrag;
  118. int i, j;
  119. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  120. cmd_buf = tx_ring->cmd_buf_arr;
  121. for (i = 0; i < tx_ring->num_desc; i++) {
  122. buffrag = cmd_buf->frag_array;
  123. if (buffrag->dma) {
  124. pci_unmap_single(adapter->pdev, buffrag->dma,
  125. buffrag->length, PCI_DMA_TODEVICE);
  126. buffrag->dma = 0ULL;
  127. }
  128. for (j = 1; j < cmd_buf->frag_count; j++) {
  129. buffrag++;
  130. if (buffrag->dma) {
  131. pci_unmap_page(adapter->pdev, buffrag->dma,
  132. buffrag->length,
  133. PCI_DMA_TODEVICE);
  134. buffrag->dma = 0ULL;
  135. }
  136. }
  137. if (cmd_buf->skb) {
  138. dev_kfree_skb_any(cmd_buf->skb);
  139. cmd_buf->skb = NULL;
  140. }
  141. cmd_buf++;
  142. }
  143. }
  144. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  145. {
  146. struct qlcnic_recv_context *recv_ctx;
  147. struct qlcnic_host_rds_ring *rds_ring;
  148. int ring;
  149. recv_ctx = adapter->recv_ctx;
  150. if (recv_ctx->rds_rings == NULL)
  151. return;
  152. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  153. rds_ring = &recv_ctx->rds_rings[ring];
  154. vfree(rds_ring->rx_buf_arr);
  155. rds_ring->rx_buf_arr = NULL;
  156. }
  157. kfree(recv_ctx->rds_rings);
  158. }
  159. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  160. {
  161. struct qlcnic_recv_context *recv_ctx;
  162. struct qlcnic_host_rds_ring *rds_ring;
  163. struct qlcnic_host_sds_ring *sds_ring;
  164. struct qlcnic_rx_buffer *rx_buf;
  165. int ring, i;
  166. recv_ctx = adapter->recv_ctx;
  167. rds_ring = kcalloc(adapter->max_rds_rings,
  168. sizeof(struct qlcnic_host_rds_ring), GFP_KERNEL);
  169. if (rds_ring == NULL)
  170. goto err_out;
  171. recv_ctx->rds_rings = rds_ring;
  172. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  173. rds_ring = &recv_ctx->rds_rings[ring];
  174. switch (ring) {
  175. case RCV_RING_NORMAL:
  176. rds_ring->num_desc = adapter->num_rxd;
  177. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  178. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  179. break;
  180. case RCV_RING_JUMBO:
  181. rds_ring->num_desc = adapter->num_jumbo_rxd;
  182. rds_ring->dma_size =
  183. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  184. if (adapter->ahw->capabilities &
  185. QLCNIC_FW_CAPABILITY_HW_LRO)
  186. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  187. rds_ring->skb_size =
  188. rds_ring->dma_size + NET_IP_ALIGN;
  189. break;
  190. }
  191. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  192. if (rds_ring->rx_buf_arr == NULL)
  193. goto err_out;
  194. INIT_LIST_HEAD(&rds_ring->free_list);
  195. /*
  196. * Now go through all of them, set reference handles
  197. * and put them in the queues.
  198. */
  199. rx_buf = rds_ring->rx_buf_arr;
  200. for (i = 0; i < rds_ring->num_desc; i++) {
  201. list_add_tail(&rx_buf->list,
  202. &rds_ring->free_list);
  203. rx_buf->ref_handle = i;
  204. rx_buf++;
  205. }
  206. spin_lock_init(&rds_ring->lock);
  207. }
  208. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  209. sds_ring = &recv_ctx->sds_rings[ring];
  210. sds_ring->irq = adapter->msix_entries[ring].vector;
  211. sds_ring->adapter = adapter;
  212. sds_ring->num_desc = adapter->num_rxd;
  213. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  214. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  215. }
  216. return 0;
  217. err_out:
  218. qlcnic_free_sw_resources(adapter);
  219. return -ENOMEM;
  220. }
  221. /*
  222. * Utility to translate from internal Phantom CRB address
  223. * to external PCI CRB address.
  224. */
  225. static u32 qlcnic_decode_crb_addr(u32 addr)
  226. {
  227. int i;
  228. u32 base_addr, offset, pci_base;
  229. crb_addr_transform_setup();
  230. pci_base = QLCNIC_ADDR_ERROR;
  231. base_addr = addr & 0xfff00000;
  232. offset = addr & 0x000fffff;
  233. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  234. if (crb_addr_xform[i] == base_addr) {
  235. pci_base = i << 20;
  236. break;
  237. }
  238. }
  239. if (pci_base == QLCNIC_ADDR_ERROR)
  240. return pci_base;
  241. else
  242. return pci_base + offset;
  243. }
  244. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  245. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  246. {
  247. long timeout = 0;
  248. long done = 0;
  249. int err = 0;
  250. cond_resched();
  251. while (done == 0) {
  252. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS, &err);
  253. done &= 2;
  254. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  255. dev_err(&adapter->pdev->dev,
  256. "Timeout reached waiting for rom done");
  257. return -EIO;
  258. }
  259. udelay(1);
  260. }
  261. return 0;
  262. }
  263. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  264. u32 addr, u32 *valp)
  265. {
  266. int err = 0;
  267. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  268. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  269. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  270. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  271. if (qlcnic_wait_rom_done(adapter)) {
  272. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  273. return -EIO;
  274. }
  275. /* reset abyte_cnt and dummy_byte_cnt */
  276. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  277. udelay(10);
  278. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  279. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA, &err);
  280. if (err == -EIO)
  281. return err;
  282. return 0;
  283. }
  284. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  285. u8 *bytes, size_t size)
  286. {
  287. int addridx;
  288. int ret = 0;
  289. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  290. int v;
  291. ret = do_rom_fast_read(adapter, addridx, &v);
  292. if (ret != 0)
  293. break;
  294. *(__le32 *)bytes = cpu_to_le32(v);
  295. bytes += 4;
  296. }
  297. return ret;
  298. }
  299. int
  300. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  301. u8 *bytes, size_t size)
  302. {
  303. int ret;
  304. ret = qlcnic_rom_lock(adapter);
  305. if (ret < 0)
  306. return ret;
  307. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  308. qlcnic_rom_unlock(adapter);
  309. return ret;
  310. }
  311. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  312. {
  313. int ret;
  314. if (qlcnic_rom_lock(adapter) != 0)
  315. return -EIO;
  316. ret = do_rom_fast_read(adapter, addr, valp);
  317. qlcnic_rom_unlock(adapter);
  318. return ret;
  319. }
  320. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  321. {
  322. int addr, err = 0;
  323. int i, n, init_delay;
  324. struct crb_addr_pair *buf;
  325. unsigned offset;
  326. u32 off, val;
  327. struct pci_dev *pdev = adapter->pdev;
  328. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, 0);
  329. QLC_SHARED_REG_WR32(adapter, QLCNIC_RCVPEG_STATE, 0);
  330. /* Halt all the indiviual PEGs and other blocks */
  331. /* disable all I2Q */
  332. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  333. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  334. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  335. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  336. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  337. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  338. /* disable all niu interrupts */
  339. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  340. /* disable xge rx/tx */
  341. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  342. /* disable xg1 rx/tx */
  343. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  344. /* disable sideband mac */
  345. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  346. /* disable ap0 mac */
  347. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  348. /* disable ap1 mac */
  349. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  350. /* halt sre */
  351. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000, &err);
  352. if (err == -EIO)
  353. return err;
  354. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  355. /* halt epg */
  356. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  357. /* halt timers */
  358. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  359. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  360. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  361. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  362. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  363. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  364. /* halt pegs */
  365. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  366. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  367. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  368. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  369. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  370. msleep(20);
  371. qlcnic_rom_unlock(adapter);
  372. /* big hammer don't reset CAM block on reset */
  373. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  374. /* Init HW CRB block */
  375. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  376. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  377. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  378. return -EIO;
  379. }
  380. offset = n & 0xffffU;
  381. n = (n >> 16) & 0xffffU;
  382. if (n >= 1024) {
  383. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  384. return -EIO;
  385. }
  386. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  387. if (buf == NULL)
  388. return -ENOMEM;
  389. for (i = 0; i < n; i++) {
  390. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  391. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  392. kfree(buf);
  393. return -EIO;
  394. }
  395. buf[i].addr = addr;
  396. buf[i].data = val;
  397. }
  398. for (i = 0; i < n; i++) {
  399. off = qlcnic_decode_crb_addr(buf[i].addr);
  400. if (off == QLCNIC_ADDR_ERROR) {
  401. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  402. buf[i].addr);
  403. continue;
  404. }
  405. off += QLCNIC_PCI_CRBSPACE;
  406. if (off & 1)
  407. continue;
  408. /* skipping cold reboot MAGIC */
  409. if (off == QLCNIC_CAM_RAM(0x1fc))
  410. continue;
  411. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  412. continue;
  413. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  414. continue;
  415. if (off == (ROMUSB_GLB + 0xa8))
  416. continue;
  417. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  418. continue;
  419. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  420. continue;
  421. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  422. continue;
  423. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  424. continue;
  425. /* skip the function enable register */
  426. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  427. continue;
  428. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  429. continue;
  430. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  431. continue;
  432. init_delay = 1;
  433. /* After writing this register, HW needs time for CRB */
  434. /* to quiet down (else crb_window returns 0xffffffff) */
  435. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  436. init_delay = 1000;
  437. QLCWR32(adapter, off, buf[i].data);
  438. msleep(init_delay);
  439. }
  440. kfree(buf);
  441. /* Initialize protocol process engine */
  442. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  443. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  444. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  445. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  446. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  447. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  448. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  449. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  450. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  451. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  452. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  453. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  454. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  455. msleep(1);
  456. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  457. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  458. return 0;
  459. }
  460. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  461. {
  462. u32 val;
  463. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  464. do {
  465. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CMDPEG_STATE);
  466. switch (val) {
  467. case PHAN_INITIALIZE_COMPLETE:
  468. case PHAN_INITIALIZE_ACK:
  469. return 0;
  470. case PHAN_INITIALIZE_FAILED:
  471. goto out_err;
  472. default:
  473. break;
  474. }
  475. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  476. } while (--retries);
  477. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE,
  478. PHAN_INITIALIZE_FAILED);
  479. out_err:
  480. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  481. "complete, state: 0x%x.\n", val);
  482. return -EIO;
  483. }
  484. static int
  485. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  486. {
  487. u32 val;
  488. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  489. do {
  490. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_RCVPEG_STATE);
  491. if (val == PHAN_PEG_RCV_INITIALIZED)
  492. return 0;
  493. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  494. } while (--retries);
  495. if (!retries) {
  496. dev_err(&adapter->pdev->dev, "Receive Peg initialization not "
  497. "complete, state: 0x%x.\n", val);
  498. return -EIO;
  499. }
  500. return 0;
  501. }
  502. int
  503. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  504. {
  505. int err;
  506. err = qlcnic_cmd_peg_ready(adapter);
  507. if (err)
  508. return err;
  509. err = qlcnic_receive_peg_ready(adapter);
  510. if (err)
  511. return err;
  512. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  513. return err;
  514. }
  515. int
  516. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  517. int timeo;
  518. u32 val;
  519. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  520. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  521. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  522. dev_err(&adapter->pdev->dev,
  523. "Not an Ethernet NIC func=%u\n", val);
  524. return -EIO;
  525. }
  526. adapter->ahw->physical_port = (val >> 2);
  527. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  528. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  529. adapter->dev_init_timeo = timeo;
  530. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  531. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  532. adapter->reset_ack_timeo = timeo;
  533. return 0;
  534. }
  535. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  536. struct qlcnic_flt_entry *region_entry)
  537. {
  538. struct qlcnic_flt_header flt_hdr;
  539. struct qlcnic_flt_entry *flt_entry;
  540. int i = 0, ret;
  541. u32 entry_size;
  542. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  543. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  544. (u8 *)&flt_hdr,
  545. sizeof(struct qlcnic_flt_header));
  546. if (ret) {
  547. dev_warn(&adapter->pdev->dev,
  548. "error reading flash layout header\n");
  549. return -EIO;
  550. }
  551. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  552. flt_entry = vzalloc(entry_size);
  553. if (flt_entry == NULL)
  554. return -EIO;
  555. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  556. sizeof(struct qlcnic_flt_header),
  557. (u8 *)flt_entry, entry_size);
  558. if (ret) {
  559. dev_warn(&adapter->pdev->dev,
  560. "error reading flash layout entries\n");
  561. goto err_out;
  562. }
  563. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  564. if (flt_entry[i].region == region)
  565. break;
  566. i++;
  567. }
  568. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  569. dev_warn(&adapter->pdev->dev,
  570. "region=%x not found in %d regions\n", region, i);
  571. ret = -EIO;
  572. goto err_out;
  573. }
  574. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  575. err_out:
  576. vfree(flt_entry);
  577. return ret;
  578. }
  579. int
  580. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  581. {
  582. struct qlcnic_flt_entry fw_entry;
  583. u32 ver = -1, min_ver;
  584. int ret;
  585. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  586. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  587. &fw_entry);
  588. else
  589. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  590. &fw_entry);
  591. if (!ret)
  592. /* 0-4:-signature, 4-8:-fw version */
  593. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  594. (int *)&ver);
  595. else
  596. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  597. (int *)&ver);
  598. ver = QLCNIC_DECODE_VERSION(ver);
  599. min_ver = QLCNIC_MIN_FW_VERSION;
  600. if (ver < min_ver) {
  601. dev_err(&adapter->pdev->dev,
  602. "firmware version %d.%d.%d unsupported."
  603. "Min supported version %d.%d.%d\n",
  604. _major(ver), _minor(ver), _build(ver),
  605. _major(min_ver), _minor(min_ver), _build(min_ver));
  606. return -EINVAL;
  607. }
  608. return 0;
  609. }
  610. static int
  611. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  612. {
  613. u32 capability = 0;
  614. int err = 0;
  615. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY, &err);
  616. if (err == -EIO)
  617. return err;
  618. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  619. return 1;
  620. return 0;
  621. }
  622. static
  623. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  624. {
  625. u32 i, entries;
  626. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  627. entries = le32_to_cpu(directory->num_entries);
  628. for (i = 0; i < entries; i++) {
  629. u32 offs = le32_to_cpu(directory->findex) +
  630. i * le32_to_cpu(directory->entry_size);
  631. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  632. if (tab_type == section)
  633. return (struct uni_table_desc *) &unirom[offs];
  634. }
  635. return NULL;
  636. }
  637. #define FILEHEADER_SIZE (14 * 4)
  638. static int
  639. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  640. {
  641. const u8 *unirom = adapter->fw->data;
  642. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  643. u32 entries, entry_size, tab_size, fw_file_size;
  644. fw_file_size = adapter->fw->size;
  645. if (fw_file_size < FILEHEADER_SIZE)
  646. return -EINVAL;
  647. entries = le32_to_cpu(directory->num_entries);
  648. entry_size = le32_to_cpu(directory->entry_size);
  649. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  650. if (fw_file_size < tab_size)
  651. return -EINVAL;
  652. return 0;
  653. }
  654. static int
  655. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  656. {
  657. struct uni_table_desc *tab_desc;
  658. struct uni_data_desc *descr;
  659. u32 offs, tab_size, data_size, idx;
  660. const u8 *unirom = adapter->fw->data;
  661. __le32 temp;
  662. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  663. QLCNIC_UNI_BOOTLD_IDX_OFF);
  664. idx = le32_to_cpu(temp);
  665. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  666. if (!tab_desc)
  667. return -EINVAL;
  668. tab_size = le32_to_cpu(tab_desc->findex) +
  669. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  670. if (adapter->fw->size < tab_size)
  671. return -EINVAL;
  672. offs = le32_to_cpu(tab_desc->findex) +
  673. le32_to_cpu(tab_desc->entry_size) * idx;
  674. descr = (struct uni_data_desc *)&unirom[offs];
  675. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  676. if (adapter->fw->size < data_size)
  677. return -EINVAL;
  678. return 0;
  679. }
  680. static int
  681. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  682. {
  683. struct uni_table_desc *tab_desc;
  684. struct uni_data_desc *descr;
  685. const u8 *unirom = adapter->fw->data;
  686. u32 offs, tab_size, data_size, idx;
  687. __le32 temp;
  688. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  689. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  690. idx = le32_to_cpu(temp);
  691. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  692. if (!tab_desc)
  693. return -EINVAL;
  694. tab_size = le32_to_cpu(tab_desc->findex) +
  695. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  696. if (adapter->fw->size < tab_size)
  697. return -EINVAL;
  698. offs = le32_to_cpu(tab_desc->findex) +
  699. le32_to_cpu(tab_desc->entry_size) * idx;
  700. descr = (struct uni_data_desc *)&unirom[offs];
  701. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  702. if (adapter->fw->size < data_size)
  703. return -EINVAL;
  704. return 0;
  705. }
  706. static int
  707. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  708. {
  709. struct uni_table_desc *ptab_descr;
  710. const u8 *unirom = adapter->fw->data;
  711. int mn_present = qlcnic_has_mn(adapter);
  712. u32 entries, entry_size, tab_size, i;
  713. __le32 temp;
  714. ptab_descr = qlcnic_get_table_desc(unirom,
  715. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  716. if (!ptab_descr)
  717. return -EINVAL;
  718. entries = le32_to_cpu(ptab_descr->num_entries);
  719. entry_size = le32_to_cpu(ptab_descr->entry_size);
  720. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  721. if (adapter->fw->size < tab_size)
  722. return -EINVAL;
  723. nomn:
  724. for (i = 0; i < entries; i++) {
  725. u32 flags, file_chiprev, offs;
  726. u8 chiprev = adapter->ahw->revision_id;
  727. u32 flagbit;
  728. offs = le32_to_cpu(ptab_descr->findex) +
  729. i * le32_to_cpu(ptab_descr->entry_size);
  730. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  731. flags = le32_to_cpu(temp);
  732. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  733. file_chiprev = le32_to_cpu(temp);
  734. flagbit = mn_present ? 1 : 2;
  735. if ((chiprev == file_chiprev) &&
  736. ((1ULL << flagbit) & flags)) {
  737. adapter->file_prd_off = offs;
  738. return 0;
  739. }
  740. }
  741. if (mn_present) {
  742. mn_present = 0;
  743. goto nomn;
  744. }
  745. return -EINVAL;
  746. }
  747. static int
  748. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  749. {
  750. if (qlcnic_validate_header(adapter)) {
  751. dev_err(&adapter->pdev->dev,
  752. "unified image: header validation failed\n");
  753. return -EINVAL;
  754. }
  755. if (qlcnic_validate_product_offs(adapter)) {
  756. dev_err(&adapter->pdev->dev,
  757. "unified image: product validation failed\n");
  758. return -EINVAL;
  759. }
  760. if (qlcnic_validate_bootld(adapter)) {
  761. dev_err(&adapter->pdev->dev,
  762. "unified image: bootld validation failed\n");
  763. return -EINVAL;
  764. }
  765. if (qlcnic_validate_fw(adapter)) {
  766. dev_err(&adapter->pdev->dev,
  767. "unified image: firmware validation failed\n");
  768. return -EINVAL;
  769. }
  770. return 0;
  771. }
  772. static
  773. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  774. u32 section, u32 idx_offset)
  775. {
  776. const u8 *unirom = adapter->fw->data;
  777. struct uni_table_desc *tab_desc;
  778. u32 offs, idx;
  779. __le32 temp;
  780. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  781. idx = le32_to_cpu(temp);
  782. tab_desc = qlcnic_get_table_desc(unirom, section);
  783. if (tab_desc == NULL)
  784. return NULL;
  785. offs = le32_to_cpu(tab_desc->findex) +
  786. le32_to_cpu(tab_desc->entry_size) * idx;
  787. return (struct uni_data_desc *)&unirom[offs];
  788. }
  789. static u8 *
  790. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  791. {
  792. u32 offs = QLCNIC_BOOTLD_START;
  793. struct uni_data_desc *data_desc;
  794. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  795. QLCNIC_UNI_BOOTLD_IDX_OFF);
  796. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  797. offs = le32_to_cpu(data_desc->findex);
  798. return (u8 *)&adapter->fw->data[offs];
  799. }
  800. static u8 *
  801. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  802. {
  803. u32 offs = QLCNIC_IMAGE_START;
  804. struct uni_data_desc *data_desc;
  805. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  806. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  807. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  808. offs = le32_to_cpu(data_desc->findex);
  809. return (u8 *)&adapter->fw->data[offs];
  810. }
  811. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  812. {
  813. struct uni_data_desc *data_desc;
  814. const u8 *unirom = adapter->fw->data;
  815. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  816. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  817. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  818. return le32_to_cpu(data_desc->size);
  819. else
  820. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  821. }
  822. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  823. {
  824. struct uni_data_desc *fw_data_desc;
  825. const struct firmware *fw = adapter->fw;
  826. u32 major, minor, sub;
  827. __le32 version_offset;
  828. const u8 *ver_str;
  829. int i, ret;
  830. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  831. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  832. return le32_to_cpu(version_offset);
  833. }
  834. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  835. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  836. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  837. le32_to_cpu(fw_data_desc->size) - 17;
  838. for (i = 0; i < 12; i++) {
  839. if (!strncmp(&ver_str[i], "REV=", 4)) {
  840. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  841. &major, &minor, &sub);
  842. if (ret != 3)
  843. return 0;
  844. else
  845. return major + (minor << 8) + (sub << 16);
  846. }
  847. }
  848. return 0;
  849. }
  850. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  851. {
  852. const struct firmware *fw = adapter->fw;
  853. u32 bios_ver, prd_off = adapter->file_prd_off;
  854. u8 *version_offset;
  855. __le32 temp;
  856. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  857. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  858. return le32_to_cpu(*(__le32 *)version_offset);
  859. }
  860. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  861. bios_ver = le32_to_cpu(temp);
  862. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  863. }
  864. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  865. {
  866. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  867. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  868. qlcnic_pcie_sem_unlock(adapter, 2);
  869. }
  870. static int
  871. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  872. {
  873. u32 heartbeat, ret = -EIO;
  874. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  875. adapter->heartbeat = QLC_SHARED_REG_RD32(adapter,
  876. QLCNIC_PEG_ALIVE_COUNTER);
  877. do {
  878. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  879. heartbeat = QLC_SHARED_REG_RD32(adapter,
  880. QLCNIC_PEG_ALIVE_COUNTER);
  881. if (heartbeat != adapter->heartbeat) {
  882. ret = QLCNIC_RCODE_SUCCESS;
  883. break;
  884. }
  885. } while (--retries);
  886. return ret;
  887. }
  888. int
  889. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  890. {
  891. if ((adapter->flags & QLCNIC_FW_HANG) ||
  892. qlcnic_check_fw_hearbeat(adapter)) {
  893. qlcnic_rom_lock_recovery(adapter);
  894. return 1;
  895. }
  896. if (adapter->need_fw_reset)
  897. return 1;
  898. if (adapter->fw)
  899. return 1;
  900. return 0;
  901. }
  902. static const char *fw_name[] = {
  903. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  904. QLCNIC_FLASH_ROMIMAGE_NAME,
  905. };
  906. int
  907. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  908. {
  909. __le64 *ptr64;
  910. u32 i, flashaddr, size;
  911. const struct firmware *fw = adapter->fw;
  912. struct pci_dev *pdev = adapter->pdev;
  913. dev_info(&pdev->dev, "loading firmware from %s\n",
  914. fw_name[adapter->ahw->fw_type]);
  915. if (fw) {
  916. u64 data;
  917. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  918. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  919. flashaddr = QLCNIC_BOOTLD_START;
  920. for (i = 0; i < size; i++) {
  921. data = le64_to_cpu(ptr64[i]);
  922. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  923. return -EIO;
  924. flashaddr += 8;
  925. }
  926. size = qlcnic_get_fw_size(adapter) / 8;
  927. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  928. flashaddr = QLCNIC_IMAGE_START;
  929. for (i = 0; i < size; i++) {
  930. data = le64_to_cpu(ptr64[i]);
  931. if (qlcnic_pci_mem_write_2M(adapter,
  932. flashaddr, data))
  933. return -EIO;
  934. flashaddr += 8;
  935. }
  936. size = qlcnic_get_fw_size(adapter) % 8;
  937. if (size) {
  938. data = le64_to_cpu(ptr64[i]);
  939. if (qlcnic_pci_mem_write_2M(adapter,
  940. flashaddr, data))
  941. return -EIO;
  942. }
  943. } else {
  944. u64 data;
  945. u32 hi, lo;
  946. int ret;
  947. struct qlcnic_flt_entry bootld_entry;
  948. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  949. &bootld_entry);
  950. if (!ret) {
  951. size = bootld_entry.size / 8;
  952. flashaddr = bootld_entry.start_addr;
  953. } else {
  954. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  955. flashaddr = QLCNIC_BOOTLD_START;
  956. dev_info(&pdev->dev,
  957. "using legacy method to get flash fw region");
  958. }
  959. for (i = 0; i < size; i++) {
  960. if (qlcnic_rom_fast_read(adapter,
  961. flashaddr, (int *)&lo) != 0)
  962. return -EIO;
  963. if (qlcnic_rom_fast_read(adapter,
  964. flashaddr + 4, (int *)&hi) != 0)
  965. return -EIO;
  966. data = (((u64)hi << 32) | lo);
  967. if (qlcnic_pci_mem_write_2M(adapter,
  968. flashaddr, data))
  969. return -EIO;
  970. flashaddr += 8;
  971. }
  972. }
  973. msleep(1);
  974. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  975. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  976. return 0;
  977. }
  978. static int
  979. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  980. {
  981. u32 val;
  982. u32 ver, bios, min_size;
  983. struct pci_dev *pdev = adapter->pdev;
  984. const struct firmware *fw = adapter->fw;
  985. u8 fw_type = adapter->ahw->fw_type;
  986. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  987. if (qlcnic_validate_unified_romimage(adapter))
  988. return -EINVAL;
  989. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  990. } else {
  991. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  992. if (val != QLCNIC_BDINFO_MAGIC)
  993. return -EINVAL;
  994. min_size = QLCNIC_FW_MIN_SIZE;
  995. }
  996. if (fw->size < min_size)
  997. return -EINVAL;
  998. val = qlcnic_get_fw_version(adapter);
  999. ver = QLCNIC_DECODE_VERSION(val);
  1000. if (ver < QLCNIC_MIN_FW_VERSION) {
  1001. dev_err(&pdev->dev,
  1002. "%s: firmware version %d.%d.%d unsupported\n",
  1003. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1004. return -EINVAL;
  1005. }
  1006. val = qlcnic_get_bios_version(adapter);
  1007. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1008. if (val != bios) {
  1009. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1010. fw_name[fw_type]);
  1011. return -EINVAL;
  1012. }
  1013. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID, QLCNIC_BDINFO_MAGIC);
  1014. return 0;
  1015. }
  1016. static void
  1017. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1018. {
  1019. u8 fw_type;
  1020. switch (adapter->ahw->fw_type) {
  1021. case QLCNIC_UNKNOWN_ROMIMAGE:
  1022. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1023. break;
  1024. case QLCNIC_UNIFIED_ROMIMAGE:
  1025. default:
  1026. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1027. break;
  1028. }
  1029. adapter->ahw->fw_type = fw_type;
  1030. }
  1031. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1032. {
  1033. struct pci_dev *pdev = adapter->pdev;
  1034. int rc;
  1035. adapter->ahw->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1036. next:
  1037. qlcnic_get_next_fwtype(adapter);
  1038. if (adapter->ahw->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1039. adapter->fw = NULL;
  1040. } else {
  1041. rc = request_firmware(&adapter->fw,
  1042. fw_name[adapter->ahw->fw_type],
  1043. &pdev->dev);
  1044. if (rc != 0)
  1045. goto next;
  1046. rc = qlcnic_validate_firmware(adapter);
  1047. if (rc != 0) {
  1048. release_firmware(adapter->fw);
  1049. msleep(1);
  1050. goto next;
  1051. }
  1052. }
  1053. }
  1054. void
  1055. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1056. {
  1057. release_firmware(adapter->fw);
  1058. adapter->fw = NULL;
  1059. }