tg3.c 458 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 133
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "Jul 29, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. if (pci_channel_offline(tp->pdev))
  651. break;
  652. udelay(10);
  653. }
  654. if (status != bit) {
  655. /* Revoke the lock request. */
  656. tg3_ape_write32(tp, gnt + off, bit);
  657. ret = -EBUSY;
  658. }
  659. return ret;
  660. }
  661. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  662. {
  663. u32 gnt, bit;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (locknum) {
  667. case TG3_APE_LOCK_GPIO:
  668. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  669. return;
  670. case TG3_APE_LOCK_GRC:
  671. case TG3_APE_LOCK_MEM:
  672. if (!tp->pci_fn)
  673. bit = APE_LOCK_GRANT_DRIVER;
  674. else
  675. bit = 1 << tp->pci_fn;
  676. break;
  677. case TG3_APE_LOCK_PHY0:
  678. case TG3_APE_LOCK_PHY1:
  679. case TG3_APE_LOCK_PHY2:
  680. case TG3_APE_LOCK_PHY3:
  681. bit = APE_LOCK_GRANT_DRIVER;
  682. break;
  683. default:
  684. return;
  685. }
  686. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  687. gnt = TG3_APE_LOCK_GRANT;
  688. else
  689. gnt = TG3_APE_PER_LOCK_GRANT;
  690. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  691. }
  692. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  693. {
  694. u32 apedata;
  695. while (timeout_us) {
  696. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  697. return -EBUSY;
  698. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  699. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  700. break;
  701. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  702. udelay(10);
  703. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  704. }
  705. return timeout_us ? 0 : -EBUSY;
  706. }
  707. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  708. {
  709. u32 i, apedata;
  710. for (i = 0; i < timeout_us / 10; i++) {
  711. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  712. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  713. break;
  714. udelay(10);
  715. }
  716. return i == timeout_us / 10;
  717. }
  718. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  719. u32 len)
  720. {
  721. int err;
  722. u32 i, bufoff, msgoff, maxlen, apedata;
  723. if (!tg3_flag(tp, APE_HAS_NCSI))
  724. return 0;
  725. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  726. if (apedata != APE_SEG_SIG_MAGIC)
  727. return -ENODEV;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  732. TG3_APE_SHMEM_BASE;
  733. msgoff = bufoff + 2 * sizeof(u32);
  734. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  735. while (len) {
  736. u32 length;
  737. /* Cap xfer sizes to scratchpad limits. */
  738. length = (len > maxlen) ? maxlen : len;
  739. len -= length;
  740. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  741. if (!(apedata & APE_FW_STATUS_READY))
  742. return -EAGAIN;
  743. /* Wait for up to 1 msec for APE to service previous event. */
  744. err = tg3_ape_event_lock(tp, 1000);
  745. if (err)
  746. return err;
  747. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  748. APE_EVENT_STATUS_SCRTCHPD_READ |
  749. APE_EVENT_STATUS_EVENT_PENDING;
  750. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  751. tg3_ape_write32(tp, bufoff, base_off);
  752. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  753. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  754. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  755. base_off += length;
  756. if (tg3_ape_wait_for_event(tp, 30000))
  757. return -EAGAIN;
  758. for (i = 0; length; i += 4, length -= 4) {
  759. u32 val = tg3_ape_read32(tp, msgoff + i);
  760. memcpy(data, &val, sizeof(u32));
  761. data++;
  762. }
  763. }
  764. return 0;
  765. }
  766. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  767. {
  768. int err;
  769. u32 apedata;
  770. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  771. if (apedata != APE_SEG_SIG_MAGIC)
  772. return -EAGAIN;
  773. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  774. if (!(apedata & APE_FW_STATUS_READY))
  775. return -EAGAIN;
  776. /* Wait for up to 1 millisecond for APE to service previous event. */
  777. err = tg3_ape_event_lock(tp, 1000);
  778. if (err)
  779. return err;
  780. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  781. event | APE_EVENT_STATUS_EVENT_PENDING);
  782. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  783. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  784. return 0;
  785. }
  786. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  787. {
  788. u32 event;
  789. u32 apedata;
  790. if (!tg3_flag(tp, ENABLE_APE))
  791. return;
  792. switch (kind) {
  793. case RESET_KIND_INIT:
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  795. APE_HOST_SEG_SIG_MAGIC);
  796. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  797. APE_HOST_SEG_LEN_MAGIC);
  798. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  799. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  800. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  801. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  802. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  803. APE_HOST_BEHAV_NO_PHYLOCK);
  804. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  805. TG3_APE_HOST_DRVR_STATE_START);
  806. event = APE_EVENT_STATUS_STATE_START;
  807. break;
  808. case RESET_KIND_SHUTDOWN:
  809. /* With the interface we are currently using,
  810. * APE does not track driver state. Wiping
  811. * out the HOST SEGMENT SIGNATURE forces
  812. * the APE to assume OS absent status.
  813. */
  814. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  815. if (device_may_wakeup(&tp->pdev->dev) &&
  816. tg3_flag(tp, WOL_ENABLE)) {
  817. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  818. TG3_APE_HOST_WOL_SPEED_AUTO);
  819. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  820. } else
  821. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  822. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  823. event = APE_EVENT_STATUS_STATE_UNLOAD;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. tg3_asic_rev(tp) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. if (pci_channel_offline(tp->pdev))
  1360. break;
  1361. udelay(8);
  1362. }
  1363. }
  1364. /* tp->lock is held. */
  1365. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1366. {
  1367. u32 reg, val;
  1368. val = 0;
  1369. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1370. val = reg << 16;
  1371. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1372. val |= (reg & 0xffff);
  1373. *data++ = val;
  1374. val = 0;
  1375. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1376. val = reg << 16;
  1377. if (!tg3_readphy(tp, MII_LPA, &reg))
  1378. val |= (reg & 0xffff);
  1379. *data++ = val;
  1380. val = 0;
  1381. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1382. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1383. val = reg << 16;
  1384. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1385. val |= (reg & 0xffff);
  1386. }
  1387. *data++ = val;
  1388. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1389. val = reg << 16;
  1390. else
  1391. val = 0;
  1392. *data++ = val;
  1393. }
  1394. /* tp->lock is held. */
  1395. static void tg3_ump_link_report(struct tg3 *tp)
  1396. {
  1397. u32 data[4];
  1398. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1399. return;
  1400. tg3_phy_gather_ump_data(tp, data);
  1401. tg3_wait_for_event_ack(tp);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1407. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1408. tg3_generate_fw_event(tp);
  1409. }
  1410. /* tp->lock is held. */
  1411. static void tg3_stop_fw(struct tg3 *tp)
  1412. {
  1413. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1414. /* Wait for RX cpu to ACK the previous event. */
  1415. tg3_wait_for_event_ack(tp);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1417. tg3_generate_fw_event(tp);
  1418. /* Wait for RX cpu to ACK this event. */
  1419. tg3_wait_for_event_ack(tp);
  1420. }
  1421. }
  1422. /* tp->lock is held. */
  1423. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1424. {
  1425. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1426. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1427. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1428. switch (kind) {
  1429. case RESET_KIND_INIT:
  1430. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1431. DRV_STATE_START);
  1432. break;
  1433. case RESET_KIND_SHUTDOWN:
  1434. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1435. DRV_STATE_UNLOAD);
  1436. break;
  1437. case RESET_KIND_SUSPEND:
  1438. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1439. DRV_STATE_SUSPEND);
  1440. break;
  1441. default:
  1442. break;
  1443. }
  1444. }
  1445. }
  1446. /* tp->lock is held. */
  1447. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1448. {
  1449. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1450. switch (kind) {
  1451. case RESET_KIND_INIT:
  1452. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1453. DRV_STATE_START_DONE);
  1454. break;
  1455. case RESET_KIND_SHUTDOWN:
  1456. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1457. DRV_STATE_UNLOAD_DONE);
  1458. break;
  1459. default:
  1460. break;
  1461. }
  1462. }
  1463. }
  1464. /* tp->lock is held. */
  1465. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1466. {
  1467. if (tg3_flag(tp, ENABLE_ASF)) {
  1468. switch (kind) {
  1469. case RESET_KIND_INIT:
  1470. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1471. DRV_STATE_START);
  1472. break;
  1473. case RESET_KIND_SHUTDOWN:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_UNLOAD);
  1476. break;
  1477. case RESET_KIND_SUSPEND:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_SUSPEND);
  1480. break;
  1481. default:
  1482. break;
  1483. }
  1484. }
  1485. }
  1486. static int tg3_poll_fw(struct tg3 *tp)
  1487. {
  1488. int i;
  1489. u32 val;
  1490. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1491. return 0;
  1492. if (tg3_flag(tp, IS_SSB_CORE)) {
  1493. /* We don't use firmware. */
  1494. return 0;
  1495. }
  1496. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1497. /* Wait up to 20ms for init done. */
  1498. for (i = 0; i < 200; i++) {
  1499. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1500. return 0;
  1501. if (pci_channel_offline(tp->pdev))
  1502. return -ENODEV;
  1503. udelay(100);
  1504. }
  1505. return -ENODEV;
  1506. }
  1507. /* Wait for firmware initialization to complete. */
  1508. for (i = 0; i < 100000; i++) {
  1509. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1510. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1511. break;
  1512. if (pci_channel_offline(tp->pdev)) {
  1513. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1514. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1515. netdev_info(tp->dev, "No firmware running\n");
  1516. }
  1517. break;
  1518. }
  1519. udelay(10);
  1520. }
  1521. /* Chip might not be fitted with firmware. Some Sun onboard
  1522. * parts are configured like that. So don't signal the timeout
  1523. * of the above loop as an error, but do report the lack of
  1524. * running firmware once.
  1525. */
  1526. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1527. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1528. netdev_info(tp->dev, "No firmware running\n");
  1529. }
  1530. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1531. /* The 57765 A0 needs a little more
  1532. * time to do some important work.
  1533. */
  1534. mdelay(10);
  1535. }
  1536. return 0;
  1537. }
  1538. static void tg3_link_report(struct tg3 *tp)
  1539. {
  1540. if (!netif_carrier_ok(tp->dev)) {
  1541. netif_info(tp, link, tp->dev, "Link is down\n");
  1542. tg3_ump_link_report(tp);
  1543. } else if (netif_msg_link(tp)) {
  1544. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1545. (tp->link_config.active_speed == SPEED_1000 ?
  1546. 1000 :
  1547. (tp->link_config.active_speed == SPEED_100 ?
  1548. 100 : 10)),
  1549. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1550. "full" : "half"));
  1551. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1552. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1553. "on" : "off",
  1554. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1555. "on" : "off");
  1556. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1557. netdev_info(tp->dev, "EEE is %s\n",
  1558. tp->setlpicnt ? "enabled" : "disabled");
  1559. tg3_ump_link_report(tp);
  1560. }
  1561. tp->link_up = netif_carrier_ok(tp->dev);
  1562. }
  1563. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1564. {
  1565. u32 flowctrl = 0;
  1566. if (adv & ADVERTISE_PAUSE_CAP) {
  1567. flowctrl |= FLOW_CTRL_RX;
  1568. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1569. flowctrl |= FLOW_CTRL_TX;
  1570. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1571. flowctrl |= FLOW_CTRL_TX;
  1572. return flowctrl;
  1573. }
  1574. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1575. {
  1576. u16 miireg;
  1577. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1578. miireg = ADVERTISE_1000XPAUSE;
  1579. else if (flow_ctrl & FLOW_CTRL_TX)
  1580. miireg = ADVERTISE_1000XPSE_ASYM;
  1581. else if (flow_ctrl & FLOW_CTRL_RX)
  1582. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1583. else
  1584. miireg = 0;
  1585. return miireg;
  1586. }
  1587. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1588. {
  1589. u32 flowctrl = 0;
  1590. if (adv & ADVERTISE_1000XPAUSE) {
  1591. flowctrl |= FLOW_CTRL_RX;
  1592. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1593. flowctrl |= FLOW_CTRL_TX;
  1594. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1595. flowctrl |= FLOW_CTRL_TX;
  1596. return flowctrl;
  1597. }
  1598. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1599. {
  1600. u8 cap = 0;
  1601. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1602. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1603. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1604. if (lcladv & ADVERTISE_1000XPAUSE)
  1605. cap = FLOW_CTRL_RX;
  1606. if (rmtadv & ADVERTISE_1000XPAUSE)
  1607. cap = FLOW_CTRL_TX;
  1608. }
  1609. return cap;
  1610. }
  1611. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1612. {
  1613. u8 autoneg;
  1614. u8 flowctrl = 0;
  1615. u32 old_rx_mode = tp->rx_mode;
  1616. u32 old_tx_mode = tp->tx_mode;
  1617. if (tg3_flag(tp, USE_PHYLIB))
  1618. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1619. else
  1620. autoneg = tp->link_config.autoneg;
  1621. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1622. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1623. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1624. else
  1625. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1626. } else
  1627. flowctrl = tp->link_config.flowctrl;
  1628. tp->link_config.active_flowctrl = flowctrl;
  1629. if (flowctrl & FLOW_CTRL_RX)
  1630. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1631. else
  1632. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1633. if (old_rx_mode != tp->rx_mode)
  1634. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1635. if (flowctrl & FLOW_CTRL_TX)
  1636. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1637. else
  1638. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1639. if (old_tx_mode != tp->tx_mode)
  1640. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1641. }
  1642. static void tg3_adjust_link(struct net_device *dev)
  1643. {
  1644. u8 oldflowctrl, linkmesg = 0;
  1645. u32 mac_mode, lcl_adv, rmt_adv;
  1646. struct tg3 *tp = netdev_priv(dev);
  1647. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1648. spin_lock_bh(&tp->lock);
  1649. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1650. MAC_MODE_HALF_DUPLEX);
  1651. oldflowctrl = tp->link_config.active_flowctrl;
  1652. if (phydev->link) {
  1653. lcl_adv = 0;
  1654. rmt_adv = 0;
  1655. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1656. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1657. else if (phydev->speed == SPEED_1000 ||
  1658. tg3_asic_rev(tp) != ASIC_REV_5785)
  1659. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1660. else
  1661. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1662. if (phydev->duplex == DUPLEX_HALF)
  1663. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1664. else {
  1665. lcl_adv = mii_advertise_flowctrl(
  1666. tp->link_config.flowctrl);
  1667. if (phydev->pause)
  1668. rmt_adv = LPA_PAUSE_CAP;
  1669. if (phydev->asym_pause)
  1670. rmt_adv |= LPA_PAUSE_ASYM;
  1671. }
  1672. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1673. } else
  1674. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1675. if (mac_mode != tp->mac_mode) {
  1676. tp->mac_mode = mac_mode;
  1677. tw32_f(MAC_MODE, tp->mac_mode);
  1678. udelay(40);
  1679. }
  1680. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1681. if (phydev->speed == SPEED_10)
  1682. tw32(MAC_MI_STAT,
  1683. MAC_MI_STAT_10MBPS_MODE |
  1684. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1685. else
  1686. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1687. }
  1688. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1689. tw32(MAC_TX_LENGTHS,
  1690. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1691. (6 << TX_LENGTHS_IPG_SHIFT) |
  1692. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1693. else
  1694. tw32(MAC_TX_LENGTHS,
  1695. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1696. (6 << TX_LENGTHS_IPG_SHIFT) |
  1697. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1698. if (phydev->link != tp->old_link ||
  1699. phydev->speed != tp->link_config.active_speed ||
  1700. phydev->duplex != tp->link_config.active_duplex ||
  1701. oldflowctrl != tp->link_config.active_flowctrl)
  1702. linkmesg = 1;
  1703. tp->old_link = phydev->link;
  1704. tp->link_config.active_speed = phydev->speed;
  1705. tp->link_config.active_duplex = phydev->duplex;
  1706. spin_unlock_bh(&tp->lock);
  1707. if (linkmesg)
  1708. tg3_link_report(tp);
  1709. }
  1710. static int tg3_phy_init(struct tg3 *tp)
  1711. {
  1712. struct phy_device *phydev;
  1713. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1714. return 0;
  1715. /* Bring the PHY back to a known state. */
  1716. tg3_bmcr_reset(tp);
  1717. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1718. /* Attach the MAC to the PHY. */
  1719. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1720. tg3_adjust_link, phydev->interface);
  1721. if (IS_ERR(phydev)) {
  1722. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1723. return PTR_ERR(phydev);
  1724. }
  1725. /* Mask with MAC supported features. */
  1726. switch (phydev->interface) {
  1727. case PHY_INTERFACE_MODE_GMII:
  1728. case PHY_INTERFACE_MODE_RGMII:
  1729. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1730. phydev->supported &= (PHY_GBIT_FEATURES |
  1731. SUPPORTED_Pause |
  1732. SUPPORTED_Asym_Pause);
  1733. break;
  1734. }
  1735. /* fallthru */
  1736. case PHY_INTERFACE_MODE_MII:
  1737. phydev->supported &= (PHY_BASIC_FEATURES |
  1738. SUPPORTED_Pause |
  1739. SUPPORTED_Asym_Pause);
  1740. break;
  1741. default:
  1742. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1743. return -EINVAL;
  1744. }
  1745. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1746. phydev->advertising = phydev->supported;
  1747. return 0;
  1748. }
  1749. static void tg3_phy_start(struct tg3 *tp)
  1750. {
  1751. struct phy_device *phydev;
  1752. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1753. return;
  1754. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1755. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1756. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1757. phydev->speed = tp->link_config.speed;
  1758. phydev->duplex = tp->link_config.duplex;
  1759. phydev->autoneg = tp->link_config.autoneg;
  1760. phydev->advertising = tp->link_config.advertising;
  1761. }
  1762. phy_start(phydev);
  1763. phy_start_aneg(phydev);
  1764. }
  1765. static void tg3_phy_stop(struct tg3 *tp)
  1766. {
  1767. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1768. return;
  1769. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1770. }
  1771. static void tg3_phy_fini(struct tg3 *tp)
  1772. {
  1773. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1774. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1775. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1776. }
  1777. }
  1778. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1779. {
  1780. int err;
  1781. u32 val;
  1782. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1783. return 0;
  1784. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1785. /* Cannot do read-modify-write on 5401 */
  1786. err = tg3_phy_auxctl_write(tp,
  1787. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1788. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1789. 0x4c20);
  1790. goto done;
  1791. }
  1792. err = tg3_phy_auxctl_read(tp,
  1793. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1794. if (err)
  1795. return err;
  1796. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1797. err = tg3_phy_auxctl_write(tp,
  1798. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1799. done:
  1800. return err;
  1801. }
  1802. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1803. {
  1804. u32 phytest;
  1805. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1806. u32 phy;
  1807. tg3_writephy(tp, MII_TG3_FET_TEST,
  1808. phytest | MII_TG3_FET_SHADOW_EN);
  1809. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1810. if (enable)
  1811. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1812. else
  1813. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1814. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1815. }
  1816. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1817. }
  1818. }
  1819. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1820. {
  1821. u32 reg;
  1822. if (!tg3_flag(tp, 5705_PLUS) ||
  1823. (tg3_flag(tp, 5717_PLUS) &&
  1824. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1825. return;
  1826. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1827. tg3_phy_fet_toggle_apd(tp, enable);
  1828. return;
  1829. }
  1830. reg = MII_TG3_MISC_SHDW_WREN |
  1831. MII_TG3_MISC_SHDW_SCR5_SEL |
  1832. MII_TG3_MISC_SHDW_SCR5_LPED |
  1833. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1834. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1835. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1836. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1837. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1838. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1839. reg = MII_TG3_MISC_SHDW_WREN |
  1840. MII_TG3_MISC_SHDW_APD_SEL |
  1841. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1842. if (enable)
  1843. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1844. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1845. }
  1846. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1847. {
  1848. u32 phy;
  1849. if (!tg3_flag(tp, 5705_PLUS) ||
  1850. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1851. return;
  1852. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1853. u32 ephy;
  1854. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1855. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1856. tg3_writephy(tp, MII_TG3_FET_TEST,
  1857. ephy | MII_TG3_FET_SHADOW_EN);
  1858. if (!tg3_readphy(tp, reg, &phy)) {
  1859. if (enable)
  1860. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1861. else
  1862. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1863. tg3_writephy(tp, reg, phy);
  1864. }
  1865. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1866. }
  1867. } else {
  1868. int ret;
  1869. ret = tg3_phy_auxctl_read(tp,
  1870. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1871. if (!ret) {
  1872. if (enable)
  1873. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1874. else
  1875. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1876. tg3_phy_auxctl_write(tp,
  1877. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1878. }
  1879. }
  1880. }
  1881. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1882. {
  1883. int ret;
  1884. u32 val;
  1885. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1886. return;
  1887. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1888. if (!ret)
  1889. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1890. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1891. }
  1892. static void tg3_phy_apply_otp(struct tg3 *tp)
  1893. {
  1894. u32 otp, phy;
  1895. if (!tp->phy_otp)
  1896. return;
  1897. otp = tp->phy_otp;
  1898. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1899. return;
  1900. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1901. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1902. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1903. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1904. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1905. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1906. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1907. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1908. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1909. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1911. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1912. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1913. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1914. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1915. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1916. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1917. }
  1918. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1919. {
  1920. u32 val;
  1921. struct ethtool_eee *dest = &tp->eee;
  1922. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1923. return;
  1924. if (eee)
  1925. dest = eee;
  1926. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1927. return;
  1928. /* Pull eee_active */
  1929. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1930. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1931. dest->eee_active = 1;
  1932. } else
  1933. dest->eee_active = 0;
  1934. /* Pull lp advertised settings */
  1935. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1936. return;
  1937. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1938. /* Pull advertised and eee_enabled settings */
  1939. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1940. return;
  1941. dest->eee_enabled = !!val;
  1942. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1943. /* Pull tx_lpi_enabled */
  1944. val = tr32(TG3_CPMU_EEE_MODE);
  1945. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1946. /* Pull lpi timer value */
  1947. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1948. }
  1949. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1950. {
  1951. u32 val;
  1952. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1953. return;
  1954. tp->setlpicnt = 0;
  1955. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1956. current_link_up &&
  1957. tp->link_config.active_duplex == DUPLEX_FULL &&
  1958. (tp->link_config.active_speed == SPEED_100 ||
  1959. tp->link_config.active_speed == SPEED_1000)) {
  1960. u32 eeectl;
  1961. if (tp->link_config.active_speed == SPEED_1000)
  1962. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1963. else
  1964. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1965. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1966. tg3_eee_pull_config(tp, NULL);
  1967. if (tp->eee.eee_active)
  1968. tp->setlpicnt = 2;
  1969. }
  1970. if (!tp->setlpicnt) {
  1971. if (current_link_up &&
  1972. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1973. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1974. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1975. }
  1976. val = tr32(TG3_CPMU_EEE_MODE);
  1977. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1978. }
  1979. }
  1980. static void tg3_phy_eee_enable(struct tg3 *tp)
  1981. {
  1982. u32 val;
  1983. if (tp->link_config.active_speed == SPEED_1000 &&
  1984. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1985. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1986. tg3_flag(tp, 57765_CLASS)) &&
  1987. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1988. val = MII_TG3_DSP_TAP26_ALNOKO |
  1989. MII_TG3_DSP_TAP26_RMRXSTO;
  1990. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1991. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1992. }
  1993. val = tr32(TG3_CPMU_EEE_MODE);
  1994. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1995. }
  1996. static int tg3_wait_macro_done(struct tg3 *tp)
  1997. {
  1998. int limit = 100;
  1999. while (limit--) {
  2000. u32 tmp32;
  2001. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2002. if ((tmp32 & 0x1000) == 0)
  2003. break;
  2004. }
  2005. }
  2006. if (limit < 0)
  2007. return -EBUSY;
  2008. return 0;
  2009. }
  2010. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2011. {
  2012. static const u32 test_pat[4][6] = {
  2013. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2014. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2015. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2016. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2017. };
  2018. int chan;
  2019. for (chan = 0; chan < 4; chan++) {
  2020. int i;
  2021. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2022. (chan * 0x2000) | 0x0200);
  2023. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2024. for (i = 0; i < 6; i++)
  2025. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2026. test_pat[chan][i]);
  2027. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2028. if (tg3_wait_macro_done(tp)) {
  2029. *resetp = 1;
  2030. return -EBUSY;
  2031. }
  2032. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2033. (chan * 0x2000) | 0x0200);
  2034. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2035. if (tg3_wait_macro_done(tp)) {
  2036. *resetp = 1;
  2037. return -EBUSY;
  2038. }
  2039. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2040. if (tg3_wait_macro_done(tp)) {
  2041. *resetp = 1;
  2042. return -EBUSY;
  2043. }
  2044. for (i = 0; i < 6; i += 2) {
  2045. u32 low, high;
  2046. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2047. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2048. tg3_wait_macro_done(tp)) {
  2049. *resetp = 1;
  2050. return -EBUSY;
  2051. }
  2052. low &= 0x7fff;
  2053. high &= 0x000f;
  2054. if (low != test_pat[chan][i] ||
  2055. high != test_pat[chan][i+1]) {
  2056. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2057. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2058. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2059. return -EBUSY;
  2060. }
  2061. }
  2062. }
  2063. return 0;
  2064. }
  2065. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2066. {
  2067. int chan;
  2068. for (chan = 0; chan < 4; chan++) {
  2069. int i;
  2070. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2071. (chan * 0x2000) | 0x0200);
  2072. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2073. for (i = 0; i < 6; i++)
  2074. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2075. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2076. if (tg3_wait_macro_done(tp))
  2077. return -EBUSY;
  2078. }
  2079. return 0;
  2080. }
  2081. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2082. {
  2083. u32 reg32, phy9_orig;
  2084. int retries, do_phy_reset, err;
  2085. retries = 10;
  2086. do_phy_reset = 1;
  2087. do {
  2088. if (do_phy_reset) {
  2089. err = tg3_bmcr_reset(tp);
  2090. if (err)
  2091. return err;
  2092. do_phy_reset = 0;
  2093. }
  2094. /* Disable transmitter and interrupt. */
  2095. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2096. continue;
  2097. reg32 |= 0x3000;
  2098. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2099. /* Set full-duplex, 1000 mbps. */
  2100. tg3_writephy(tp, MII_BMCR,
  2101. BMCR_FULLDPLX | BMCR_SPEED1000);
  2102. /* Set to master mode. */
  2103. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2104. continue;
  2105. tg3_writephy(tp, MII_CTRL1000,
  2106. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2107. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2108. if (err)
  2109. return err;
  2110. /* Block the PHY control access. */
  2111. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2112. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2113. if (!err)
  2114. break;
  2115. } while (--retries);
  2116. err = tg3_phy_reset_chanpat(tp);
  2117. if (err)
  2118. return err;
  2119. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2120. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2121. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2122. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2123. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2124. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2125. reg32 &= ~0x3000;
  2126. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2127. } else if (!err)
  2128. err = -EBUSY;
  2129. return err;
  2130. }
  2131. static void tg3_carrier_off(struct tg3 *tp)
  2132. {
  2133. netif_carrier_off(tp->dev);
  2134. tp->link_up = false;
  2135. }
  2136. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2137. {
  2138. if (tg3_flag(tp, ENABLE_ASF))
  2139. netdev_warn(tp->dev,
  2140. "Management side-band traffic will be interrupted during phy settings change\n");
  2141. }
  2142. /* This will reset the tigon3 PHY if there is no valid
  2143. * link unless the FORCE argument is non-zero.
  2144. */
  2145. static int tg3_phy_reset(struct tg3 *tp)
  2146. {
  2147. u32 val, cpmuctrl;
  2148. int err;
  2149. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2150. val = tr32(GRC_MISC_CFG);
  2151. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2152. udelay(40);
  2153. }
  2154. err = tg3_readphy(tp, MII_BMSR, &val);
  2155. err |= tg3_readphy(tp, MII_BMSR, &val);
  2156. if (err != 0)
  2157. return -EBUSY;
  2158. if (netif_running(tp->dev) && tp->link_up) {
  2159. netif_carrier_off(tp->dev);
  2160. tg3_link_report(tp);
  2161. }
  2162. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2163. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2164. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2165. err = tg3_phy_reset_5703_4_5(tp);
  2166. if (err)
  2167. return err;
  2168. goto out;
  2169. }
  2170. cpmuctrl = 0;
  2171. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2172. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2173. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2174. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2175. tw32(TG3_CPMU_CTRL,
  2176. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2177. }
  2178. err = tg3_bmcr_reset(tp);
  2179. if (err)
  2180. return err;
  2181. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2182. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2183. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2184. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2185. }
  2186. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2187. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2188. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2189. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2190. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2191. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2192. udelay(40);
  2193. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2194. }
  2195. }
  2196. if (tg3_flag(tp, 5717_PLUS) &&
  2197. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2198. return 0;
  2199. tg3_phy_apply_otp(tp);
  2200. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2201. tg3_phy_toggle_apd(tp, true);
  2202. else
  2203. tg3_phy_toggle_apd(tp, false);
  2204. out:
  2205. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2206. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2207. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2208. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2209. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2210. }
  2211. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2212. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2213. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2214. }
  2215. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2216. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2217. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2218. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2219. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2220. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2221. }
  2222. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2223. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2224. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2225. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2226. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2227. tg3_writephy(tp, MII_TG3_TEST1,
  2228. MII_TG3_TEST1_TRIM_EN | 0x4);
  2229. } else
  2230. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2231. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2232. }
  2233. }
  2234. /* Set Extended packet length bit (bit 14) on all chips that */
  2235. /* support jumbo frames */
  2236. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2237. /* Cannot do read-modify-write on 5401 */
  2238. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2239. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2240. /* Set bit 14 with read-modify-write to preserve other bits */
  2241. err = tg3_phy_auxctl_read(tp,
  2242. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2243. if (!err)
  2244. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2245. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2246. }
  2247. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2248. * jumbo frames transmission.
  2249. */
  2250. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2251. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2252. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2253. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2254. }
  2255. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2256. /* adjust output voltage */
  2257. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2258. }
  2259. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2260. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2261. tg3_phy_toggle_automdix(tp, true);
  2262. tg3_phy_set_wirespeed(tp);
  2263. return 0;
  2264. }
  2265. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2266. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2267. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2268. TG3_GPIO_MSG_NEED_VAUX)
  2269. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2270. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2271. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2272. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2273. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2274. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2275. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2276. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2277. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2278. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2279. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2280. {
  2281. u32 status, shift;
  2282. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2283. tg3_asic_rev(tp) == ASIC_REV_5719)
  2284. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2285. else
  2286. status = tr32(TG3_CPMU_DRV_STATUS);
  2287. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2288. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2289. status |= (newstat << shift);
  2290. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2291. tg3_asic_rev(tp) == ASIC_REV_5719)
  2292. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2293. else
  2294. tw32(TG3_CPMU_DRV_STATUS, status);
  2295. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2296. }
  2297. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2298. {
  2299. if (!tg3_flag(tp, IS_NIC))
  2300. return 0;
  2301. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2302. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2303. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2304. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2305. return -EIO;
  2306. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2307. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2308. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2309. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2310. } else {
  2311. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2312. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2313. }
  2314. return 0;
  2315. }
  2316. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2317. {
  2318. u32 grc_local_ctrl;
  2319. if (!tg3_flag(tp, IS_NIC) ||
  2320. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2321. tg3_asic_rev(tp) == ASIC_REV_5701)
  2322. return;
  2323. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2324. tw32_wait_f(GRC_LOCAL_CTRL,
  2325. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2326. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2327. tw32_wait_f(GRC_LOCAL_CTRL,
  2328. grc_local_ctrl,
  2329. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2330. tw32_wait_f(GRC_LOCAL_CTRL,
  2331. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2332. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2333. }
  2334. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2335. {
  2336. if (!tg3_flag(tp, IS_NIC))
  2337. return;
  2338. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2339. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2340. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2341. (GRC_LCLCTRL_GPIO_OE0 |
  2342. GRC_LCLCTRL_GPIO_OE1 |
  2343. GRC_LCLCTRL_GPIO_OE2 |
  2344. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2345. GRC_LCLCTRL_GPIO_OUTPUT1),
  2346. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2347. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2348. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2349. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2350. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2351. GRC_LCLCTRL_GPIO_OE1 |
  2352. GRC_LCLCTRL_GPIO_OE2 |
  2353. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2354. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2355. tp->grc_local_ctrl;
  2356. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2357. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2358. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2359. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2360. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2361. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2362. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2363. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2364. } else {
  2365. u32 no_gpio2;
  2366. u32 grc_local_ctrl = 0;
  2367. /* Workaround to prevent overdrawing Amps. */
  2368. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2369. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2370. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2371. grc_local_ctrl,
  2372. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2373. }
  2374. /* On 5753 and variants, GPIO2 cannot be used. */
  2375. no_gpio2 = tp->nic_sram_data_cfg &
  2376. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2377. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2378. GRC_LCLCTRL_GPIO_OE1 |
  2379. GRC_LCLCTRL_GPIO_OE2 |
  2380. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2381. GRC_LCLCTRL_GPIO_OUTPUT2;
  2382. if (no_gpio2) {
  2383. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2384. GRC_LCLCTRL_GPIO_OUTPUT2);
  2385. }
  2386. tw32_wait_f(GRC_LOCAL_CTRL,
  2387. tp->grc_local_ctrl | grc_local_ctrl,
  2388. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2389. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2390. tw32_wait_f(GRC_LOCAL_CTRL,
  2391. tp->grc_local_ctrl | grc_local_ctrl,
  2392. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2393. if (!no_gpio2) {
  2394. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2395. tw32_wait_f(GRC_LOCAL_CTRL,
  2396. tp->grc_local_ctrl | grc_local_ctrl,
  2397. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2398. }
  2399. }
  2400. }
  2401. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2402. {
  2403. u32 msg = 0;
  2404. /* Serialize power state transitions */
  2405. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2406. return;
  2407. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2408. msg = TG3_GPIO_MSG_NEED_VAUX;
  2409. msg = tg3_set_function_status(tp, msg);
  2410. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2411. goto done;
  2412. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2413. tg3_pwrsrc_switch_to_vaux(tp);
  2414. else
  2415. tg3_pwrsrc_die_with_vmain(tp);
  2416. done:
  2417. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2418. }
  2419. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2420. {
  2421. bool need_vaux = false;
  2422. /* The GPIOs do something completely different on 57765. */
  2423. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2424. return;
  2425. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2426. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2427. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2428. tg3_frob_aux_power_5717(tp, include_wol ?
  2429. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2430. return;
  2431. }
  2432. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2433. struct net_device *dev_peer;
  2434. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2435. /* remove_one() may have been run on the peer. */
  2436. if (dev_peer) {
  2437. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2438. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2439. return;
  2440. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2441. tg3_flag(tp_peer, ENABLE_ASF))
  2442. need_vaux = true;
  2443. }
  2444. }
  2445. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2446. tg3_flag(tp, ENABLE_ASF))
  2447. need_vaux = true;
  2448. if (need_vaux)
  2449. tg3_pwrsrc_switch_to_vaux(tp);
  2450. else
  2451. tg3_pwrsrc_die_with_vmain(tp);
  2452. }
  2453. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2454. {
  2455. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2456. return 1;
  2457. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2458. if (speed != SPEED_10)
  2459. return 1;
  2460. } else if (speed == SPEED_10)
  2461. return 1;
  2462. return 0;
  2463. }
  2464. static bool tg3_phy_power_bug(struct tg3 *tp)
  2465. {
  2466. switch (tg3_asic_rev(tp)) {
  2467. case ASIC_REV_5700:
  2468. case ASIC_REV_5704:
  2469. return true;
  2470. case ASIC_REV_5780:
  2471. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2472. return true;
  2473. return false;
  2474. case ASIC_REV_5717:
  2475. if (!tp->pci_fn)
  2476. return true;
  2477. return false;
  2478. case ASIC_REV_5719:
  2479. case ASIC_REV_5720:
  2480. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2481. !tp->pci_fn)
  2482. return true;
  2483. return false;
  2484. }
  2485. return false;
  2486. }
  2487. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2488. {
  2489. u32 val;
  2490. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2491. return;
  2492. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2493. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2494. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2495. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2496. sg_dig_ctrl |=
  2497. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2498. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2499. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2500. }
  2501. return;
  2502. }
  2503. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2504. tg3_bmcr_reset(tp);
  2505. val = tr32(GRC_MISC_CFG);
  2506. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2507. udelay(40);
  2508. return;
  2509. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2510. u32 phytest;
  2511. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2512. u32 phy;
  2513. tg3_writephy(tp, MII_ADVERTISE, 0);
  2514. tg3_writephy(tp, MII_BMCR,
  2515. BMCR_ANENABLE | BMCR_ANRESTART);
  2516. tg3_writephy(tp, MII_TG3_FET_TEST,
  2517. phytest | MII_TG3_FET_SHADOW_EN);
  2518. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2519. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2520. tg3_writephy(tp,
  2521. MII_TG3_FET_SHDW_AUXMODE4,
  2522. phy);
  2523. }
  2524. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2525. }
  2526. return;
  2527. } else if (do_low_power) {
  2528. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2529. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2530. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2531. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2532. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2533. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2534. }
  2535. /* The PHY should not be powered down on some chips because
  2536. * of bugs.
  2537. */
  2538. if (tg3_phy_power_bug(tp))
  2539. return;
  2540. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2541. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2542. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2543. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2544. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2545. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2546. }
  2547. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2548. }
  2549. /* tp->lock is held. */
  2550. static int tg3_nvram_lock(struct tg3 *tp)
  2551. {
  2552. if (tg3_flag(tp, NVRAM)) {
  2553. int i;
  2554. if (tp->nvram_lock_cnt == 0) {
  2555. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2556. for (i = 0; i < 8000; i++) {
  2557. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2558. break;
  2559. udelay(20);
  2560. }
  2561. if (i == 8000) {
  2562. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2563. return -ENODEV;
  2564. }
  2565. }
  2566. tp->nvram_lock_cnt++;
  2567. }
  2568. return 0;
  2569. }
  2570. /* tp->lock is held. */
  2571. static void tg3_nvram_unlock(struct tg3 *tp)
  2572. {
  2573. if (tg3_flag(tp, NVRAM)) {
  2574. if (tp->nvram_lock_cnt > 0)
  2575. tp->nvram_lock_cnt--;
  2576. if (tp->nvram_lock_cnt == 0)
  2577. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2578. }
  2579. }
  2580. /* tp->lock is held. */
  2581. static void tg3_enable_nvram_access(struct tg3 *tp)
  2582. {
  2583. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2584. u32 nvaccess = tr32(NVRAM_ACCESS);
  2585. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2586. }
  2587. }
  2588. /* tp->lock is held. */
  2589. static void tg3_disable_nvram_access(struct tg3 *tp)
  2590. {
  2591. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2592. u32 nvaccess = tr32(NVRAM_ACCESS);
  2593. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2594. }
  2595. }
  2596. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2597. u32 offset, u32 *val)
  2598. {
  2599. u32 tmp;
  2600. int i;
  2601. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2602. return -EINVAL;
  2603. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2604. EEPROM_ADDR_DEVID_MASK |
  2605. EEPROM_ADDR_READ);
  2606. tw32(GRC_EEPROM_ADDR,
  2607. tmp |
  2608. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2609. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2610. EEPROM_ADDR_ADDR_MASK) |
  2611. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2612. for (i = 0; i < 1000; i++) {
  2613. tmp = tr32(GRC_EEPROM_ADDR);
  2614. if (tmp & EEPROM_ADDR_COMPLETE)
  2615. break;
  2616. msleep(1);
  2617. }
  2618. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2619. return -EBUSY;
  2620. tmp = tr32(GRC_EEPROM_DATA);
  2621. /*
  2622. * The data will always be opposite the native endian
  2623. * format. Perform a blind byteswap to compensate.
  2624. */
  2625. *val = swab32(tmp);
  2626. return 0;
  2627. }
  2628. #define NVRAM_CMD_TIMEOUT 10000
  2629. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2630. {
  2631. int i;
  2632. tw32(NVRAM_CMD, nvram_cmd);
  2633. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2634. udelay(10);
  2635. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2636. udelay(10);
  2637. break;
  2638. }
  2639. }
  2640. if (i == NVRAM_CMD_TIMEOUT)
  2641. return -EBUSY;
  2642. return 0;
  2643. }
  2644. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2645. {
  2646. if (tg3_flag(tp, NVRAM) &&
  2647. tg3_flag(tp, NVRAM_BUFFERED) &&
  2648. tg3_flag(tp, FLASH) &&
  2649. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2650. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2651. addr = ((addr / tp->nvram_pagesize) <<
  2652. ATMEL_AT45DB0X1B_PAGE_POS) +
  2653. (addr % tp->nvram_pagesize);
  2654. return addr;
  2655. }
  2656. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2657. {
  2658. if (tg3_flag(tp, NVRAM) &&
  2659. tg3_flag(tp, NVRAM_BUFFERED) &&
  2660. tg3_flag(tp, FLASH) &&
  2661. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2662. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2663. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2664. tp->nvram_pagesize) +
  2665. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2666. return addr;
  2667. }
  2668. /* NOTE: Data read in from NVRAM is byteswapped according to
  2669. * the byteswapping settings for all other register accesses.
  2670. * tg3 devices are BE devices, so on a BE machine, the data
  2671. * returned will be exactly as it is seen in NVRAM. On a LE
  2672. * machine, the 32-bit value will be byteswapped.
  2673. */
  2674. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2675. {
  2676. int ret;
  2677. if (!tg3_flag(tp, NVRAM))
  2678. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2679. offset = tg3_nvram_phys_addr(tp, offset);
  2680. if (offset > NVRAM_ADDR_MSK)
  2681. return -EINVAL;
  2682. ret = tg3_nvram_lock(tp);
  2683. if (ret)
  2684. return ret;
  2685. tg3_enable_nvram_access(tp);
  2686. tw32(NVRAM_ADDR, offset);
  2687. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2688. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2689. if (ret == 0)
  2690. *val = tr32(NVRAM_RDDATA);
  2691. tg3_disable_nvram_access(tp);
  2692. tg3_nvram_unlock(tp);
  2693. return ret;
  2694. }
  2695. /* Ensures NVRAM data is in bytestream format. */
  2696. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2697. {
  2698. u32 v;
  2699. int res = tg3_nvram_read(tp, offset, &v);
  2700. if (!res)
  2701. *val = cpu_to_be32(v);
  2702. return res;
  2703. }
  2704. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2705. u32 offset, u32 len, u8 *buf)
  2706. {
  2707. int i, j, rc = 0;
  2708. u32 val;
  2709. for (i = 0; i < len; i += 4) {
  2710. u32 addr;
  2711. __be32 data;
  2712. addr = offset + i;
  2713. memcpy(&data, buf + i, 4);
  2714. /*
  2715. * The SEEPROM interface expects the data to always be opposite
  2716. * the native endian format. We accomplish this by reversing
  2717. * all the operations that would have been performed on the
  2718. * data from a call to tg3_nvram_read_be32().
  2719. */
  2720. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2721. val = tr32(GRC_EEPROM_ADDR);
  2722. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2723. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2724. EEPROM_ADDR_READ);
  2725. tw32(GRC_EEPROM_ADDR, val |
  2726. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2727. (addr & EEPROM_ADDR_ADDR_MASK) |
  2728. EEPROM_ADDR_START |
  2729. EEPROM_ADDR_WRITE);
  2730. for (j = 0; j < 1000; j++) {
  2731. val = tr32(GRC_EEPROM_ADDR);
  2732. if (val & EEPROM_ADDR_COMPLETE)
  2733. break;
  2734. msleep(1);
  2735. }
  2736. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2737. rc = -EBUSY;
  2738. break;
  2739. }
  2740. }
  2741. return rc;
  2742. }
  2743. /* offset and length are dword aligned */
  2744. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2745. u8 *buf)
  2746. {
  2747. int ret = 0;
  2748. u32 pagesize = tp->nvram_pagesize;
  2749. u32 pagemask = pagesize - 1;
  2750. u32 nvram_cmd;
  2751. u8 *tmp;
  2752. tmp = kmalloc(pagesize, GFP_KERNEL);
  2753. if (tmp == NULL)
  2754. return -ENOMEM;
  2755. while (len) {
  2756. int j;
  2757. u32 phy_addr, page_off, size;
  2758. phy_addr = offset & ~pagemask;
  2759. for (j = 0; j < pagesize; j += 4) {
  2760. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2761. (__be32 *) (tmp + j));
  2762. if (ret)
  2763. break;
  2764. }
  2765. if (ret)
  2766. break;
  2767. page_off = offset & pagemask;
  2768. size = pagesize;
  2769. if (len < size)
  2770. size = len;
  2771. len -= size;
  2772. memcpy(tmp + page_off, buf, size);
  2773. offset = offset + (pagesize - page_off);
  2774. tg3_enable_nvram_access(tp);
  2775. /*
  2776. * Before we can erase the flash page, we need
  2777. * to issue a special "write enable" command.
  2778. */
  2779. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2780. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2781. break;
  2782. /* Erase the target page */
  2783. tw32(NVRAM_ADDR, phy_addr);
  2784. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2785. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2786. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2787. break;
  2788. /* Issue another write enable to start the write. */
  2789. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2790. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2791. break;
  2792. for (j = 0; j < pagesize; j += 4) {
  2793. __be32 data;
  2794. data = *((__be32 *) (tmp + j));
  2795. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2796. tw32(NVRAM_ADDR, phy_addr + j);
  2797. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2798. NVRAM_CMD_WR;
  2799. if (j == 0)
  2800. nvram_cmd |= NVRAM_CMD_FIRST;
  2801. else if (j == (pagesize - 4))
  2802. nvram_cmd |= NVRAM_CMD_LAST;
  2803. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2804. if (ret)
  2805. break;
  2806. }
  2807. if (ret)
  2808. break;
  2809. }
  2810. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2811. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2812. kfree(tmp);
  2813. return ret;
  2814. }
  2815. /* offset and length are dword aligned */
  2816. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2817. u8 *buf)
  2818. {
  2819. int i, ret = 0;
  2820. for (i = 0; i < len; i += 4, offset += 4) {
  2821. u32 page_off, phy_addr, nvram_cmd;
  2822. __be32 data;
  2823. memcpy(&data, buf + i, 4);
  2824. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2825. page_off = offset % tp->nvram_pagesize;
  2826. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2827. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2828. if (page_off == 0 || i == 0)
  2829. nvram_cmd |= NVRAM_CMD_FIRST;
  2830. if (page_off == (tp->nvram_pagesize - 4))
  2831. nvram_cmd |= NVRAM_CMD_LAST;
  2832. if (i == (len - 4))
  2833. nvram_cmd |= NVRAM_CMD_LAST;
  2834. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2835. !tg3_flag(tp, FLASH) ||
  2836. !tg3_flag(tp, 57765_PLUS))
  2837. tw32(NVRAM_ADDR, phy_addr);
  2838. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2839. !tg3_flag(tp, 5755_PLUS) &&
  2840. (tp->nvram_jedecnum == JEDEC_ST) &&
  2841. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2842. u32 cmd;
  2843. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2844. ret = tg3_nvram_exec_cmd(tp, cmd);
  2845. if (ret)
  2846. break;
  2847. }
  2848. if (!tg3_flag(tp, FLASH)) {
  2849. /* We always do complete word writes to eeprom. */
  2850. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2851. }
  2852. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2853. if (ret)
  2854. break;
  2855. }
  2856. return ret;
  2857. }
  2858. /* offset and length are dword aligned */
  2859. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2860. {
  2861. int ret;
  2862. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2863. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2864. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2865. udelay(40);
  2866. }
  2867. if (!tg3_flag(tp, NVRAM)) {
  2868. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2869. } else {
  2870. u32 grc_mode;
  2871. ret = tg3_nvram_lock(tp);
  2872. if (ret)
  2873. return ret;
  2874. tg3_enable_nvram_access(tp);
  2875. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2876. tw32(NVRAM_WRITE1, 0x406);
  2877. grc_mode = tr32(GRC_MODE);
  2878. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2879. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2880. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2881. buf);
  2882. } else {
  2883. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2884. buf);
  2885. }
  2886. grc_mode = tr32(GRC_MODE);
  2887. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2888. tg3_disable_nvram_access(tp);
  2889. tg3_nvram_unlock(tp);
  2890. }
  2891. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2892. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2893. udelay(40);
  2894. }
  2895. return ret;
  2896. }
  2897. #define RX_CPU_SCRATCH_BASE 0x30000
  2898. #define RX_CPU_SCRATCH_SIZE 0x04000
  2899. #define TX_CPU_SCRATCH_BASE 0x34000
  2900. #define TX_CPU_SCRATCH_SIZE 0x04000
  2901. /* tp->lock is held. */
  2902. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2903. {
  2904. int i;
  2905. const int iters = 10000;
  2906. for (i = 0; i < iters; i++) {
  2907. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2908. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2909. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2910. break;
  2911. if (pci_channel_offline(tp->pdev))
  2912. return -EBUSY;
  2913. }
  2914. return (i == iters) ? -EBUSY : 0;
  2915. }
  2916. /* tp->lock is held. */
  2917. static int tg3_rxcpu_pause(struct tg3 *tp)
  2918. {
  2919. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2920. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2921. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2922. udelay(10);
  2923. return rc;
  2924. }
  2925. /* tp->lock is held. */
  2926. static int tg3_txcpu_pause(struct tg3 *tp)
  2927. {
  2928. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2929. }
  2930. /* tp->lock is held. */
  2931. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2932. {
  2933. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2934. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2935. }
  2936. /* tp->lock is held. */
  2937. static void tg3_rxcpu_resume(struct tg3 *tp)
  2938. {
  2939. tg3_resume_cpu(tp, RX_CPU_BASE);
  2940. }
  2941. /* tp->lock is held. */
  2942. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2943. {
  2944. int rc;
  2945. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2946. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2947. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2948. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2949. return 0;
  2950. }
  2951. if (cpu_base == RX_CPU_BASE) {
  2952. rc = tg3_rxcpu_pause(tp);
  2953. } else {
  2954. /*
  2955. * There is only an Rx CPU for the 5750 derivative in the
  2956. * BCM4785.
  2957. */
  2958. if (tg3_flag(tp, IS_SSB_CORE))
  2959. return 0;
  2960. rc = tg3_txcpu_pause(tp);
  2961. }
  2962. if (rc) {
  2963. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2964. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2965. return -ENODEV;
  2966. }
  2967. /* Clear firmware's nvram arbitration. */
  2968. if (tg3_flag(tp, NVRAM))
  2969. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2970. return 0;
  2971. }
  2972. static int tg3_fw_data_len(struct tg3 *tp,
  2973. const struct tg3_firmware_hdr *fw_hdr)
  2974. {
  2975. int fw_len;
  2976. /* Non fragmented firmware have one firmware header followed by a
  2977. * contiguous chunk of data to be written. The length field in that
  2978. * header is not the length of data to be written but the complete
  2979. * length of the bss. The data length is determined based on
  2980. * tp->fw->size minus headers.
  2981. *
  2982. * Fragmented firmware have a main header followed by multiple
  2983. * fragments. Each fragment is identical to non fragmented firmware
  2984. * with a firmware header followed by a contiguous chunk of data. In
  2985. * the main header, the length field is unused and set to 0xffffffff.
  2986. * In each fragment header the length is the entire size of that
  2987. * fragment i.e. fragment data + header length. Data length is
  2988. * therefore length field in the header minus TG3_FW_HDR_LEN.
  2989. */
  2990. if (tp->fw_len == 0xffffffff)
  2991. fw_len = be32_to_cpu(fw_hdr->len);
  2992. else
  2993. fw_len = tp->fw->size;
  2994. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  2995. }
  2996. /* tp->lock is held. */
  2997. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2998. u32 cpu_scratch_base, int cpu_scratch_size,
  2999. const struct tg3_firmware_hdr *fw_hdr)
  3000. {
  3001. int err, i;
  3002. void (*write_op)(struct tg3 *, u32, u32);
  3003. int total_len = tp->fw->size;
  3004. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3005. netdev_err(tp->dev,
  3006. "%s: Trying to load TX cpu firmware which is 5705\n",
  3007. __func__);
  3008. return -EINVAL;
  3009. }
  3010. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3011. write_op = tg3_write_mem;
  3012. else
  3013. write_op = tg3_write_indirect_reg32;
  3014. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3015. /* It is possible that bootcode is still loading at this point.
  3016. * Get the nvram lock first before halting the cpu.
  3017. */
  3018. int lock_err = tg3_nvram_lock(tp);
  3019. err = tg3_halt_cpu(tp, cpu_base);
  3020. if (!lock_err)
  3021. tg3_nvram_unlock(tp);
  3022. if (err)
  3023. goto out;
  3024. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3025. write_op(tp, cpu_scratch_base + i, 0);
  3026. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3027. tw32(cpu_base + CPU_MODE,
  3028. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3029. } else {
  3030. /* Subtract additional main header for fragmented firmware and
  3031. * advance to the first fragment
  3032. */
  3033. total_len -= TG3_FW_HDR_LEN;
  3034. fw_hdr++;
  3035. }
  3036. do {
  3037. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3038. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3039. write_op(tp, cpu_scratch_base +
  3040. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3041. (i * sizeof(u32)),
  3042. be32_to_cpu(fw_data[i]));
  3043. total_len -= be32_to_cpu(fw_hdr->len);
  3044. /* Advance to next fragment */
  3045. fw_hdr = (struct tg3_firmware_hdr *)
  3046. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3047. } while (total_len > 0);
  3048. err = 0;
  3049. out:
  3050. return err;
  3051. }
  3052. /* tp->lock is held. */
  3053. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3054. {
  3055. int i;
  3056. const int iters = 5;
  3057. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3058. tw32_f(cpu_base + CPU_PC, pc);
  3059. for (i = 0; i < iters; i++) {
  3060. if (tr32(cpu_base + CPU_PC) == pc)
  3061. break;
  3062. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3063. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3064. tw32_f(cpu_base + CPU_PC, pc);
  3065. udelay(1000);
  3066. }
  3067. return (i == iters) ? -EBUSY : 0;
  3068. }
  3069. /* tp->lock is held. */
  3070. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3071. {
  3072. const struct tg3_firmware_hdr *fw_hdr;
  3073. int err;
  3074. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3075. /* Firmware blob starts with version numbers, followed by
  3076. start address and length. We are setting complete length.
  3077. length = end_address_of_bss - start_address_of_text.
  3078. Remainder is the blob to be loaded contiguously
  3079. from start address. */
  3080. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3081. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3082. fw_hdr);
  3083. if (err)
  3084. return err;
  3085. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3086. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3087. fw_hdr);
  3088. if (err)
  3089. return err;
  3090. /* Now startup only the RX cpu. */
  3091. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3092. be32_to_cpu(fw_hdr->base_addr));
  3093. if (err) {
  3094. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3095. "should be %08x\n", __func__,
  3096. tr32(RX_CPU_BASE + CPU_PC),
  3097. be32_to_cpu(fw_hdr->base_addr));
  3098. return -ENODEV;
  3099. }
  3100. tg3_rxcpu_resume(tp);
  3101. return 0;
  3102. }
  3103. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3104. {
  3105. const int iters = 1000;
  3106. int i;
  3107. u32 val;
  3108. /* Wait for boot code to complete initialization and enter service
  3109. * loop. It is then safe to download service patches
  3110. */
  3111. for (i = 0; i < iters; i++) {
  3112. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3113. break;
  3114. udelay(10);
  3115. }
  3116. if (i == iters) {
  3117. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3118. return -EBUSY;
  3119. }
  3120. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3121. if (val & 0xff) {
  3122. netdev_warn(tp->dev,
  3123. "Other patches exist. Not downloading EEE patch\n");
  3124. return -EEXIST;
  3125. }
  3126. return 0;
  3127. }
  3128. /* tp->lock is held. */
  3129. static void tg3_load_57766_firmware(struct tg3 *tp)
  3130. {
  3131. struct tg3_firmware_hdr *fw_hdr;
  3132. if (!tg3_flag(tp, NO_NVRAM))
  3133. return;
  3134. if (tg3_validate_rxcpu_state(tp))
  3135. return;
  3136. if (!tp->fw)
  3137. return;
  3138. /* This firmware blob has a different format than older firmware
  3139. * releases as given below. The main difference is we have fragmented
  3140. * data to be written to non-contiguous locations.
  3141. *
  3142. * In the beginning we have a firmware header identical to other
  3143. * firmware which consists of version, base addr and length. The length
  3144. * here is unused and set to 0xffffffff.
  3145. *
  3146. * This is followed by a series of firmware fragments which are
  3147. * individually identical to previous firmware. i.e. they have the
  3148. * firmware header and followed by data for that fragment. The version
  3149. * field of the individual fragment header is unused.
  3150. */
  3151. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3152. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3153. return;
  3154. if (tg3_rxcpu_pause(tp))
  3155. return;
  3156. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3157. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3158. tg3_rxcpu_resume(tp);
  3159. }
  3160. /* tp->lock is held. */
  3161. static int tg3_load_tso_firmware(struct tg3 *tp)
  3162. {
  3163. const struct tg3_firmware_hdr *fw_hdr;
  3164. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3165. int err;
  3166. if (!tg3_flag(tp, FW_TSO))
  3167. return 0;
  3168. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3169. /* Firmware blob starts with version numbers, followed by
  3170. start address and length. We are setting complete length.
  3171. length = end_address_of_bss - start_address_of_text.
  3172. Remainder is the blob to be loaded contiguously
  3173. from start address. */
  3174. cpu_scratch_size = tp->fw_len;
  3175. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3176. cpu_base = RX_CPU_BASE;
  3177. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3178. } else {
  3179. cpu_base = TX_CPU_BASE;
  3180. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3181. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3182. }
  3183. err = tg3_load_firmware_cpu(tp, cpu_base,
  3184. cpu_scratch_base, cpu_scratch_size,
  3185. fw_hdr);
  3186. if (err)
  3187. return err;
  3188. /* Now startup the cpu. */
  3189. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3190. be32_to_cpu(fw_hdr->base_addr));
  3191. if (err) {
  3192. netdev_err(tp->dev,
  3193. "%s fails to set CPU PC, is %08x should be %08x\n",
  3194. __func__, tr32(cpu_base + CPU_PC),
  3195. be32_to_cpu(fw_hdr->base_addr));
  3196. return -ENODEV;
  3197. }
  3198. tg3_resume_cpu(tp, cpu_base);
  3199. return 0;
  3200. }
  3201. /* tp->lock is held. */
  3202. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3203. {
  3204. u32 addr_high, addr_low;
  3205. int i;
  3206. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3207. tp->dev->dev_addr[1]);
  3208. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3209. (tp->dev->dev_addr[3] << 16) |
  3210. (tp->dev->dev_addr[4] << 8) |
  3211. (tp->dev->dev_addr[5] << 0));
  3212. for (i = 0; i < 4; i++) {
  3213. if (i == 1 && skip_mac_1)
  3214. continue;
  3215. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3216. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3217. }
  3218. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3219. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3220. for (i = 0; i < 12; i++) {
  3221. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3222. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3223. }
  3224. }
  3225. addr_high = (tp->dev->dev_addr[0] +
  3226. tp->dev->dev_addr[1] +
  3227. tp->dev->dev_addr[2] +
  3228. tp->dev->dev_addr[3] +
  3229. tp->dev->dev_addr[4] +
  3230. tp->dev->dev_addr[5]) &
  3231. TX_BACKOFF_SEED_MASK;
  3232. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3233. }
  3234. static void tg3_enable_register_access(struct tg3 *tp)
  3235. {
  3236. /*
  3237. * Make sure register accesses (indirect or otherwise) will function
  3238. * correctly.
  3239. */
  3240. pci_write_config_dword(tp->pdev,
  3241. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3242. }
  3243. static int tg3_power_up(struct tg3 *tp)
  3244. {
  3245. int err;
  3246. tg3_enable_register_access(tp);
  3247. err = pci_set_power_state(tp->pdev, PCI_D0);
  3248. if (!err) {
  3249. /* Switch out of Vaux if it is a NIC */
  3250. tg3_pwrsrc_switch_to_vmain(tp);
  3251. } else {
  3252. netdev_err(tp->dev, "Transition to D0 failed\n");
  3253. }
  3254. return err;
  3255. }
  3256. static int tg3_setup_phy(struct tg3 *, bool);
  3257. static int tg3_power_down_prepare(struct tg3 *tp)
  3258. {
  3259. u32 misc_host_ctrl;
  3260. bool device_should_wake, do_low_power;
  3261. tg3_enable_register_access(tp);
  3262. /* Restore the CLKREQ setting. */
  3263. if (tg3_flag(tp, CLKREQ_BUG))
  3264. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3265. PCI_EXP_LNKCTL_CLKREQ_EN);
  3266. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3267. tw32(TG3PCI_MISC_HOST_CTRL,
  3268. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3269. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3270. tg3_flag(tp, WOL_ENABLE);
  3271. if (tg3_flag(tp, USE_PHYLIB)) {
  3272. do_low_power = false;
  3273. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3274. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3275. struct phy_device *phydev;
  3276. u32 phyid, advertising;
  3277. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3278. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3279. tp->link_config.speed = phydev->speed;
  3280. tp->link_config.duplex = phydev->duplex;
  3281. tp->link_config.autoneg = phydev->autoneg;
  3282. tp->link_config.advertising = phydev->advertising;
  3283. advertising = ADVERTISED_TP |
  3284. ADVERTISED_Pause |
  3285. ADVERTISED_Autoneg |
  3286. ADVERTISED_10baseT_Half;
  3287. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3288. if (tg3_flag(tp, WOL_SPEED_100MB))
  3289. advertising |=
  3290. ADVERTISED_100baseT_Half |
  3291. ADVERTISED_100baseT_Full |
  3292. ADVERTISED_10baseT_Full;
  3293. else
  3294. advertising |= ADVERTISED_10baseT_Full;
  3295. }
  3296. phydev->advertising = advertising;
  3297. phy_start_aneg(phydev);
  3298. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3299. if (phyid != PHY_ID_BCMAC131) {
  3300. phyid &= PHY_BCM_OUI_MASK;
  3301. if (phyid == PHY_BCM_OUI_1 ||
  3302. phyid == PHY_BCM_OUI_2 ||
  3303. phyid == PHY_BCM_OUI_3)
  3304. do_low_power = true;
  3305. }
  3306. }
  3307. } else {
  3308. do_low_power = true;
  3309. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3310. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3311. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3312. tg3_setup_phy(tp, false);
  3313. }
  3314. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3315. u32 val;
  3316. val = tr32(GRC_VCPU_EXT_CTRL);
  3317. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3318. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3319. int i;
  3320. u32 val;
  3321. for (i = 0; i < 200; i++) {
  3322. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3323. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3324. break;
  3325. msleep(1);
  3326. }
  3327. }
  3328. if (tg3_flag(tp, WOL_CAP))
  3329. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3330. WOL_DRV_STATE_SHUTDOWN |
  3331. WOL_DRV_WOL |
  3332. WOL_SET_MAGIC_PKT);
  3333. if (device_should_wake) {
  3334. u32 mac_mode;
  3335. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3336. if (do_low_power &&
  3337. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3338. tg3_phy_auxctl_write(tp,
  3339. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3340. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3341. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3342. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3343. udelay(40);
  3344. }
  3345. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3346. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3347. else if (tp->phy_flags &
  3348. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3349. if (tp->link_config.active_speed == SPEED_1000)
  3350. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3351. else
  3352. mac_mode = MAC_MODE_PORT_MODE_MII;
  3353. } else
  3354. mac_mode = MAC_MODE_PORT_MODE_MII;
  3355. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3356. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3357. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3358. SPEED_100 : SPEED_10;
  3359. if (tg3_5700_link_polarity(tp, speed))
  3360. mac_mode |= MAC_MODE_LINK_POLARITY;
  3361. else
  3362. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3363. }
  3364. } else {
  3365. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3366. }
  3367. if (!tg3_flag(tp, 5750_PLUS))
  3368. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3369. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3370. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3371. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3372. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3373. if (tg3_flag(tp, ENABLE_APE))
  3374. mac_mode |= MAC_MODE_APE_TX_EN |
  3375. MAC_MODE_APE_RX_EN |
  3376. MAC_MODE_TDE_ENABLE;
  3377. tw32_f(MAC_MODE, mac_mode);
  3378. udelay(100);
  3379. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3380. udelay(10);
  3381. }
  3382. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3383. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3384. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3385. u32 base_val;
  3386. base_val = tp->pci_clock_ctrl;
  3387. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3388. CLOCK_CTRL_TXCLK_DISABLE);
  3389. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3390. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3391. } else if (tg3_flag(tp, 5780_CLASS) ||
  3392. tg3_flag(tp, CPMU_PRESENT) ||
  3393. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3394. /* do nothing */
  3395. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3396. u32 newbits1, newbits2;
  3397. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3398. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3399. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3400. CLOCK_CTRL_TXCLK_DISABLE |
  3401. CLOCK_CTRL_ALTCLK);
  3402. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3403. } else if (tg3_flag(tp, 5705_PLUS)) {
  3404. newbits1 = CLOCK_CTRL_625_CORE;
  3405. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3406. } else {
  3407. newbits1 = CLOCK_CTRL_ALTCLK;
  3408. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3409. }
  3410. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3411. 40);
  3412. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3413. 40);
  3414. if (!tg3_flag(tp, 5705_PLUS)) {
  3415. u32 newbits3;
  3416. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3417. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3418. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3419. CLOCK_CTRL_TXCLK_DISABLE |
  3420. CLOCK_CTRL_44MHZ_CORE);
  3421. } else {
  3422. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3423. }
  3424. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3425. tp->pci_clock_ctrl | newbits3, 40);
  3426. }
  3427. }
  3428. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3429. tg3_power_down_phy(tp, do_low_power);
  3430. tg3_frob_aux_power(tp, true);
  3431. /* Workaround for unstable PLL clock */
  3432. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3433. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3434. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3435. u32 val = tr32(0x7d00);
  3436. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3437. tw32(0x7d00, val);
  3438. if (!tg3_flag(tp, ENABLE_ASF)) {
  3439. int err;
  3440. err = tg3_nvram_lock(tp);
  3441. tg3_halt_cpu(tp, RX_CPU_BASE);
  3442. if (!err)
  3443. tg3_nvram_unlock(tp);
  3444. }
  3445. }
  3446. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3447. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3448. return 0;
  3449. }
  3450. static void tg3_power_down(struct tg3 *tp)
  3451. {
  3452. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3453. pci_set_power_state(tp->pdev, PCI_D3hot);
  3454. }
  3455. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3456. {
  3457. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3458. case MII_TG3_AUX_STAT_10HALF:
  3459. *speed = SPEED_10;
  3460. *duplex = DUPLEX_HALF;
  3461. break;
  3462. case MII_TG3_AUX_STAT_10FULL:
  3463. *speed = SPEED_10;
  3464. *duplex = DUPLEX_FULL;
  3465. break;
  3466. case MII_TG3_AUX_STAT_100HALF:
  3467. *speed = SPEED_100;
  3468. *duplex = DUPLEX_HALF;
  3469. break;
  3470. case MII_TG3_AUX_STAT_100FULL:
  3471. *speed = SPEED_100;
  3472. *duplex = DUPLEX_FULL;
  3473. break;
  3474. case MII_TG3_AUX_STAT_1000HALF:
  3475. *speed = SPEED_1000;
  3476. *duplex = DUPLEX_HALF;
  3477. break;
  3478. case MII_TG3_AUX_STAT_1000FULL:
  3479. *speed = SPEED_1000;
  3480. *duplex = DUPLEX_FULL;
  3481. break;
  3482. default:
  3483. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3484. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3485. SPEED_10;
  3486. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3487. DUPLEX_HALF;
  3488. break;
  3489. }
  3490. *speed = SPEED_UNKNOWN;
  3491. *duplex = DUPLEX_UNKNOWN;
  3492. break;
  3493. }
  3494. }
  3495. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3496. {
  3497. int err = 0;
  3498. u32 val, new_adv;
  3499. new_adv = ADVERTISE_CSMA;
  3500. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3501. new_adv |= mii_advertise_flowctrl(flowctrl);
  3502. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3503. if (err)
  3504. goto done;
  3505. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3506. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3507. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3508. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3509. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3510. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3511. if (err)
  3512. goto done;
  3513. }
  3514. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3515. goto done;
  3516. tw32(TG3_CPMU_EEE_MODE,
  3517. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3518. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3519. if (!err) {
  3520. u32 err2;
  3521. val = 0;
  3522. /* Advertise 100-BaseTX EEE ability */
  3523. if (advertise & ADVERTISED_100baseT_Full)
  3524. val |= MDIO_AN_EEE_ADV_100TX;
  3525. /* Advertise 1000-BaseT EEE ability */
  3526. if (advertise & ADVERTISED_1000baseT_Full)
  3527. val |= MDIO_AN_EEE_ADV_1000T;
  3528. if (!tp->eee.eee_enabled) {
  3529. val = 0;
  3530. tp->eee.advertised = 0;
  3531. } else {
  3532. tp->eee.advertised = advertise &
  3533. (ADVERTISED_100baseT_Full |
  3534. ADVERTISED_1000baseT_Full);
  3535. }
  3536. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3537. if (err)
  3538. val = 0;
  3539. switch (tg3_asic_rev(tp)) {
  3540. case ASIC_REV_5717:
  3541. case ASIC_REV_57765:
  3542. case ASIC_REV_57766:
  3543. case ASIC_REV_5719:
  3544. /* If we advertised any eee advertisements above... */
  3545. if (val)
  3546. val = MII_TG3_DSP_TAP26_ALNOKO |
  3547. MII_TG3_DSP_TAP26_RMRXSTO |
  3548. MII_TG3_DSP_TAP26_OPCSINPT;
  3549. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3550. /* Fall through */
  3551. case ASIC_REV_5720:
  3552. case ASIC_REV_5762:
  3553. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3554. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3555. MII_TG3_DSP_CH34TP2_HIBW01);
  3556. }
  3557. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3558. if (!err)
  3559. err = err2;
  3560. }
  3561. done:
  3562. return err;
  3563. }
  3564. static void tg3_phy_copper_begin(struct tg3 *tp)
  3565. {
  3566. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3567. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3568. u32 adv, fc;
  3569. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3570. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3571. adv = ADVERTISED_10baseT_Half |
  3572. ADVERTISED_10baseT_Full;
  3573. if (tg3_flag(tp, WOL_SPEED_100MB))
  3574. adv |= ADVERTISED_100baseT_Half |
  3575. ADVERTISED_100baseT_Full;
  3576. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3577. adv |= ADVERTISED_1000baseT_Half |
  3578. ADVERTISED_1000baseT_Full;
  3579. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3580. } else {
  3581. adv = tp->link_config.advertising;
  3582. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3583. adv &= ~(ADVERTISED_1000baseT_Half |
  3584. ADVERTISED_1000baseT_Full);
  3585. fc = tp->link_config.flowctrl;
  3586. }
  3587. tg3_phy_autoneg_cfg(tp, adv, fc);
  3588. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3589. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3590. /* Normally during power down we want to autonegotiate
  3591. * the lowest possible speed for WOL. However, to avoid
  3592. * link flap, we leave it untouched.
  3593. */
  3594. return;
  3595. }
  3596. tg3_writephy(tp, MII_BMCR,
  3597. BMCR_ANENABLE | BMCR_ANRESTART);
  3598. } else {
  3599. int i;
  3600. u32 bmcr, orig_bmcr;
  3601. tp->link_config.active_speed = tp->link_config.speed;
  3602. tp->link_config.active_duplex = tp->link_config.duplex;
  3603. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3604. /* With autoneg disabled, 5715 only links up when the
  3605. * advertisement register has the configured speed
  3606. * enabled.
  3607. */
  3608. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3609. }
  3610. bmcr = 0;
  3611. switch (tp->link_config.speed) {
  3612. default:
  3613. case SPEED_10:
  3614. break;
  3615. case SPEED_100:
  3616. bmcr |= BMCR_SPEED100;
  3617. break;
  3618. case SPEED_1000:
  3619. bmcr |= BMCR_SPEED1000;
  3620. break;
  3621. }
  3622. if (tp->link_config.duplex == DUPLEX_FULL)
  3623. bmcr |= BMCR_FULLDPLX;
  3624. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3625. (bmcr != orig_bmcr)) {
  3626. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3627. for (i = 0; i < 1500; i++) {
  3628. u32 tmp;
  3629. udelay(10);
  3630. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3631. tg3_readphy(tp, MII_BMSR, &tmp))
  3632. continue;
  3633. if (!(tmp & BMSR_LSTATUS)) {
  3634. udelay(40);
  3635. break;
  3636. }
  3637. }
  3638. tg3_writephy(tp, MII_BMCR, bmcr);
  3639. udelay(40);
  3640. }
  3641. }
  3642. }
  3643. static int tg3_phy_pull_config(struct tg3 *tp)
  3644. {
  3645. int err;
  3646. u32 val;
  3647. err = tg3_readphy(tp, MII_BMCR, &val);
  3648. if (err)
  3649. goto done;
  3650. if (!(val & BMCR_ANENABLE)) {
  3651. tp->link_config.autoneg = AUTONEG_DISABLE;
  3652. tp->link_config.advertising = 0;
  3653. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3654. err = -EIO;
  3655. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3656. case 0:
  3657. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3658. goto done;
  3659. tp->link_config.speed = SPEED_10;
  3660. break;
  3661. case BMCR_SPEED100:
  3662. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3663. goto done;
  3664. tp->link_config.speed = SPEED_100;
  3665. break;
  3666. case BMCR_SPEED1000:
  3667. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3668. tp->link_config.speed = SPEED_1000;
  3669. break;
  3670. }
  3671. /* Fall through */
  3672. default:
  3673. goto done;
  3674. }
  3675. if (val & BMCR_FULLDPLX)
  3676. tp->link_config.duplex = DUPLEX_FULL;
  3677. else
  3678. tp->link_config.duplex = DUPLEX_HALF;
  3679. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3680. err = 0;
  3681. goto done;
  3682. }
  3683. tp->link_config.autoneg = AUTONEG_ENABLE;
  3684. tp->link_config.advertising = ADVERTISED_Autoneg;
  3685. tg3_flag_set(tp, PAUSE_AUTONEG);
  3686. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3687. u32 adv;
  3688. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3689. if (err)
  3690. goto done;
  3691. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3692. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3693. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3694. } else {
  3695. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3696. }
  3697. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3698. u32 adv;
  3699. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3700. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3701. if (err)
  3702. goto done;
  3703. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3704. } else {
  3705. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3706. if (err)
  3707. goto done;
  3708. adv = tg3_decode_flowctrl_1000X(val);
  3709. tp->link_config.flowctrl = adv;
  3710. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3711. adv = mii_adv_to_ethtool_adv_x(val);
  3712. }
  3713. tp->link_config.advertising |= adv;
  3714. }
  3715. done:
  3716. return err;
  3717. }
  3718. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3719. {
  3720. int err;
  3721. /* Turn off tap power management. */
  3722. /* Set Extended packet length bit */
  3723. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3724. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3725. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3726. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3727. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3728. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3729. udelay(40);
  3730. return err;
  3731. }
  3732. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3733. {
  3734. struct ethtool_eee eee;
  3735. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3736. return true;
  3737. tg3_eee_pull_config(tp, &eee);
  3738. if (tp->eee.eee_enabled) {
  3739. if (tp->eee.advertised != eee.advertised ||
  3740. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3741. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3742. return false;
  3743. } else {
  3744. /* EEE is disabled but we're advertising */
  3745. if (eee.advertised)
  3746. return false;
  3747. }
  3748. return true;
  3749. }
  3750. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3751. {
  3752. u32 advmsk, tgtadv, advertising;
  3753. advertising = tp->link_config.advertising;
  3754. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3755. advmsk = ADVERTISE_ALL;
  3756. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3757. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3758. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3759. }
  3760. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3761. return false;
  3762. if ((*lcladv & advmsk) != tgtadv)
  3763. return false;
  3764. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3765. u32 tg3_ctrl;
  3766. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3767. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3768. return false;
  3769. if (tgtadv &&
  3770. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3771. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3772. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3773. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3774. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3775. } else {
  3776. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3777. }
  3778. if (tg3_ctrl != tgtadv)
  3779. return false;
  3780. }
  3781. return true;
  3782. }
  3783. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3784. {
  3785. u32 lpeth = 0;
  3786. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3787. u32 val;
  3788. if (tg3_readphy(tp, MII_STAT1000, &val))
  3789. return false;
  3790. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3791. }
  3792. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3793. return false;
  3794. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3795. tp->link_config.rmt_adv = lpeth;
  3796. return true;
  3797. }
  3798. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3799. {
  3800. if (curr_link_up != tp->link_up) {
  3801. if (curr_link_up) {
  3802. netif_carrier_on(tp->dev);
  3803. } else {
  3804. netif_carrier_off(tp->dev);
  3805. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3806. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3807. }
  3808. tg3_link_report(tp);
  3809. return true;
  3810. }
  3811. return false;
  3812. }
  3813. static void tg3_clear_mac_status(struct tg3 *tp)
  3814. {
  3815. tw32(MAC_EVENT, 0);
  3816. tw32_f(MAC_STATUS,
  3817. MAC_STATUS_SYNC_CHANGED |
  3818. MAC_STATUS_CFG_CHANGED |
  3819. MAC_STATUS_MI_COMPLETION |
  3820. MAC_STATUS_LNKSTATE_CHANGED);
  3821. udelay(40);
  3822. }
  3823. static void tg3_setup_eee(struct tg3 *tp)
  3824. {
  3825. u32 val;
  3826. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3827. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3828. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3829. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3830. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3831. tw32_f(TG3_CPMU_EEE_CTRL,
  3832. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3833. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3834. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3835. TG3_CPMU_EEEMD_LPI_IN_RX |
  3836. TG3_CPMU_EEEMD_EEE_ENABLE;
  3837. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3838. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3839. if (tg3_flag(tp, ENABLE_APE))
  3840. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3841. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3842. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3843. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3844. (tp->eee.tx_lpi_timer & 0xffff));
  3845. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3846. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3847. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3848. }
  3849. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3850. {
  3851. bool current_link_up;
  3852. u32 bmsr, val;
  3853. u32 lcl_adv, rmt_adv;
  3854. u16 current_speed;
  3855. u8 current_duplex;
  3856. int i, err;
  3857. tg3_clear_mac_status(tp);
  3858. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3859. tw32_f(MAC_MI_MODE,
  3860. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3861. udelay(80);
  3862. }
  3863. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3864. /* Some third-party PHYs need to be reset on link going
  3865. * down.
  3866. */
  3867. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3868. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3869. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3870. tp->link_up) {
  3871. tg3_readphy(tp, MII_BMSR, &bmsr);
  3872. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3873. !(bmsr & BMSR_LSTATUS))
  3874. force_reset = true;
  3875. }
  3876. if (force_reset)
  3877. tg3_phy_reset(tp);
  3878. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3879. tg3_readphy(tp, MII_BMSR, &bmsr);
  3880. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3881. !tg3_flag(tp, INIT_COMPLETE))
  3882. bmsr = 0;
  3883. if (!(bmsr & BMSR_LSTATUS)) {
  3884. err = tg3_init_5401phy_dsp(tp);
  3885. if (err)
  3886. return err;
  3887. tg3_readphy(tp, MII_BMSR, &bmsr);
  3888. for (i = 0; i < 1000; i++) {
  3889. udelay(10);
  3890. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3891. (bmsr & BMSR_LSTATUS)) {
  3892. udelay(40);
  3893. break;
  3894. }
  3895. }
  3896. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3897. TG3_PHY_REV_BCM5401_B0 &&
  3898. !(bmsr & BMSR_LSTATUS) &&
  3899. tp->link_config.active_speed == SPEED_1000) {
  3900. err = tg3_phy_reset(tp);
  3901. if (!err)
  3902. err = tg3_init_5401phy_dsp(tp);
  3903. if (err)
  3904. return err;
  3905. }
  3906. }
  3907. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3908. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3909. /* 5701 {A0,B0} CRC bug workaround */
  3910. tg3_writephy(tp, 0x15, 0x0a75);
  3911. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3912. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3913. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3914. }
  3915. /* Clear pending interrupts... */
  3916. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3917. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3918. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3919. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3920. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3921. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3922. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3923. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3924. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3925. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3926. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3927. else
  3928. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3929. }
  3930. current_link_up = false;
  3931. current_speed = SPEED_UNKNOWN;
  3932. current_duplex = DUPLEX_UNKNOWN;
  3933. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3934. tp->link_config.rmt_adv = 0;
  3935. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3936. err = tg3_phy_auxctl_read(tp,
  3937. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3938. &val);
  3939. if (!err && !(val & (1 << 10))) {
  3940. tg3_phy_auxctl_write(tp,
  3941. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3942. val | (1 << 10));
  3943. goto relink;
  3944. }
  3945. }
  3946. bmsr = 0;
  3947. for (i = 0; i < 100; i++) {
  3948. tg3_readphy(tp, MII_BMSR, &bmsr);
  3949. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3950. (bmsr & BMSR_LSTATUS))
  3951. break;
  3952. udelay(40);
  3953. }
  3954. if (bmsr & BMSR_LSTATUS) {
  3955. u32 aux_stat, bmcr;
  3956. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3957. for (i = 0; i < 2000; i++) {
  3958. udelay(10);
  3959. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3960. aux_stat)
  3961. break;
  3962. }
  3963. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3964. &current_speed,
  3965. &current_duplex);
  3966. bmcr = 0;
  3967. for (i = 0; i < 200; i++) {
  3968. tg3_readphy(tp, MII_BMCR, &bmcr);
  3969. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3970. continue;
  3971. if (bmcr && bmcr != 0x7fff)
  3972. break;
  3973. udelay(10);
  3974. }
  3975. lcl_adv = 0;
  3976. rmt_adv = 0;
  3977. tp->link_config.active_speed = current_speed;
  3978. tp->link_config.active_duplex = current_duplex;
  3979. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3980. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  3981. if ((bmcr & BMCR_ANENABLE) &&
  3982. eee_config_ok &&
  3983. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3984. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3985. current_link_up = true;
  3986. /* EEE settings changes take effect only after a phy
  3987. * reset. If we have skipped a reset due to Link Flap
  3988. * Avoidance being enabled, do it now.
  3989. */
  3990. if (!eee_config_ok &&
  3991. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  3992. !force_reset) {
  3993. tg3_setup_eee(tp);
  3994. tg3_phy_reset(tp);
  3995. }
  3996. } else {
  3997. if (!(bmcr & BMCR_ANENABLE) &&
  3998. tp->link_config.speed == current_speed &&
  3999. tp->link_config.duplex == current_duplex) {
  4000. current_link_up = true;
  4001. }
  4002. }
  4003. if (current_link_up &&
  4004. tp->link_config.active_duplex == DUPLEX_FULL) {
  4005. u32 reg, bit;
  4006. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4007. reg = MII_TG3_FET_GEN_STAT;
  4008. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4009. } else {
  4010. reg = MII_TG3_EXT_STAT;
  4011. bit = MII_TG3_EXT_STAT_MDIX;
  4012. }
  4013. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4014. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4015. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4016. }
  4017. }
  4018. relink:
  4019. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4020. tg3_phy_copper_begin(tp);
  4021. if (tg3_flag(tp, ROBOSWITCH)) {
  4022. current_link_up = true;
  4023. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4024. current_speed = SPEED_1000;
  4025. current_duplex = DUPLEX_FULL;
  4026. tp->link_config.active_speed = current_speed;
  4027. tp->link_config.active_duplex = current_duplex;
  4028. }
  4029. tg3_readphy(tp, MII_BMSR, &bmsr);
  4030. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4031. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4032. current_link_up = true;
  4033. }
  4034. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4035. if (current_link_up) {
  4036. if (tp->link_config.active_speed == SPEED_100 ||
  4037. tp->link_config.active_speed == SPEED_10)
  4038. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4039. else
  4040. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4041. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4042. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4043. else
  4044. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4045. /* In order for the 5750 core in BCM4785 chip to work properly
  4046. * in RGMII mode, the Led Control Register must be set up.
  4047. */
  4048. if (tg3_flag(tp, RGMII_MODE)) {
  4049. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4050. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4051. if (tp->link_config.active_speed == SPEED_10)
  4052. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4053. else if (tp->link_config.active_speed == SPEED_100)
  4054. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4055. LED_CTRL_100MBPS_ON);
  4056. else if (tp->link_config.active_speed == SPEED_1000)
  4057. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4058. LED_CTRL_1000MBPS_ON);
  4059. tw32(MAC_LED_CTRL, led_ctrl);
  4060. udelay(40);
  4061. }
  4062. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4063. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4064. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4065. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4066. if (current_link_up &&
  4067. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4068. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4069. else
  4070. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4071. }
  4072. /* ??? Without this setting Netgear GA302T PHY does not
  4073. * ??? send/receive packets...
  4074. */
  4075. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4076. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4077. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4078. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4079. udelay(80);
  4080. }
  4081. tw32_f(MAC_MODE, tp->mac_mode);
  4082. udelay(40);
  4083. tg3_phy_eee_adjust(tp, current_link_up);
  4084. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4085. /* Polled via timer. */
  4086. tw32_f(MAC_EVENT, 0);
  4087. } else {
  4088. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4089. }
  4090. udelay(40);
  4091. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4092. current_link_up &&
  4093. tp->link_config.active_speed == SPEED_1000 &&
  4094. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4095. udelay(120);
  4096. tw32_f(MAC_STATUS,
  4097. (MAC_STATUS_SYNC_CHANGED |
  4098. MAC_STATUS_CFG_CHANGED));
  4099. udelay(40);
  4100. tg3_write_mem(tp,
  4101. NIC_SRAM_FIRMWARE_MBOX,
  4102. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4103. }
  4104. /* Prevent send BD corruption. */
  4105. if (tg3_flag(tp, CLKREQ_BUG)) {
  4106. if (tp->link_config.active_speed == SPEED_100 ||
  4107. tp->link_config.active_speed == SPEED_10)
  4108. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4109. PCI_EXP_LNKCTL_CLKREQ_EN);
  4110. else
  4111. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4112. PCI_EXP_LNKCTL_CLKREQ_EN);
  4113. }
  4114. tg3_test_and_report_link_chg(tp, current_link_up);
  4115. return 0;
  4116. }
  4117. struct tg3_fiber_aneginfo {
  4118. int state;
  4119. #define ANEG_STATE_UNKNOWN 0
  4120. #define ANEG_STATE_AN_ENABLE 1
  4121. #define ANEG_STATE_RESTART_INIT 2
  4122. #define ANEG_STATE_RESTART 3
  4123. #define ANEG_STATE_DISABLE_LINK_OK 4
  4124. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4125. #define ANEG_STATE_ABILITY_DETECT 6
  4126. #define ANEG_STATE_ACK_DETECT_INIT 7
  4127. #define ANEG_STATE_ACK_DETECT 8
  4128. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4129. #define ANEG_STATE_COMPLETE_ACK 10
  4130. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4131. #define ANEG_STATE_IDLE_DETECT 12
  4132. #define ANEG_STATE_LINK_OK 13
  4133. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4134. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4135. u32 flags;
  4136. #define MR_AN_ENABLE 0x00000001
  4137. #define MR_RESTART_AN 0x00000002
  4138. #define MR_AN_COMPLETE 0x00000004
  4139. #define MR_PAGE_RX 0x00000008
  4140. #define MR_NP_LOADED 0x00000010
  4141. #define MR_TOGGLE_TX 0x00000020
  4142. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4143. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4144. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4145. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4146. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4147. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4148. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4149. #define MR_TOGGLE_RX 0x00002000
  4150. #define MR_NP_RX 0x00004000
  4151. #define MR_LINK_OK 0x80000000
  4152. unsigned long link_time, cur_time;
  4153. u32 ability_match_cfg;
  4154. int ability_match_count;
  4155. char ability_match, idle_match, ack_match;
  4156. u32 txconfig, rxconfig;
  4157. #define ANEG_CFG_NP 0x00000080
  4158. #define ANEG_CFG_ACK 0x00000040
  4159. #define ANEG_CFG_RF2 0x00000020
  4160. #define ANEG_CFG_RF1 0x00000010
  4161. #define ANEG_CFG_PS2 0x00000001
  4162. #define ANEG_CFG_PS1 0x00008000
  4163. #define ANEG_CFG_HD 0x00004000
  4164. #define ANEG_CFG_FD 0x00002000
  4165. #define ANEG_CFG_INVAL 0x00001f06
  4166. };
  4167. #define ANEG_OK 0
  4168. #define ANEG_DONE 1
  4169. #define ANEG_TIMER_ENAB 2
  4170. #define ANEG_FAILED -1
  4171. #define ANEG_STATE_SETTLE_TIME 10000
  4172. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4173. struct tg3_fiber_aneginfo *ap)
  4174. {
  4175. u16 flowctrl;
  4176. unsigned long delta;
  4177. u32 rx_cfg_reg;
  4178. int ret;
  4179. if (ap->state == ANEG_STATE_UNKNOWN) {
  4180. ap->rxconfig = 0;
  4181. ap->link_time = 0;
  4182. ap->cur_time = 0;
  4183. ap->ability_match_cfg = 0;
  4184. ap->ability_match_count = 0;
  4185. ap->ability_match = 0;
  4186. ap->idle_match = 0;
  4187. ap->ack_match = 0;
  4188. }
  4189. ap->cur_time++;
  4190. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4191. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4192. if (rx_cfg_reg != ap->ability_match_cfg) {
  4193. ap->ability_match_cfg = rx_cfg_reg;
  4194. ap->ability_match = 0;
  4195. ap->ability_match_count = 0;
  4196. } else {
  4197. if (++ap->ability_match_count > 1) {
  4198. ap->ability_match = 1;
  4199. ap->ability_match_cfg = rx_cfg_reg;
  4200. }
  4201. }
  4202. if (rx_cfg_reg & ANEG_CFG_ACK)
  4203. ap->ack_match = 1;
  4204. else
  4205. ap->ack_match = 0;
  4206. ap->idle_match = 0;
  4207. } else {
  4208. ap->idle_match = 1;
  4209. ap->ability_match_cfg = 0;
  4210. ap->ability_match_count = 0;
  4211. ap->ability_match = 0;
  4212. ap->ack_match = 0;
  4213. rx_cfg_reg = 0;
  4214. }
  4215. ap->rxconfig = rx_cfg_reg;
  4216. ret = ANEG_OK;
  4217. switch (ap->state) {
  4218. case ANEG_STATE_UNKNOWN:
  4219. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4220. ap->state = ANEG_STATE_AN_ENABLE;
  4221. /* fallthru */
  4222. case ANEG_STATE_AN_ENABLE:
  4223. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4224. if (ap->flags & MR_AN_ENABLE) {
  4225. ap->link_time = 0;
  4226. ap->cur_time = 0;
  4227. ap->ability_match_cfg = 0;
  4228. ap->ability_match_count = 0;
  4229. ap->ability_match = 0;
  4230. ap->idle_match = 0;
  4231. ap->ack_match = 0;
  4232. ap->state = ANEG_STATE_RESTART_INIT;
  4233. } else {
  4234. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4235. }
  4236. break;
  4237. case ANEG_STATE_RESTART_INIT:
  4238. ap->link_time = ap->cur_time;
  4239. ap->flags &= ~(MR_NP_LOADED);
  4240. ap->txconfig = 0;
  4241. tw32(MAC_TX_AUTO_NEG, 0);
  4242. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4243. tw32_f(MAC_MODE, tp->mac_mode);
  4244. udelay(40);
  4245. ret = ANEG_TIMER_ENAB;
  4246. ap->state = ANEG_STATE_RESTART;
  4247. /* fallthru */
  4248. case ANEG_STATE_RESTART:
  4249. delta = ap->cur_time - ap->link_time;
  4250. if (delta > ANEG_STATE_SETTLE_TIME)
  4251. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4252. else
  4253. ret = ANEG_TIMER_ENAB;
  4254. break;
  4255. case ANEG_STATE_DISABLE_LINK_OK:
  4256. ret = ANEG_DONE;
  4257. break;
  4258. case ANEG_STATE_ABILITY_DETECT_INIT:
  4259. ap->flags &= ~(MR_TOGGLE_TX);
  4260. ap->txconfig = ANEG_CFG_FD;
  4261. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4262. if (flowctrl & ADVERTISE_1000XPAUSE)
  4263. ap->txconfig |= ANEG_CFG_PS1;
  4264. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4265. ap->txconfig |= ANEG_CFG_PS2;
  4266. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4267. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4268. tw32_f(MAC_MODE, tp->mac_mode);
  4269. udelay(40);
  4270. ap->state = ANEG_STATE_ABILITY_DETECT;
  4271. break;
  4272. case ANEG_STATE_ABILITY_DETECT:
  4273. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4274. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4275. break;
  4276. case ANEG_STATE_ACK_DETECT_INIT:
  4277. ap->txconfig |= ANEG_CFG_ACK;
  4278. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4279. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4280. tw32_f(MAC_MODE, tp->mac_mode);
  4281. udelay(40);
  4282. ap->state = ANEG_STATE_ACK_DETECT;
  4283. /* fallthru */
  4284. case ANEG_STATE_ACK_DETECT:
  4285. if (ap->ack_match != 0) {
  4286. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4287. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4288. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4289. } else {
  4290. ap->state = ANEG_STATE_AN_ENABLE;
  4291. }
  4292. } else if (ap->ability_match != 0 &&
  4293. ap->rxconfig == 0) {
  4294. ap->state = ANEG_STATE_AN_ENABLE;
  4295. }
  4296. break;
  4297. case ANEG_STATE_COMPLETE_ACK_INIT:
  4298. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4299. ret = ANEG_FAILED;
  4300. break;
  4301. }
  4302. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4303. MR_LP_ADV_HALF_DUPLEX |
  4304. MR_LP_ADV_SYM_PAUSE |
  4305. MR_LP_ADV_ASYM_PAUSE |
  4306. MR_LP_ADV_REMOTE_FAULT1 |
  4307. MR_LP_ADV_REMOTE_FAULT2 |
  4308. MR_LP_ADV_NEXT_PAGE |
  4309. MR_TOGGLE_RX |
  4310. MR_NP_RX);
  4311. if (ap->rxconfig & ANEG_CFG_FD)
  4312. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4313. if (ap->rxconfig & ANEG_CFG_HD)
  4314. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4315. if (ap->rxconfig & ANEG_CFG_PS1)
  4316. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4317. if (ap->rxconfig & ANEG_CFG_PS2)
  4318. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4319. if (ap->rxconfig & ANEG_CFG_RF1)
  4320. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4321. if (ap->rxconfig & ANEG_CFG_RF2)
  4322. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4323. if (ap->rxconfig & ANEG_CFG_NP)
  4324. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4325. ap->link_time = ap->cur_time;
  4326. ap->flags ^= (MR_TOGGLE_TX);
  4327. if (ap->rxconfig & 0x0008)
  4328. ap->flags |= MR_TOGGLE_RX;
  4329. if (ap->rxconfig & ANEG_CFG_NP)
  4330. ap->flags |= MR_NP_RX;
  4331. ap->flags |= MR_PAGE_RX;
  4332. ap->state = ANEG_STATE_COMPLETE_ACK;
  4333. ret = ANEG_TIMER_ENAB;
  4334. break;
  4335. case ANEG_STATE_COMPLETE_ACK:
  4336. if (ap->ability_match != 0 &&
  4337. ap->rxconfig == 0) {
  4338. ap->state = ANEG_STATE_AN_ENABLE;
  4339. break;
  4340. }
  4341. delta = ap->cur_time - ap->link_time;
  4342. if (delta > ANEG_STATE_SETTLE_TIME) {
  4343. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4344. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4345. } else {
  4346. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4347. !(ap->flags & MR_NP_RX)) {
  4348. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4349. } else {
  4350. ret = ANEG_FAILED;
  4351. }
  4352. }
  4353. }
  4354. break;
  4355. case ANEG_STATE_IDLE_DETECT_INIT:
  4356. ap->link_time = ap->cur_time;
  4357. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4358. tw32_f(MAC_MODE, tp->mac_mode);
  4359. udelay(40);
  4360. ap->state = ANEG_STATE_IDLE_DETECT;
  4361. ret = ANEG_TIMER_ENAB;
  4362. break;
  4363. case ANEG_STATE_IDLE_DETECT:
  4364. if (ap->ability_match != 0 &&
  4365. ap->rxconfig == 0) {
  4366. ap->state = ANEG_STATE_AN_ENABLE;
  4367. break;
  4368. }
  4369. delta = ap->cur_time - ap->link_time;
  4370. if (delta > ANEG_STATE_SETTLE_TIME) {
  4371. /* XXX another gem from the Broadcom driver :( */
  4372. ap->state = ANEG_STATE_LINK_OK;
  4373. }
  4374. break;
  4375. case ANEG_STATE_LINK_OK:
  4376. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4377. ret = ANEG_DONE;
  4378. break;
  4379. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4380. /* ??? unimplemented */
  4381. break;
  4382. case ANEG_STATE_NEXT_PAGE_WAIT:
  4383. /* ??? unimplemented */
  4384. break;
  4385. default:
  4386. ret = ANEG_FAILED;
  4387. break;
  4388. }
  4389. return ret;
  4390. }
  4391. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4392. {
  4393. int res = 0;
  4394. struct tg3_fiber_aneginfo aninfo;
  4395. int status = ANEG_FAILED;
  4396. unsigned int tick;
  4397. u32 tmp;
  4398. tw32_f(MAC_TX_AUTO_NEG, 0);
  4399. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4400. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4401. udelay(40);
  4402. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4403. udelay(40);
  4404. memset(&aninfo, 0, sizeof(aninfo));
  4405. aninfo.flags |= MR_AN_ENABLE;
  4406. aninfo.state = ANEG_STATE_UNKNOWN;
  4407. aninfo.cur_time = 0;
  4408. tick = 0;
  4409. while (++tick < 195000) {
  4410. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4411. if (status == ANEG_DONE || status == ANEG_FAILED)
  4412. break;
  4413. udelay(1);
  4414. }
  4415. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4416. tw32_f(MAC_MODE, tp->mac_mode);
  4417. udelay(40);
  4418. *txflags = aninfo.txconfig;
  4419. *rxflags = aninfo.flags;
  4420. if (status == ANEG_DONE &&
  4421. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4422. MR_LP_ADV_FULL_DUPLEX)))
  4423. res = 1;
  4424. return res;
  4425. }
  4426. static void tg3_init_bcm8002(struct tg3 *tp)
  4427. {
  4428. u32 mac_status = tr32(MAC_STATUS);
  4429. int i;
  4430. /* Reset when initting first time or we have a link. */
  4431. if (tg3_flag(tp, INIT_COMPLETE) &&
  4432. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4433. return;
  4434. /* Set PLL lock range. */
  4435. tg3_writephy(tp, 0x16, 0x8007);
  4436. /* SW reset */
  4437. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4438. /* Wait for reset to complete. */
  4439. /* XXX schedule_timeout() ... */
  4440. for (i = 0; i < 500; i++)
  4441. udelay(10);
  4442. /* Config mode; select PMA/Ch 1 regs. */
  4443. tg3_writephy(tp, 0x10, 0x8411);
  4444. /* Enable auto-lock and comdet, select txclk for tx. */
  4445. tg3_writephy(tp, 0x11, 0x0a10);
  4446. tg3_writephy(tp, 0x18, 0x00a0);
  4447. tg3_writephy(tp, 0x16, 0x41ff);
  4448. /* Assert and deassert POR. */
  4449. tg3_writephy(tp, 0x13, 0x0400);
  4450. udelay(40);
  4451. tg3_writephy(tp, 0x13, 0x0000);
  4452. tg3_writephy(tp, 0x11, 0x0a50);
  4453. udelay(40);
  4454. tg3_writephy(tp, 0x11, 0x0a10);
  4455. /* Wait for signal to stabilize */
  4456. /* XXX schedule_timeout() ... */
  4457. for (i = 0; i < 15000; i++)
  4458. udelay(10);
  4459. /* Deselect the channel register so we can read the PHYID
  4460. * later.
  4461. */
  4462. tg3_writephy(tp, 0x10, 0x8011);
  4463. }
  4464. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4465. {
  4466. u16 flowctrl;
  4467. bool current_link_up;
  4468. u32 sg_dig_ctrl, sg_dig_status;
  4469. u32 serdes_cfg, expected_sg_dig_ctrl;
  4470. int workaround, port_a;
  4471. serdes_cfg = 0;
  4472. expected_sg_dig_ctrl = 0;
  4473. workaround = 0;
  4474. port_a = 1;
  4475. current_link_up = false;
  4476. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4477. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4478. workaround = 1;
  4479. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4480. port_a = 0;
  4481. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4482. /* preserve bits 20-23 for voltage regulator */
  4483. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4484. }
  4485. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4486. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4487. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4488. if (workaround) {
  4489. u32 val = serdes_cfg;
  4490. if (port_a)
  4491. val |= 0xc010000;
  4492. else
  4493. val |= 0x4010000;
  4494. tw32_f(MAC_SERDES_CFG, val);
  4495. }
  4496. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4497. }
  4498. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4499. tg3_setup_flow_control(tp, 0, 0);
  4500. current_link_up = true;
  4501. }
  4502. goto out;
  4503. }
  4504. /* Want auto-negotiation. */
  4505. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4506. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4507. if (flowctrl & ADVERTISE_1000XPAUSE)
  4508. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4509. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4510. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4511. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4512. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4513. tp->serdes_counter &&
  4514. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4515. MAC_STATUS_RCVD_CFG)) ==
  4516. MAC_STATUS_PCS_SYNCED)) {
  4517. tp->serdes_counter--;
  4518. current_link_up = true;
  4519. goto out;
  4520. }
  4521. restart_autoneg:
  4522. if (workaround)
  4523. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4524. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4525. udelay(5);
  4526. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4527. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4528. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4529. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4530. MAC_STATUS_SIGNAL_DET)) {
  4531. sg_dig_status = tr32(SG_DIG_STATUS);
  4532. mac_status = tr32(MAC_STATUS);
  4533. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4534. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4535. u32 local_adv = 0, remote_adv = 0;
  4536. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4537. local_adv |= ADVERTISE_1000XPAUSE;
  4538. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4539. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4540. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4541. remote_adv |= LPA_1000XPAUSE;
  4542. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4543. remote_adv |= LPA_1000XPAUSE_ASYM;
  4544. tp->link_config.rmt_adv =
  4545. mii_adv_to_ethtool_adv_x(remote_adv);
  4546. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4547. current_link_up = true;
  4548. tp->serdes_counter = 0;
  4549. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4550. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4551. if (tp->serdes_counter)
  4552. tp->serdes_counter--;
  4553. else {
  4554. if (workaround) {
  4555. u32 val = serdes_cfg;
  4556. if (port_a)
  4557. val |= 0xc010000;
  4558. else
  4559. val |= 0x4010000;
  4560. tw32_f(MAC_SERDES_CFG, val);
  4561. }
  4562. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4563. udelay(40);
  4564. /* Link parallel detection - link is up */
  4565. /* only if we have PCS_SYNC and not */
  4566. /* receiving config code words */
  4567. mac_status = tr32(MAC_STATUS);
  4568. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4569. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4570. tg3_setup_flow_control(tp, 0, 0);
  4571. current_link_up = true;
  4572. tp->phy_flags |=
  4573. TG3_PHYFLG_PARALLEL_DETECT;
  4574. tp->serdes_counter =
  4575. SERDES_PARALLEL_DET_TIMEOUT;
  4576. } else
  4577. goto restart_autoneg;
  4578. }
  4579. }
  4580. } else {
  4581. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4582. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4583. }
  4584. out:
  4585. return current_link_up;
  4586. }
  4587. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4588. {
  4589. bool current_link_up = false;
  4590. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4591. goto out;
  4592. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4593. u32 txflags, rxflags;
  4594. int i;
  4595. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4596. u32 local_adv = 0, remote_adv = 0;
  4597. if (txflags & ANEG_CFG_PS1)
  4598. local_adv |= ADVERTISE_1000XPAUSE;
  4599. if (txflags & ANEG_CFG_PS2)
  4600. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4601. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4602. remote_adv |= LPA_1000XPAUSE;
  4603. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4604. remote_adv |= LPA_1000XPAUSE_ASYM;
  4605. tp->link_config.rmt_adv =
  4606. mii_adv_to_ethtool_adv_x(remote_adv);
  4607. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4608. current_link_up = true;
  4609. }
  4610. for (i = 0; i < 30; i++) {
  4611. udelay(20);
  4612. tw32_f(MAC_STATUS,
  4613. (MAC_STATUS_SYNC_CHANGED |
  4614. MAC_STATUS_CFG_CHANGED));
  4615. udelay(40);
  4616. if ((tr32(MAC_STATUS) &
  4617. (MAC_STATUS_SYNC_CHANGED |
  4618. MAC_STATUS_CFG_CHANGED)) == 0)
  4619. break;
  4620. }
  4621. mac_status = tr32(MAC_STATUS);
  4622. if (!current_link_up &&
  4623. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4624. !(mac_status & MAC_STATUS_RCVD_CFG))
  4625. current_link_up = true;
  4626. } else {
  4627. tg3_setup_flow_control(tp, 0, 0);
  4628. /* Forcing 1000FD link up. */
  4629. current_link_up = true;
  4630. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4631. udelay(40);
  4632. tw32_f(MAC_MODE, tp->mac_mode);
  4633. udelay(40);
  4634. }
  4635. out:
  4636. return current_link_up;
  4637. }
  4638. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4639. {
  4640. u32 orig_pause_cfg;
  4641. u16 orig_active_speed;
  4642. u8 orig_active_duplex;
  4643. u32 mac_status;
  4644. bool current_link_up;
  4645. int i;
  4646. orig_pause_cfg = tp->link_config.active_flowctrl;
  4647. orig_active_speed = tp->link_config.active_speed;
  4648. orig_active_duplex = tp->link_config.active_duplex;
  4649. if (!tg3_flag(tp, HW_AUTONEG) &&
  4650. tp->link_up &&
  4651. tg3_flag(tp, INIT_COMPLETE)) {
  4652. mac_status = tr32(MAC_STATUS);
  4653. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4654. MAC_STATUS_SIGNAL_DET |
  4655. MAC_STATUS_CFG_CHANGED |
  4656. MAC_STATUS_RCVD_CFG);
  4657. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4658. MAC_STATUS_SIGNAL_DET)) {
  4659. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4660. MAC_STATUS_CFG_CHANGED));
  4661. return 0;
  4662. }
  4663. }
  4664. tw32_f(MAC_TX_AUTO_NEG, 0);
  4665. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4666. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4667. tw32_f(MAC_MODE, tp->mac_mode);
  4668. udelay(40);
  4669. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4670. tg3_init_bcm8002(tp);
  4671. /* Enable link change event even when serdes polling. */
  4672. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4673. udelay(40);
  4674. current_link_up = false;
  4675. tp->link_config.rmt_adv = 0;
  4676. mac_status = tr32(MAC_STATUS);
  4677. if (tg3_flag(tp, HW_AUTONEG))
  4678. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4679. else
  4680. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4681. tp->napi[0].hw_status->status =
  4682. (SD_STATUS_UPDATED |
  4683. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4684. for (i = 0; i < 100; i++) {
  4685. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4686. MAC_STATUS_CFG_CHANGED));
  4687. udelay(5);
  4688. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4689. MAC_STATUS_CFG_CHANGED |
  4690. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4691. break;
  4692. }
  4693. mac_status = tr32(MAC_STATUS);
  4694. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4695. current_link_up = false;
  4696. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4697. tp->serdes_counter == 0) {
  4698. tw32_f(MAC_MODE, (tp->mac_mode |
  4699. MAC_MODE_SEND_CONFIGS));
  4700. udelay(1);
  4701. tw32_f(MAC_MODE, tp->mac_mode);
  4702. }
  4703. }
  4704. if (current_link_up) {
  4705. tp->link_config.active_speed = SPEED_1000;
  4706. tp->link_config.active_duplex = DUPLEX_FULL;
  4707. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4708. LED_CTRL_LNKLED_OVERRIDE |
  4709. LED_CTRL_1000MBPS_ON));
  4710. } else {
  4711. tp->link_config.active_speed = SPEED_UNKNOWN;
  4712. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4713. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4714. LED_CTRL_LNKLED_OVERRIDE |
  4715. LED_CTRL_TRAFFIC_OVERRIDE));
  4716. }
  4717. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4718. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4719. if (orig_pause_cfg != now_pause_cfg ||
  4720. orig_active_speed != tp->link_config.active_speed ||
  4721. orig_active_duplex != tp->link_config.active_duplex)
  4722. tg3_link_report(tp);
  4723. }
  4724. return 0;
  4725. }
  4726. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4727. {
  4728. int err = 0;
  4729. u32 bmsr, bmcr;
  4730. u16 current_speed = SPEED_UNKNOWN;
  4731. u8 current_duplex = DUPLEX_UNKNOWN;
  4732. bool current_link_up = false;
  4733. u32 local_adv, remote_adv, sgsr;
  4734. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4735. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4736. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4737. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4738. if (force_reset)
  4739. tg3_phy_reset(tp);
  4740. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4741. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4742. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4743. } else {
  4744. current_link_up = true;
  4745. if (sgsr & SERDES_TG3_SPEED_1000) {
  4746. current_speed = SPEED_1000;
  4747. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4748. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4749. current_speed = SPEED_100;
  4750. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4751. } else {
  4752. current_speed = SPEED_10;
  4753. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4754. }
  4755. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4756. current_duplex = DUPLEX_FULL;
  4757. else
  4758. current_duplex = DUPLEX_HALF;
  4759. }
  4760. tw32_f(MAC_MODE, tp->mac_mode);
  4761. udelay(40);
  4762. tg3_clear_mac_status(tp);
  4763. goto fiber_setup_done;
  4764. }
  4765. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4766. tw32_f(MAC_MODE, tp->mac_mode);
  4767. udelay(40);
  4768. tg3_clear_mac_status(tp);
  4769. if (force_reset)
  4770. tg3_phy_reset(tp);
  4771. tp->link_config.rmt_adv = 0;
  4772. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4773. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4774. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4775. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4776. bmsr |= BMSR_LSTATUS;
  4777. else
  4778. bmsr &= ~BMSR_LSTATUS;
  4779. }
  4780. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4781. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4782. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4783. /* do nothing, just check for link up at the end */
  4784. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4785. u32 adv, newadv;
  4786. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4787. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4788. ADVERTISE_1000XPAUSE |
  4789. ADVERTISE_1000XPSE_ASYM |
  4790. ADVERTISE_SLCT);
  4791. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4792. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4793. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4794. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4795. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4796. tg3_writephy(tp, MII_BMCR, bmcr);
  4797. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4798. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4799. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4800. return err;
  4801. }
  4802. } else {
  4803. u32 new_bmcr;
  4804. bmcr &= ~BMCR_SPEED1000;
  4805. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4806. if (tp->link_config.duplex == DUPLEX_FULL)
  4807. new_bmcr |= BMCR_FULLDPLX;
  4808. if (new_bmcr != bmcr) {
  4809. /* BMCR_SPEED1000 is a reserved bit that needs
  4810. * to be set on write.
  4811. */
  4812. new_bmcr |= BMCR_SPEED1000;
  4813. /* Force a linkdown */
  4814. if (tp->link_up) {
  4815. u32 adv;
  4816. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4817. adv &= ~(ADVERTISE_1000XFULL |
  4818. ADVERTISE_1000XHALF |
  4819. ADVERTISE_SLCT);
  4820. tg3_writephy(tp, MII_ADVERTISE, adv);
  4821. tg3_writephy(tp, MII_BMCR, bmcr |
  4822. BMCR_ANRESTART |
  4823. BMCR_ANENABLE);
  4824. udelay(10);
  4825. tg3_carrier_off(tp);
  4826. }
  4827. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4828. bmcr = new_bmcr;
  4829. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4830. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4831. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4832. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4833. bmsr |= BMSR_LSTATUS;
  4834. else
  4835. bmsr &= ~BMSR_LSTATUS;
  4836. }
  4837. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4838. }
  4839. }
  4840. if (bmsr & BMSR_LSTATUS) {
  4841. current_speed = SPEED_1000;
  4842. current_link_up = true;
  4843. if (bmcr & BMCR_FULLDPLX)
  4844. current_duplex = DUPLEX_FULL;
  4845. else
  4846. current_duplex = DUPLEX_HALF;
  4847. local_adv = 0;
  4848. remote_adv = 0;
  4849. if (bmcr & BMCR_ANENABLE) {
  4850. u32 common;
  4851. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4852. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4853. common = local_adv & remote_adv;
  4854. if (common & (ADVERTISE_1000XHALF |
  4855. ADVERTISE_1000XFULL)) {
  4856. if (common & ADVERTISE_1000XFULL)
  4857. current_duplex = DUPLEX_FULL;
  4858. else
  4859. current_duplex = DUPLEX_HALF;
  4860. tp->link_config.rmt_adv =
  4861. mii_adv_to_ethtool_adv_x(remote_adv);
  4862. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4863. /* Link is up via parallel detect */
  4864. } else {
  4865. current_link_up = false;
  4866. }
  4867. }
  4868. }
  4869. fiber_setup_done:
  4870. if (current_link_up && current_duplex == DUPLEX_FULL)
  4871. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4872. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4873. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4874. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4875. tw32_f(MAC_MODE, tp->mac_mode);
  4876. udelay(40);
  4877. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4878. tp->link_config.active_speed = current_speed;
  4879. tp->link_config.active_duplex = current_duplex;
  4880. tg3_test_and_report_link_chg(tp, current_link_up);
  4881. return err;
  4882. }
  4883. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4884. {
  4885. if (tp->serdes_counter) {
  4886. /* Give autoneg time to complete. */
  4887. tp->serdes_counter--;
  4888. return;
  4889. }
  4890. if (!tp->link_up &&
  4891. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4892. u32 bmcr;
  4893. tg3_readphy(tp, MII_BMCR, &bmcr);
  4894. if (bmcr & BMCR_ANENABLE) {
  4895. u32 phy1, phy2;
  4896. /* Select shadow register 0x1f */
  4897. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4898. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4899. /* Select expansion interrupt status register */
  4900. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4901. MII_TG3_DSP_EXP1_INT_STAT);
  4902. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4903. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4904. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4905. /* We have signal detect and not receiving
  4906. * config code words, link is up by parallel
  4907. * detection.
  4908. */
  4909. bmcr &= ~BMCR_ANENABLE;
  4910. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4911. tg3_writephy(tp, MII_BMCR, bmcr);
  4912. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4913. }
  4914. }
  4915. } else if (tp->link_up &&
  4916. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4917. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4918. u32 phy2;
  4919. /* Select expansion interrupt status register */
  4920. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4921. MII_TG3_DSP_EXP1_INT_STAT);
  4922. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4923. if (phy2 & 0x20) {
  4924. u32 bmcr;
  4925. /* Config code words received, turn on autoneg. */
  4926. tg3_readphy(tp, MII_BMCR, &bmcr);
  4927. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4928. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4929. }
  4930. }
  4931. }
  4932. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4933. {
  4934. u32 val;
  4935. int err;
  4936. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4937. err = tg3_setup_fiber_phy(tp, force_reset);
  4938. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4939. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4940. else
  4941. err = tg3_setup_copper_phy(tp, force_reset);
  4942. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4943. u32 scale;
  4944. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4945. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4946. scale = 65;
  4947. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4948. scale = 6;
  4949. else
  4950. scale = 12;
  4951. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4952. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4953. tw32(GRC_MISC_CFG, val);
  4954. }
  4955. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4956. (6 << TX_LENGTHS_IPG_SHIFT);
  4957. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4958. tg3_asic_rev(tp) == ASIC_REV_5762)
  4959. val |= tr32(MAC_TX_LENGTHS) &
  4960. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4961. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4962. if (tp->link_config.active_speed == SPEED_1000 &&
  4963. tp->link_config.active_duplex == DUPLEX_HALF)
  4964. tw32(MAC_TX_LENGTHS, val |
  4965. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4966. else
  4967. tw32(MAC_TX_LENGTHS, val |
  4968. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4969. if (!tg3_flag(tp, 5705_PLUS)) {
  4970. if (tp->link_up) {
  4971. tw32(HOSTCC_STAT_COAL_TICKS,
  4972. tp->coal.stats_block_coalesce_usecs);
  4973. } else {
  4974. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4975. }
  4976. }
  4977. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4978. val = tr32(PCIE_PWR_MGMT_THRESH);
  4979. if (!tp->link_up)
  4980. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4981. tp->pwrmgmt_thresh;
  4982. else
  4983. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4984. tw32(PCIE_PWR_MGMT_THRESH, val);
  4985. }
  4986. return err;
  4987. }
  4988. /* tp->lock must be held */
  4989. static u64 tg3_refclk_read(struct tg3 *tp)
  4990. {
  4991. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4992. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4993. }
  4994. /* tp->lock must be held */
  4995. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4996. {
  4997. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  4998. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  4999. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5000. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5001. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5002. }
  5003. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5004. static inline void tg3_full_unlock(struct tg3 *tp);
  5005. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5006. {
  5007. struct tg3 *tp = netdev_priv(dev);
  5008. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5009. SOF_TIMESTAMPING_RX_SOFTWARE |
  5010. SOF_TIMESTAMPING_SOFTWARE;
  5011. if (tg3_flag(tp, PTP_CAPABLE)) {
  5012. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5013. SOF_TIMESTAMPING_RX_HARDWARE |
  5014. SOF_TIMESTAMPING_RAW_HARDWARE;
  5015. }
  5016. if (tp->ptp_clock)
  5017. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5018. else
  5019. info->phc_index = -1;
  5020. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5021. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5022. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5023. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5024. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5025. return 0;
  5026. }
  5027. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5028. {
  5029. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5030. bool neg_adj = false;
  5031. u32 correction = 0;
  5032. if (ppb < 0) {
  5033. neg_adj = true;
  5034. ppb = -ppb;
  5035. }
  5036. /* Frequency adjustment is performed using hardware with a 24 bit
  5037. * accumulator and a programmable correction value. On each clk, the
  5038. * correction value gets added to the accumulator and when it
  5039. * overflows, the time counter is incremented/decremented.
  5040. *
  5041. * So conversion from ppb to correction value is
  5042. * ppb * (1 << 24) / 1000000000
  5043. */
  5044. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5045. TG3_EAV_REF_CLK_CORRECT_MASK;
  5046. tg3_full_lock(tp, 0);
  5047. if (correction)
  5048. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5049. TG3_EAV_REF_CLK_CORRECT_EN |
  5050. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5051. else
  5052. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5053. tg3_full_unlock(tp);
  5054. return 0;
  5055. }
  5056. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5057. {
  5058. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5059. tg3_full_lock(tp, 0);
  5060. tp->ptp_adjust += delta;
  5061. tg3_full_unlock(tp);
  5062. return 0;
  5063. }
  5064. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5065. {
  5066. u64 ns;
  5067. u32 remainder;
  5068. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5069. tg3_full_lock(tp, 0);
  5070. ns = tg3_refclk_read(tp);
  5071. ns += tp->ptp_adjust;
  5072. tg3_full_unlock(tp);
  5073. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5074. ts->tv_nsec = remainder;
  5075. return 0;
  5076. }
  5077. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5078. const struct timespec *ts)
  5079. {
  5080. u64 ns;
  5081. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5082. ns = timespec_to_ns(ts);
  5083. tg3_full_lock(tp, 0);
  5084. tg3_refclk_write(tp, ns);
  5085. tp->ptp_adjust = 0;
  5086. tg3_full_unlock(tp);
  5087. return 0;
  5088. }
  5089. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5090. struct ptp_clock_request *rq, int on)
  5091. {
  5092. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5093. u32 clock_ctl;
  5094. int rval = 0;
  5095. switch (rq->type) {
  5096. case PTP_CLK_REQ_PEROUT:
  5097. if (rq->perout.index != 0)
  5098. return -EINVAL;
  5099. tg3_full_lock(tp, 0);
  5100. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5101. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5102. if (on) {
  5103. u64 nsec;
  5104. nsec = rq->perout.start.sec * 1000000000ULL +
  5105. rq->perout.start.nsec;
  5106. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5107. netdev_warn(tp->dev,
  5108. "Device supports only a one-shot timesync output, period must be 0\n");
  5109. rval = -EINVAL;
  5110. goto err_out;
  5111. }
  5112. if (nsec & (1ULL << 63)) {
  5113. netdev_warn(tp->dev,
  5114. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5115. rval = -EINVAL;
  5116. goto err_out;
  5117. }
  5118. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5119. tw32(TG3_EAV_WATCHDOG0_MSB,
  5120. TG3_EAV_WATCHDOG0_EN |
  5121. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5122. tw32(TG3_EAV_REF_CLCK_CTL,
  5123. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5124. } else {
  5125. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5126. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5127. }
  5128. err_out:
  5129. tg3_full_unlock(tp);
  5130. return rval;
  5131. default:
  5132. break;
  5133. }
  5134. return -EOPNOTSUPP;
  5135. }
  5136. static const struct ptp_clock_info tg3_ptp_caps = {
  5137. .owner = THIS_MODULE,
  5138. .name = "tg3 clock",
  5139. .max_adj = 250000000,
  5140. .n_alarm = 0,
  5141. .n_ext_ts = 0,
  5142. .n_per_out = 1,
  5143. .pps = 0,
  5144. .adjfreq = tg3_ptp_adjfreq,
  5145. .adjtime = tg3_ptp_adjtime,
  5146. .gettime = tg3_ptp_gettime,
  5147. .settime = tg3_ptp_settime,
  5148. .enable = tg3_ptp_enable,
  5149. };
  5150. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5151. struct skb_shared_hwtstamps *timestamp)
  5152. {
  5153. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5154. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5155. tp->ptp_adjust);
  5156. }
  5157. /* tp->lock must be held */
  5158. static void tg3_ptp_init(struct tg3 *tp)
  5159. {
  5160. if (!tg3_flag(tp, PTP_CAPABLE))
  5161. return;
  5162. /* Initialize the hardware clock to the system time. */
  5163. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5164. tp->ptp_adjust = 0;
  5165. tp->ptp_info = tg3_ptp_caps;
  5166. }
  5167. /* tp->lock must be held */
  5168. static void tg3_ptp_resume(struct tg3 *tp)
  5169. {
  5170. if (!tg3_flag(tp, PTP_CAPABLE))
  5171. return;
  5172. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5173. tp->ptp_adjust = 0;
  5174. }
  5175. static void tg3_ptp_fini(struct tg3 *tp)
  5176. {
  5177. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5178. return;
  5179. ptp_clock_unregister(tp->ptp_clock);
  5180. tp->ptp_clock = NULL;
  5181. tp->ptp_adjust = 0;
  5182. }
  5183. static inline int tg3_irq_sync(struct tg3 *tp)
  5184. {
  5185. return tp->irq_sync;
  5186. }
  5187. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5188. {
  5189. int i;
  5190. dst = (u32 *)((u8 *)dst + off);
  5191. for (i = 0; i < len; i += sizeof(u32))
  5192. *dst++ = tr32(off + i);
  5193. }
  5194. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5195. {
  5196. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5197. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5198. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5199. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5200. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5201. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5202. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5203. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5204. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5205. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5206. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5207. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5208. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5209. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5210. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5211. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5212. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5213. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5214. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5215. if (tg3_flag(tp, SUPPORT_MSIX))
  5216. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5217. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5218. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5219. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5220. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5221. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5222. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5223. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5224. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5225. if (!tg3_flag(tp, 5705_PLUS)) {
  5226. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5227. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5228. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5229. }
  5230. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5231. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5232. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5233. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5234. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5235. if (tg3_flag(tp, NVRAM))
  5236. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5237. }
  5238. static void tg3_dump_state(struct tg3 *tp)
  5239. {
  5240. int i;
  5241. u32 *regs;
  5242. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5243. if (!regs)
  5244. return;
  5245. if (tg3_flag(tp, PCI_EXPRESS)) {
  5246. /* Read up to but not including private PCI registers */
  5247. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5248. regs[i / sizeof(u32)] = tr32(i);
  5249. } else
  5250. tg3_dump_legacy_regs(tp, regs);
  5251. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5252. if (!regs[i + 0] && !regs[i + 1] &&
  5253. !regs[i + 2] && !regs[i + 3])
  5254. continue;
  5255. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5256. i * 4,
  5257. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5258. }
  5259. kfree(regs);
  5260. for (i = 0; i < tp->irq_cnt; i++) {
  5261. struct tg3_napi *tnapi = &tp->napi[i];
  5262. /* SW status block */
  5263. netdev_err(tp->dev,
  5264. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5265. i,
  5266. tnapi->hw_status->status,
  5267. tnapi->hw_status->status_tag,
  5268. tnapi->hw_status->rx_jumbo_consumer,
  5269. tnapi->hw_status->rx_consumer,
  5270. tnapi->hw_status->rx_mini_consumer,
  5271. tnapi->hw_status->idx[0].rx_producer,
  5272. tnapi->hw_status->idx[0].tx_consumer);
  5273. netdev_err(tp->dev,
  5274. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5275. i,
  5276. tnapi->last_tag, tnapi->last_irq_tag,
  5277. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5278. tnapi->rx_rcb_ptr,
  5279. tnapi->prodring.rx_std_prod_idx,
  5280. tnapi->prodring.rx_std_cons_idx,
  5281. tnapi->prodring.rx_jmb_prod_idx,
  5282. tnapi->prodring.rx_jmb_cons_idx);
  5283. }
  5284. }
  5285. /* This is called whenever we suspect that the system chipset is re-
  5286. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5287. * is bogus tx completions. We try to recover by setting the
  5288. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5289. * in the workqueue.
  5290. */
  5291. static void tg3_tx_recover(struct tg3 *tp)
  5292. {
  5293. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5294. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5295. netdev_warn(tp->dev,
  5296. "The system may be re-ordering memory-mapped I/O "
  5297. "cycles to the network device, attempting to recover. "
  5298. "Please report the problem to the driver maintainer "
  5299. "and include system chipset information.\n");
  5300. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5301. }
  5302. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5303. {
  5304. /* Tell compiler to fetch tx indices from memory. */
  5305. barrier();
  5306. return tnapi->tx_pending -
  5307. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5308. }
  5309. /* Tigon3 never reports partial packet sends. So we do not
  5310. * need special logic to handle SKBs that have not had all
  5311. * of their frags sent yet, like SunGEM does.
  5312. */
  5313. static void tg3_tx(struct tg3_napi *tnapi)
  5314. {
  5315. struct tg3 *tp = tnapi->tp;
  5316. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5317. u32 sw_idx = tnapi->tx_cons;
  5318. struct netdev_queue *txq;
  5319. int index = tnapi - tp->napi;
  5320. unsigned int pkts_compl = 0, bytes_compl = 0;
  5321. if (tg3_flag(tp, ENABLE_TSS))
  5322. index--;
  5323. txq = netdev_get_tx_queue(tp->dev, index);
  5324. while (sw_idx != hw_idx) {
  5325. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5326. struct sk_buff *skb = ri->skb;
  5327. int i, tx_bug = 0;
  5328. if (unlikely(skb == NULL)) {
  5329. tg3_tx_recover(tp);
  5330. return;
  5331. }
  5332. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5333. struct skb_shared_hwtstamps timestamp;
  5334. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5335. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5336. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5337. skb_tstamp_tx(skb, &timestamp);
  5338. }
  5339. pci_unmap_single(tp->pdev,
  5340. dma_unmap_addr(ri, mapping),
  5341. skb_headlen(skb),
  5342. PCI_DMA_TODEVICE);
  5343. ri->skb = NULL;
  5344. while (ri->fragmented) {
  5345. ri->fragmented = false;
  5346. sw_idx = NEXT_TX(sw_idx);
  5347. ri = &tnapi->tx_buffers[sw_idx];
  5348. }
  5349. sw_idx = NEXT_TX(sw_idx);
  5350. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5351. ri = &tnapi->tx_buffers[sw_idx];
  5352. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5353. tx_bug = 1;
  5354. pci_unmap_page(tp->pdev,
  5355. dma_unmap_addr(ri, mapping),
  5356. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5357. PCI_DMA_TODEVICE);
  5358. while (ri->fragmented) {
  5359. ri->fragmented = false;
  5360. sw_idx = NEXT_TX(sw_idx);
  5361. ri = &tnapi->tx_buffers[sw_idx];
  5362. }
  5363. sw_idx = NEXT_TX(sw_idx);
  5364. }
  5365. pkts_compl++;
  5366. bytes_compl += skb->len;
  5367. dev_kfree_skb(skb);
  5368. if (unlikely(tx_bug)) {
  5369. tg3_tx_recover(tp);
  5370. return;
  5371. }
  5372. }
  5373. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5374. tnapi->tx_cons = sw_idx;
  5375. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5376. * before checking for netif_queue_stopped(). Without the
  5377. * memory barrier, there is a small possibility that tg3_start_xmit()
  5378. * will miss it and cause the queue to be stopped forever.
  5379. */
  5380. smp_mb();
  5381. if (unlikely(netif_tx_queue_stopped(txq) &&
  5382. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5383. __netif_tx_lock(txq, smp_processor_id());
  5384. if (netif_tx_queue_stopped(txq) &&
  5385. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5386. netif_tx_wake_queue(txq);
  5387. __netif_tx_unlock(txq);
  5388. }
  5389. }
  5390. static void tg3_frag_free(bool is_frag, void *data)
  5391. {
  5392. if (is_frag)
  5393. put_page(virt_to_head_page(data));
  5394. else
  5395. kfree(data);
  5396. }
  5397. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5398. {
  5399. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5400. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5401. if (!ri->data)
  5402. return;
  5403. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5404. map_sz, PCI_DMA_FROMDEVICE);
  5405. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5406. ri->data = NULL;
  5407. }
  5408. /* Returns size of skb allocated or < 0 on error.
  5409. *
  5410. * We only need to fill in the address because the other members
  5411. * of the RX descriptor are invariant, see tg3_init_rings.
  5412. *
  5413. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5414. * posting buffers we only dirty the first cache line of the RX
  5415. * descriptor (containing the address). Whereas for the RX status
  5416. * buffers the cpu only reads the last cacheline of the RX descriptor
  5417. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5418. */
  5419. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5420. u32 opaque_key, u32 dest_idx_unmasked,
  5421. unsigned int *frag_size)
  5422. {
  5423. struct tg3_rx_buffer_desc *desc;
  5424. struct ring_info *map;
  5425. u8 *data;
  5426. dma_addr_t mapping;
  5427. int skb_size, data_size, dest_idx;
  5428. switch (opaque_key) {
  5429. case RXD_OPAQUE_RING_STD:
  5430. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5431. desc = &tpr->rx_std[dest_idx];
  5432. map = &tpr->rx_std_buffers[dest_idx];
  5433. data_size = tp->rx_pkt_map_sz;
  5434. break;
  5435. case RXD_OPAQUE_RING_JUMBO:
  5436. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5437. desc = &tpr->rx_jmb[dest_idx].std;
  5438. map = &tpr->rx_jmb_buffers[dest_idx];
  5439. data_size = TG3_RX_JMB_MAP_SZ;
  5440. break;
  5441. default:
  5442. return -EINVAL;
  5443. }
  5444. /* Do not overwrite any of the map or rp information
  5445. * until we are sure we can commit to a new buffer.
  5446. *
  5447. * Callers depend upon this behavior and assume that
  5448. * we leave everything unchanged if we fail.
  5449. */
  5450. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5451. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5452. if (skb_size <= PAGE_SIZE) {
  5453. data = netdev_alloc_frag(skb_size);
  5454. *frag_size = skb_size;
  5455. } else {
  5456. data = kmalloc(skb_size, GFP_ATOMIC);
  5457. *frag_size = 0;
  5458. }
  5459. if (!data)
  5460. return -ENOMEM;
  5461. mapping = pci_map_single(tp->pdev,
  5462. data + TG3_RX_OFFSET(tp),
  5463. data_size,
  5464. PCI_DMA_FROMDEVICE);
  5465. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5466. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5467. return -EIO;
  5468. }
  5469. map->data = data;
  5470. dma_unmap_addr_set(map, mapping, mapping);
  5471. desc->addr_hi = ((u64)mapping >> 32);
  5472. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5473. return data_size;
  5474. }
  5475. /* We only need to move over in the address because the other
  5476. * members of the RX descriptor are invariant. See notes above
  5477. * tg3_alloc_rx_data for full details.
  5478. */
  5479. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5480. struct tg3_rx_prodring_set *dpr,
  5481. u32 opaque_key, int src_idx,
  5482. u32 dest_idx_unmasked)
  5483. {
  5484. struct tg3 *tp = tnapi->tp;
  5485. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5486. struct ring_info *src_map, *dest_map;
  5487. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5488. int dest_idx;
  5489. switch (opaque_key) {
  5490. case RXD_OPAQUE_RING_STD:
  5491. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5492. dest_desc = &dpr->rx_std[dest_idx];
  5493. dest_map = &dpr->rx_std_buffers[dest_idx];
  5494. src_desc = &spr->rx_std[src_idx];
  5495. src_map = &spr->rx_std_buffers[src_idx];
  5496. break;
  5497. case RXD_OPAQUE_RING_JUMBO:
  5498. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5499. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5500. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5501. src_desc = &spr->rx_jmb[src_idx].std;
  5502. src_map = &spr->rx_jmb_buffers[src_idx];
  5503. break;
  5504. default:
  5505. return;
  5506. }
  5507. dest_map->data = src_map->data;
  5508. dma_unmap_addr_set(dest_map, mapping,
  5509. dma_unmap_addr(src_map, mapping));
  5510. dest_desc->addr_hi = src_desc->addr_hi;
  5511. dest_desc->addr_lo = src_desc->addr_lo;
  5512. /* Ensure that the update to the skb happens after the physical
  5513. * addresses have been transferred to the new BD location.
  5514. */
  5515. smp_wmb();
  5516. src_map->data = NULL;
  5517. }
  5518. /* The RX ring scheme is composed of multiple rings which post fresh
  5519. * buffers to the chip, and one special ring the chip uses to report
  5520. * status back to the host.
  5521. *
  5522. * The special ring reports the status of received packets to the
  5523. * host. The chip does not write into the original descriptor the
  5524. * RX buffer was obtained from. The chip simply takes the original
  5525. * descriptor as provided by the host, updates the status and length
  5526. * field, then writes this into the next status ring entry.
  5527. *
  5528. * Each ring the host uses to post buffers to the chip is described
  5529. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5530. * it is first placed into the on-chip ram. When the packet's length
  5531. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5532. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5533. * which is within the range of the new packet's length is chosen.
  5534. *
  5535. * The "separate ring for rx status" scheme may sound queer, but it makes
  5536. * sense from a cache coherency perspective. If only the host writes
  5537. * to the buffer post rings, and only the chip writes to the rx status
  5538. * rings, then cache lines never move beyond shared-modified state.
  5539. * If both the host and chip were to write into the same ring, cache line
  5540. * eviction could occur since both entities want it in an exclusive state.
  5541. */
  5542. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5543. {
  5544. struct tg3 *tp = tnapi->tp;
  5545. u32 work_mask, rx_std_posted = 0;
  5546. u32 std_prod_idx, jmb_prod_idx;
  5547. u32 sw_idx = tnapi->rx_rcb_ptr;
  5548. u16 hw_idx;
  5549. int received;
  5550. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5551. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5552. /*
  5553. * We need to order the read of hw_idx and the read of
  5554. * the opaque cookie.
  5555. */
  5556. rmb();
  5557. work_mask = 0;
  5558. received = 0;
  5559. std_prod_idx = tpr->rx_std_prod_idx;
  5560. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5561. while (sw_idx != hw_idx && budget > 0) {
  5562. struct ring_info *ri;
  5563. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5564. unsigned int len;
  5565. struct sk_buff *skb;
  5566. dma_addr_t dma_addr;
  5567. u32 opaque_key, desc_idx, *post_ptr;
  5568. u8 *data;
  5569. u64 tstamp = 0;
  5570. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5571. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5572. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5573. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5574. dma_addr = dma_unmap_addr(ri, mapping);
  5575. data = ri->data;
  5576. post_ptr = &std_prod_idx;
  5577. rx_std_posted++;
  5578. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5579. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5580. dma_addr = dma_unmap_addr(ri, mapping);
  5581. data = ri->data;
  5582. post_ptr = &jmb_prod_idx;
  5583. } else
  5584. goto next_pkt_nopost;
  5585. work_mask |= opaque_key;
  5586. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5587. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5588. drop_it:
  5589. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5590. desc_idx, *post_ptr);
  5591. drop_it_no_recycle:
  5592. /* Other statistics kept track of by card. */
  5593. tp->rx_dropped++;
  5594. goto next_pkt;
  5595. }
  5596. prefetch(data + TG3_RX_OFFSET(tp));
  5597. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5598. ETH_FCS_LEN;
  5599. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5600. RXD_FLAG_PTPSTAT_PTPV1 ||
  5601. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5602. RXD_FLAG_PTPSTAT_PTPV2) {
  5603. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5604. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5605. }
  5606. if (len > TG3_RX_COPY_THRESH(tp)) {
  5607. int skb_size;
  5608. unsigned int frag_size;
  5609. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5610. *post_ptr, &frag_size);
  5611. if (skb_size < 0)
  5612. goto drop_it;
  5613. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5614. PCI_DMA_FROMDEVICE);
  5615. skb = build_skb(data, frag_size);
  5616. if (!skb) {
  5617. tg3_frag_free(frag_size != 0, data);
  5618. goto drop_it_no_recycle;
  5619. }
  5620. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5621. /* Ensure that the update to the data happens
  5622. * after the usage of the old DMA mapping.
  5623. */
  5624. smp_wmb();
  5625. ri->data = NULL;
  5626. } else {
  5627. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5628. desc_idx, *post_ptr);
  5629. skb = netdev_alloc_skb(tp->dev,
  5630. len + TG3_RAW_IP_ALIGN);
  5631. if (skb == NULL)
  5632. goto drop_it_no_recycle;
  5633. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5634. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5635. memcpy(skb->data,
  5636. data + TG3_RX_OFFSET(tp),
  5637. len);
  5638. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5639. }
  5640. skb_put(skb, len);
  5641. if (tstamp)
  5642. tg3_hwclock_to_timestamp(tp, tstamp,
  5643. skb_hwtstamps(skb));
  5644. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5645. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5646. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5647. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5648. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5649. else
  5650. skb_checksum_none_assert(skb);
  5651. skb->protocol = eth_type_trans(skb, tp->dev);
  5652. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5653. skb->protocol != htons(ETH_P_8021Q)) {
  5654. dev_kfree_skb(skb);
  5655. goto drop_it_no_recycle;
  5656. }
  5657. if (desc->type_flags & RXD_FLAG_VLAN &&
  5658. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5659. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5660. desc->err_vlan & RXD_VLAN_MASK);
  5661. napi_gro_receive(&tnapi->napi, skb);
  5662. received++;
  5663. budget--;
  5664. next_pkt:
  5665. (*post_ptr)++;
  5666. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5667. tpr->rx_std_prod_idx = std_prod_idx &
  5668. tp->rx_std_ring_mask;
  5669. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5670. tpr->rx_std_prod_idx);
  5671. work_mask &= ~RXD_OPAQUE_RING_STD;
  5672. rx_std_posted = 0;
  5673. }
  5674. next_pkt_nopost:
  5675. sw_idx++;
  5676. sw_idx &= tp->rx_ret_ring_mask;
  5677. /* Refresh hw_idx to see if there is new work */
  5678. if (sw_idx == hw_idx) {
  5679. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5680. rmb();
  5681. }
  5682. }
  5683. /* ACK the status ring. */
  5684. tnapi->rx_rcb_ptr = sw_idx;
  5685. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5686. /* Refill RX ring(s). */
  5687. if (!tg3_flag(tp, ENABLE_RSS)) {
  5688. /* Sync BD data before updating mailbox */
  5689. wmb();
  5690. if (work_mask & RXD_OPAQUE_RING_STD) {
  5691. tpr->rx_std_prod_idx = std_prod_idx &
  5692. tp->rx_std_ring_mask;
  5693. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5694. tpr->rx_std_prod_idx);
  5695. }
  5696. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5697. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5698. tp->rx_jmb_ring_mask;
  5699. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5700. tpr->rx_jmb_prod_idx);
  5701. }
  5702. mmiowb();
  5703. } else if (work_mask) {
  5704. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5705. * updated before the producer indices can be updated.
  5706. */
  5707. smp_wmb();
  5708. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5709. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5710. if (tnapi != &tp->napi[1]) {
  5711. tp->rx_refill = true;
  5712. napi_schedule(&tp->napi[1].napi);
  5713. }
  5714. }
  5715. return received;
  5716. }
  5717. static void tg3_poll_link(struct tg3 *tp)
  5718. {
  5719. /* handle link change and other phy events */
  5720. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5721. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5722. if (sblk->status & SD_STATUS_LINK_CHG) {
  5723. sblk->status = SD_STATUS_UPDATED |
  5724. (sblk->status & ~SD_STATUS_LINK_CHG);
  5725. spin_lock(&tp->lock);
  5726. if (tg3_flag(tp, USE_PHYLIB)) {
  5727. tw32_f(MAC_STATUS,
  5728. (MAC_STATUS_SYNC_CHANGED |
  5729. MAC_STATUS_CFG_CHANGED |
  5730. MAC_STATUS_MI_COMPLETION |
  5731. MAC_STATUS_LNKSTATE_CHANGED));
  5732. udelay(40);
  5733. } else
  5734. tg3_setup_phy(tp, false);
  5735. spin_unlock(&tp->lock);
  5736. }
  5737. }
  5738. }
  5739. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5740. struct tg3_rx_prodring_set *dpr,
  5741. struct tg3_rx_prodring_set *spr)
  5742. {
  5743. u32 si, di, cpycnt, src_prod_idx;
  5744. int i, err = 0;
  5745. while (1) {
  5746. src_prod_idx = spr->rx_std_prod_idx;
  5747. /* Make sure updates to the rx_std_buffers[] entries and the
  5748. * standard producer index are seen in the correct order.
  5749. */
  5750. smp_rmb();
  5751. if (spr->rx_std_cons_idx == src_prod_idx)
  5752. break;
  5753. if (spr->rx_std_cons_idx < src_prod_idx)
  5754. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5755. else
  5756. cpycnt = tp->rx_std_ring_mask + 1 -
  5757. spr->rx_std_cons_idx;
  5758. cpycnt = min(cpycnt,
  5759. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5760. si = spr->rx_std_cons_idx;
  5761. di = dpr->rx_std_prod_idx;
  5762. for (i = di; i < di + cpycnt; i++) {
  5763. if (dpr->rx_std_buffers[i].data) {
  5764. cpycnt = i - di;
  5765. err = -ENOSPC;
  5766. break;
  5767. }
  5768. }
  5769. if (!cpycnt)
  5770. break;
  5771. /* Ensure that updates to the rx_std_buffers ring and the
  5772. * shadowed hardware producer ring from tg3_recycle_skb() are
  5773. * ordered correctly WRT the skb check above.
  5774. */
  5775. smp_rmb();
  5776. memcpy(&dpr->rx_std_buffers[di],
  5777. &spr->rx_std_buffers[si],
  5778. cpycnt * sizeof(struct ring_info));
  5779. for (i = 0; i < cpycnt; i++, di++, si++) {
  5780. struct tg3_rx_buffer_desc *sbd, *dbd;
  5781. sbd = &spr->rx_std[si];
  5782. dbd = &dpr->rx_std[di];
  5783. dbd->addr_hi = sbd->addr_hi;
  5784. dbd->addr_lo = sbd->addr_lo;
  5785. }
  5786. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5787. tp->rx_std_ring_mask;
  5788. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5789. tp->rx_std_ring_mask;
  5790. }
  5791. while (1) {
  5792. src_prod_idx = spr->rx_jmb_prod_idx;
  5793. /* Make sure updates to the rx_jmb_buffers[] entries and
  5794. * the jumbo producer index are seen in the correct order.
  5795. */
  5796. smp_rmb();
  5797. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5798. break;
  5799. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5800. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5801. else
  5802. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5803. spr->rx_jmb_cons_idx;
  5804. cpycnt = min(cpycnt,
  5805. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5806. si = spr->rx_jmb_cons_idx;
  5807. di = dpr->rx_jmb_prod_idx;
  5808. for (i = di; i < di + cpycnt; i++) {
  5809. if (dpr->rx_jmb_buffers[i].data) {
  5810. cpycnt = i - di;
  5811. err = -ENOSPC;
  5812. break;
  5813. }
  5814. }
  5815. if (!cpycnt)
  5816. break;
  5817. /* Ensure that updates to the rx_jmb_buffers ring and the
  5818. * shadowed hardware producer ring from tg3_recycle_skb() are
  5819. * ordered correctly WRT the skb check above.
  5820. */
  5821. smp_rmb();
  5822. memcpy(&dpr->rx_jmb_buffers[di],
  5823. &spr->rx_jmb_buffers[si],
  5824. cpycnt * sizeof(struct ring_info));
  5825. for (i = 0; i < cpycnt; i++, di++, si++) {
  5826. struct tg3_rx_buffer_desc *sbd, *dbd;
  5827. sbd = &spr->rx_jmb[si].std;
  5828. dbd = &dpr->rx_jmb[di].std;
  5829. dbd->addr_hi = sbd->addr_hi;
  5830. dbd->addr_lo = sbd->addr_lo;
  5831. }
  5832. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5833. tp->rx_jmb_ring_mask;
  5834. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5835. tp->rx_jmb_ring_mask;
  5836. }
  5837. return err;
  5838. }
  5839. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5840. {
  5841. struct tg3 *tp = tnapi->tp;
  5842. /* run TX completion thread */
  5843. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5844. tg3_tx(tnapi);
  5845. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5846. return work_done;
  5847. }
  5848. if (!tnapi->rx_rcb_prod_idx)
  5849. return work_done;
  5850. /* run RX thread, within the bounds set by NAPI.
  5851. * All RX "locking" is done by ensuring outside
  5852. * code synchronizes with tg3->napi.poll()
  5853. */
  5854. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5855. work_done += tg3_rx(tnapi, budget - work_done);
  5856. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5857. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5858. int i, err = 0;
  5859. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5860. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5861. tp->rx_refill = false;
  5862. for (i = 1; i <= tp->rxq_cnt; i++)
  5863. err |= tg3_rx_prodring_xfer(tp, dpr,
  5864. &tp->napi[i].prodring);
  5865. wmb();
  5866. if (std_prod_idx != dpr->rx_std_prod_idx)
  5867. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5868. dpr->rx_std_prod_idx);
  5869. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5870. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5871. dpr->rx_jmb_prod_idx);
  5872. mmiowb();
  5873. if (err)
  5874. tw32_f(HOSTCC_MODE, tp->coal_now);
  5875. }
  5876. return work_done;
  5877. }
  5878. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5879. {
  5880. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5881. schedule_work(&tp->reset_task);
  5882. }
  5883. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5884. {
  5885. cancel_work_sync(&tp->reset_task);
  5886. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5887. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5888. }
  5889. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5890. {
  5891. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5892. struct tg3 *tp = tnapi->tp;
  5893. int work_done = 0;
  5894. struct tg3_hw_status *sblk = tnapi->hw_status;
  5895. while (1) {
  5896. work_done = tg3_poll_work(tnapi, work_done, budget);
  5897. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5898. goto tx_recovery;
  5899. if (unlikely(work_done >= budget))
  5900. break;
  5901. /* tp->last_tag is used in tg3_int_reenable() below
  5902. * to tell the hw how much work has been processed,
  5903. * so we must read it before checking for more work.
  5904. */
  5905. tnapi->last_tag = sblk->status_tag;
  5906. tnapi->last_irq_tag = tnapi->last_tag;
  5907. rmb();
  5908. /* check for RX/TX work to do */
  5909. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5910. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5911. /* This test here is not race free, but will reduce
  5912. * the number of interrupts by looping again.
  5913. */
  5914. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5915. continue;
  5916. napi_complete(napi);
  5917. /* Reenable interrupts. */
  5918. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5919. /* This test here is synchronized by napi_schedule()
  5920. * and napi_complete() to close the race condition.
  5921. */
  5922. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5923. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5924. HOSTCC_MODE_ENABLE |
  5925. tnapi->coal_now);
  5926. }
  5927. mmiowb();
  5928. break;
  5929. }
  5930. }
  5931. return work_done;
  5932. tx_recovery:
  5933. /* work_done is guaranteed to be less than budget. */
  5934. napi_complete(napi);
  5935. tg3_reset_task_schedule(tp);
  5936. return work_done;
  5937. }
  5938. static void tg3_process_error(struct tg3 *tp)
  5939. {
  5940. u32 val;
  5941. bool real_error = false;
  5942. if (tg3_flag(tp, ERROR_PROCESSED))
  5943. return;
  5944. /* Check Flow Attention register */
  5945. val = tr32(HOSTCC_FLOW_ATTN);
  5946. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5947. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5948. real_error = true;
  5949. }
  5950. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5951. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5952. real_error = true;
  5953. }
  5954. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5955. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5956. real_error = true;
  5957. }
  5958. if (!real_error)
  5959. return;
  5960. tg3_dump_state(tp);
  5961. tg3_flag_set(tp, ERROR_PROCESSED);
  5962. tg3_reset_task_schedule(tp);
  5963. }
  5964. static int tg3_poll(struct napi_struct *napi, int budget)
  5965. {
  5966. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5967. struct tg3 *tp = tnapi->tp;
  5968. int work_done = 0;
  5969. struct tg3_hw_status *sblk = tnapi->hw_status;
  5970. while (1) {
  5971. if (sblk->status & SD_STATUS_ERROR)
  5972. tg3_process_error(tp);
  5973. tg3_poll_link(tp);
  5974. work_done = tg3_poll_work(tnapi, work_done, budget);
  5975. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5976. goto tx_recovery;
  5977. if (unlikely(work_done >= budget))
  5978. break;
  5979. if (tg3_flag(tp, TAGGED_STATUS)) {
  5980. /* tp->last_tag is used in tg3_int_reenable() below
  5981. * to tell the hw how much work has been processed,
  5982. * so we must read it before checking for more work.
  5983. */
  5984. tnapi->last_tag = sblk->status_tag;
  5985. tnapi->last_irq_tag = tnapi->last_tag;
  5986. rmb();
  5987. } else
  5988. sblk->status &= ~SD_STATUS_UPDATED;
  5989. if (likely(!tg3_has_work(tnapi))) {
  5990. napi_complete(napi);
  5991. tg3_int_reenable(tnapi);
  5992. break;
  5993. }
  5994. }
  5995. return work_done;
  5996. tx_recovery:
  5997. /* work_done is guaranteed to be less than budget. */
  5998. napi_complete(napi);
  5999. tg3_reset_task_schedule(tp);
  6000. return work_done;
  6001. }
  6002. static void tg3_napi_disable(struct tg3 *tp)
  6003. {
  6004. int i;
  6005. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6006. napi_disable(&tp->napi[i].napi);
  6007. }
  6008. static void tg3_napi_enable(struct tg3 *tp)
  6009. {
  6010. int i;
  6011. for (i = 0; i < tp->irq_cnt; i++)
  6012. napi_enable(&tp->napi[i].napi);
  6013. }
  6014. static void tg3_napi_init(struct tg3 *tp)
  6015. {
  6016. int i;
  6017. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6018. for (i = 1; i < tp->irq_cnt; i++)
  6019. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6020. }
  6021. static void tg3_napi_fini(struct tg3 *tp)
  6022. {
  6023. int i;
  6024. for (i = 0; i < tp->irq_cnt; i++)
  6025. netif_napi_del(&tp->napi[i].napi);
  6026. }
  6027. static inline void tg3_netif_stop(struct tg3 *tp)
  6028. {
  6029. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  6030. tg3_napi_disable(tp);
  6031. netif_carrier_off(tp->dev);
  6032. netif_tx_disable(tp->dev);
  6033. }
  6034. /* tp->lock must be held */
  6035. static inline void tg3_netif_start(struct tg3 *tp)
  6036. {
  6037. tg3_ptp_resume(tp);
  6038. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6039. * appropriate so long as all callers are assured to
  6040. * have free tx slots (such as after tg3_init_hw)
  6041. */
  6042. netif_tx_wake_all_queues(tp->dev);
  6043. if (tp->link_up)
  6044. netif_carrier_on(tp->dev);
  6045. tg3_napi_enable(tp);
  6046. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6047. tg3_enable_ints(tp);
  6048. }
  6049. static void tg3_irq_quiesce(struct tg3 *tp)
  6050. {
  6051. int i;
  6052. BUG_ON(tp->irq_sync);
  6053. tp->irq_sync = 1;
  6054. smp_mb();
  6055. for (i = 0; i < tp->irq_cnt; i++)
  6056. synchronize_irq(tp->napi[i].irq_vec);
  6057. }
  6058. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6059. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6060. * with as well. Most of the time, this is not necessary except when
  6061. * shutting down the device.
  6062. */
  6063. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6064. {
  6065. spin_lock_bh(&tp->lock);
  6066. if (irq_sync)
  6067. tg3_irq_quiesce(tp);
  6068. }
  6069. static inline void tg3_full_unlock(struct tg3 *tp)
  6070. {
  6071. spin_unlock_bh(&tp->lock);
  6072. }
  6073. /* One-shot MSI handler - Chip automatically disables interrupt
  6074. * after sending MSI so driver doesn't have to do it.
  6075. */
  6076. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6077. {
  6078. struct tg3_napi *tnapi = dev_id;
  6079. struct tg3 *tp = tnapi->tp;
  6080. prefetch(tnapi->hw_status);
  6081. if (tnapi->rx_rcb)
  6082. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6083. if (likely(!tg3_irq_sync(tp)))
  6084. napi_schedule(&tnapi->napi);
  6085. return IRQ_HANDLED;
  6086. }
  6087. /* MSI ISR - No need to check for interrupt sharing and no need to
  6088. * flush status block and interrupt mailbox. PCI ordering rules
  6089. * guarantee that MSI will arrive after the status block.
  6090. */
  6091. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6092. {
  6093. struct tg3_napi *tnapi = dev_id;
  6094. struct tg3 *tp = tnapi->tp;
  6095. prefetch(tnapi->hw_status);
  6096. if (tnapi->rx_rcb)
  6097. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6098. /*
  6099. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6100. * chip-internal interrupt pending events.
  6101. * Writing non-zero to intr-mbox-0 additional tells the
  6102. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6103. * event coalescing.
  6104. */
  6105. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6106. if (likely(!tg3_irq_sync(tp)))
  6107. napi_schedule(&tnapi->napi);
  6108. return IRQ_RETVAL(1);
  6109. }
  6110. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6111. {
  6112. struct tg3_napi *tnapi = dev_id;
  6113. struct tg3 *tp = tnapi->tp;
  6114. struct tg3_hw_status *sblk = tnapi->hw_status;
  6115. unsigned int handled = 1;
  6116. /* In INTx mode, it is possible for the interrupt to arrive at
  6117. * the CPU before the status block posted prior to the interrupt.
  6118. * Reading the PCI State register will confirm whether the
  6119. * interrupt is ours and will flush the status block.
  6120. */
  6121. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6122. if (tg3_flag(tp, CHIP_RESETTING) ||
  6123. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6124. handled = 0;
  6125. goto out;
  6126. }
  6127. }
  6128. /*
  6129. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6130. * chip-internal interrupt pending events.
  6131. * Writing non-zero to intr-mbox-0 additional tells the
  6132. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6133. * event coalescing.
  6134. *
  6135. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6136. * spurious interrupts. The flush impacts performance but
  6137. * excessive spurious interrupts can be worse in some cases.
  6138. */
  6139. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6140. if (tg3_irq_sync(tp))
  6141. goto out;
  6142. sblk->status &= ~SD_STATUS_UPDATED;
  6143. if (likely(tg3_has_work(tnapi))) {
  6144. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6145. napi_schedule(&tnapi->napi);
  6146. } else {
  6147. /* No work, shared interrupt perhaps? re-enable
  6148. * interrupts, and flush that PCI write
  6149. */
  6150. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6151. 0x00000000);
  6152. }
  6153. out:
  6154. return IRQ_RETVAL(handled);
  6155. }
  6156. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6157. {
  6158. struct tg3_napi *tnapi = dev_id;
  6159. struct tg3 *tp = tnapi->tp;
  6160. struct tg3_hw_status *sblk = tnapi->hw_status;
  6161. unsigned int handled = 1;
  6162. /* In INTx mode, it is possible for the interrupt to arrive at
  6163. * the CPU before the status block posted prior to the interrupt.
  6164. * Reading the PCI State register will confirm whether the
  6165. * interrupt is ours and will flush the status block.
  6166. */
  6167. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6168. if (tg3_flag(tp, CHIP_RESETTING) ||
  6169. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6170. handled = 0;
  6171. goto out;
  6172. }
  6173. }
  6174. /*
  6175. * writing any value to intr-mbox-0 clears PCI INTA# and
  6176. * chip-internal interrupt pending events.
  6177. * writing non-zero to intr-mbox-0 additional tells the
  6178. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6179. * event coalescing.
  6180. *
  6181. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6182. * spurious interrupts. The flush impacts performance but
  6183. * excessive spurious interrupts can be worse in some cases.
  6184. */
  6185. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6186. /*
  6187. * In a shared interrupt configuration, sometimes other devices'
  6188. * interrupts will scream. We record the current status tag here
  6189. * so that the above check can report that the screaming interrupts
  6190. * are unhandled. Eventually they will be silenced.
  6191. */
  6192. tnapi->last_irq_tag = sblk->status_tag;
  6193. if (tg3_irq_sync(tp))
  6194. goto out;
  6195. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6196. napi_schedule(&tnapi->napi);
  6197. out:
  6198. return IRQ_RETVAL(handled);
  6199. }
  6200. /* ISR for interrupt test */
  6201. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6202. {
  6203. struct tg3_napi *tnapi = dev_id;
  6204. struct tg3 *tp = tnapi->tp;
  6205. struct tg3_hw_status *sblk = tnapi->hw_status;
  6206. if ((sblk->status & SD_STATUS_UPDATED) ||
  6207. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6208. tg3_disable_ints(tp);
  6209. return IRQ_RETVAL(1);
  6210. }
  6211. return IRQ_RETVAL(0);
  6212. }
  6213. #ifdef CONFIG_NET_POLL_CONTROLLER
  6214. static void tg3_poll_controller(struct net_device *dev)
  6215. {
  6216. int i;
  6217. struct tg3 *tp = netdev_priv(dev);
  6218. if (tg3_irq_sync(tp))
  6219. return;
  6220. for (i = 0; i < tp->irq_cnt; i++)
  6221. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6222. }
  6223. #endif
  6224. static void tg3_tx_timeout(struct net_device *dev)
  6225. {
  6226. struct tg3 *tp = netdev_priv(dev);
  6227. if (netif_msg_tx_err(tp)) {
  6228. netdev_err(dev, "transmit timed out, resetting\n");
  6229. tg3_dump_state(tp);
  6230. }
  6231. tg3_reset_task_schedule(tp);
  6232. }
  6233. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6234. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6235. {
  6236. u32 base = (u32) mapping & 0xffffffff;
  6237. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6238. }
  6239. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6240. * of any 4GB boundaries: 4G, 8G, etc
  6241. */
  6242. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6243. u32 len, u32 mss)
  6244. {
  6245. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6246. u32 base = (u32) mapping & 0xffffffff;
  6247. return ((base + len + (mss & 0x3fff)) < base);
  6248. }
  6249. return 0;
  6250. }
  6251. /* Test for DMA addresses > 40-bit */
  6252. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6253. int len)
  6254. {
  6255. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6256. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6257. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6258. return 0;
  6259. #else
  6260. return 0;
  6261. #endif
  6262. }
  6263. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6264. dma_addr_t mapping, u32 len, u32 flags,
  6265. u32 mss, u32 vlan)
  6266. {
  6267. txbd->addr_hi = ((u64) mapping >> 32);
  6268. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6269. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6270. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6271. }
  6272. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6273. dma_addr_t map, u32 len, u32 flags,
  6274. u32 mss, u32 vlan)
  6275. {
  6276. struct tg3 *tp = tnapi->tp;
  6277. bool hwbug = false;
  6278. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6279. hwbug = true;
  6280. if (tg3_4g_overflow_test(map, len))
  6281. hwbug = true;
  6282. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6283. hwbug = true;
  6284. if (tg3_40bit_overflow_test(tp, map, len))
  6285. hwbug = true;
  6286. if (tp->dma_limit) {
  6287. u32 prvidx = *entry;
  6288. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6289. while (len > tp->dma_limit && *budget) {
  6290. u32 frag_len = tp->dma_limit;
  6291. len -= tp->dma_limit;
  6292. /* Avoid the 8byte DMA problem */
  6293. if (len <= 8) {
  6294. len += tp->dma_limit / 2;
  6295. frag_len = tp->dma_limit / 2;
  6296. }
  6297. tnapi->tx_buffers[*entry].fragmented = true;
  6298. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6299. frag_len, tmp_flag, mss, vlan);
  6300. *budget -= 1;
  6301. prvidx = *entry;
  6302. *entry = NEXT_TX(*entry);
  6303. map += frag_len;
  6304. }
  6305. if (len) {
  6306. if (*budget) {
  6307. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6308. len, flags, mss, vlan);
  6309. *budget -= 1;
  6310. *entry = NEXT_TX(*entry);
  6311. } else {
  6312. hwbug = true;
  6313. tnapi->tx_buffers[prvidx].fragmented = false;
  6314. }
  6315. }
  6316. } else {
  6317. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6318. len, flags, mss, vlan);
  6319. *entry = NEXT_TX(*entry);
  6320. }
  6321. return hwbug;
  6322. }
  6323. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6324. {
  6325. int i;
  6326. struct sk_buff *skb;
  6327. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6328. skb = txb->skb;
  6329. txb->skb = NULL;
  6330. pci_unmap_single(tnapi->tp->pdev,
  6331. dma_unmap_addr(txb, mapping),
  6332. skb_headlen(skb),
  6333. PCI_DMA_TODEVICE);
  6334. while (txb->fragmented) {
  6335. txb->fragmented = false;
  6336. entry = NEXT_TX(entry);
  6337. txb = &tnapi->tx_buffers[entry];
  6338. }
  6339. for (i = 0; i <= last; i++) {
  6340. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6341. entry = NEXT_TX(entry);
  6342. txb = &tnapi->tx_buffers[entry];
  6343. pci_unmap_page(tnapi->tp->pdev,
  6344. dma_unmap_addr(txb, mapping),
  6345. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6346. while (txb->fragmented) {
  6347. txb->fragmented = false;
  6348. entry = NEXT_TX(entry);
  6349. txb = &tnapi->tx_buffers[entry];
  6350. }
  6351. }
  6352. }
  6353. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6354. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6355. struct sk_buff **pskb,
  6356. u32 *entry, u32 *budget,
  6357. u32 base_flags, u32 mss, u32 vlan)
  6358. {
  6359. struct tg3 *tp = tnapi->tp;
  6360. struct sk_buff *new_skb, *skb = *pskb;
  6361. dma_addr_t new_addr = 0;
  6362. int ret = 0;
  6363. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6364. new_skb = skb_copy(skb, GFP_ATOMIC);
  6365. else {
  6366. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6367. new_skb = skb_copy_expand(skb,
  6368. skb_headroom(skb) + more_headroom,
  6369. skb_tailroom(skb), GFP_ATOMIC);
  6370. }
  6371. if (!new_skb) {
  6372. ret = -1;
  6373. } else {
  6374. /* New SKB is guaranteed to be linear. */
  6375. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6376. PCI_DMA_TODEVICE);
  6377. /* Make sure the mapping succeeded */
  6378. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6379. dev_kfree_skb(new_skb);
  6380. ret = -1;
  6381. } else {
  6382. u32 save_entry = *entry;
  6383. base_flags |= TXD_FLAG_END;
  6384. tnapi->tx_buffers[*entry].skb = new_skb;
  6385. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6386. mapping, new_addr);
  6387. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6388. new_skb->len, base_flags,
  6389. mss, vlan)) {
  6390. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6391. dev_kfree_skb(new_skb);
  6392. ret = -1;
  6393. }
  6394. }
  6395. }
  6396. dev_kfree_skb(skb);
  6397. *pskb = new_skb;
  6398. return ret;
  6399. }
  6400. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6401. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6402. * TSO header is greater than 80 bytes.
  6403. */
  6404. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6405. {
  6406. struct sk_buff *segs, *nskb;
  6407. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6408. /* Estimate the number of fragments in the worst case */
  6409. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6410. netif_stop_queue(tp->dev);
  6411. /* netif_tx_stop_queue() must be done before checking
  6412. * checking tx index in tg3_tx_avail() below, because in
  6413. * tg3_tx(), we update tx index before checking for
  6414. * netif_tx_queue_stopped().
  6415. */
  6416. smp_mb();
  6417. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6418. return NETDEV_TX_BUSY;
  6419. netif_wake_queue(tp->dev);
  6420. }
  6421. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6422. if (IS_ERR(segs))
  6423. goto tg3_tso_bug_end;
  6424. do {
  6425. nskb = segs;
  6426. segs = segs->next;
  6427. nskb->next = NULL;
  6428. tg3_start_xmit(nskb, tp->dev);
  6429. } while (segs);
  6430. tg3_tso_bug_end:
  6431. dev_kfree_skb(skb);
  6432. return NETDEV_TX_OK;
  6433. }
  6434. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6435. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6436. */
  6437. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6438. {
  6439. struct tg3 *tp = netdev_priv(dev);
  6440. u32 len, entry, base_flags, mss, vlan = 0;
  6441. u32 budget;
  6442. int i = -1, would_hit_hwbug;
  6443. dma_addr_t mapping;
  6444. struct tg3_napi *tnapi;
  6445. struct netdev_queue *txq;
  6446. unsigned int last;
  6447. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6448. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6449. if (tg3_flag(tp, ENABLE_TSS))
  6450. tnapi++;
  6451. budget = tg3_tx_avail(tnapi);
  6452. /* We are running in BH disabled context with netif_tx_lock
  6453. * and TX reclaim runs via tp->napi.poll inside of a software
  6454. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6455. * no IRQ context deadlocks to worry about either. Rejoice!
  6456. */
  6457. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6458. if (!netif_tx_queue_stopped(txq)) {
  6459. netif_tx_stop_queue(txq);
  6460. /* This is a hard error, log it. */
  6461. netdev_err(dev,
  6462. "BUG! Tx Ring full when queue awake!\n");
  6463. }
  6464. return NETDEV_TX_BUSY;
  6465. }
  6466. entry = tnapi->tx_prod;
  6467. base_flags = 0;
  6468. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6469. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6470. mss = skb_shinfo(skb)->gso_size;
  6471. if (mss) {
  6472. struct iphdr *iph;
  6473. u32 tcp_opt_len, hdr_len;
  6474. if (skb_header_cloned(skb) &&
  6475. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6476. goto drop;
  6477. iph = ip_hdr(skb);
  6478. tcp_opt_len = tcp_optlen(skb);
  6479. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6480. if (!skb_is_gso_v6(skb)) {
  6481. iph->check = 0;
  6482. iph->tot_len = htons(mss + hdr_len);
  6483. }
  6484. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6485. tg3_flag(tp, TSO_BUG))
  6486. return tg3_tso_bug(tp, skb);
  6487. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6488. TXD_FLAG_CPU_POST_DMA);
  6489. if (tg3_flag(tp, HW_TSO_1) ||
  6490. tg3_flag(tp, HW_TSO_2) ||
  6491. tg3_flag(tp, HW_TSO_3)) {
  6492. tcp_hdr(skb)->check = 0;
  6493. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6494. } else
  6495. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6496. iph->daddr, 0,
  6497. IPPROTO_TCP,
  6498. 0);
  6499. if (tg3_flag(tp, HW_TSO_3)) {
  6500. mss |= (hdr_len & 0xc) << 12;
  6501. if (hdr_len & 0x10)
  6502. base_flags |= 0x00000010;
  6503. base_flags |= (hdr_len & 0x3e0) << 5;
  6504. } else if (tg3_flag(tp, HW_TSO_2))
  6505. mss |= hdr_len << 9;
  6506. else if (tg3_flag(tp, HW_TSO_1) ||
  6507. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6508. if (tcp_opt_len || iph->ihl > 5) {
  6509. int tsflags;
  6510. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6511. mss |= (tsflags << 11);
  6512. }
  6513. } else {
  6514. if (tcp_opt_len || iph->ihl > 5) {
  6515. int tsflags;
  6516. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6517. base_flags |= tsflags << 12;
  6518. }
  6519. }
  6520. }
  6521. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6522. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6523. base_flags |= TXD_FLAG_JMB_PKT;
  6524. if (vlan_tx_tag_present(skb)) {
  6525. base_flags |= TXD_FLAG_VLAN;
  6526. vlan = vlan_tx_tag_get(skb);
  6527. }
  6528. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6529. tg3_flag(tp, TX_TSTAMP_EN)) {
  6530. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6531. base_flags |= TXD_FLAG_HWTSTAMP;
  6532. }
  6533. len = skb_headlen(skb);
  6534. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6535. if (pci_dma_mapping_error(tp->pdev, mapping))
  6536. goto drop;
  6537. tnapi->tx_buffers[entry].skb = skb;
  6538. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6539. would_hit_hwbug = 0;
  6540. if (tg3_flag(tp, 5701_DMA_BUG))
  6541. would_hit_hwbug = 1;
  6542. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6543. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6544. mss, vlan)) {
  6545. would_hit_hwbug = 1;
  6546. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6547. u32 tmp_mss = mss;
  6548. if (!tg3_flag(tp, HW_TSO_1) &&
  6549. !tg3_flag(tp, HW_TSO_2) &&
  6550. !tg3_flag(tp, HW_TSO_3))
  6551. tmp_mss = 0;
  6552. /* Now loop through additional data
  6553. * fragments, and queue them.
  6554. */
  6555. last = skb_shinfo(skb)->nr_frags - 1;
  6556. for (i = 0; i <= last; i++) {
  6557. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6558. len = skb_frag_size(frag);
  6559. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6560. len, DMA_TO_DEVICE);
  6561. tnapi->tx_buffers[entry].skb = NULL;
  6562. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6563. mapping);
  6564. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6565. goto dma_error;
  6566. if (!budget ||
  6567. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6568. len, base_flags |
  6569. ((i == last) ? TXD_FLAG_END : 0),
  6570. tmp_mss, vlan)) {
  6571. would_hit_hwbug = 1;
  6572. break;
  6573. }
  6574. }
  6575. }
  6576. if (would_hit_hwbug) {
  6577. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6578. /* If the workaround fails due to memory/mapping
  6579. * failure, silently drop this packet.
  6580. */
  6581. entry = tnapi->tx_prod;
  6582. budget = tg3_tx_avail(tnapi);
  6583. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6584. base_flags, mss, vlan))
  6585. goto drop_nofree;
  6586. }
  6587. skb_tx_timestamp(skb);
  6588. netdev_tx_sent_queue(txq, skb->len);
  6589. /* Sync BD data before updating mailbox */
  6590. wmb();
  6591. /* Packets are ready, update Tx producer idx local and on card. */
  6592. tw32_tx_mbox(tnapi->prodmbox, entry);
  6593. tnapi->tx_prod = entry;
  6594. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6595. netif_tx_stop_queue(txq);
  6596. /* netif_tx_stop_queue() must be done before checking
  6597. * checking tx index in tg3_tx_avail() below, because in
  6598. * tg3_tx(), we update tx index before checking for
  6599. * netif_tx_queue_stopped().
  6600. */
  6601. smp_mb();
  6602. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6603. netif_tx_wake_queue(txq);
  6604. }
  6605. mmiowb();
  6606. return NETDEV_TX_OK;
  6607. dma_error:
  6608. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6609. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6610. drop:
  6611. dev_kfree_skb(skb);
  6612. drop_nofree:
  6613. tp->tx_dropped++;
  6614. return NETDEV_TX_OK;
  6615. }
  6616. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6617. {
  6618. if (enable) {
  6619. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6620. MAC_MODE_PORT_MODE_MASK);
  6621. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6622. if (!tg3_flag(tp, 5705_PLUS))
  6623. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6624. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6625. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6626. else
  6627. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6628. } else {
  6629. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6630. if (tg3_flag(tp, 5705_PLUS) ||
  6631. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6632. tg3_asic_rev(tp) == ASIC_REV_5700)
  6633. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6634. }
  6635. tw32(MAC_MODE, tp->mac_mode);
  6636. udelay(40);
  6637. }
  6638. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6639. {
  6640. u32 val, bmcr, mac_mode, ptest = 0;
  6641. tg3_phy_toggle_apd(tp, false);
  6642. tg3_phy_toggle_automdix(tp, false);
  6643. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6644. return -EIO;
  6645. bmcr = BMCR_FULLDPLX;
  6646. switch (speed) {
  6647. case SPEED_10:
  6648. break;
  6649. case SPEED_100:
  6650. bmcr |= BMCR_SPEED100;
  6651. break;
  6652. case SPEED_1000:
  6653. default:
  6654. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6655. speed = SPEED_100;
  6656. bmcr |= BMCR_SPEED100;
  6657. } else {
  6658. speed = SPEED_1000;
  6659. bmcr |= BMCR_SPEED1000;
  6660. }
  6661. }
  6662. if (extlpbk) {
  6663. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6664. tg3_readphy(tp, MII_CTRL1000, &val);
  6665. val |= CTL1000_AS_MASTER |
  6666. CTL1000_ENABLE_MASTER;
  6667. tg3_writephy(tp, MII_CTRL1000, val);
  6668. } else {
  6669. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6670. MII_TG3_FET_PTEST_TRIM_2;
  6671. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6672. }
  6673. } else
  6674. bmcr |= BMCR_LOOPBACK;
  6675. tg3_writephy(tp, MII_BMCR, bmcr);
  6676. /* The write needs to be flushed for the FETs */
  6677. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6678. tg3_readphy(tp, MII_BMCR, &bmcr);
  6679. udelay(40);
  6680. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6681. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6682. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6683. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6684. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6685. /* The write needs to be flushed for the AC131 */
  6686. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6687. }
  6688. /* Reset to prevent losing 1st rx packet intermittently */
  6689. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6690. tg3_flag(tp, 5780_CLASS)) {
  6691. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6692. udelay(10);
  6693. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6694. }
  6695. mac_mode = tp->mac_mode &
  6696. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6697. if (speed == SPEED_1000)
  6698. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6699. else
  6700. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6701. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6702. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6703. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6704. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6705. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6706. mac_mode |= MAC_MODE_LINK_POLARITY;
  6707. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6708. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6709. }
  6710. tw32(MAC_MODE, mac_mode);
  6711. udelay(40);
  6712. return 0;
  6713. }
  6714. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6715. {
  6716. struct tg3 *tp = netdev_priv(dev);
  6717. if (features & NETIF_F_LOOPBACK) {
  6718. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6719. return;
  6720. spin_lock_bh(&tp->lock);
  6721. tg3_mac_loopback(tp, true);
  6722. netif_carrier_on(tp->dev);
  6723. spin_unlock_bh(&tp->lock);
  6724. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6725. } else {
  6726. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6727. return;
  6728. spin_lock_bh(&tp->lock);
  6729. tg3_mac_loopback(tp, false);
  6730. /* Force link status check */
  6731. tg3_setup_phy(tp, true);
  6732. spin_unlock_bh(&tp->lock);
  6733. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6734. }
  6735. }
  6736. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6737. netdev_features_t features)
  6738. {
  6739. struct tg3 *tp = netdev_priv(dev);
  6740. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6741. features &= ~NETIF_F_ALL_TSO;
  6742. return features;
  6743. }
  6744. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6745. {
  6746. netdev_features_t changed = dev->features ^ features;
  6747. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6748. tg3_set_loopback(dev, features);
  6749. return 0;
  6750. }
  6751. static void tg3_rx_prodring_free(struct tg3 *tp,
  6752. struct tg3_rx_prodring_set *tpr)
  6753. {
  6754. int i;
  6755. if (tpr != &tp->napi[0].prodring) {
  6756. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6757. i = (i + 1) & tp->rx_std_ring_mask)
  6758. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6759. tp->rx_pkt_map_sz);
  6760. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6761. for (i = tpr->rx_jmb_cons_idx;
  6762. i != tpr->rx_jmb_prod_idx;
  6763. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6764. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6765. TG3_RX_JMB_MAP_SZ);
  6766. }
  6767. }
  6768. return;
  6769. }
  6770. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6771. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6772. tp->rx_pkt_map_sz);
  6773. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6774. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6775. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6776. TG3_RX_JMB_MAP_SZ);
  6777. }
  6778. }
  6779. /* Initialize rx rings for packet processing.
  6780. *
  6781. * The chip has been shut down and the driver detached from
  6782. * the networking, so no interrupts or new tx packets will
  6783. * end up in the driver. tp->{tx,}lock are held and thus
  6784. * we may not sleep.
  6785. */
  6786. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6787. struct tg3_rx_prodring_set *tpr)
  6788. {
  6789. u32 i, rx_pkt_dma_sz;
  6790. tpr->rx_std_cons_idx = 0;
  6791. tpr->rx_std_prod_idx = 0;
  6792. tpr->rx_jmb_cons_idx = 0;
  6793. tpr->rx_jmb_prod_idx = 0;
  6794. if (tpr != &tp->napi[0].prodring) {
  6795. memset(&tpr->rx_std_buffers[0], 0,
  6796. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6797. if (tpr->rx_jmb_buffers)
  6798. memset(&tpr->rx_jmb_buffers[0], 0,
  6799. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6800. goto done;
  6801. }
  6802. /* Zero out all descriptors. */
  6803. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6804. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6805. if (tg3_flag(tp, 5780_CLASS) &&
  6806. tp->dev->mtu > ETH_DATA_LEN)
  6807. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6808. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6809. /* Initialize invariants of the rings, we only set this
  6810. * stuff once. This works because the card does not
  6811. * write into the rx buffer posting rings.
  6812. */
  6813. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6814. struct tg3_rx_buffer_desc *rxd;
  6815. rxd = &tpr->rx_std[i];
  6816. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6817. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6818. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6819. (i << RXD_OPAQUE_INDEX_SHIFT));
  6820. }
  6821. /* Now allocate fresh SKBs for each rx ring. */
  6822. for (i = 0; i < tp->rx_pending; i++) {
  6823. unsigned int frag_size;
  6824. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6825. &frag_size) < 0) {
  6826. netdev_warn(tp->dev,
  6827. "Using a smaller RX standard ring. Only "
  6828. "%d out of %d buffers were allocated "
  6829. "successfully\n", i, tp->rx_pending);
  6830. if (i == 0)
  6831. goto initfail;
  6832. tp->rx_pending = i;
  6833. break;
  6834. }
  6835. }
  6836. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6837. goto done;
  6838. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6839. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6840. goto done;
  6841. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6842. struct tg3_rx_buffer_desc *rxd;
  6843. rxd = &tpr->rx_jmb[i].std;
  6844. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6845. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6846. RXD_FLAG_JUMBO;
  6847. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6848. (i << RXD_OPAQUE_INDEX_SHIFT));
  6849. }
  6850. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6851. unsigned int frag_size;
  6852. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6853. &frag_size) < 0) {
  6854. netdev_warn(tp->dev,
  6855. "Using a smaller RX jumbo ring. Only %d "
  6856. "out of %d buffers were allocated "
  6857. "successfully\n", i, tp->rx_jumbo_pending);
  6858. if (i == 0)
  6859. goto initfail;
  6860. tp->rx_jumbo_pending = i;
  6861. break;
  6862. }
  6863. }
  6864. done:
  6865. return 0;
  6866. initfail:
  6867. tg3_rx_prodring_free(tp, tpr);
  6868. return -ENOMEM;
  6869. }
  6870. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6871. struct tg3_rx_prodring_set *tpr)
  6872. {
  6873. kfree(tpr->rx_std_buffers);
  6874. tpr->rx_std_buffers = NULL;
  6875. kfree(tpr->rx_jmb_buffers);
  6876. tpr->rx_jmb_buffers = NULL;
  6877. if (tpr->rx_std) {
  6878. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6879. tpr->rx_std, tpr->rx_std_mapping);
  6880. tpr->rx_std = NULL;
  6881. }
  6882. if (tpr->rx_jmb) {
  6883. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6884. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6885. tpr->rx_jmb = NULL;
  6886. }
  6887. }
  6888. static int tg3_rx_prodring_init(struct tg3 *tp,
  6889. struct tg3_rx_prodring_set *tpr)
  6890. {
  6891. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6892. GFP_KERNEL);
  6893. if (!tpr->rx_std_buffers)
  6894. return -ENOMEM;
  6895. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6896. TG3_RX_STD_RING_BYTES(tp),
  6897. &tpr->rx_std_mapping,
  6898. GFP_KERNEL);
  6899. if (!tpr->rx_std)
  6900. goto err_out;
  6901. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6902. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6903. GFP_KERNEL);
  6904. if (!tpr->rx_jmb_buffers)
  6905. goto err_out;
  6906. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6907. TG3_RX_JMB_RING_BYTES(tp),
  6908. &tpr->rx_jmb_mapping,
  6909. GFP_KERNEL);
  6910. if (!tpr->rx_jmb)
  6911. goto err_out;
  6912. }
  6913. return 0;
  6914. err_out:
  6915. tg3_rx_prodring_fini(tp, tpr);
  6916. return -ENOMEM;
  6917. }
  6918. /* Free up pending packets in all rx/tx rings.
  6919. *
  6920. * The chip has been shut down and the driver detached from
  6921. * the networking, so no interrupts or new tx packets will
  6922. * end up in the driver. tp->{tx,}lock is not held and we are not
  6923. * in an interrupt context and thus may sleep.
  6924. */
  6925. static void tg3_free_rings(struct tg3 *tp)
  6926. {
  6927. int i, j;
  6928. for (j = 0; j < tp->irq_cnt; j++) {
  6929. struct tg3_napi *tnapi = &tp->napi[j];
  6930. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6931. if (!tnapi->tx_buffers)
  6932. continue;
  6933. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6934. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6935. if (!skb)
  6936. continue;
  6937. tg3_tx_skb_unmap(tnapi, i,
  6938. skb_shinfo(skb)->nr_frags - 1);
  6939. dev_kfree_skb_any(skb);
  6940. }
  6941. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6942. }
  6943. }
  6944. /* Initialize tx/rx rings for packet processing.
  6945. *
  6946. * The chip has been shut down and the driver detached from
  6947. * the networking, so no interrupts or new tx packets will
  6948. * end up in the driver. tp->{tx,}lock are held and thus
  6949. * we may not sleep.
  6950. */
  6951. static int tg3_init_rings(struct tg3 *tp)
  6952. {
  6953. int i;
  6954. /* Free up all the SKBs. */
  6955. tg3_free_rings(tp);
  6956. for (i = 0; i < tp->irq_cnt; i++) {
  6957. struct tg3_napi *tnapi = &tp->napi[i];
  6958. tnapi->last_tag = 0;
  6959. tnapi->last_irq_tag = 0;
  6960. tnapi->hw_status->status = 0;
  6961. tnapi->hw_status->status_tag = 0;
  6962. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6963. tnapi->tx_prod = 0;
  6964. tnapi->tx_cons = 0;
  6965. if (tnapi->tx_ring)
  6966. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6967. tnapi->rx_rcb_ptr = 0;
  6968. if (tnapi->rx_rcb)
  6969. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6970. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6971. tg3_free_rings(tp);
  6972. return -ENOMEM;
  6973. }
  6974. }
  6975. return 0;
  6976. }
  6977. static void tg3_mem_tx_release(struct tg3 *tp)
  6978. {
  6979. int i;
  6980. for (i = 0; i < tp->irq_max; i++) {
  6981. struct tg3_napi *tnapi = &tp->napi[i];
  6982. if (tnapi->tx_ring) {
  6983. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6984. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6985. tnapi->tx_ring = NULL;
  6986. }
  6987. kfree(tnapi->tx_buffers);
  6988. tnapi->tx_buffers = NULL;
  6989. }
  6990. }
  6991. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6992. {
  6993. int i;
  6994. struct tg3_napi *tnapi = &tp->napi[0];
  6995. /* If multivector TSS is enabled, vector 0 does not handle
  6996. * tx interrupts. Don't allocate any resources for it.
  6997. */
  6998. if (tg3_flag(tp, ENABLE_TSS))
  6999. tnapi++;
  7000. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7001. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7002. TG3_TX_RING_SIZE, GFP_KERNEL);
  7003. if (!tnapi->tx_buffers)
  7004. goto err_out;
  7005. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7006. TG3_TX_RING_BYTES,
  7007. &tnapi->tx_desc_mapping,
  7008. GFP_KERNEL);
  7009. if (!tnapi->tx_ring)
  7010. goto err_out;
  7011. }
  7012. return 0;
  7013. err_out:
  7014. tg3_mem_tx_release(tp);
  7015. return -ENOMEM;
  7016. }
  7017. static void tg3_mem_rx_release(struct tg3 *tp)
  7018. {
  7019. int i;
  7020. for (i = 0; i < tp->irq_max; i++) {
  7021. struct tg3_napi *tnapi = &tp->napi[i];
  7022. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7023. if (!tnapi->rx_rcb)
  7024. continue;
  7025. dma_free_coherent(&tp->pdev->dev,
  7026. TG3_RX_RCB_RING_BYTES(tp),
  7027. tnapi->rx_rcb,
  7028. tnapi->rx_rcb_mapping);
  7029. tnapi->rx_rcb = NULL;
  7030. }
  7031. }
  7032. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7033. {
  7034. unsigned int i, limit;
  7035. limit = tp->rxq_cnt;
  7036. /* If RSS is enabled, we need a (dummy) producer ring
  7037. * set on vector zero. This is the true hw prodring.
  7038. */
  7039. if (tg3_flag(tp, ENABLE_RSS))
  7040. limit++;
  7041. for (i = 0; i < limit; i++) {
  7042. struct tg3_napi *tnapi = &tp->napi[i];
  7043. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7044. goto err_out;
  7045. /* If multivector RSS is enabled, vector 0
  7046. * does not handle rx or tx interrupts.
  7047. * Don't allocate any resources for it.
  7048. */
  7049. if (!i && tg3_flag(tp, ENABLE_RSS))
  7050. continue;
  7051. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  7052. TG3_RX_RCB_RING_BYTES(tp),
  7053. &tnapi->rx_rcb_mapping,
  7054. GFP_KERNEL | __GFP_ZERO);
  7055. if (!tnapi->rx_rcb)
  7056. goto err_out;
  7057. }
  7058. return 0;
  7059. err_out:
  7060. tg3_mem_rx_release(tp);
  7061. return -ENOMEM;
  7062. }
  7063. /*
  7064. * Must not be invoked with interrupt sources disabled and
  7065. * the hardware shutdown down.
  7066. */
  7067. static void tg3_free_consistent(struct tg3 *tp)
  7068. {
  7069. int i;
  7070. for (i = 0; i < tp->irq_cnt; i++) {
  7071. struct tg3_napi *tnapi = &tp->napi[i];
  7072. if (tnapi->hw_status) {
  7073. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7074. tnapi->hw_status,
  7075. tnapi->status_mapping);
  7076. tnapi->hw_status = NULL;
  7077. }
  7078. }
  7079. tg3_mem_rx_release(tp);
  7080. tg3_mem_tx_release(tp);
  7081. if (tp->hw_stats) {
  7082. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7083. tp->hw_stats, tp->stats_mapping);
  7084. tp->hw_stats = NULL;
  7085. }
  7086. }
  7087. /*
  7088. * Must not be invoked with interrupt sources disabled and
  7089. * the hardware shutdown down. Can sleep.
  7090. */
  7091. static int tg3_alloc_consistent(struct tg3 *tp)
  7092. {
  7093. int i;
  7094. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  7095. sizeof(struct tg3_hw_stats),
  7096. &tp->stats_mapping,
  7097. GFP_KERNEL | __GFP_ZERO);
  7098. if (!tp->hw_stats)
  7099. goto err_out;
  7100. for (i = 0; i < tp->irq_cnt; i++) {
  7101. struct tg3_napi *tnapi = &tp->napi[i];
  7102. struct tg3_hw_status *sblk;
  7103. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  7104. TG3_HW_STATUS_SIZE,
  7105. &tnapi->status_mapping,
  7106. GFP_KERNEL | __GFP_ZERO);
  7107. if (!tnapi->hw_status)
  7108. goto err_out;
  7109. sblk = tnapi->hw_status;
  7110. if (tg3_flag(tp, ENABLE_RSS)) {
  7111. u16 *prodptr = NULL;
  7112. /*
  7113. * When RSS is enabled, the status block format changes
  7114. * slightly. The "rx_jumbo_consumer", "reserved",
  7115. * and "rx_mini_consumer" members get mapped to the
  7116. * other three rx return ring producer indexes.
  7117. */
  7118. switch (i) {
  7119. case 1:
  7120. prodptr = &sblk->idx[0].rx_producer;
  7121. break;
  7122. case 2:
  7123. prodptr = &sblk->rx_jumbo_consumer;
  7124. break;
  7125. case 3:
  7126. prodptr = &sblk->reserved;
  7127. break;
  7128. case 4:
  7129. prodptr = &sblk->rx_mini_consumer;
  7130. break;
  7131. }
  7132. tnapi->rx_rcb_prod_idx = prodptr;
  7133. } else {
  7134. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7135. }
  7136. }
  7137. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7138. goto err_out;
  7139. return 0;
  7140. err_out:
  7141. tg3_free_consistent(tp);
  7142. return -ENOMEM;
  7143. }
  7144. #define MAX_WAIT_CNT 1000
  7145. /* To stop a block, clear the enable bit and poll till it
  7146. * clears. tp->lock is held.
  7147. */
  7148. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7149. {
  7150. unsigned int i;
  7151. u32 val;
  7152. if (tg3_flag(tp, 5705_PLUS)) {
  7153. switch (ofs) {
  7154. case RCVLSC_MODE:
  7155. case DMAC_MODE:
  7156. case MBFREE_MODE:
  7157. case BUFMGR_MODE:
  7158. case MEMARB_MODE:
  7159. /* We can't enable/disable these bits of the
  7160. * 5705/5750, just say success.
  7161. */
  7162. return 0;
  7163. default:
  7164. break;
  7165. }
  7166. }
  7167. val = tr32(ofs);
  7168. val &= ~enable_bit;
  7169. tw32_f(ofs, val);
  7170. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7171. if (pci_channel_offline(tp->pdev)) {
  7172. dev_err(&tp->pdev->dev,
  7173. "tg3_stop_block device offline, "
  7174. "ofs=%lx enable_bit=%x\n",
  7175. ofs, enable_bit);
  7176. return -ENODEV;
  7177. }
  7178. udelay(100);
  7179. val = tr32(ofs);
  7180. if ((val & enable_bit) == 0)
  7181. break;
  7182. }
  7183. if (i == MAX_WAIT_CNT && !silent) {
  7184. dev_err(&tp->pdev->dev,
  7185. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7186. ofs, enable_bit);
  7187. return -ENODEV;
  7188. }
  7189. return 0;
  7190. }
  7191. /* tp->lock is held. */
  7192. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7193. {
  7194. int i, err;
  7195. tg3_disable_ints(tp);
  7196. if (pci_channel_offline(tp->pdev)) {
  7197. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7198. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7199. err = -ENODEV;
  7200. goto err_no_dev;
  7201. }
  7202. tp->rx_mode &= ~RX_MODE_ENABLE;
  7203. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7204. udelay(10);
  7205. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7206. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7207. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7208. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7209. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7210. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7211. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7212. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7213. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7214. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7215. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7216. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7217. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7218. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7219. tw32_f(MAC_MODE, tp->mac_mode);
  7220. udelay(40);
  7221. tp->tx_mode &= ~TX_MODE_ENABLE;
  7222. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7223. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7224. udelay(100);
  7225. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7226. break;
  7227. }
  7228. if (i >= MAX_WAIT_CNT) {
  7229. dev_err(&tp->pdev->dev,
  7230. "%s timed out, TX_MODE_ENABLE will not clear "
  7231. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7232. err |= -ENODEV;
  7233. }
  7234. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7235. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7236. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7237. tw32(FTQ_RESET, 0xffffffff);
  7238. tw32(FTQ_RESET, 0x00000000);
  7239. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7240. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7241. err_no_dev:
  7242. for (i = 0; i < tp->irq_cnt; i++) {
  7243. struct tg3_napi *tnapi = &tp->napi[i];
  7244. if (tnapi->hw_status)
  7245. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7246. }
  7247. return err;
  7248. }
  7249. /* Save PCI command register before chip reset */
  7250. static void tg3_save_pci_state(struct tg3 *tp)
  7251. {
  7252. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7253. }
  7254. /* Restore PCI state after chip reset */
  7255. static void tg3_restore_pci_state(struct tg3 *tp)
  7256. {
  7257. u32 val;
  7258. /* Re-enable indirect register accesses. */
  7259. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7260. tp->misc_host_ctrl);
  7261. /* Set MAX PCI retry to zero. */
  7262. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7263. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7264. tg3_flag(tp, PCIX_MODE))
  7265. val |= PCISTATE_RETRY_SAME_DMA;
  7266. /* Allow reads and writes to the APE register and memory space. */
  7267. if (tg3_flag(tp, ENABLE_APE))
  7268. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7269. PCISTATE_ALLOW_APE_SHMEM_WR |
  7270. PCISTATE_ALLOW_APE_PSPACE_WR;
  7271. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7272. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7273. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7274. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7275. tp->pci_cacheline_sz);
  7276. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7277. tp->pci_lat_timer);
  7278. }
  7279. /* Make sure PCI-X relaxed ordering bit is clear. */
  7280. if (tg3_flag(tp, PCIX_MODE)) {
  7281. u16 pcix_cmd;
  7282. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7283. &pcix_cmd);
  7284. pcix_cmd &= ~PCI_X_CMD_ERO;
  7285. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7286. pcix_cmd);
  7287. }
  7288. if (tg3_flag(tp, 5780_CLASS)) {
  7289. /* Chip reset on 5780 will reset MSI enable bit,
  7290. * so need to restore it.
  7291. */
  7292. if (tg3_flag(tp, USING_MSI)) {
  7293. u16 ctrl;
  7294. pci_read_config_word(tp->pdev,
  7295. tp->msi_cap + PCI_MSI_FLAGS,
  7296. &ctrl);
  7297. pci_write_config_word(tp->pdev,
  7298. tp->msi_cap + PCI_MSI_FLAGS,
  7299. ctrl | PCI_MSI_FLAGS_ENABLE);
  7300. val = tr32(MSGINT_MODE);
  7301. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7302. }
  7303. }
  7304. }
  7305. /* tp->lock is held. */
  7306. static int tg3_chip_reset(struct tg3 *tp)
  7307. {
  7308. u32 val;
  7309. void (*write_op)(struct tg3 *, u32, u32);
  7310. int i, err;
  7311. tg3_nvram_lock(tp);
  7312. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7313. /* No matching tg3_nvram_unlock() after this because
  7314. * chip reset below will undo the nvram lock.
  7315. */
  7316. tp->nvram_lock_cnt = 0;
  7317. /* GRC_MISC_CFG core clock reset will clear the memory
  7318. * enable bit in PCI register 4 and the MSI enable bit
  7319. * on some chips, so we save relevant registers here.
  7320. */
  7321. tg3_save_pci_state(tp);
  7322. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7323. tg3_flag(tp, 5755_PLUS))
  7324. tw32(GRC_FASTBOOT_PC, 0);
  7325. /*
  7326. * We must avoid the readl() that normally takes place.
  7327. * It locks machines, causes machine checks, and other
  7328. * fun things. So, temporarily disable the 5701
  7329. * hardware workaround, while we do the reset.
  7330. */
  7331. write_op = tp->write32;
  7332. if (write_op == tg3_write_flush_reg32)
  7333. tp->write32 = tg3_write32;
  7334. /* Prevent the irq handler from reading or writing PCI registers
  7335. * during chip reset when the memory enable bit in the PCI command
  7336. * register may be cleared. The chip does not generate interrupt
  7337. * at this time, but the irq handler may still be called due to irq
  7338. * sharing or irqpoll.
  7339. */
  7340. tg3_flag_set(tp, CHIP_RESETTING);
  7341. for (i = 0; i < tp->irq_cnt; i++) {
  7342. struct tg3_napi *tnapi = &tp->napi[i];
  7343. if (tnapi->hw_status) {
  7344. tnapi->hw_status->status = 0;
  7345. tnapi->hw_status->status_tag = 0;
  7346. }
  7347. tnapi->last_tag = 0;
  7348. tnapi->last_irq_tag = 0;
  7349. }
  7350. smp_mb();
  7351. for (i = 0; i < tp->irq_cnt; i++)
  7352. synchronize_irq(tp->napi[i].irq_vec);
  7353. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7354. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7355. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7356. }
  7357. /* do the reset */
  7358. val = GRC_MISC_CFG_CORECLK_RESET;
  7359. if (tg3_flag(tp, PCI_EXPRESS)) {
  7360. /* Force PCIe 1.0a mode */
  7361. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7362. !tg3_flag(tp, 57765_PLUS) &&
  7363. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7364. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7365. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7366. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7367. tw32(GRC_MISC_CFG, (1 << 29));
  7368. val |= (1 << 29);
  7369. }
  7370. }
  7371. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7372. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7373. tw32(GRC_VCPU_EXT_CTRL,
  7374. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7375. }
  7376. /* Manage gphy power for all CPMU absent PCIe devices. */
  7377. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7378. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7379. tw32(GRC_MISC_CFG, val);
  7380. /* restore 5701 hardware bug workaround write method */
  7381. tp->write32 = write_op;
  7382. /* Unfortunately, we have to delay before the PCI read back.
  7383. * Some 575X chips even will not respond to a PCI cfg access
  7384. * when the reset command is given to the chip.
  7385. *
  7386. * How do these hardware designers expect things to work
  7387. * properly if the PCI write is posted for a long period
  7388. * of time? It is always necessary to have some method by
  7389. * which a register read back can occur to push the write
  7390. * out which does the reset.
  7391. *
  7392. * For most tg3 variants the trick below was working.
  7393. * Ho hum...
  7394. */
  7395. udelay(120);
  7396. /* Flush PCI posted writes. The normal MMIO registers
  7397. * are inaccessible at this time so this is the only
  7398. * way to make this reliably (actually, this is no longer
  7399. * the case, see above). I tried to use indirect
  7400. * register read/write but this upset some 5701 variants.
  7401. */
  7402. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7403. udelay(120);
  7404. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7405. u16 val16;
  7406. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7407. int j;
  7408. u32 cfg_val;
  7409. /* Wait for link training to complete. */
  7410. for (j = 0; j < 5000; j++)
  7411. udelay(100);
  7412. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7413. pci_write_config_dword(tp->pdev, 0xc4,
  7414. cfg_val | (1 << 15));
  7415. }
  7416. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7417. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7418. /*
  7419. * Older PCIe devices only support the 128 byte
  7420. * MPS setting. Enforce the restriction.
  7421. */
  7422. if (!tg3_flag(tp, CPMU_PRESENT))
  7423. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7424. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7425. /* Clear error status */
  7426. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7427. PCI_EXP_DEVSTA_CED |
  7428. PCI_EXP_DEVSTA_NFED |
  7429. PCI_EXP_DEVSTA_FED |
  7430. PCI_EXP_DEVSTA_URD);
  7431. }
  7432. tg3_restore_pci_state(tp);
  7433. tg3_flag_clear(tp, CHIP_RESETTING);
  7434. tg3_flag_clear(tp, ERROR_PROCESSED);
  7435. val = 0;
  7436. if (tg3_flag(tp, 5780_CLASS))
  7437. val = tr32(MEMARB_MODE);
  7438. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7439. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7440. tg3_stop_fw(tp);
  7441. tw32(0x5000, 0x400);
  7442. }
  7443. if (tg3_flag(tp, IS_SSB_CORE)) {
  7444. /*
  7445. * BCM4785: In order to avoid repercussions from using
  7446. * potentially defective internal ROM, stop the Rx RISC CPU,
  7447. * which is not required.
  7448. */
  7449. tg3_stop_fw(tp);
  7450. tg3_halt_cpu(tp, RX_CPU_BASE);
  7451. }
  7452. err = tg3_poll_fw(tp);
  7453. if (err)
  7454. return err;
  7455. tw32(GRC_MODE, tp->grc_mode);
  7456. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7457. val = tr32(0xc4);
  7458. tw32(0xc4, val | (1 << 15));
  7459. }
  7460. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7461. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7462. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7463. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7464. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7465. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7466. }
  7467. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7468. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7469. val = tp->mac_mode;
  7470. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7471. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7472. val = tp->mac_mode;
  7473. } else
  7474. val = 0;
  7475. tw32_f(MAC_MODE, val);
  7476. udelay(40);
  7477. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7478. tg3_mdio_start(tp);
  7479. if (tg3_flag(tp, PCI_EXPRESS) &&
  7480. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7481. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7482. !tg3_flag(tp, 57765_PLUS)) {
  7483. val = tr32(0x7c00);
  7484. tw32(0x7c00, val | (1 << 25));
  7485. }
  7486. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7487. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7488. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7489. }
  7490. /* Reprobe ASF enable state. */
  7491. tg3_flag_clear(tp, ENABLE_ASF);
  7492. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7493. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7494. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7495. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7496. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7497. u32 nic_cfg;
  7498. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7499. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7500. tg3_flag_set(tp, ENABLE_ASF);
  7501. tp->last_event_jiffies = jiffies;
  7502. if (tg3_flag(tp, 5750_PLUS))
  7503. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7504. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7505. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7506. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7507. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7508. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7509. }
  7510. }
  7511. return 0;
  7512. }
  7513. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7514. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7515. /* tp->lock is held. */
  7516. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7517. {
  7518. int err;
  7519. tg3_stop_fw(tp);
  7520. tg3_write_sig_pre_reset(tp, kind);
  7521. tg3_abort_hw(tp, silent);
  7522. err = tg3_chip_reset(tp);
  7523. __tg3_set_mac_addr(tp, false);
  7524. tg3_write_sig_legacy(tp, kind);
  7525. tg3_write_sig_post_reset(tp, kind);
  7526. if (tp->hw_stats) {
  7527. /* Save the stats across chip resets... */
  7528. tg3_get_nstats(tp, &tp->net_stats_prev);
  7529. tg3_get_estats(tp, &tp->estats_prev);
  7530. /* And make sure the next sample is new data */
  7531. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7532. }
  7533. if (err)
  7534. return err;
  7535. return 0;
  7536. }
  7537. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7538. {
  7539. struct tg3 *tp = netdev_priv(dev);
  7540. struct sockaddr *addr = p;
  7541. int err = 0;
  7542. bool skip_mac_1 = false;
  7543. if (!is_valid_ether_addr(addr->sa_data))
  7544. return -EADDRNOTAVAIL;
  7545. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7546. if (!netif_running(dev))
  7547. return 0;
  7548. if (tg3_flag(tp, ENABLE_ASF)) {
  7549. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7550. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7551. addr0_low = tr32(MAC_ADDR_0_LOW);
  7552. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7553. addr1_low = tr32(MAC_ADDR_1_LOW);
  7554. /* Skip MAC addr 1 if ASF is using it. */
  7555. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7556. !(addr1_high == 0 && addr1_low == 0))
  7557. skip_mac_1 = true;
  7558. }
  7559. spin_lock_bh(&tp->lock);
  7560. __tg3_set_mac_addr(tp, skip_mac_1);
  7561. spin_unlock_bh(&tp->lock);
  7562. return err;
  7563. }
  7564. /* tp->lock is held. */
  7565. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7566. dma_addr_t mapping, u32 maxlen_flags,
  7567. u32 nic_addr)
  7568. {
  7569. tg3_write_mem(tp,
  7570. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7571. ((u64) mapping >> 32));
  7572. tg3_write_mem(tp,
  7573. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7574. ((u64) mapping & 0xffffffff));
  7575. tg3_write_mem(tp,
  7576. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7577. maxlen_flags);
  7578. if (!tg3_flag(tp, 5705_PLUS))
  7579. tg3_write_mem(tp,
  7580. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7581. nic_addr);
  7582. }
  7583. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7584. {
  7585. int i = 0;
  7586. if (!tg3_flag(tp, ENABLE_TSS)) {
  7587. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7588. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7589. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7590. } else {
  7591. tw32(HOSTCC_TXCOL_TICKS, 0);
  7592. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7593. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7594. for (; i < tp->txq_cnt; i++) {
  7595. u32 reg;
  7596. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7597. tw32(reg, ec->tx_coalesce_usecs);
  7598. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7599. tw32(reg, ec->tx_max_coalesced_frames);
  7600. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7601. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7602. }
  7603. }
  7604. for (; i < tp->irq_max - 1; i++) {
  7605. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7606. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7607. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7608. }
  7609. }
  7610. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7611. {
  7612. int i = 0;
  7613. u32 limit = tp->rxq_cnt;
  7614. if (!tg3_flag(tp, ENABLE_RSS)) {
  7615. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7616. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7617. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7618. limit--;
  7619. } else {
  7620. tw32(HOSTCC_RXCOL_TICKS, 0);
  7621. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7622. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7623. }
  7624. for (; i < limit; i++) {
  7625. u32 reg;
  7626. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7627. tw32(reg, ec->rx_coalesce_usecs);
  7628. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7629. tw32(reg, ec->rx_max_coalesced_frames);
  7630. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7631. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7632. }
  7633. for (; i < tp->irq_max - 1; i++) {
  7634. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7635. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7636. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7637. }
  7638. }
  7639. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7640. {
  7641. tg3_coal_tx_init(tp, ec);
  7642. tg3_coal_rx_init(tp, ec);
  7643. if (!tg3_flag(tp, 5705_PLUS)) {
  7644. u32 val = ec->stats_block_coalesce_usecs;
  7645. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7646. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7647. if (!tp->link_up)
  7648. val = 0;
  7649. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7650. }
  7651. }
  7652. /* tp->lock is held. */
  7653. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7654. {
  7655. u32 txrcb, limit;
  7656. /* Disable all transmit rings but the first. */
  7657. if (!tg3_flag(tp, 5705_PLUS))
  7658. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7659. else if (tg3_flag(tp, 5717_PLUS))
  7660. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7661. else if (tg3_flag(tp, 57765_CLASS) ||
  7662. tg3_asic_rev(tp) == ASIC_REV_5762)
  7663. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7664. else
  7665. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7666. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7667. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7668. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7669. BDINFO_FLAGS_DISABLED);
  7670. }
  7671. /* tp->lock is held. */
  7672. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7673. {
  7674. int i = 0;
  7675. u32 txrcb = NIC_SRAM_SEND_RCB;
  7676. if (tg3_flag(tp, ENABLE_TSS))
  7677. i++;
  7678. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7679. struct tg3_napi *tnapi = &tp->napi[i];
  7680. if (!tnapi->tx_ring)
  7681. continue;
  7682. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7683. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7684. NIC_SRAM_TX_BUFFER_DESC);
  7685. }
  7686. }
  7687. /* tp->lock is held. */
  7688. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7689. {
  7690. u32 rxrcb, limit;
  7691. /* Disable all receive return rings but the first. */
  7692. if (tg3_flag(tp, 5717_PLUS))
  7693. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7694. else if (!tg3_flag(tp, 5705_PLUS))
  7695. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7696. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7697. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7698. tg3_flag(tp, 57765_CLASS))
  7699. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7700. else
  7701. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7702. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7703. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7704. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7705. BDINFO_FLAGS_DISABLED);
  7706. }
  7707. /* tp->lock is held. */
  7708. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7709. {
  7710. int i = 0;
  7711. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7712. if (tg3_flag(tp, ENABLE_RSS))
  7713. i++;
  7714. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7715. struct tg3_napi *tnapi = &tp->napi[i];
  7716. if (!tnapi->rx_rcb)
  7717. continue;
  7718. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7719. (tp->rx_ret_ring_mask + 1) <<
  7720. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7721. }
  7722. }
  7723. /* tp->lock is held. */
  7724. static void tg3_rings_reset(struct tg3 *tp)
  7725. {
  7726. int i;
  7727. u32 stblk;
  7728. struct tg3_napi *tnapi = &tp->napi[0];
  7729. tg3_tx_rcbs_disable(tp);
  7730. tg3_rx_ret_rcbs_disable(tp);
  7731. /* Disable interrupts */
  7732. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7733. tp->napi[0].chk_msi_cnt = 0;
  7734. tp->napi[0].last_rx_cons = 0;
  7735. tp->napi[0].last_tx_cons = 0;
  7736. /* Zero mailbox registers. */
  7737. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7738. for (i = 1; i < tp->irq_max; i++) {
  7739. tp->napi[i].tx_prod = 0;
  7740. tp->napi[i].tx_cons = 0;
  7741. if (tg3_flag(tp, ENABLE_TSS))
  7742. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7743. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7744. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7745. tp->napi[i].chk_msi_cnt = 0;
  7746. tp->napi[i].last_rx_cons = 0;
  7747. tp->napi[i].last_tx_cons = 0;
  7748. }
  7749. if (!tg3_flag(tp, ENABLE_TSS))
  7750. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7751. } else {
  7752. tp->napi[0].tx_prod = 0;
  7753. tp->napi[0].tx_cons = 0;
  7754. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7755. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7756. }
  7757. /* Make sure the NIC-based send BD rings are disabled. */
  7758. if (!tg3_flag(tp, 5705_PLUS)) {
  7759. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7760. for (i = 0; i < 16; i++)
  7761. tw32_tx_mbox(mbox + i * 8, 0);
  7762. }
  7763. /* Clear status block in ram. */
  7764. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7765. /* Set status block DMA address */
  7766. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7767. ((u64) tnapi->status_mapping >> 32));
  7768. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7769. ((u64) tnapi->status_mapping & 0xffffffff));
  7770. stblk = HOSTCC_STATBLCK_RING1;
  7771. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7772. u64 mapping = (u64)tnapi->status_mapping;
  7773. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7774. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7775. stblk += 8;
  7776. /* Clear status block in ram. */
  7777. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7778. }
  7779. tg3_tx_rcbs_init(tp);
  7780. tg3_rx_ret_rcbs_init(tp);
  7781. }
  7782. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7783. {
  7784. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7785. if (!tg3_flag(tp, 5750_PLUS) ||
  7786. tg3_flag(tp, 5780_CLASS) ||
  7787. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7788. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7789. tg3_flag(tp, 57765_PLUS))
  7790. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7791. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7792. tg3_asic_rev(tp) == ASIC_REV_5787)
  7793. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7794. else
  7795. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7796. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7797. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7798. val = min(nic_rep_thresh, host_rep_thresh);
  7799. tw32(RCVBDI_STD_THRESH, val);
  7800. if (tg3_flag(tp, 57765_PLUS))
  7801. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7802. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7803. return;
  7804. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7805. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7806. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7807. tw32(RCVBDI_JUMBO_THRESH, val);
  7808. if (tg3_flag(tp, 57765_PLUS))
  7809. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7810. }
  7811. static inline u32 calc_crc(unsigned char *buf, int len)
  7812. {
  7813. u32 reg;
  7814. u32 tmp;
  7815. int j, k;
  7816. reg = 0xffffffff;
  7817. for (j = 0; j < len; j++) {
  7818. reg ^= buf[j];
  7819. for (k = 0; k < 8; k++) {
  7820. tmp = reg & 0x01;
  7821. reg >>= 1;
  7822. if (tmp)
  7823. reg ^= 0xedb88320;
  7824. }
  7825. }
  7826. return ~reg;
  7827. }
  7828. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7829. {
  7830. /* accept or reject all multicast frames */
  7831. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7832. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7833. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7834. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7835. }
  7836. static void __tg3_set_rx_mode(struct net_device *dev)
  7837. {
  7838. struct tg3 *tp = netdev_priv(dev);
  7839. u32 rx_mode;
  7840. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7841. RX_MODE_KEEP_VLAN_TAG);
  7842. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7843. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7844. * flag clear.
  7845. */
  7846. if (!tg3_flag(tp, ENABLE_ASF))
  7847. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7848. #endif
  7849. if (dev->flags & IFF_PROMISC) {
  7850. /* Promiscuous mode. */
  7851. rx_mode |= RX_MODE_PROMISC;
  7852. } else if (dev->flags & IFF_ALLMULTI) {
  7853. /* Accept all multicast. */
  7854. tg3_set_multi(tp, 1);
  7855. } else if (netdev_mc_empty(dev)) {
  7856. /* Reject all multicast. */
  7857. tg3_set_multi(tp, 0);
  7858. } else {
  7859. /* Accept one or more multicast(s). */
  7860. struct netdev_hw_addr *ha;
  7861. u32 mc_filter[4] = { 0, };
  7862. u32 regidx;
  7863. u32 bit;
  7864. u32 crc;
  7865. netdev_for_each_mc_addr(ha, dev) {
  7866. crc = calc_crc(ha->addr, ETH_ALEN);
  7867. bit = ~crc & 0x7f;
  7868. regidx = (bit & 0x60) >> 5;
  7869. bit &= 0x1f;
  7870. mc_filter[regidx] |= (1 << bit);
  7871. }
  7872. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7873. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7874. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7875. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7876. }
  7877. if (rx_mode != tp->rx_mode) {
  7878. tp->rx_mode = rx_mode;
  7879. tw32_f(MAC_RX_MODE, rx_mode);
  7880. udelay(10);
  7881. }
  7882. }
  7883. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7884. {
  7885. int i;
  7886. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7887. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7888. }
  7889. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7890. {
  7891. int i;
  7892. if (!tg3_flag(tp, SUPPORT_MSIX))
  7893. return;
  7894. if (tp->rxq_cnt == 1) {
  7895. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7896. return;
  7897. }
  7898. /* Validate table against current IRQ count */
  7899. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7900. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7901. break;
  7902. }
  7903. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7904. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7905. }
  7906. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7907. {
  7908. int i = 0;
  7909. u32 reg = MAC_RSS_INDIR_TBL_0;
  7910. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7911. u32 val = tp->rss_ind_tbl[i];
  7912. i++;
  7913. for (; i % 8; i++) {
  7914. val <<= 4;
  7915. val |= tp->rss_ind_tbl[i];
  7916. }
  7917. tw32(reg, val);
  7918. reg += 4;
  7919. }
  7920. }
  7921. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  7922. {
  7923. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7924. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  7925. else
  7926. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  7927. }
  7928. /* tp->lock is held. */
  7929. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7930. {
  7931. u32 val, rdmac_mode;
  7932. int i, err, limit;
  7933. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7934. tg3_disable_ints(tp);
  7935. tg3_stop_fw(tp);
  7936. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7937. if (tg3_flag(tp, INIT_COMPLETE))
  7938. tg3_abort_hw(tp, 1);
  7939. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7940. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7941. tg3_phy_pull_config(tp);
  7942. tg3_eee_pull_config(tp, NULL);
  7943. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7944. }
  7945. /* Enable MAC control of LPI */
  7946. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  7947. tg3_setup_eee(tp);
  7948. if (reset_phy)
  7949. tg3_phy_reset(tp);
  7950. err = tg3_chip_reset(tp);
  7951. if (err)
  7952. return err;
  7953. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7954. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7955. val = tr32(TG3_CPMU_CTRL);
  7956. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7957. tw32(TG3_CPMU_CTRL, val);
  7958. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7959. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7960. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7961. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7962. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7963. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7964. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7965. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7966. val = tr32(TG3_CPMU_HST_ACC);
  7967. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7968. val |= CPMU_HST_ACC_MACCLK_6_25;
  7969. tw32(TG3_CPMU_HST_ACC, val);
  7970. }
  7971. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7972. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7973. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7974. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7975. tw32(PCIE_PWR_MGMT_THRESH, val);
  7976. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7977. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7978. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7979. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7980. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7981. }
  7982. if (tg3_flag(tp, L1PLLPD_EN)) {
  7983. u32 grc_mode = tr32(GRC_MODE);
  7984. /* Access the lower 1K of PL PCIE block registers. */
  7985. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7986. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7987. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7988. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7989. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7990. tw32(GRC_MODE, grc_mode);
  7991. }
  7992. if (tg3_flag(tp, 57765_CLASS)) {
  7993. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7994. u32 grc_mode = tr32(GRC_MODE);
  7995. /* Access the lower 1K of PL PCIE block registers. */
  7996. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7997. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7998. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7999. TG3_PCIE_PL_LO_PHYCTL5);
  8000. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8001. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8002. tw32(GRC_MODE, grc_mode);
  8003. }
  8004. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8005. u32 grc_mode;
  8006. /* Fix transmit hangs */
  8007. val = tr32(TG3_CPMU_PADRNG_CTL);
  8008. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8009. tw32(TG3_CPMU_PADRNG_CTL, val);
  8010. grc_mode = tr32(GRC_MODE);
  8011. /* Access the lower 1K of DL PCIE block registers. */
  8012. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8013. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8014. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8015. TG3_PCIE_DL_LO_FTSMAX);
  8016. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8017. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8018. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8019. tw32(GRC_MODE, grc_mode);
  8020. }
  8021. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8022. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8023. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8024. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8025. }
  8026. /* This works around an issue with Athlon chipsets on
  8027. * B3 tigon3 silicon. This bit has no effect on any
  8028. * other revision. But do not set this on PCI Express
  8029. * chips and don't even touch the clocks if the CPMU is present.
  8030. */
  8031. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8032. if (!tg3_flag(tp, PCI_EXPRESS))
  8033. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8034. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8035. }
  8036. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8037. tg3_flag(tp, PCIX_MODE)) {
  8038. val = tr32(TG3PCI_PCISTATE);
  8039. val |= PCISTATE_RETRY_SAME_DMA;
  8040. tw32(TG3PCI_PCISTATE, val);
  8041. }
  8042. if (tg3_flag(tp, ENABLE_APE)) {
  8043. /* Allow reads and writes to the
  8044. * APE register and memory space.
  8045. */
  8046. val = tr32(TG3PCI_PCISTATE);
  8047. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8048. PCISTATE_ALLOW_APE_SHMEM_WR |
  8049. PCISTATE_ALLOW_APE_PSPACE_WR;
  8050. tw32(TG3PCI_PCISTATE, val);
  8051. }
  8052. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8053. /* Enable some hw fixes. */
  8054. val = tr32(TG3PCI_MSI_DATA);
  8055. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8056. tw32(TG3PCI_MSI_DATA, val);
  8057. }
  8058. /* Descriptor ring init may make accesses to the
  8059. * NIC SRAM area to setup the TX descriptors, so we
  8060. * can only do this after the hardware has been
  8061. * successfully reset.
  8062. */
  8063. err = tg3_init_rings(tp);
  8064. if (err)
  8065. return err;
  8066. if (tg3_flag(tp, 57765_PLUS)) {
  8067. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8068. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8069. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8070. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8071. if (!tg3_flag(tp, 57765_CLASS) &&
  8072. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8073. tg3_asic_rev(tp) != ASIC_REV_5762)
  8074. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8075. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8076. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8077. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8078. /* This value is determined during the probe time DMA
  8079. * engine test, tg3_test_dma.
  8080. */
  8081. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8082. }
  8083. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8084. GRC_MODE_4X_NIC_SEND_RINGS |
  8085. GRC_MODE_NO_TX_PHDR_CSUM |
  8086. GRC_MODE_NO_RX_PHDR_CSUM);
  8087. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8088. /* Pseudo-header checksum is done by hardware logic and not
  8089. * the offload processers, so make the chip do the pseudo-
  8090. * header checksums on receive. For transmit it is more
  8091. * convenient to do the pseudo-header checksum in software
  8092. * as Linux does that on transmit for us in all cases.
  8093. */
  8094. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8095. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8096. if (tp->rxptpctl)
  8097. tw32(TG3_RX_PTP_CTL,
  8098. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8099. if (tg3_flag(tp, PTP_CAPABLE))
  8100. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8101. tw32(GRC_MODE, tp->grc_mode | val);
  8102. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8103. val = tr32(GRC_MISC_CFG);
  8104. val &= ~0xff;
  8105. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8106. tw32(GRC_MISC_CFG, val);
  8107. /* Initialize MBUF/DESC pool. */
  8108. if (tg3_flag(tp, 5750_PLUS)) {
  8109. /* Do nothing. */
  8110. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8111. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8112. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8113. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8114. else
  8115. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8116. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8117. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8118. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8119. int fw_len;
  8120. fw_len = tp->fw_len;
  8121. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8122. tw32(BUFMGR_MB_POOL_ADDR,
  8123. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8124. tw32(BUFMGR_MB_POOL_SIZE,
  8125. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8126. }
  8127. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8128. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8129. tp->bufmgr_config.mbuf_read_dma_low_water);
  8130. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8131. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8132. tw32(BUFMGR_MB_HIGH_WATER,
  8133. tp->bufmgr_config.mbuf_high_water);
  8134. } else {
  8135. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8136. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8137. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8138. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8139. tw32(BUFMGR_MB_HIGH_WATER,
  8140. tp->bufmgr_config.mbuf_high_water_jumbo);
  8141. }
  8142. tw32(BUFMGR_DMA_LOW_WATER,
  8143. tp->bufmgr_config.dma_low_water);
  8144. tw32(BUFMGR_DMA_HIGH_WATER,
  8145. tp->bufmgr_config.dma_high_water);
  8146. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8147. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8148. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8149. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8150. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8151. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8152. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8153. tw32(BUFMGR_MODE, val);
  8154. for (i = 0; i < 2000; i++) {
  8155. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8156. break;
  8157. udelay(10);
  8158. }
  8159. if (i >= 2000) {
  8160. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8161. return -ENODEV;
  8162. }
  8163. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8164. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8165. tg3_setup_rxbd_thresholds(tp);
  8166. /* Initialize TG3_BDINFO's at:
  8167. * RCVDBDI_STD_BD: standard eth size rx ring
  8168. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8169. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8170. *
  8171. * like so:
  8172. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8173. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8174. * ring attribute flags
  8175. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8176. *
  8177. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8178. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8179. *
  8180. * The size of each ring is fixed in the firmware, but the location is
  8181. * configurable.
  8182. */
  8183. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8184. ((u64) tpr->rx_std_mapping >> 32));
  8185. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8186. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8187. if (!tg3_flag(tp, 5717_PLUS))
  8188. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8189. NIC_SRAM_RX_BUFFER_DESC);
  8190. /* Disable the mini ring */
  8191. if (!tg3_flag(tp, 5705_PLUS))
  8192. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8193. BDINFO_FLAGS_DISABLED);
  8194. /* Program the jumbo buffer descriptor ring control
  8195. * blocks on those devices that have them.
  8196. */
  8197. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8198. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8199. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8200. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8201. ((u64) tpr->rx_jmb_mapping >> 32));
  8202. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8203. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8204. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8205. BDINFO_FLAGS_MAXLEN_SHIFT;
  8206. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8207. val | BDINFO_FLAGS_USE_EXT_RECV);
  8208. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8209. tg3_flag(tp, 57765_CLASS) ||
  8210. tg3_asic_rev(tp) == ASIC_REV_5762)
  8211. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8212. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8213. } else {
  8214. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8215. BDINFO_FLAGS_DISABLED);
  8216. }
  8217. if (tg3_flag(tp, 57765_PLUS)) {
  8218. val = TG3_RX_STD_RING_SIZE(tp);
  8219. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8220. val |= (TG3_RX_STD_DMA_SZ << 2);
  8221. } else
  8222. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8223. } else
  8224. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8225. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8226. tpr->rx_std_prod_idx = tp->rx_pending;
  8227. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8228. tpr->rx_jmb_prod_idx =
  8229. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8230. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8231. tg3_rings_reset(tp);
  8232. /* Initialize MAC address and backoff seed. */
  8233. __tg3_set_mac_addr(tp, false);
  8234. /* MTU + ethernet header + FCS + optional VLAN tag */
  8235. tw32(MAC_RX_MTU_SIZE,
  8236. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8237. /* The slot time is changed by tg3_setup_phy if we
  8238. * run at gigabit with half duplex.
  8239. */
  8240. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8241. (6 << TX_LENGTHS_IPG_SHIFT) |
  8242. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8243. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8244. tg3_asic_rev(tp) == ASIC_REV_5762)
  8245. val |= tr32(MAC_TX_LENGTHS) &
  8246. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8247. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8248. tw32(MAC_TX_LENGTHS, val);
  8249. /* Receive rules. */
  8250. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8251. tw32(RCVLPC_CONFIG, 0x0181);
  8252. /* Calculate RDMAC_MODE setting early, we need it to determine
  8253. * the RCVLPC_STATE_ENABLE mask.
  8254. */
  8255. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8256. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8257. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8258. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8259. RDMAC_MODE_LNGREAD_ENAB);
  8260. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8261. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8262. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8263. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8264. tg3_asic_rev(tp) == ASIC_REV_57780)
  8265. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8266. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8267. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8268. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8269. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8270. if (tg3_flag(tp, TSO_CAPABLE) &&
  8271. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8272. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8273. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8274. !tg3_flag(tp, IS_5788)) {
  8275. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8276. }
  8277. }
  8278. if (tg3_flag(tp, PCI_EXPRESS))
  8279. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8280. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8281. tp->dma_limit = 0;
  8282. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8283. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8284. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8285. }
  8286. }
  8287. if (tg3_flag(tp, HW_TSO_1) ||
  8288. tg3_flag(tp, HW_TSO_2) ||
  8289. tg3_flag(tp, HW_TSO_3))
  8290. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8291. if (tg3_flag(tp, 57765_PLUS) ||
  8292. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8293. tg3_asic_rev(tp) == ASIC_REV_57780)
  8294. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8295. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8296. tg3_asic_rev(tp) == ASIC_REV_5762)
  8297. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8298. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8299. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8300. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8301. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8302. tg3_flag(tp, 57765_PLUS)) {
  8303. u32 tgtreg;
  8304. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8305. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8306. else
  8307. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8308. val = tr32(tgtreg);
  8309. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8310. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8311. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8312. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8313. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8314. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8315. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8316. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8317. }
  8318. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8319. }
  8320. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8321. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8322. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8323. u32 tgtreg;
  8324. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8325. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8326. else
  8327. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8328. val = tr32(tgtreg);
  8329. tw32(tgtreg, val |
  8330. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8331. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8332. }
  8333. /* Receive/send statistics. */
  8334. if (tg3_flag(tp, 5750_PLUS)) {
  8335. val = tr32(RCVLPC_STATS_ENABLE);
  8336. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8337. tw32(RCVLPC_STATS_ENABLE, val);
  8338. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8339. tg3_flag(tp, TSO_CAPABLE)) {
  8340. val = tr32(RCVLPC_STATS_ENABLE);
  8341. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8342. tw32(RCVLPC_STATS_ENABLE, val);
  8343. } else {
  8344. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8345. }
  8346. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8347. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8348. tw32(SNDDATAI_STATSCTRL,
  8349. (SNDDATAI_SCTRL_ENABLE |
  8350. SNDDATAI_SCTRL_FASTUPD));
  8351. /* Setup host coalescing engine. */
  8352. tw32(HOSTCC_MODE, 0);
  8353. for (i = 0; i < 2000; i++) {
  8354. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8355. break;
  8356. udelay(10);
  8357. }
  8358. __tg3_set_coalesce(tp, &tp->coal);
  8359. if (!tg3_flag(tp, 5705_PLUS)) {
  8360. /* Status/statistics block address. See tg3_timer,
  8361. * the tg3_periodic_fetch_stats call there, and
  8362. * tg3_get_stats to see how this works for 5705/5750 chips.
  8363. */
  8364. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8365. ((u64) tp->stats_mapping >> 32));
  8366. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8367. ((u64) tp->stats_mapping & 0xffffffff));
  8368. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8369. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8370. /* Clear statistics and status block memory areas */
  8371. for (i = NIC_SRAM_STATS_BLK;
  8372. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8373. i += sizeof(u32)) {
  8374. tg3_write_mem(tp, i, 0);
  8375. udelay(40);
  8376. }
  8377. }
  8378. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8379. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8380. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8381. if (!tg3_flag(tp, 5705_PLUS))
  8382. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8383. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8384. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8385. /* reset to prevent losing 1st rx packet intermittently */
  8386. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8387. udelay(10);
  8388. }
  8389. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8390. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8391. MAC_MODE_FHDE_ENABLE;
  8392. if (tg3_flag(tp, ENABLE_APE))
  8393. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8394. if (!tg3_flag(tp, 5705_PLUS) &&
  8395. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8396. tg3_asic_rev(tp) != ASIC_REV_5700)
  8397. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8398. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8399. udelay(40);
  8400. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8401. * If TG3_FLAG_IS_NIC is zero, we should read the
  8402. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8403. * whether used as inputs or outputs, are set by boot code after
  8404. * reset.
  8405. */
  8406. if (!tg3_flag(tp, IS_NIC)) {
  8407. u32 gpio_mask;
  8408. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8409. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8410. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8411. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8412. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8413. GRC_LCLCTRL_GPIO_OUTPUT3;
  8414. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8415. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8416. tp->grc_local_ctrl &= ~gpio_mask;
  8417. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8418. /* GPIO1 must be driven high for eeprom write protect */
  8419. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8420. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8421. GRC_LCLCTRL_GPIO_OUTPUT1);
  8422. }
  8423. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8424. udelay(100);
  8425. if (tg3_flag(tp, USING_MSIX)) {
  8426. val = tr32(MSGINT_MODE);
  8427. val |= MSGINT_MODE_ENABLE;
  8428. if (tp->irq_cnt > 1)
  8429. val |= MSGINT_MODE_MULTIVEC_EN;
  8430. if (!tg3_flag(tp, 1SHOT_MSI))
  8431. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8432. tw32(MSGINT_MODE, val);
  8433. }
  8434. if (!tg3_flag(tp, 5705_PLUS)) {
  8435. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8436. udelay(40);
  8437. }
  8438. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8439. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8440. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8441. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8442. WDMAC_MODE_LNGREAD_ENAB);
  8443. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8444. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8445. if (tg3_flag(tp, TSO_CAPABLE) &&
  8446. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8447. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8448. /* nothing */
  8449. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8450. !tg3_flag(tp, IS_5788)) {
  8451. val |= WDMAC_MODE_RX_ACCEL;
  8452. }
  8453. }
  8454. /* Enable host coalescing bug fix */
  8455. if (tg3_flag(tp, 5755_PLUS))
  8456. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8457. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8458. val |= WDMAC_MODE_BURST_ALL_DATA;
  8459. tw32_f(WDMAC_MODE, val);
  8460. udelay(40);
  8461. if (tg3_flag(tp, PCIX_MODE)) {
  8462. u16 pcix_cmd;
  8463. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8464. &pcix_cmd);
  8465. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8466. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8467. pcix_cmd |= PCI_X_CMD_READ_2K;
  8468. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8469. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8470. pcix_cmd |= PCI_X_CMD_READ_2K;
  8471. }
  8472. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8473. pcix_cmd);
  8474. }
  8475. tw32_f(RDMAC_MODE, rdmac_mode);
  8476. udelay(40);
  8477. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8478. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8479. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8480. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8481. break;
  8482. }
  8483. if (i < TG3_NUM_RDMA_CHANNELS) {
  8484. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8485. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8486. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8487. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8488. }
  8489. }
  8490. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8491. if (!tg3_flag(tp, 5705_PLUS))
  8492. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8493. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8494. tw32(SNDDATAC_MODE,
  8495. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8496. else
  8497. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8498. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8499. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8500. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8501. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8502. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8503. tw32(RCVDBDI_MODE, val);
  8504. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8505. if (tg3_flag(tp, HW_TSO_1) ||
  8506. tg3_flag(tp, HW_TSO_2) ||
  8507. tg3_flag(tp, HW_TSO_3))
  8508. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8509. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8510. if (tg3_flag(tp, ENABLE_TSS))
  8511. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8512. tw32(SNDBDI_MODE, val);
  8513. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8514. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8515. err = tg3_load_5701_a0_firmware_fix(tp);
  8516. if (err)
  8517. return err;
  8518. }
  8519. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8520. /* Ignore any errors for the firmware download. If download
  8521. * fails, the device will operate with EEE disabled
  8522. */
  8523. tg3_load_57766_firmware(tp);
  8524. }
  8525. if (tg3_flag(tp, TSO_CAPABLE)) {
  8526. err = tg3_load_tso_firmware(tp);
  8527. if (err)
  8528. return err;
  8529. }
  8530. tp->tx_mode = TX_MODE_ENABLE;
  8531. if (tg3_flag(tp, 5755_PLUS) ||
  8532. tg3_asic_rev(tp) == ASIC_REV_5906)
  8533. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8534. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8535. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8536. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8537. tp->tx_mode &= ~val;
  8538. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8539. }
  8540. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8541. udelay(100);
  8542. if (tg3_flag(tp, ENABLE_RSS)) {
  8543. tg3_rss_write_indir_tbl(tp);
  8544. /* Setup the "secret" hash key. */
  8545. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8546. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8547. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8548. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8549. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8550. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8551. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8552. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8553. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8554. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8555. }
  8556. tp->rx_mode = RX_MODE_ENABLE;
  8557. if (tg3_flag(tp, 5755_PLUS))
  8558. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8559. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8560. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8561. if (tg3_flag(tp, ENABLE_RSS))
  8562. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8563. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8564. RX_MODE_RSS_IPV6_HASH_EN |
  8565. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8566. RX_MODE_RSS_IPV4_HASH_EN |
  8567. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8568. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8569. udelay(10);
  8570. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8571. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8572. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8573. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8574. udelay(10);
  8575. }
  8576. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8577. udelay(10);
  8578. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8579. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8580. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8581. /* Set drive transmission level to 1.2V */
  8582. /* only if the signal pre-emphasis bit is not set */
  8583. val = tr32(MAC_SERDES_CFG);
  8584. val &= 0xfffff000;
  8585. val |= 0x880;
  8586. tw32(MAC_SERDES_CFG, val);
  8587. }
  8588. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8589. tw32(MAC_SERDES_CFG, 0x616000);
  8590. }
  8591. /* Prevent chip from dropping frames when flow control
  8592. * is enabled.
  8593. */
  8594. if (tg3_flag(tp, 57765_CLASS))
  8595. val = 1;
  8596. else
  8597. val = 2;
  8598. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8599. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8600. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8601. /* Use hardware link auto-negotiation */
  8602. tg3_flag_set(tp, HW_AUTONEG);
  8603. }
  8604. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8605. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8606. u32 tmp;
  8607. tmp = tr32(SERDES_RX_CTRL);
  8608. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8609. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8610. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8611. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8612. }
  8613. if (!tg3_flag(tp, USE_PHYLIB)) {
  8614. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8615. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8616. err = tg3_setup_phy(tp, false);
  8617. if (err)
  8618. return err;
  8619. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8620. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8621. u32 tmp;
  8622. /* Clear CRC stats. */
  8623. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8624. tg3_writephy(tp, MII_TG3_TEST1,
  8625. tmp | MII_TG3_TEST1_CRC_EN);
  8626. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8627. }
  8628. }
  8629. }
  8630. __tg3_set_rx_mode(tp->dev);
  8631. /* Initialize receive rules. */
  8632. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8633. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8634. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8635. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8636. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8637. limit = 8;
  8638. else
  8639. limit = 16;
  8640. if (tg3_flag(tp, ENABLE_ASF))
  8641. limit -= 4;
  8642. switch (limit) {
  8643. case 16:
  8644. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8645. case 15:
  8646. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8647. case 14:
  8648. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8649. case 13:
  8650. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8651. case 12:
  8652. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8653. case 11:
  8654. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8655. case 10:
  8656. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8657. case 9:
  8658. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8659. case 8:
  8660. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8661. case 7:
  8662. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8663. case 6:
  8664. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8665. case 5:
  8666. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8667. case 4:
  8668. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8669. case 3:
  8670. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8671. case 2:
  8672. case 1:
  8673. default:
  8674. break;
  8675. }
  8676. if (tg3_flag(tp, ENABLE_APE))
  8677. /* Write our heartbeat update interval to APE. */
  8678. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8679. APE_HOST_HEARTBEAT_INT_DISABLE);
  8680. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8681. return 0;
  8682. }
  8683. /* Called at device open time to get the chip ready for
  8684. * packet processing. Invoked with tp->lock held.
  8685. */
  8686. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8687. {
  8688. /* Chip may have been just powered on. If so, the boot code may still
  8689. * be running initialization. Wait for it to finish to avoid races in
  8690. * accessing the hardware.
  8691. */
  8692. tg3_enable_register_access(tp);
  8693. tg3_poll_fw(tp);
  8694. tg3_switch_clocks(tp);
  8695. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8696. return tg3_reset_hw(tp, reset_phy);
  8697. }
  8698. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8699. {
  8700. int i;
  8701. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8702. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8703. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8704. off += len;
  8705. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8706. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8707. memset(ocir, 0, TG3_OCIR_LEN);
  8708. }
  8709. }
  8710. /* sysfs attributes for hwmon */
  8711. static ssize_t tg3_show_temp(struct device *dev,
  8712. struct device_attribute *devattr, char *buf)
  8713. {
  8714. struct pci_dev *pdev = to_pci_dev(dev);
  8715. struct net_device *netdev = pci_get_drvdata(pdev);
  8716. struct tg3 *tp = netdev_priv(netdev);
  8717. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8718. u32 temperature;
  8719. spin_lock_bh(&tp->lock);
  8720. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8721. sizeof(temperature));
  8722. spin_unlock_bh(&tp->lock);
  8723. return sprintf(buf, "%u\n", temperature);
  8724. }
  8725. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8726. TG3_TEMP_SENSOR_OFFSET);
  8727. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8728. TG3_TEMP_CAUTION_OFFSET);
  8729. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8730. TG3_TEMP_MAX_OFFSET);
  8731. static struct attribute *tg3_attributes[] = {
  8732. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8733. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8734. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8735. NULL
  8736. };
  8737. static const struct attribute_group tg3_group = {
  8738. .attrs = tg3_attributes,
  8739. };
  8740. static void tg3_hwmon_close(struct tg3 *tp)
  8741. {
  8742. if (tp->hwmon_dev) {
  8743. hwmon_device_unregister(tp->hwmon_dev);
  8744. tp->hwmon_dev = NULL;
  8745. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8746. }
  8747. }
  8748. static void tg3_hwmon_open(struct tg3 *tp)
  8749. {
  8750. int i, err;
  8751. u32 size = 0;
  8752. struct pci_dev *pdev = tp->pdev;
  8753. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8754. tg3_sd_scan_scratchpad(tp, ocirs);
  8755. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8756. if (!ocirs[i].src_data_length)
  8757. continue;
  8758. size += ocirs[i].src_hdr_length;
  8759. size += ocirs[i].src_data_length;
  8760. }
  8761. if (!size)
  8762. return;
  8763. /* Register hwmon sysfs hooks */
  8764. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8765. if (err) {
  8766. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8767. return;
  8768. }
  8769. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8770. if (IS_ERR(tp->hwmon_dev)) {
  8771. tp->hwmon_dev = NULL;
  8772. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8773. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8774. }
  8775. }
  8776. #define TG3_STAT_ADD32(PSTAT, REG) \
  8777. do { u32 __val = tr32(REG); \
  8778. (PSTAT)->low += __val; \
  8779. if ((PSTAT)->low < __val) \
  8780. (PSTAT)->high += 1; \
  8781. } while (0)
  8782. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8783. {
  8784. struct tg3_hw_stats *sp = tp->hw_stats;
  8785. if (!tp->link_up)
  8786. return;
  8787. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8788. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8789. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8790. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8791. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8792. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8793. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8794. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8795. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8796. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8797. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8798. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8799. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8800. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8801. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8802. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8803. u32 val;
  8804. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8805. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8806. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8807. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8808. }
  8809. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8810. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8811. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8812. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8813. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8814. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8815. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8816. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8817. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8818. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8819. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8820. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8821. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8822. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8823. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8824. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8825. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8826. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8827. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8828. } else {
  8829. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8830. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8831. if (val) {
  8832. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8833. sp->rx_discards.low += val;
  8834. if (sp->rx_discards.low < val)
  8835. sp->rx_discards.high += 1;
  8836. }
  8837. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8838. }
  8839. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8840. }
  8841. static void tg3_chk_missed_msi(struct tg3 *tp)
  8842. {
  8843. u32 i;
  8844. for (i = 0; i < tp->irq_cnt; i++) {
  8845. struct tg3_napi *tnapi = &tp->napi[i];
  8846. if (tg3_has_work(tnapi)) {
  8847. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8848. tnapi->last_tx_cons == tnapi->tx_cons) {
  8849. if (tnapi->chk_msi_cnt < 1) {
  8850. tnapi->chk_msi_cnt++;
  8851. return;
  8852. }
  8853. tg3_msi(0, tnapi);
  8854. }
  8855. }
  8856. tnapi->chk_msi_cnt = 0;
  8857. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8858. tnapi->last_tx_cons = tnapi->tx_cons;
  8859. }
  8860. }
  8861. static void tg3_timer(unsigned long __opaque)
  8862. {
  8863. struct tg3 *tp = (struct tg3 *) __opaque;
  8864. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8865. goto restart_timer;
  8866. spin_lock(&tp->lock);
  8867. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8868. tg3_flag(tp, 57765_CLASS))
  8869. tg3_chk_missed_msi(tp);
  8870. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8871. /* BCM4785: Flush posted writes from GbE to host memory. */
  8872. tr32(HOSTCC_MODE);
  8873. }
  8874. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8875. /* All of this garbage is because when using non-tagged
  8876. * IRQ status the mailbox/status_block protocol the chip
  8877. * uses with the cpu is race prone.
  8878. */
  8879. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8880. tw32(GRC_LOCAL_CTRL,
  8881. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8882. } else {
  8883. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8884. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8885. }
  8886. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8887. spin_unlock(&tp->lock);
  8888. tg3_reset_task_schedule(tp);
  8889. goto restart_timer;
  8890. }
  8891. }
  8892. /* This part only runs once per second. */
  8893. if (!--tp->timer_counter) {
  8894. if (tg3_flag(tp, 5705_PLUS))
  8895. tg3_periodic_fetch_stats(tp);
  8896. if (tp->setlpicnt && !--tp->setlpicnt)
  8897. tg3_phy_eee_enable(tp);
  8898. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8899. u32 mac_stat;
  8900. int phy_event;
  8901. mac_stat = tr32(MAC_STATUS);
  8902. phy_event = 0;
  8903. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8904. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8905. phy_event = 1;
  8906. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8907. phy_event = 1;
  8908. if (phy_event)
  8909. tg3_setup_phy(tp, false);
  8910. } else if (tg3_flag(tp, POLL_SERDES)) {
  8911. u32 mac_stat = tr32(MAC_STATUS);
  8912. int need_setup = 0;
  8913. if (tp->link_up &&
  8914. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8915. need_setup = 1;
  8916. }
  8917. if (!tp->link_up &&
  8918. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8919. MAC_STATUS_SIGNAL_DET))) {
  8920. need_setup = 1;
  8921. }
  8922. if (need_setup) {
  8923. if (!tp->serdes_counter) {
  8924. tw32_f(MAC_MODE,
  8925. (tp->mac_mode &
  8926. ~MAC_MODE_PORT_MODE_MASK));
  8927. udelay(40);
  8928. tw32_f(MAC_MODE, tp->mac_mode);
  8929. udelay(40);
  8930. }
  8931. tg3_setup_phy(tp, false);
  8932. }
  8933. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8934. tg3_flag(tp, 5780_CLASS)) {
  8935. tg3_serdes_parallel_detect(tp);
  8936. }
  8937. tp->timer_counter = tp->timer_multiplier;
  8938. }
  8939. /* Heartbeat is only sent once every 2 seconds.
  8940. *
  8941. * The heartbeat is to tell the ASF firmware that the host
  8942. * driver is still alive. In the event that the OS crashes,
  8943. * ASF needs to reset the hardware to free up the FIFO space
  8944. * that may be filled with rx packets destined for the host.
  8945. * If the FIFO is full, ASF will no longer function properly.
  8946. *
  8947. * Unintended resets have been reported on real time kernels
  8948. * where the timer doesn't run on time. Netpoll will also have
  8949. * same problem.
  8950. *
  8951. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8952. * to check the ring condition when the heartbeat is expiring
  8953. * before doing the reset. This will prevent most unintended
  8954. * resets.
  8955. */
  8956. if (!--tp->asf_counter) {
  8957. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8958. tg3_wait_for_event_ack(tp);
  8959. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8960. FWCMD_NICDRV_ALIVE3);
  8961. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8962. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8963. TG3_FW_UPDATE_TIMEOUT_SEC);
  8964. tg3_generate_fw_event(tp);
  8965. }
  8966. tp->asf_counter = tp->asf_multiplier;
  8967. }
  8968. spin_unlock(&tp->lock);
  8969. restart_timer:
  8970. tp->timer.expires = jiffies + tp->timer_offset;
  8971. add_timer(&tp->timer);
  8972. }
  8973. static void tg3_timer_init(struct tg3 *tp)
  8974. {
  8975. if (tg3_flag(tp, TAGGED_STATUS) &&
  8976. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8977. !tg3_flag(tp, 57765_CLASS))
  8978. tp->timer_offset = HZ;
  8979. else
  8980. tp->timer_offset = HZ / 10;
  8981. BUG_ON(tp->timer_offset > HZ);
  8982. tp->timer_multiplier = (HZ / tp->timer_offset);
  8983. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8984. TG3_FW_UPDATE_FREQ_SEC;
  8985. init_timer(&tp->timer);
  8986. tp->timer.data = (unsigned long) tp;
  8987. tp->timer.function = tg3_timer;
  8988. }
  8989. static void tg3_timer_start(struct tg3 *tp)
  8990. {
  8991. tp->asf_counter = tp->asf_multiplier;
  8992. tp->timer_counter = tp->timer_multiplier;
  8993. tp->timer.expires = jiffies + tp->timer_offset;
  8994. add_timer(&tp->timer);
  8995. }
  8996. static void tg3_timer_stop(struct tg3 *tp)
  8997. {
  8998. del_timer_sync(&tp->timer);
  8999. }
  9000. /* Restart hardware after configuration changes, self-test, etc.
  9001. * Invoked with tp->lock held.
  9002. */
  9003. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9004. __releases(tp->lock)
  9005. __acquires(tp->lock)
  9006. {
  9007. int err;
  9008. err = tg3_init_hw(tp, reset_phy);
  9009. if (err) {
  9010. netdev_err(tp->dev,
  9011. "Failed to re-initialize device, aborting\n");
  9012. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9013. tg3_full_unlock(tp);
  9014. tg3_timer_stop(tp);
  9015. tp->irq_sync = 0;
  9016. tg3_napi_enable(tp);
  9017. dev_close(tp->dev);
  9018. tg3_full_lock(tp, 0);
  9019. }
  9020. return err;
  9021. }
  9022. static void tg3_reset_task(struct work_struct *work)
  9023. {
  9024. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9025. int err;
  9026. tg3_full_lock(tp, 0);
  9027. if (!netif_running(tp->dev)) {
  9028. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9029. tg3_full_unlock(tp);
  9030. return;
  9031. }
  9032. tg3_full_unlock(tp);
  9033. tg3_phy_stop(tp);
  9034. tg3_netif_stop(tp);
  9035. tg3_full_lock(tp, 1);
  9036. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9037. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9038. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9039. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9040. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9041. }
  9042. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9043. err = tg3_init_hw(tp, true);
  9044. if (err)
  9045. goto out;
  9046. tg3_netif_start(tp);
  9047. out:
  9048. tg3_full_unlock(tp);
  9049. if (!err)
  9050. tg3_phy_start(tp);
  9051. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9052. }
  9053. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9054. {
  9055. irq_handler_t fn;
  9056. unsigned long flags;
  9057. char *name;
  9058. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9059. if (tp->irq_cnt == 1)
  9060. name = tp->dev->name;
  9061. else {
  9062. name = &tnapi->irq_lbl[0];
  9063. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  9064. name[IFNAMSIZ-1] = 0;
  9065. }
  9066. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9067. fn = tg3_msi;
  9068. if (tg3_flag(tp, 1SHOT_MSI))
  9069. fn = tg3_msi_1shot;
  9070. flags = 0;
  9071. } else {
  9072. fn = tg3_interrupt;
  9073. if (tg3_flag(tp, TAGGED_STATUS))
  9074. fn = tg3_interrupt_tagged;
  9075. flags = IRQF_SHARED;
  9076. }
  9077. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9078. }
  9079. static int tg3_test_interrupt(struct tg3 *tp)
  9080. {
  9081. struct tg3_napi *tnapi = &tp->napi[0];
  9082. struct net_device *dev = tp->dev;
  9083. int err, i, intr_ok = 0;
  9084. u32 val;
  9085. if (!netif_running(dev))
  9086. return -ENODEV;
  9087. tg3_disable_ints(tp);
  9088. free_irq(tnapi->irq_vec, tnapi);
  9089. /*
  9090. * Turn off MSI one shot mode. Otherwise this test has no
  9091. * observable way to know whether the interrupt was delivered.
  9092. */
  9093. if (tg3_flag(tp, 57765_PLUS)) {
  9094. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9095. tw32(MSGINT_MODE, val);
  9096. }
  9097. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9098. IRQF_SHARED, dev->name, tnapi);
  9099. if (err)
  9100. return err;
  9101. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9102. tg3_enable_ints(tp);
  9103. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9104. tnapi->coal_now);
  9105. for (i = 0; i < 5; i++) {
  9106. u32 int_mbox, misc_host_ctrl;
  9107. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9108. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9109. if ((int_mbox != 0) ||
  9110. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9111. intr_ok = 1;
  9112. break;
  9113. }
  9114. if (tg3_flag(tp, 57765_PLUS) &&
  9115. tnapi->hw_status->status_tag != tnapi->last_tag)
  9116. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9117. msleep(10);
  9118. }
  9119. tg3_disable_ints(tp);
  9120. free_irq(tnapi->irq_vec, tnapi);
  9121. err = tg3_request_irq(tp, 0);
  9122. if (err)
  9123. return err;
  9124. if (intr_ok) {
  9125. /* Reenable MSI one shot mode. */
  9126. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9127. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9128. tw32(MSGINT_MODE, val);
  9129. }
  9130. return 0;
  9131. }
  9132. return -EIO;
  9133. }
  9134. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9135. * successfully restored
  9136. */
  9137. static int tg3_test_msi(struct tg3 *tp)
  9138. {
  9139. int err;
  9140. u16 pci_cmd;
  9141. if (!tg3_flag(tp, USING_MSI))
  9142. return 0;
  9143. /* Turn off SERR reporting in case MSI terminates with Master
  9144. * Abort.
  9145. */
  9146. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9147. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9148. pci_cmd & ~PCI_COMMAND_SERR);
  9149. err = tg3_test_interrupt(tp);
  9150. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9151. if (!err)
  9152. return 0;
  9153. /* other failures */
  9154. if (err != -EIO)
  9155. return err;
  9156. /* MSI test failed, go back to INTx mode */
  9157. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9158. "to INTx mode. Please report this failure to the PCI "
  9159. "maintainer and include system chipset information\n");
  9160. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9161. pci_disable_msi(tp->pdev);
  9162. tg3_flag_clear(tp, USING_MSI);
  9163. tp->napi[0].irq_vec = tp->pdev->irq;
  9164. err = tg3_request_irq(tp, 0);
  9165. if (err)
  9166. return err;
  9167. /* Need to reset the chip because the MSI cycle may have terminated
  9168. * with Master Abort.
  9169. */
  9170. tg3_full_lock(tp, 1);
  9171. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9172. err = tg3_init_hw(tp, true);
  9173. tg3_full_unlock(tp);
  9174. if (err)
  9175. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9176. return err;
  9177. }
  9178. static int tg3_request_firmware(struct tg3 *tp)
  9179. {
  9180. const struct tg3_firmware_hdr *fw_hdr;
  9181. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9182. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9183. tp->fw_needed);
  9184. return -ENOENT;
  9185. }
  9186. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9187. /* Firmware blob starts with version numbers, followed by
  9188. * start address and _full_ length including BSS sections
  9189. * (which must be longer than the actual data, of course
  9190. */
  9191. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9192. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9193. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9194. tp->fw_len, tp->fw_needed);
  9195. release_firmware(tp->fw);
  9196. tp->fw = NULL;
  9197. return -EINVAL;
  9198. }
  9199. /* We no longer need firmware; we have it. */
  9200. tp->fw_needed = NULL;
  9201. return 0;
  9202. }
  9203. static u32 tg3_irq_count(struct tg3 *tp)
  9204. {
  9205. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9206. if (irq_cnt > 1) {
  9207. /* We want as many rx rings enabled as there are cpus.
  9208. * In multiqueue MSI-X mode, the first MSI-X vector
  9209. * only deals with link interrupts, etc, so we add
  9210. * one to the number of vectors we are requesting.
  9211. */
  9212. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9213. }
  9214. return irq_cnt;
  9215. }
  9216. static bool tg3_enable_msix(struct tg3 *tp)
  9217. {
  9218. int i, rc;
  9219. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9220. tp->txq_cnt = tp->txq_req;
  9221. tp->rxq_cnt = tp->rxq_req;
  9222. if (!tp->rxq_cnt)
  9223. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9224. if (tp->rxq_cnt > tp->rxq_max)
  9225. tp->rxq_cnt = tp->rxq_max;
  9226. /* Disable multiple TX rings by default. Simple round-robin hardware
  9227. * scheduling of the TX rings can cause starvation of rings with
  9228. * small packets when other rings have TSO or jumbo packets.
  9229. */
  9230. if (!tp->txq_req)
  9231. tp->txq_cnt = 1;
  9232. tp->irq_cnt = tg3_irq_count(tp);
  9233. for (i = 0; i < tp->irq_max; i++) {
  9234. msix_ent[i].entry = i;
  9235. msix_ent[i].vector = 0;
  9236. }
  9237. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9238. if (rc < 0) {
  9239. return false;
  9240. } else if (rc != 0) {
  9241. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9242. return false;
  9243. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9244. tp->irq_cnt, rc);
  9245. tp->irq_cnt = rc;
  9246. tp->rxq_cnt = max(rc - 1, 1);
  9247. if (tp->txq_cnt)
  9248. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9249. }
  9250. for (i = 0; i < tp->irq_max; i++)
  9251. tp->napi[i].irq_vec = msix_ent[i].vector;
  9252. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9253. pci_disable_msix(tp->pdev);
  9254. return false;
  9255. }
  9256. if (tp->irq_cnt == 1)
  9257. return true;
  9258. tg3_flag_set(tp, ENABLE_RSS);
  9259. if (tp->txq_cnt > 1)
  9260. tg3_flag_set(tp, ENABLE_TSS);
  9261. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9262. return true;
  9263. }
  9264. static void tg3_ints_init(struct tg3 *tp)
  9265. {
  9266. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9267. !tg3_flag(tp, TAGGED_STATUS)) {
  9268. /* All MSI supporting chips should support tagged
  9269. * status. Assert that this is the case.
  9270. */
  9271. netdev_warn(tp->dev,
  9272. "MSI without TAGGED_STATUS? Not using MSI\n");
  9273. goto defcfg;
  9274. }
  9275. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9276. tg3_flag_set(tp, USING_MSIX);
  9277. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9278. tg3_flag_set(tp, USING_MSI);
  9279. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9280. u32 msi_mode = tr32(MSGINT_MODE);
  9281. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9282. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9283. if (!tg3_flag(tp, 1SHOT_MSI))
  9284. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9285. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9286. }
  9287. defcfg:
  9288. if (!tg3_flag(tp, USING_MSIX)) {
  9289. tp->irq_cnt = 1;
  9290. tp->napi[0].irq_vec = tp->pdev->irq;
  9291. }
  9292. if (tp->irq_cnt == 1) {
  9293. tp->txq_cnt = 1;
  9294. tp->rxq_cnt = 1;
  9295. netif_set_real_num_tx_queues(tp->dev, 1);
  9296. netif_set_real_num_rx_queues(tp->dev, 1);
  9297. }
  9298. }
  9299. static void tg3_ints_fini(struct tg3 *tp)
  9300. {
  9301. if (tg3_flag(tp, USING_MSIX))
  9302. pci_disable_msix(tp->pdev);
  9303. else if (tg3_flag(tp, USING_MSI))
  9304. pci_disable_msi(tp->pdev);
  9305. tg3_flag_clear(tp, USING_MSI);
  9306. tg3_flag_clear(tp, USING_MSIX);
  9307. tg3_flag_clear(tp, ENABLE_RSS);
  9308. tg3_flag_clear(tp, ENABLE_TSS);
  9309. }
  9310. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9311. bool init)
  9312. {
  9313. struct net_device *dev = tp->dev;
  9314. int i, err;
  9315. /*
  9316. * Setup interrupts first so we know how
  9317. * many NAPI resources to allocate
  9318. */
  9319. tg3_ints_init(tp);
  9320. tg3_rss_check_indir_tbl(tp);
  9321. /* The placement of this call is tied
  9322. * to the setup and use of Host TX descriptors.
  9323. */
  9324. err = tg3_alloc_consistent(tp);
  9325. if (err)
  9326. goto out_ints_fini;
  9327. tg3_napi_init(tp);
  9328. tg3_napi_enable(tp);
  9329. for (i = 0; i < tp->irq_cnt; i++) {
  9330. struct tg3_napi *tnapi = &tp->napi[i];
  9331. err = tg3_request_irq(tp, i);
  9332. if (err) {
  9333. for (i--; i >= 0; i--) {
  9334. tnapi = &tp->napi[i];
  9335. free_irq(tnapi->irq_vec, tnapi);
  9336. }
  9337. goto out_napi_fini;
  9338. }
  9339. }
  9340. tg3_full_lock(tp, 0);
  9341. if (init)
  9342. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9343. err = tg3_init_hw(tp, reset_phy);
  9344. if (err) {
  9345. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9346. tg3_free_rings(tp);
  9347. }
  9348. tg3_full_unlock(tp);
  9349. if (err)
  9350. goto out_free_irq;
  9351. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9352. err = tg3_test_msi(tp);
  9353. if (err) {
  9354. tg3_full_lock(tp, 0);
  9355. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9356. tg3_free_rings(tp);
  9357. tg3_full_unlock(tp);
  9358. goto out_napi_fini;
  9359. }
  9360. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9361. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9362. tw32(PCIE_TRANSACTION_CFG,
  9363. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9364. }
  9365. }
  9366. tg3_phy_start(tp);
  9367. tg3_hwmon_open(tp);
  9368. tg3_full_lock(tp, 0);
  9369. tg3_timer_start(tp);
  9370. tg3_flag_set(tp, INIT_COMPLETE);
  9371. tg3_enable_ints(tp);
  9372. if (init)
  9373. tg3_ptp_init(tp);
  9374. else
  9375. tg3_ptp_resume(tp);
  9376. tg3_full_unlock(tp);
  9377. netif_tx_start_all_queues(dev);
  9378. /*
  9379. * Reset loopback feature if it was turned on while the device was down
  9380. * make sure that it's installed properly now.
  9381. */
  9382. if (dev->features & NETIF_F_LOOPBACK)
  9383. tg3_set_loopback(dev, dev->features);
  9384. return 0;
  9385. out_free_irq:
  9386. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9387. struct tg3_napi *tnapi = &tp->napi[i];
  9388. free_irq(tnapi->irq_vec, tnapi);
  9389. }
  9390. out_napi_fini:
  9391. tg3_napi_disable(tp);
  9392. tg3_napi_fini(tp);
  9393. tg3_free_consistent(tp);
  9394. out_ints_fini:
  9395. tg3_ints_fini(tp);
  9396. return err;
  9397. }
  9398. static void tg3_stop(struct tg3 *tp)
  9399. {
  9400. int i;
  9401. tg3_reset_task_cancel(tp);
  9402. tg3_netif_stop(tp);
  9403. tg3_timer_stop(tp);
  9404. tg3_hwmon_close(tp);
  9405. tg3_phy_stop(tp);
  9406. tg3_full_lock(tp, 1);
  9407. tg3_disable_ints(tp);
  9408. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9409. tg3_free_rings(tp);
  9410. tg3_flag_clear(tp, INIT_COMPLETE);
  9411. tg3_full_unlock(tp);
  9412. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9413. struct tg3_napi *tnapi = &tp->napi[i];
  9414. free_irq(tnapi->irq_vec, tnapi);
  9415. }
  9416. tg3_ints_fini(tp);
  9417. tg3_napi_fini(tp);
  9418. tg3_free_consistent(tp);
  9419. }
  9420. static int tg3_open(struct net_device *dev)
  9421. {
  9422. struct tg3 *tp = netdev_priv(dev);
  9423. int err;
  9424. if (tp->fw_needed) {
  9425. err = tg3_request_firmware(tp);
  9426. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9427. if (err) {
  9428. netdev_warn(tp->dev, "EEE capability disabled\n");
  9429. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9430. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9431. netdev_warn(tp->dev, "EEE capability restored\n");
  9432. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9433. }
  9434. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9435. if (err)
  9436. return err;
  9437. } else if (err) {
  9438. netdev_warn(tp->dev, "TSO capability disabled\n");
  9439. tg3_flag_clear(tp, TSO_CAPABLE);
  9440. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9441. netdev_notice(tp->dev, "TSO capability restored\n");
  9442. tg3_flag_set(tp, TSO_CAPABLE);
  9443. }
  9444. }
  9445. tg3_carrier_off(tp);
  9446. err = tg3_power_up(tp);
  9447. if (err)
  9448. return err;
  9449. tg3_full_lock(tp, 0);
  9450. tg3_disable_ints(tp);
  9451. tg3_flag_clear(tp, INIT_COMPLETE);
  9452. tg3_full_unlock(tp);
  9453. err = tg3_start(tp,
  9454. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9455. true, true);
  9456. if (err) {
  9457. tg3_frob_aux_power(tp, false);
  9458. pci_set_power_state(tp->pdev, PCI_D3hot);
  9459. }
  9460. if (tg3_flag(tp, PTP_CAPABLE)) {
  9461. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9462. &tp->pdev->dev);
  9463. if (IS_ERR(tp->ptp_clock))
  9464. tp->ptp_clock = NULL;
  9465. }
  9466. return err;
  9467. }
  9468. static int tg3_close(struct net_device *dev)
  9469. {
  9470. struct tg3 *tp = netdev_priv(dev);
  9471. tg3_ptp_fini(tp);
  9472. tg3_stop(tp);
  9473. /* Clear stats across close / open calls */
  9474. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9475. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9476. tg3_power_down_prepare(tp);
  9477. tg3_carrier_off(tp);
  9478. return 0;
  9479. }
  9480. static inline u64 get_stat64(tg3_stat64_t *val)
  9481. {
  9482. return ((u64)val->high << 32) | ((u64)val->low);
  9483. }
  9484. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9485. {
  9486. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9487. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9488. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9489. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9490. u32 val;
  9491. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9492. tg3_writephy(tp, MII_TG3_TEST1,
  9493. val | MII_TG3_TEST1_CRC_EN);
  9494. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9495. } else
  9496. val = 0;
  9497. tp->phy_crc_errors += val;
  9498. return tp->phy_crc_errors;
  9499. }
  9500. return get_stat64(&hw_stats->rx_fcs_errors);
  9501. }
  9502. #define ESTAT_ADD(member) \
  9503. estats->member = old_estats->member + \
  9504. get_stat64(&hw_stats->member)
  9505. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9506. {
  9507. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9508. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9509. ESTAT_ADD(rx_octets);
  9510. ESTAT_ADD(rx_fragments);
  9511. ESTAT_ADD(rx_ucast_packets);
  9512. ESTAT_ADD(rx_mcast_packets);
  9513. ESTAT_ADD(rx_bcast_packets);
  9514. ESTAT_ADD(rx_fcs_errors);
  9515. ESTAT_ADD(rx_align_errors);
  9516. ESTAT_ADD(rx_xon_pause_rcvd);
  9517. ESTAT_ADD(rx_xoff_pause_rcvd);
  9518. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9519. ESTAT_ADD(rx_xoff_entered);
  9520. ESTAT_ADD(rx_frame_too_long_errors);
  9521. ESTAT_ADD(rx_jabbers);
  9522. ESTAT_ADD(rx_undersize_packets);
  9523. ESTAT_ADD(rx_in_length_errors);
  9524. ESTAT_ADD(rx_out_length_errors);
  9525. ESTAT_ADD(rx_64_or_less_octet_packets);
  9526. ESTAT_ADD(rx_65_to_127_octet_packets);
  9527. ESTAT_ADD(rx_128_to_255_octet_packets);
  9528. ESTAT_ADD(rx_256_to_511_octet_packets);
  9529. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9530. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9531. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9532. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9533. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9534. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9535. ESTAT_ADD(tx_octets);
  9536. ESTAT_ADD(tx_collisions);
  9537. ESTAT_ADD(tx_xon_sent);
  9538. ESTAT_ADD(tx_xoff_sent);
  9539. ESTAT_ADD(tx_flow_control);
  9540. ESTAT_ADD(tx_mac_errors);
  9541. ESTAT_ADD(tx_single_collisions);
  9542. ESTAT_ADD(tx_mult_collisions);
  9543. ESTAT_ADD(tx_deferred);
  9544. ESTAT_ADD(tx_excessive_collisions);
  9545. ESTAT_ADD(tx_late_collisions);
  9546. ESTAT_ADD(tx_collide_2times);
  9547. ESTAT_ADD(tx_collide_3times);
  9548. ESTAT_ADD(tx_collide_4times);
  9549. ESTAT_ADD(tx_collide_5times);
  9550. ESTAT_ADD(tx_collide_6times);
  9551. ESTAT_ADD(tx_collide_7times);
  9552. ESTAT_ADD(tx_collide_8times);
  9553. ESTAT_ADD(tx_collide_9times);
  9554. ESTAT_ADD(tx_collide_10times);
  9555. ESTAT_ADD(tx_collide_11times);
  9556. ESTAT_ADD(tx_collide_12times);
  9557. ESTAT_ADD(tx_collide_13times);
  9558. ESTAT_ADD(tx_collide_14times);
  9559. ESTAT_ADD(tx_collide_15times);
  9560. ESTAT_ADD(tx_ucast_packets);
  9561. ESTAT_ADD(tx_mcast_packets);
  9562. ESTAT_ADD(tx_bcast_packets);
  9563. ESTAT_ADD(tx_carrier_sense_errors);
  9564. ESTAT_ADD(tx_discards);
  9565. ESTAT_ADD(tx_errors);
  9566. ESTAT_ADD(dma_writeq_full);
  9567. ESTAT_ADD(dma_write_prioq_full);
  9568. ESTAT_ADD(rxbds_empty);
  9569. ESTAT_ADD(rx_discards);
  9570. ESTAT_ADD(rx_errors);
  9571. ESTAT_ADD(rx_threshold_hit);
  9572. ESTAT_ADD(dma_readq_full);
  9573. ESTAT_ADD(dma_read_prioq_full);
  9574. ESTAT_ADD(tx_comp_queue_full);
  9575. ESTAT_ADD(ring_set_send_prod_index);
  9576. ESTAT_ADD(ring_status_update);
  9577. ESTAT_ADD(nic_irqs);
  9578. ESTAT_ADD(nic_avoided_irqs);
  9579. ESTAT_ADD(nic_tx_threshold_hit);
  9580. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9581. }
  9582. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9583. {
  9584. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9585. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9586. stats->rx_packets = old_stats->rx_packets +
  9587. get_stat64(&hw_stats->rx_ucast_packets) +
  9588. get_stat64(&hw_stats->rx_mcast_packets) +
  9589. get_stat64(&hw_stats->rx_bcast_packets);
  9590. stats->tx_packets = old_stats->tx_packets +
  9591. get_stat64(&hw_stats->tx_ucast_packets) +
  9592. get_stat64(&hw_stats->tx_mcast_packets) +
  9593. get_stat64(&hw_stats->tx_bcast_packets);
  9594. stats->rx_bytes = old_stats->rx_bytes +
  9595. get_stat64(&hw_stats->rx_octets);
  9596. stats->tx_bytes = old_stats->tx_bytes +
  9597. get_stat64(&hw_stats->tx_octets);
  9598. stats->rx_errors = old_stats->rx_errors +
  9599. get_stat64(&hw_stats->rx_errors);
  9600. stats->tx_errors = old_stats->tx_errors +
  9601. get_stat64(&hw_stats->tx_errors) +
  9602. get_stat64(&hw_stats->tx_mac_errors) +
  9603. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9604. get_stat64(&hw_stats->tx_discards);
  9605. stats->multicast = old_stats->multicast +
  9606. get_stat64(&hw_stats->rx_mcast_packets);
  9607. stats->collisions = old_stats->collisions +
  9608. get_stat64(&hw_stats->tx_collisions);
  9609. stats->rx_length_errors = old_stats->rx_length_errors +
  9610. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9611. get_stat64(&hw_stats->rx_undersize_packets);
  9612. stats->rx_over_errors = old_stats->rx_over_errors +
  9613. get_stat64(&hw_stats->rxbds_empty);
  9614. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9615. get_stat64(&hw_stats->rx_align_errors);
  9616. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9617. get_stat64(&hw_stats->tx_discards);
  9618. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9619. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9620. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9621. tg3_calc_crc_errors(tp);
  9622. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9623. get_stat64(&hw_stats->rx_discards);
  9624. stats->rx_dropped = tp->rx_dropped;
  9625. stats->tx_dropped = tp->tx_dropped;
  9626. }
  9627. static int tg3_get_regs_len(struct net_device *dev)
  9628. {
  9629. return TG3_REG_BLK_SIZE;
  9630. }
  9631. static void tg3_get_regs(struct net_device *dev,
  9632. struct ethtool_regs *regs, void *_p)
  9633. {
  9634. struct tg3 *tp = netdev_priv(dev);
  9635. regs->version = 0;
  9636. memset(_p, 0, TG3_REG_BLK_SIZE);
  9637. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9638. return;
  9639. tg3_full_lock(tp, 0);
  9640. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9641. tg3_full_unlock(tp);
  9642. }
  9643. static int tg3_get_eeprom_len(struct net_device *dev)
  9644. {
  9645. struct tg3 *tp = netdev_priv(dev);
  9646. return tp->nvram_size;
  9647. }
  9648. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9649. {
  9650. struct tg3 *tp = netdev_priv(dev);
  9651. int ret;
  9652. u8 *pd;
  9653. u32 i, offset, len, b_offset, b_count;
  9654. __be32 val;
  9655. if (tg3_flag(tp, NO_NVRAM))
  9656. return -EINVAL;
  9657. offset = eeprom->offset;
  9658. len = eeprom->len;
  9659. eeprom->len = 0;
  9660. eeprom->magic = TG3_EEPROM_MAGIC;
  9661. if (offset & 3) {
  9662. /* adjustments to start on required 4 byte boundary */
  9663. b_offset = offset & 3;
  9664. b_count = 4 - b_offset;
  9665. if (b_count > len) {
  9666. /* i.e. offset=1 len=2 */
  9667. b_count = len;
  9668. }
  9669. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9670. if (ret)
  9671. return ret;
  9672. memcpy(data, ((char *)&val) + b_offset, b_count);
  9673. len -= b_count;
  9674. offset += b_count;
  9675. eeprom->len += b_count;
  9676. }
  9677. /* read bytes up to the last 4 byte boundary */
  9678. pd = &data[eeprom->len];
  9679. for (i = 0; i < (len - (len & 3)); i += 4) {
  9680. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9681. if (ret) {
  9682. eeprom->len += i;
  9683. return ret;
  9684. }
  9685. memcpy(pd + i, &val, 4);
  9686. }
  9687. eeprom->len += i;
  9688. if (len & 3) {
  9689. /* read last bytes not ending on 4 byte boundary */
  9690. pd = &data[eeprom->len];
  9691. b_count = len & 3;
  9692. b_offset = offset + len - b_count;
  9693. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9694. if (ret)
  9695. return ret;
  9696. memcpy(pd, &val, b_count);
  9697. eeprom->len += b_count;
  9698. }
  9699. return 0;
  9700. }
  9701. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9702. {
  9703. struct tg3 *tp = netdev_priv(dev);
  9704. int ret;
  9705. u32 offset, len, b_offset, odd_len;
  9706. u8 *buf;
  9707. __be32 start, end;
  9708. if (tg3_flag(tp, NO_NVRAM) ||
  9709. eeprom->magic != TG3_EEPROM_MAGIC)
  9710. return -EINVAL;
  9711. offset = eeprom->offset;
  9712. len = eeprom->len;
  9713. if ((b_offset = (offset & 3))) {
  9714. /* adjustments to start on required 4 byte boundary */
  9715. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9716. if (ret)
  9717. return ret;
  9718. len += b_offset;
  9719. offset &= ~3;
  9720. if (len < 4)
  9721. len = 4;
  9722. }
  9723. odd_len = 0;
  9724. if (len & 3) {
  9725. /* adjustments to end on required 4 byte boundary */
  9726. odd_len = 1;
  9727. len = (len + 3) & ~3;
  9728. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9729. if (ret)
  9730. return ret;
  9731. }
  9732. buf = data;
  9733. if (b_offset || odd_len) {
  9734. buf = kmalloc(len, GFP_KERNEL);
  9735. if (!buf)
  9736. return -ENOMEM;
  9737. if (b_offset)
  9738. memcpy(buf, &start, 4);
  9739. if (odd_len)
  9740. memcpy(buf+len-4, &end, 4);
  9741. memcpy(buf + b_offset, data, eeprom->len);
  9742. }
  9743. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9744. if (buf != data)
  9745. kfree(buf);
  9746. return ret;
  9747. }
  9748. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9749. {
  9750. struct tg3 *tp = netdev_priv(dev);
  9751. if (tg3_flag(tp, USE_PHYLIB)) {
  9752. struct phy_device *phydev;
  9753. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9754. return -EAGAIN;
  9755. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9756. return phy_ethtool_gset(phydev, cmd);
  9757. }
  9758. cmd->supported = (SUPPORTED_Autoneg);
  9759. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9760. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9761. SUPPORTED_1000baseT_Full);
  9762. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9763. cmd->supported |= (SUPPORTED_100baseT_Half |
  9764. SUPPORTED_100baseT_Full |
  9765. SUPPORTED_10baseT_Half |
  9766. SUPPORTED_10baseT_Full |
  9767. SUPPORTED_TP);
  9768. cmd->port = PORT_TP;
  9769. } else {
  9770. cmd->supported |= SUPPORTED_FIBRE;
  9771. cmd->port = PORT_FIBRE;
  9772. }
  9773. cmd->advertising = tp->link_config.advertising;
  9774. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9775. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9776. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9777. cmd->advertising |= ADVERTISED_Pause;
  9778. } else {
  9779. cmd->advertising |= ADVERTISED_Pause |
  9780. ADVERTISED_Asym_Pause;
  9781. }
  9782. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9783. cmd->advertising |= ADVERTISED_Asym_Pause;
  9784. }
  9785. }
  9786. if (netif_running(dev) && tp->link_up) {
  9787. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9788. cmd->duplex = tp->link_config.active_duplex;
  9789. cmd->lp_advertising = tp->link_config.rmt_adv;
  9790. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9791. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9792. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9793. else
  9794. cmd->eth_tp_mdix = ETH_TP_MDI;
  9795. }
  9796. } else {
  9797. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9798. cmd->duplex = DUPLEX_UNKNOWN;
  9799. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9800. }
  9801. cmd->phy_address = tp->phy_addr;
  9802. cmd->transceiver = XCVR_INTERNAL;
  9803. cmd->autoneg = tp->link_config.autoneg;
  9804. cmd->maxtxpkt = 0;
  9805. cmd->maxrxpkt = 0;
  9806. return 0;
  9807. }
  9808. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9809. {
  9810. struct tg3 *tp = netdev_priv(dev);
  9811. u32 speed = ethtool_cmd_speed(cmd);
  9812. if (tg3_flag(tp, USE_PHYLIB)) {
  9813. struct phy_device *phydev;
  9814. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9815. return -EAGAIN;
  9816. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9817. return phy_ethtool_sset(phydev, cmd);
  9818. }
  9819. if (cmd->autoneg != AUTONEG_ENABLE &&
  9820. cmd->autoneg != AUTONEG_DISABLE)
  9821. return -EINVAL;
  9822. if (cmd->autoneg == AUTONEG_DISABLE &&
  9823. cmd->duplex != DUPLEX_FULL &&
  9824. cmd->duplex != DUPLEX_HALF)
  9825. return -EINVAL;
  9826. if (cmd->autoneg == AUTONEG_ENABLE) {
  9827. u32 mask = ADVERTISED_Autoneg |
  9828. ADVERTISED_Pause |
  9829. ADVERTISED_Asym_Pause;
  9830. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9831. mask |= ADVERTISED_1000baseT_Half |
  9832. ADVERTISED_1000baseT_Full;
  9833. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9834. mask |= ADVERTISED_100baseT_Half |
  9835. ADVERTISED_100baseT_Full |
  9836. ADVERTISED_10baseT_Half |
  9837. ADVERTISED_10baseT_Full |
  9838. ADVERTISED_TP;
  9839. else
  9840. mask |= ADVERTISED_FIBRE;
  9841. if (cmd->advertising & ~mask)
  9842. return -EINVAL;
  9843. mask &= (ADVERTISED_1000baseT_Half |
  9844. ADVERTISED_1000baseT_Full |
  9845. ADVERTISED_100baseT_Half |
  9846. ADVERTISED_100baseT_Full |
  9847. ADVERTISED_10baseT_Half |
  9848. ADVERTISED_10baseT_Full);
  9849. cmd->advertising &= mask;
  9850. } else {
  9851. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9852. if (speed != SPEED_1000)
  9853. return -EINVAL;
  9854. if (cmd->duplex != DUPLEX_FULL)
  9855. return -EINVAL;
  9856. } else {
  9857. if (speed != SPEED_100 &&
  9858. speed != SPEED_10)
  9859. return -EINVAL;
  9860. }
  9861. }
  9862. tg3_full_lock(tp, 0);
  9863. tp->link_config.autoneg = cmd->autoneg;
  9864. if (cmd->autoneg == AUTONEG_ENABLE) {
  9865. tp->link_config.advertising = (cmd->advertising |
  9866. ADVERTISED_Autoneg);
  9867. tp->link_config.speed = SPEED_UNKNOWN;
  9868. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9869. } else {
  9870. tp->link_config.advertising = 0;
  9871. tp->link_config.speed = speed;
  9872. tp->link_config.duplex = cmd->duplex;
  9873. }
  9874. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9875. tg3_warn_mgmt_link_flap(tp);
  9876. if (netif_running(dev))
  9877. tg3_setup_phy(tp, true);
  9878. tg3_full_unlock(tp);
  9879. return 0;
  9880. }
  9881. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9882. {
  9883. struct tg3 *tp = netdev_priv(dev);
  9884. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9885. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9886. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9887. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9888. }
  9889. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9890. {
  9891. struct tg3 *tp = netdev_priv(dev);
  9892. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9893. wol->supported = WAKE_MAGIC;
  9894. else
  9895. wol->supported = 0;
  9896. wol->wolopts = 0;
  9897. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9898. wol->wolopts = WAKE_MAGIC;
  9899. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9900. }
  9901. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9902. {
  9903. struct tg3 *tp = netdev_priv(dev);
  9904. struct device *dp = &tp->pdev->dev;
  9905. if (wol->wolopts & ~WAKE_MAGIC)
  9906. return -EINVAL;
  9907. if ((wol->wolopts & WAKE_MAGIC) &&
  9908. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9909. return -EINVAL;
  9910. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9911. spin_lock_bh(&tp->lock);
  9912. if (device_may_wakeup(dp))
  9913. tg3_flag_set(tp, WOL_ENABLE);
  9914. else
  9915. tg3_flag_clear(tp, WOL_ENABLE);
  9916. spin_unlock_bh(&tp->lock);
  9917. return 0;
  9918. }
  9919. static u32 tg3_get_msglevel(struct net_device *dev)
  9920. {
  9921. struct tg3 *tp = netdev_priv(dev);
  9922. return tp->msg_enable;
  9923. }
  9924. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9925. {
  9926. struct tg3 *tp = netdev_priv(dev);
  9927. tp->msg_enable = value;
  9928. }
  9929. static int tg3_nway_reset(struct net_device *dev)
  9930. {
  9931. struct tg3 *tp = netdev_priv(dev);
  9932. int r;
  9933. if (!netif_running(dev))
  9934. return -EAGAIN;
  9935. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9936. return -EINVAL;
  9937. tg3_warn_mgmt_link_flap(tp);
  9938. if (tg3_flag(tp, USE_PHYLIB)) {
  9939. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9940. return -EAGAIN;
  9941. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9942. } else {
  9943. u32 bmcr;
  9944. spin_lock_bh(&tp->lock);
  9945. r = -EINVAL;
  9946. tg3_readphy(tp, MII_BMCR, &bmcr);
  9947. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9948. ((bmcr & BMCR_ANENABLE) ||
  9949. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9950. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9951. BMCR_ANENABLE);
  9952. r = 0;
  9953. }
  9954. spin_unlock_bh(&tp->lock);
  9955. }
  9956. return r;
  9957. }
  9958. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9959. {
  9960. struct tg3 *tp = netdev_priv(dev);
  9961. ering->rx_max_pending = tp->rx_std_ring_mask;
  9962. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9963. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9964. else
  9965. ering->rx_jumbo_max_pending = 0;
  9966. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9967. ering->rx_pending = tp->rx_pending;
  9968. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9969. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9970. else
  9971. ering->rx_jumbo_pending = 0;
  9972. ering->tx_pending = tp->napi[0].tx_pending;
  9973. }
  9974. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9975. {
  9976. struct tg3 *tp = netdev_priv(dev);
  9977. int i, irq_sync = 0, err = 0;
  9978. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9979. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9980. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9981. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9982. (tg3_flag(tp, TSO_BUG) &&
  9983. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9984. return -EINVAL;
  9985. if (netif_running(dev)) {
  9986. tg3_phy_stop(tp);
  9987. tg3_netif_stop(tp);
  9988. irq_sync = 1;
  9989. }
  9990. tg3_full_lock(tp, irq_sync);
  9991. tp->rx_pending = ering->rx_pending;
  9992. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9993. tp->rx_pending > 63)
  9994. tp->rx_pending = 63;
  9995. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9996. for (i = 0; i < tp->irq_max; i++)
  9997. tp->napi[i].tx_pending = ering->tx_pending;
  9998. if (netif_running(dev)) {
  9999. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10000. err = tg3_restart_hw(tp, false);
  10001. if (!err)
  10002. tg3_netif_start(tp);
  10003. }
  10004. tg3_full_unlock(tp);
  10005. if (irq_sync && !err)
  10006. tg3_phy_start(tp);
  10007. return err;
  10008. }
  10009. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10010. {
  10011. struct tg3 *tp = netdev_priv(dev);
  10012. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10013. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10014. epause->rx_pause = 1;
  10015. else
  10016. epause->rx_pause = 0;
  10017. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10018. epause->tx_pause = 1;
  10019. else
  10020. epause->tx_pause = 0;
  10021. }
  10022. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10023. {
  10024. struct tg3 *tp = netdev_priv(dev);
  10025. int err = 0;
  10026. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10027. tg3_warn_mgmt_link_flap(tp);
  10028. if (tg3_flag(tp, USE_PHYLIB)) {
  10029. u32 newadv;
  10030. struct phy_device *phydev;
  10031. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10032. if (!(phydev->supported & SUPPORTED_Pause) ||
  10033. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10034. (epause->rx_pause != epause->tx_pause)))
  10035. return -EINVAL;
  10036. tp->link_config.flowctrl = 0;
  10037. if (epause->rx_pause) {
  10038. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10039. if (epause->tx_pause) {
  10040. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10041. newadv = ADVERTISED_Pause;
  10042. } else
  10043. newadv = ADVERTISED_Pause |
  10044. ADVERTISED_Asym_Pause;
  10045. } else if (epause->tx_pause) {
  10046. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10047. newadv = ADVERTISED_Asym_Pause;
  10048. } else
  10049. newadv = 0;
  10050. if (epause->autoneg)
  10051. tg3_flag_set(tp, PAUSE_AUTONEG);
  10052. else
  10053. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10054. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10055. u32 oldadv = phydev->advertising &
  10056. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10057. if (oldadv != newadv) {
  10058. phydev->advertising &=
  10059. ~(ADVERTISED_Pause |
  10060. ADVERTISED_Asym_Pause);
  10061. phydev->advertising |= newadv;
  10062. if (phydev->autoneg) {
  10063. /*
  10064. * Always renegotiate the link to
  10065. * inform our link partner of our
  10066. * flow control settings, even if the
  10067. * flow control is forced. Let
  10068. * tg3_adjust_link() do the final
  10069. * flow control setup.
  10070. */
  10071. return phy_start_aneg(phydev);
  10072. }
  10073. }
  10074. if (!epause->autoneg)
  10075. tg3_setup_flow_control(tp, 0, 0);
  10076. } else {
  10077. tp->link_config.advertising &=
  10078. ~(ADVERTISED_Pause |
  10079. ADVERTISED_Asym_Pause);
  10080. tp->link_config.advertising |= newadv;
  10081. }
  10082. } else {
  10083. int irq_sync = 0;
  10084. if (netif_running(dev)) {
  10085. tg3_netif_stop(tp);
  10086. irq_sync = 1;
  10087. }
  10088. tg3_full_lock(tp, irq_sync);
  10089. if (epause->autoneg)
  10090. tg3_flag_set(tp, PAUSE_AUTONEG);
  10091. else
  10092. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10093. if (epause->rx_pause)
  10094. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10095. else
  10096. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10097. if (epause->tx_pause)
  10098. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10099. else
  10100. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10101. if (netif_running(dev)) {
  10102. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10103. err = tg3_restart_hw(tp, false);
  10104. if (!err)
  10105. tg3_netif_start(tp);
  10106. }
  10107. tg3_full_unlock(tp);
  10108. }
  10109. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10110. return err;
  10111. }
  10112. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10113. {
  10114. switch (sset) {
  10115. case ETH_SS_TEST:
  10116. return TG3_NUM_TEST;
  10117. case ETH_SS_STATS:
  10118. return TG3_NUM_STATS;
  10119. default:
  10120. return -EOPNOTSUPP;
  10121. }
  10122. }
  10123. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10124. u32 *rules __always_unused)
  10125. {
  10126. struct tg3 *tp = netdev_priv(dev);
  10127. if (!tg3_flag(tp, SUPPORT_MSIX))
  10128. return -EOPNOTSUPP;
  10129. switch (info->cmd) {
  10130. case ETHTOOL_GRXRINGS:
  10131. if (netif_running(tp->dev))
  10132. info->data = tp->rxq_cnt;
  10133. else {
  10134. info->data = num_online_cpus();
  10135. if (info->data > TG3_RSS_MAX_NUM_QS)
  10136. info->data = TG3_RSS_MAX_NUM_QS;
  10137. }
  10138. /* The first interrupt vector only
  10139. * handles link interrupts.
  10140. */
  10141. info->data -= 1;
  10142. return 0;
  10143. default:
  10144. return -EOPNOTSUPP;
  10145. }
  10146. }
  10147. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10148. {
  10149. u32 size = 0;
  10150. struct tg3 *tp = netdev_priv(dev);
  10151. if (tg3_flag(tp, SUPPORT_MSIX))
  10152. size = TG3_RSS_INDIR_TBL_SIZE;
  10153. return size;
  10154. }
  10155. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10156. {
  10157. struct tg3 *tp = netdev_priv(dev);
  10158. int i;
  10159. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10160. indir[i] = tp->rss_ind_tbl[i];
  10161. return 0;
  10162. }
  10163. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10164. {
  10165. struct tg3 *tp = netdev_priv(dev);
  10166. size_t i;
  10167. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10168. tp->rss_ind_tbl[i] = indir[i];
  10169. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10170. return 0;
  10171. /* It is legal to write the indirection
  10172. * table while the device is running.
  10173. */
  10174. tg3_full_lock(tp, 0);
  10175. tg3_rss_write_indir_tbl(tp);
  10176. tg3_full_unlock(tp);
  10177. return 0;
  10178. }
  10179. static void tg3_get_channels(struct net_device *dev,
  10180. struct ethtool_channels *channel)
  10181. {
  10182. struct tg3 *tp = netdev_priv(dev);
  10183. u32 deflt_qs = netif_get_num_default_rss_queues();
  10184. channel->max_rx = tp->rxq_max;
  10185. channel->max_tx = tp->txq_max;
  10186. if (netif_running(dev)) {
  10187. channel->rx_count = tp->rxq_cnt;
  10188. channel->tx_count = tp->txq_cnt;
  10189. } else {
  10190. if (tp->rxq_req)
  10191. channel->rx_count = tp->rxq_req;
  10192. else
  10193. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10194. if (tp->txq_req)
  10195. channel->tx_count = tp->txq_req;
  10196. else
  10197. channel->tx_count = min(deflt_qs, tp->txq_max);
  10198. }
  10199. }
  10200. static int tg3_set_channels(struct net_device *dev,
  10201. struct ethtool_channels *channel)
  10202. {
  10203. struct tg3 *tp = netdev_priv(dev);
  10204. if (!tg3_flag(tp, SUPPORT_MSIX))
  10205. return -EOPNOTSUPP;
  10206. if (channel->rx_count > tp->rxq_max ||
  10207. channel->tx_count > tp->txq_max)
  10208. return -EINVAL;
  10209. tp->rxq_req = channel->rx_count;
  10210. tp->txq_req = channel->tx_count;
  10211. if (!netif_running(dev))
  10212. return 0;
  10213. tg3_stop(tp);
  10214. tg3_carrier_off(tp);
  10215. tg3_start(tp, true, false, false);
  10216. return 0;
  10217. }
  10218. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10219. {
  10220. switch (stringset) {
  10221. case ETH_SS_STATS:
  10222. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10223. break;
  10224. case ETH_SS_TEST:
  10225. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10226. break;
  10227. default:
  10228. WARN_ON(1); /* we need a WARN() */
  10229. break;
  10230. }
  10231. }
  10232. static int tg3_set_phys_id(struct net_device *dev,
  10233. enum ethtool_phys_id_state state)
  10234. {
  10235. struct tg3 *tp = netdev_priv(dev);
  10236. if (!netif_running(tp->dev))
  10237. return -EAGAIN;
  10238. switch (state) {
  10239. case ETHTOOL_ID_ACTIVE:
  10240. return 1; /* cycle on/off once per second */
  10241. case ETHTOOL_ID_ON:
  10242. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10243. LED_CTRL_1000MBPS_ON |
  10244. LED_CTRL_100MBPS_ON |
  10245. LED_CTRL_10MBPS_ON |
  10246. LED_CTRL_TRAFFIC_OVERRIDE |
  10247. LED_CTRL_TRAFFIC_BLINK |
  10248. LED_CTRL_TRAFFIC_LED);
  10249. break;
  10250. case ETHTOOL_ID_OFF:
  10251. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10252. LED_CTRL_TRAFFIC_OVERRIDE);
  10253. break;
  10254. case ETHTOOL_ID_INACTIVE:
  10255. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10256. break;
  10257. }
  10258. return 0;
  10259. }
  10260. static void tg3_get_ethtool_stats(struct net_device *dev,
  10261. struct ethtool_stats *estats, u64 *tmp_stats)
  10262. {
  10263. struct tg3 *tp = netdev_priv(dev);
  10264. if (tp->hw_stats)
  10265. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10266. else
  10267. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10268. }
  10269. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10270. {
  10271. int i;
  10272. __be32 *buf;
  10273. u32 offset = 0, len = 0;
  10274. u32 magic, val;
  10275. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10276. return NULL;
  10277. if (magic == TG3_EEPROM_MAGIC) {
  10278. for (offset = TG3_NVM_DIR_START;
  10279. offset < TG3_NVM_DIR_END;
  10280. offset += TG3_NVM_DIRENT_SIZE) {
  10281. if (tg3_nvram_read(tp, offset, &val))
  10282. return NULL;
  10283. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10284. TG3_NVM_DIRTYPE_EXTVPD)
  10285. break;
  10286. }
  10287. if (offset != TG3_NVM_DIR_END) {
  10288. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10289. if (tg3_nvram_read(tp, offset + 4, &offset))
  10290. return NULL;
  10291. offset = tg3_nvram_logical_addr(tp, offset);
  10292. }
  10293. }
  10294. if (!offset || !len) {
  10295. offset = TG3_NVM_VPD_OFF;
  10296. len = TG3_NVM_VPD_LEN;
  10297. }
  10298. buf = kmalloc(len, GFP_KERNEL);
  10299. if (buf == NULL)
  10300. return NULL;
  10301. if (magic == TG3_EEPROM_MAGIC) {
  10302. for (i = 0; i < len; i += 4) {
  10303. /* The data is in little-endian format in NVRAM.
  10304. * Use the big-endian read routines to preserve
  10305. * the byte order as it exists in NVRAM.
  10306. */
  10307. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10308. goto error;
  10309. }
  10310. } else {
  10311. u8 *ptr;
  10312. ssize_t cnt;
  10313. unsigned int pos = 0;
  10314. ptr = (u8 *)&buf[0];
  10315. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10316. cnt = pci_read_vpd(tp->pdev, pos,
  10317. len - pos, ptr);
  10318. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10319. cnt = 0;
  10320. else if (cnt < 0)
  10321. goto error;
  10322. }
  10323. if (pos != len)
  10324. goto error;
  10325. }
  10326. *vpdlen = len;
  10327. return buf;
  10328. error:
  10329. kfree(buf);
  10330. return NULL;
  10331. }
  10332. #define NVRAM_TEST_SIZE 0x100
  10333. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10334. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10335. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10336. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10337. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10338. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10339. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10340. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10341. static int tg3_test_nvram(struct tg3 *tp)
  10342. {
  10343. u32 csum, magic, len;
  10344. __be32 *buf;
  10345. int i, j, k, err = 0, size;
  10346. if (tg3_flag(tp, NO_NVRAM))
  10347. return 0;
  10348. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10349. return -EIO;
  10350. if (magic == TG3_EEPROM_MAGIC)
  10351. size = NVRAM_TEST_SIZE;
  10352. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10353. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10354. TG3_EEPROM_SB_FORMAT_1) {
  10355. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10356. case TG3_EEPROM_SB_REVISION_0:
  10357. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10358. break;
  10359. case TG3_EEPROM_SB_REVISION_2:
  10360. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10361. break;
  10362. case TG3_EEPROM_SB_REVISION_3:
  10363. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10364. break;
  10365. case TG3_EEPROM_SB_REVISION_4:
  10366. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10367. break;
  10368. case TG3_EEPROM_SB_REVISION_5:
  10369. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10370. break;
  10371. case TG3_EEPROM_SB_REVISION_6:
  10372. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10373. break;
  10374. default:
  10375. return -EIO;
  10376. }
  10377. } else
  10378. return 0;
  10379. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10380. size = NVRAM_SELFBOOT_HW_SIZE;
  10381. else
  10382. return -EIO;
  10383. buf = kmalloc(size, GFP_KERNEL);
  10384. if (buf == NULL)
  10385. return -ENOMEM;
  10386. err = -EIO;
  10387. for (i = 0, j = 0; i < size; i += 4, j++) {
  10388. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10389. if (err)
  10390. break;
  10391. }
  10392. if (i < size)
  10393. goto out;
  10394. /* Selfboot format */
  10395. magic = be32_to_cpu(buf[0]);
  10396. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10397. TG3_EEPROM_MAGIC_FW) {
  10398. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10399. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10400. TG3_EEPROM_SB_REVISION_2) {
  10401. /* For rev 2, the csum doesn't include the MBA. */
  10402. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10403. csum8 += buf8[i];
  10404. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10405. csum8 += buf8[i];
  10406. } else {
  10407. for (i = 0; i < size; i++)
  10408. csum8 += buf8[i];
  10409. }
  10410. if (csum8 == 0) {
  10411. err = 0;
  10412. goto out;
  10413. }
  10414. err = -EIO;
  10415. goto out;
  10416. }
  10417. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10418. TG3_EEPROM_MAGIC_HW) {
  10419. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10420. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10421. u8 *buf8 = (u8 *) buf;
  10422. /* Separate the parity bits and the data bytes. */
  10423. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10424. if ((i == 0) || (i == 8)) {
  10425. int l;
  10426. u8 msk;
  10427. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10428. parity[k++] = buf8[i] & msk;
  10429. i++;
  10430. } else if (i == 16) {
  10431. int l;
  10432. u8 msk;
  10433. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10434. parity[k++] = buf8[i] & msk;
  10435. i++;
  10436. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10437. parity[k++] = buf8[i] & msk;
  10438. i++;
  10439. }
  10440. data[j++] = buf8[i];
  10441. }
  10442. err = -EIO;
  10443. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10444. u8 hw8 = hweight8(data[i]);
  10445. if ((hw8 & 0x1) && parity[i])
  10446. goto out;
  10447. else if (!(hw8 & 0x1) && !parity[i])
  10448. goto out;
  10449. }
  10450. err = 0;
  10451. goto out;
  10452. }
  10453. err = -EIO;
  10454. /* Bootstrap checksum at offset 0x10 */
  10455. csum = calc_crc((unsigned char *) buf, 0x10);
  10456. if (csum != le32_to_cpu(buf[0x10/4]))
  10457. goto out;
  10458. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10459. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10460. if (csum != le32_to_cpu(buf[0xfc/4]))
  10461. goto out;
  10462. kfree(buf);
  10463. buf = tg3_vpd_readblock(tp, &len);
  10464. if (!buf)
  10465. return -ENOMEM;
  10466. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10467. if (i > 0) {
  10468. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10469. if (j < 0)
  10470. goto out;
  10471. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10472. goto out;
  10473. i += PCI_VPD_LRDT_TAG_SIZE;
  10474. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10475. PCI_VPD_RO_KEYWORD_CHKSUM);
  10476. if (j > 0) {
  10477. u8 csum8 = 0;
  10478. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10479. for (i = 0; i <= j; i++)
  10480. csum8 += ((u8 *)buf)[i];
  10481. if (csum8)
  10482. goto out;
  10483. }
  10484. }
  10485. err = 0;
  10486. out:
  10487. kfree(buf);
  10488. return err;
  10489. }
  10490. #define TG3_SERDES_TIMEOUT_SEC 2
  10491. #define TG3_COPPER_TIMEOUT_SEC 6
  10492. static int tg3_test_link(struct tg3 *tp)
  10493. {
  10494. int i, max;
  10495. if (!netif_running(tp->dev))
  10496. return -ENODEV;
  10497. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10498. max = TG3_SERDES_TIMEOUT_SEC;
  10499. else
  10500. max = TG3_COPPER_TIMEOUT_SEC;
  10501. for (i = 0; i < max; i++) {
  10502. if (tp->link_up)
  10503. return 0;
  10504. if (msleep_interruptible(1000))
  10505. break;
  10506. }
  10507. return -EIO;
  10508. }
  10509. /* Only test the commonly used registers */
  10510. static int tg3_test_registers(struct tg3 *tp)
  10511. {
  10512. int i, is_5705, is_5750;
  10513. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10514. static struct {
  10515. u16 offset;
  10516. u16 flags;
  10517. #define TG3_FL_5705 0x1
  10518. #define TG3_FL_NOT_5705 0x2
  10519. #define TG3_FL_NOT_5788 0x4
  10520. #define TG3_FL_NOT_5750 0x8
  10521. u32 read_mask;
  10522. u32 write_mask;
  10523. } reg_tbl[] = {
  10524. /* MAC Control Registers */
  10525. { MAC_MODE, TG3_FL_NOT_5705,
  10526. 0x00000000, 0x00ef6f8c },
  10527. { MAC_MODE, TG3_FL_5705,
  10528. 0x00000000, 0x01ef6b8c },
  10529. { MAC_STATUS, TG3_FL_NOT_5705,
  10530. 0x03800107, 0x00000000 },
  10531. { MAC_STATUS, TG3_FL_5705,
  10532. 0x03800100, 0x00000000 },
  10533. { MAC_ADDR_0_HIGH, 0x0000,
  10534. 0x00000000, 0x0000ffff },
  10535. { MAC_ADDR_0_LOW, 0x0000,
  10536. 0x00000000, 0xffffffff },
  10537. { MAC_RX_MTU_SIZE, 0x0000,
  10538. 0x00000000, 0x0000ffff },
  10539. { MAC_TX_MODE, 0x0000,
  10540. 0x00000000, 0x00000070 },
  10541. { MAC_TX_LENGTHS, 0x0000,
  10542. 0x00000000, 0x00003fff },
  10543. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10544. 0x00000000, 0x000007fc },
  10545. { MAC_RX_MODE, TG3_FL_5705,
  10546. 0x00000000, 0x000007dc },
  10547. { MAC_HASH_REG_0, 0x0000,
  10548. 0x00000000, 0xffffffff },
  10549. { MAC_HASH_REG_1, 0x0000,
  10550. 0x00000000, 0xffffffff },
  10551. { MAC_HASH_REG_2, 0x0000,
  10552. 0x00000000, 0xffffffff },
  10553. { MAC_HASH_REG_3, 0x0000,
  10554. 0x00000000, 0xffffffff },
  10555. /* Receive Data and Receive BD Initiator Control Registers. */
  10556. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10557. 0x00000000, 0xffffffff },
  10558. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10559. 0x00000000, 0xffffffff },
  10560. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10561. 0x00000000, 0x00000003 },
  10562. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10563. 0x00000000, 0xffffffff },
  10564. { RCVDBDI_STD_BD+0, 0x0000,
  10565. 0x00000000, 0xffffffff },
  10566. { RCVDBDI_STD_BD+4, 0x0000,
  10567. 0x00000000, 0xffffffff },
  10568. { RCVDBDI_STD_BD+8, 0x0000,
  10569. 0x00000000, 0xffff0002 },
  10570. { RCVDBDI_STD_BD+0xc, 0x0000,
  10571. 0x00000000, 0xffffffff },
  10572. /* Receive BD Initiator Control Registers. */
  10573. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10574. 0x00000000, 0xffffffff },
  10575. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10576. 0x00000000, 0x000003ff },
  10577. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10578. 0x00000000, 0xffffffff },
  10579. /* Host Coalescing Control Registers. */
  10580. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10581. 0x00000000, 0x00000004 },
  10582. { HOSTCC_MODE, TG3_FL_5705,
  10583. 0x00000000, 0x000000f6 },
  10584. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10585. 0x00000000, 0xffffffff },
  10586. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10587. 0x00000000, 0x000003ff },
  10588. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10589. 0x00000000, 0xffffffff },
  10590. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10591. 0x00000000, 0x000003ff },
  10592. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10593. 0x00000000, 0xffffffff },
  10594. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10595. 0x00000000, 0x000000ff },
  10596. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10597. 0x00000000, 0xffffffff },
  10598. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10599. 0x00000000, 0x000000ff },
  10600. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10601. 0x00000000, 0xffffffff },
  10602. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10603. 0x00000000, 0xffffffff },
  10604. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10605. 0x00000000, 0xffffffff },
  10606. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10607. 0x00000000, 0x000000ff },
  10608. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10609. 0x00000000, 0xffffffff },
  10610. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10611. 0x00000000, 0x000000ff },
  10612. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10613. 0x00000000, 0xffffffff },
  10614. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10615. 0x00000000, 0xffffffff },
  10616. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10617. 0x00000000, 0xffffffff },
  10618. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10619. 0x00000000, 0xffffffff },
  10620. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10621. 0x00000000, 0xffffffff },
  10622. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10623. 0xffffffff, 0x00000000 },
  10624. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10625. 0xffffffff, 0x00000000 },
  10626. /* Buffer Manager Control Registers. */
  10627. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10628. 0x00000000, 0x007fff80 },
  10629. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10630. 0x00000000, 0x007fffff },
  10631. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10632. 0x00000000, 0x0000003f },
  10633. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10634. 0x00000000, 0x000001ff },
  10635. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10636. 0x00000000, 0x000001ff },
  10637. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10638. 0xffffffff, 0x00000000 },
  10639. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10640. 0xffffffff, 0x00000000 },
  10641. /* Mailbox Registers */
  10642. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10643. 0x00000000, 0x000001ff },
  10644. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10645. 0x00000000, 0x000001ff },
  10646. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10647. 0x00000000, 0x000007ff },
  10648. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10649. 0x00000000, 0x000001ff },
  10650. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10651. };
  10652. is_5705 = is_5750 = 0;
  10653. if (tg3_flag(tp, 5705_PLUS)) {
  10654. is_5705 = 1;
  10655. if (tg3_flag(tp, 5750_PLUS))
  10656. is_5750 = 1;
  10657. }
  10658. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10659. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10660. continue;
  10661. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10662. continue;
  10663. if (tg3_flag(tp, IS_5788) &&
  10664. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10665. continue;
  10666. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10667. continue;
  10668. offset = (u32) reg_tbl[i].offset;
  10669. read_mask = reg_tbl[i].read_mask;
  10670. write_mask = reg_tbl[i].write_mask;
  10671. /* Save the original register content */
  10672. save_val = tr32(offset);
  10673. /* Determine the read-only value. */
  10674. read_val = save_val & read_mask;
  10675. /* Write zero to the register, then make sure the read-only bits
  10676. * are not changed and the read/write bits are all zeros.
  10677. */
  10678. tw32(offset, 0);
  10679. val = tr32(offset);
  10680. /* Test the read-only and read/write bits. */
  10681. if (((val & read_mask) != read_val) || (val & write_mask))
  10682. goto out;
  10683. /* Write ones to all the bits defined by RdMask and WrMask, then
  10684. * make sure the read-only bits are not changed and the
  10685. * read/write bits are all ones.
  10686. */
  10687. tw32(offset, read_mask | write_mask);
  10688. val = tr32(offset);
  10689. /* Test the read-only bits. */
  10690. if ((val & read_mask) != read_val)
  10691. goto out;
  10692. /* Test the read/write bits. */
  10693. if ((val & write_mask) != write_mask)
  10694. goto out;
  10695. tw32(offset, save_val);
  10696. }
  10697. return 0;
  10698. out:
  10699. if (netif_msg_hw(tp))
  10700. netdev_err(tp->dev,
  10701. "Register test failed at offset %x\n", offset);
  10702. tw32(offset, save_val);
  10703. return -EIO;
  10704. }
  10705. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10706. {
  10707. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10708. int i;
  10709. u32 j;
  10710. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10711. for (j = 0; j < len; j += 4) {
  10712. u32 val;
  10713. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10714. tg3_read_mem(tp, offset + j, &val);
  10715. if (val != test_pattern[i])
  10716. return -EIO;
  10717. }
  10718. }
  10719. return 0;
  10720. }
  10721. static int tg3_test_memory(struct tg3 *tp)
  10722. {
  10723. static struct mem_entry {
  10724. u32 offset;
  10725. u32 len;
  10726. } mem_tbl_570x[] = {
  10727. { 0x00000000, 0x00b50},
  10728. { 0x00002000, 0x1c000},
  10729. { 0xffffffff, 0x00000}
  10730. }, mem_tbl_5705[] = {
  10731. { 0x00000100, 0x0000c},
  10732. { 0x00000200, 0x00008},
  10733. { 0x00004000, 0x00800},
  10734. { 0x00006000, 0x01000},
  10735. { 0x00008000, 0x02000},
  10736. { 0x00010000, 0x0e000},
  10737. { 0xffffffff, 0x00000}
  10738. }, mem_tbl_5755[] = {
  10739. { 0x00000200, 0x00008},
  10740. { 0x00004000, 0x00800},
  10741. { 0x00006000, 0x00800},
  10742. { 0x00008000, 0x02000},
  10743. { 0x00010000, 0x0c000},
  10744. { 0xffffffff, 0x00000}
  10745. }, mem_tbl_5906[] = {
  10746. { 0x00000200, 0x00008},
  10747. { 0x00004000, 0x00400},
  10748. { 0x00006000, 0x00400},
  10749. { 0x00008000, 0x01000},
  10750. { 0x00010000, 0x01000},
  10751. { 0xffffffff, 0x00000}
  10752. }, mem_tbl_5717[] = {
  10753. { 0x00000200, 0x00008},
  10754. { 0x00010000, 0x0a000},
  10755. { 0x00020000, 0x13c00},
  10756. { 0xffffffff, 0x00000}
  10757. }, mem_tbl_57765[] = {
  10758. { 0x00000200, 0x00008},
  10759. { 0x00004000, 0x00800},
  10760. { 0x00006000, 0x09800},
  10761. { 0x00010000, 0x0a000},
  10762. { 0xffffffff, 0x00000}
  10763. };
  10764. struct mem_entry *mem_tbl;
  10765. int err = 0;
  10766. int i;
  10767. if (tg3_flag(tp, 5717_PLUS))
  10768. mem_tbl = mem_tbl_5717;
  10769. else if (tg3_flag(tp, 57765_CLASS) ||
  10770. tg3_asic_rev(tp) == ASIC_REV_5762)
  10771. mem_tbl = mem_tbl_57765;
  10772. else if (tg3_flag(tp, 5755_PLUS))
  10773. mem_tbl = mem_tbl_5755;
  10774. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10775. mem_tbl = mem_tbl_5906;
  10776. else if (tg3_flag(tp, 5705_PLUS))
  10777. mem_tbl = mem_tbl_5705;
  10778. else
  10779. mem_tbl = mem_tbl_570x;
  10780. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10781. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10782. if (err)
  10783. break;
  10784. }
  10785. return err;
  10786. }
  10787. #define TG3_TSO_MSS 500
  10788. #define TG3_TSO_IP_HDR_LEN 20
  10789. #define TG3_TSO_TCP_HDR_LEN 20
  10790. #define TG3_TSO_TCP_OPT_LEN 12
  10791. static const u8 tg3_tso_header[] = {
  10792. 0x08, 0x00,
  10793. 0x45, 0x00, 0x00, 0x00,
  10794. 0x00, 0x00, 0x40, 0x00,
  10795. 0x40, 0x06, 0x00, 0x00,
  10796. 0x0a, 0x00, 0x00, 0x01,
  10797. 0x0a, 0x00, 0x00, 0x02,
  10798. 0x0d, 0x00, 0xe0, 0x00,
  10799. 0x00, 0x00, 0x01, 0x00,
  10800. 0x00, 0x00, 0x02, 0x00,
  10801. 0x80, 0x10, 0x10, 0x00,
  10802. 0x14, 0x09, 0x00, 0x00,
  10803. 0x01, 0x01, 0x08, 0x0a,
  10804. 0x11, 0x11, 0x11, 0x11,
  10805. 0x11, 0x11, 0x11, 0x11,
  10806. };
  10807. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10808. {
  10809. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10810. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10811. u32 budget;
  10812. struct sk_buff *skb;
  10813. u8 *tx_data, *rx_data;
  10814. dma_addr_t map;
  10815. int num_pkts, tx_len, rx_len, i, err;
  10816. struct tg3_rx_buffer_desc *desc;
  10817. struct tg3_napi *tnapi, *rnapi;
  10818. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10819. tnapi = &tp->napi[0];
  10820. rnapi = &tp->napi[0];
  10821. if (tp->irq_cnt > 1) {
  10822. if (tg3_flag(tp, ENABLE_RSS))
  10823. rnapi = &tp->napi[1];
  10824. if (tg3_flag(tp, ENABLE_TSS))
  10825. tnapi = &tp->napi[1];
  10826. }
  10827. coal_now = tnapi->coal_now | rnapi->coal_now;
  10828. err = -EIO;
  10829. tx_len = pktsz;
  10830. skb = netdev_alloc_skb(tp->dev, tx_len);
  10831. if (!skb)
  10832. return -ENOMEM;
  10833. tx_data = skb_put(skb, tx_len);
  10834. memcpy(tx_data, tp->dev->dev_addr, 6);
  10835. memset(tx_data + 6, 0x0, 8);
  10836. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10837. if (tso_loopback) {
  10838. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10839. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10840. TG3_TSO_TCP_OPT_LEN;
  10841. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10842. sizeof(tg3_tso_header));
  10843. mss = TG3_TSO_MSS;
  10844. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10845. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10846. /* Set the total length field in the IP header */
  10847. iph->tot_len = htons((u16)(mss + hdr_len));
  10848. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10849. TXD_FLAG_CPU_POST_DMA);
  10850. if (tg3_flag(tp, HW_TSO_1) ||
  10851. tg3_flag(tp, HW_TSO_2) ||
  10852. tg3_flag(tp, HW_TSO_3)) {
  10853. struct tcphdr *th;
  10854. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10855. th = (struct tcphdr *)&tx_data[val];
  10856. th->check = 0;
  10857. } else
  10858. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10859. if (tg3_flag(tp, HW_TSO_3)) {
  10860. mss |= (hdr_len & 0xc) << 12;
  10861. if (hdr_len & 0x10)
  10862. base_flags |= 0x00000010;
  10863. base_flags |= (hdr_len & 0x3e0) << 5;
  10864. } else if (tg3_flag(tp, HW_TSO_2))
  10865. mss |= hdr_len << 9;
  10866. else if (tg3_flag(tp, HW_TSO_1) ||
  10867. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10868. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10869. } else {
  10870. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10871. }
  10872. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10873. } else {
  10874. num_pkts = 1;
  10875. data_off = ETH_HLEN;
  10876. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10877. tx_len > VLAN_ETH_FRAME_LEN)
  10878. base_flags |= TXD_FLAG_JMB_PKT;
  10879. }
  10880. for (i = data_off; i < tx_len; i++)
  10881. tx_data[i] = (u8) (i & 0xff);
  10882. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10883. if (pci_dma_mapping_error(tp->pdev, map)) {
  10884. dev_kfree_skb(skb);
  10885. return -EIO;
  10886. }
  10887. val = tnapi->tx_prod;
  10888. tnapi->tx_buffers[val].skb = skb;
  10889. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10890. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10891. rnapi->coal_now);
  10892. udelay(10);
  10893. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10894. budget = tg3_tx_avail(tnapi);
  10895. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10896. base_flags | TXD_FLAG_END, mss, 0)) {
  10897. tnapi->tx_buffers[val].skb = NULL;
  10898. dev_kfree_skb(skb);
  10899. return -EIO;
  10900. }
  10901. tnapi->tx_prod++;
  10902. /* Sync BD data before updating mailbox */
  10903. wmb();
  10904. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10905. tr32_mailbox(tnapi->prodmbox);
  10906. udelay(10);
  10907. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10908. for (i = 0; i < 35; i++) {
  10909. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10910. coal_now);
  10911. udelay(10);
  10912. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10913. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10914. if ((tx_idx == tnapi->tx_prod) &&
  10915. (rx_idx == (rx_start_idx + num_pkts)))
  10916. break;
  10917. }
  10918. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10919. dev_kfree_skb(skb);
  10920. if (tx_idx != tnapi->tx_prod)
  10921. goto out;
  10922. if (rx_idx != rx_start_idx + num_pkts)
  10923. goto out;
  10924. val = data_off;
  10925. while (rx_idx != rx_start_idx) {
  10926. desc = &rnapi->rx_rcb[rx_start_idx++];
  10927. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10928. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10929. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10930. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10931. goto out;
  10932. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10933. - ETH_FCS_LEN;
  10934. if (!tso_loopback) {
  10935. if (rx_len != tx_len)
  10936. goto out;
  10937. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10938. if (opaque_key != RXD_OPAQUE_RING_STD)
  10939. goto out;
  10940. } else {
  10941. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10942. goto out;
  10943. }
  10944. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10945. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10946. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10947. goto out;
  10948. }
  10949. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10950. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10951. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10952. mapping);
  10953. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10954. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10955. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10956. mapping);
  10957. } else
  10958. goto out;
  10959. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10960. PCI_DMA_FROMDEVICE);
  10961. rx_data += TG3_RX_OFFSET(tp);
  10962. for (i = data_off; i < rx_len; i++, val++) {
  10963. if (*(rx_data + i) != (u8) (val & 0xff))
  10964. goto out;
  10965. }
  10966. }
  10967. err = 0;
  10968. /* tg3_free_rings will unmap and free the rx_data */
  10969. out:
  10970. return err;
  10971. }
  10972. #define TG3_STD_LOOPBACK_FAILED 1
  10973. #define TG3_JMB_LOOPBACK_FAILED 2
  10974. #define TG3_TSO_LOOPBACK_FAILED 4
  10975. #define TG3_LOOPBACK_FAILED \
  10976. (TG3_STD_LOOPBACK_FAILED | \
  10977. TG3_JMB_LOOPBACK_FAILED | \
  10978. TG3_TSO_LOOPBACK_FAILED)
  10979. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10980. {
  10981. int err = -EIO;
  10982. u32 eee_cap;
  10983. u32 jmb_pkt_sz = 9000;
  10984. if (tp->dma_limit)
  10985. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10986. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10987. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10988. if (!netif_running(tp->dev)) {
  10989. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10990. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10991. if (do_extlpbk)
  10992. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10993. goto done;
  10994. }
  10995. err = tg3_reset_hw(tp, true);
  10996. if (err) {
  10997. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10998. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10999. if (do_extlpbk)
  11000. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11001. goto done;
  11002. }
  11003. if (tg3_flag(tp, ENABLE_RSS)) {
  11004. int i;
  11005. /* Reroute all rx packets to the 1st queue */
  11006. for (i = MAC_RSS_INDIR_TBL_0;
  11007. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11008. tw32(i, 0x0);
  11009. }
  11010. /* HW errata - mac loopback fails in some cases on 5780.
  11011. * Normal traffic and PHY loopback are not affected by
  11012. * errata. Also, the MAC loopback test is deprecated for
  11013. * all newer ASIC revisions.
  11014. */
  11015. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11016. !tg3_flag(tp, CPMU_PRESENT)) {
  11017. tg3_mac_loopback(tp, true);
  11018. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11019. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11020. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11021. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11022. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11023. tg3_mac_loopback(tp, false);
  11024. }
  11025. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11026. !tg3_flag(tp, USE_PHYLIB)) {
  11027. int i;
  11028. tg3_phy_lpbk_set(tp, 0, false);
  11029. /* Wait for link */
  11030. for (i = 0; i < 100; i++) {
  11031. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11032. break;
  11033. mdelay(1);
  11034. }
  11035. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11036. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11037. if (tg3_flag(tp, TSO_CAPABLE) &&
  11038. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11039. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11040. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11041. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11042. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11043. if (do_extlpbk) {
  11044. tg3_phy_lpbk_set(tp, 0, true);
  11045. /* All link indications report up, but the hardware
  11046. * isn't really ready for about 20 msec. Double it
  11047. * to be sure.
  11048. */
  11049. mdelay(40);
  11050. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11051. data[TG3_EXT_LOOPB_TEST] |=
  11052. TG3_STD_LOOPBACK_FAILED;
  11053. if (tg3_flag(tp, TSO_CAPABLE) &&
  11054. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11055. data[TG3_EXT_LOOPB_TEST] |=
  11056. TG3_TSO_LOOPBACK_FAILED;
  11057. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11058. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11059. data[TG3_EXT_LOOPB_TEST] |=
  11060. TG3_JMB_LOOPBACK_FAILED;
  11061. }
  11062. /* Re-enable gphy autopowerdown. */
  11063. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11064. tg3_phy_toggle_apd(tp, true);
  11065. }
  11066. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11067. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11068. done:
  11069. tp->phy_flags |= eee_cap;
  11070. return err;
  11071. }
  11072. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11073. u64 *data)
  11074. {
  11075. struct tg3 *tp = netdev_priv(dev);
  11076. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11077. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11078. if (tg3_power_up(tp)) {
  11079. etest->flags |= ETH_TEST_FL_FAILED;
  11080. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11081. return;
  11082. }
  11083. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11084. }
  11085. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11086. if (tg3_test_nvram(tp) != 0) {
  11087. etest->flags |= ETH_TEST_FL_FAILED;
  11088. data[TG3_NVRAM_TEST] = 1;
  11089. }
  11090. if (!doextlpbk && tg3_test_link(tp)) {
  11091. etest->flags |= ETH_TEST_FL_FAILED;
  11092. data[TG3_LINK_TEST] = 1;
  11093. }
  11094. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11095. int err, err2 = 0, irq_sync = 0;
  11096. if (netif_running(dev)) {
  11097. tg3_phy_stop(tp);
  11098. tg3_netif_stop(tp);
  11099. irq_sync = 1;
  11100. }
  11101. tg3_full_lock(tp, irq_sync);
  11102. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11103. err = tg3_nvram_lock(tp);
  11104. tg3_halt_cpu(tp, RX_CPU_BASE);
  11105. if (!tg3_flag(tp, 5705_PLUS))
  11106. tg3_halt_cpu(tp, TX_CPU_BASE);
  11107. if (!err)
  11108. tg3_nvram_unlock(tp);
  11109. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11110. tg3_phy_reset(tp);
  11111. if (tg3_test_registers(tp) != 0) {
  11112. etest->flags |= ETH_TEST_FL_FAILED;
  11113. data[TG3_REGISTER_TEST] = 1;
  11114. }
  11115. if (tg3_test_memory(tp) != 0) {
  11116. etest->flags |= ETH_TEST_FL_FAILED;
  11117. data[TG3_MEMORY_TEST] = 1;
  11118. }
  11119. if (doextlpbk)
  11120. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11121. if (tg3_test_loopback(tp, data, doextlpbk))
  11122. etest->flags |= ETH_TEST_FL_FAILED;
  11123. tg3_full_unlock(tp);
  11124. if (tg3_test_interrupt(tp) != 0) {
  11125. etest->flags |= ETH_TEST_FL_FAILED;
  11126. data[TG3_INTERRUPT_TEST] = 1;
  11127. }
  11128. tg3_full_lock(tp, 0);
  11129. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11130. if (netif_running(dev)) {
  11131. tg3_flag_set(tp, INIT_COMPLETE);
  11132. err2 = tg3_restart_hw(tp, true);
  11133. if (!err2)
  11134. tg3_netif_start(tp);
  11135. }
  11136. tg3_full_unlock(tp);
  11137. if (irq_sync && !err2)
  11138. tg3_phy_start(tp);
  11139. }
  11140. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11141. tg3_power_down_prepare(tp);
  11142. }
  11143. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  11144. struct ifreq *ifr, int cmd)
  11145. {
  11146. struct tg3 *tp = netdev_priv(dev);
  11147. struct hwtstamp_config stmpconf;
  11148. if (!tg3_flag(tp, PTP_CAPABLE))
  11149. return -EINVAL;
  11150. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11151. return -EFAULT;
  11152. if (stmpconf.flags)
  11153. return -EINVAL;
  11154. switch (stmpconf.tx_type) {
  11155. case HWTSTAMP_TX_ON:
  11156. tg3_flag_set(tp, TX_TSTAMP_EN);
  11157. break;
  11158. case HWTSTAMP_TX_OFF:
  11159. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11160. break;
  11161. default:
  11162. return -ERANGE;
  11163. }
  11164. switch (stmpconf.rx_filter) {
  11165. case HWTSTAMP_FILTER_NONE:
  11166. tp->rxptpctl = 0;
  11167. break;
  11168. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11169. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11170. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11171. break;
  11172. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11173. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11174. TG3_RX_PTP_CTL_SYNC_EVNT;
  11175. break;
  11176. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11177. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11178. TG3_RX_PTP_CTL_DELAY_REQ;
  11179. break;
  11180. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11181. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11182. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11183. break;
  11184. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11185. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11186. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11187. break;
  11188. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11189. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11190. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11191. break;
  11192. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11193. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11194. TG3_RX_PTP_CTL_SYNC_EVNT;
  11195. break;
  11196. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11197. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11198. TG3_RX_PTP_CTL_SYNC_EVNT;
  11199. break;
  11200. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11201. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11202. TG3_RX_PTP_CTL_SYNC_EVNT;
  11203. break;
  11204. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11205. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11206. TG3_RX_PTP_CTL_DELAY_REQ;
  11207. break;
  11208. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11209. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11210. TG3_RX_PTP_CTL_DELAY_REQ;
  11211. break;
  11212. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11213. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11214. TG3_RX_PTP_CTL_DELAY_REQ;
  11215. break;
  11216. default:
  11217. return -ERANGE;
  11218. }
  11219. if (netif_running(dev) && tp->rxptpctl)
  11220. tw32(TG3_RX_PTP_CTL,
  11221. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11222. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11223. -EFAULT : 0;
  11224. }
  11225. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11226. {
  11227. struct mii_ioctl_data *data = if_mii(ifr);
  11228. struct tg3 *tp = netdev_priv(dev);
  11229. int err;
  11230. if (tg3_flag(tp, USE_PHYLIB)) {
  11231. struct phy_device *phydev;
  11232. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11233. return -EAGAIN;
  11234. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11235. return phy_mii_ioctl(phydev, ifr, cmd);
  11236. }
  11237. switch (cmd) {
  11238. case SIOCGMIIPHY:
  11239. data->phy_id = tp->phy_addr;
  11240. /* fallthru */
  11241. case SIOCGMIIREG: {
  11242. u32 mii_regval;
  11243. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11244. break; /* We have no PHY */
  11245. if (!netif_running(dev))
  11246. return -EAGAIN;
  11247. spin_lock_bh(&tp->lock);
  11248. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11249. data->reg_num & 0x1f, &mii_regval);
  11250. spin_unlock_bh(&tp->lock);
  11251. data->val_out = mii_regval;
  11252. return err;
  11253. }
  11254. case SIOCSMIIREG:
  11255. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11256. break; /* We have no PHY */
  11257. if (!netif_running(dev))
  11258. return -EAGAIN;
  11259. spin_lock_bh(&tp->lock);
  11260. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11261. data->reg_num & 0x1f, data->val_in);
  11262. spin_unlock_bh(&tp->lock);
  11263. return err;
  11264. case SIOCSHWTSTAMP:
  11265. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11266. default:
  11267. /* do nothing */
  11268. break;
  11269. }
  11270. return -EOPNOTSUPP;
  11271. }
  11272. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11273. {
  11274. struct tg3 *tp = netdev_priv(dev);
  11275. memcpy(ec, &tp->coal, sizeof(*ec));
  11276. return 0;
  11277. }
  11278. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11279. {
  11280. struct tg3 *tp = netdev_priv(dev);
  11281. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11282. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11283. if (!tg3_flag(tp, 5705_PLUS)) {
  11284. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11285. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11286. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11287. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11288. }
  11289. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11290. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11291. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11292. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11293. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11294. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11295. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11296. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11297. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11298. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11299. return -EINVAL;
  11300. /* No rx interrupts will be generated if both are zero */
  11301. if ((ec->rx_coalesce_usecs == 0) &&
  11302. (ec->rx_max_coalesced_frames == 0))
  11303. return -EINVAL;
  11304. /* No tx interrupts will be generated if both are zero */
  11305. if ((ec->tx_coalesce_usecs == 0) &&
  11306. (ec->tx_max_coalesced_frames == 0))
  11307. return -EINVAL;
  11308. /* Only copy relevant parameters, ignore all others. */
  11309. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11310. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11311. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11312. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11313. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11314. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11315. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11316. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11317. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11318. if (netif_running(dev)) {
  11319. tg3_full_lock(tp, 0);
  11320. __tg3_set_coalesce(tp, &tp->coal);
  11321. tg3_full_unlock(tp);
  11322. }
  11323. return 0;
  11324. }
  11325. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11326. {
  11327. struct tg3 *tp = netdev_priv(dev);
  11328. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11329. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11330. return -EOPNOTSUPP;
  11331. }
  11332. if (edata->advertised != tp->eee.advertised) {
  11333. netdev_warn(tp->dev,
  11334. "Direct manipulation of EEE advertisement is not supported\n");
  11335. return -EINVAL;
  11336. }
  11337. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11338. netdev_warn(tp->dev,
  11339. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11340. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11341. return -EINVAL;
  11342. }
  11343. tp->eee = *edata;
  11344. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11345. tg3_warn_mgmt_link_flap(tp);
  11346. if (netif_running(tp->dev)) {
  11347. tg3_full_lock(tp, 0);
  11348. tg3_setup_eee(tp);
  11349. tg3_phy_reset(tp);
  11350. tg3_full_unlock(tp);
  11351. }
  11352. return 0;
  11353. }
  11354. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11355. {
  11356. struct tg3 *tp = netdev_priv(dev);
  11357. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11358. netdev_warn(tp->dev,
  11359. "Board does not support EEE!\n");
  11360. return -EOPNOTSUPP;
  11361. }
  11362. *edata = tp->eee;
  11363. return 0;
  11364. }
  11365. static const struct ethtool_ops tg3_ethtool_ops = {
  11366. .get_settings = tg3_get_settings,
  11367. .set_settings = tg3_set_settings,
  11368. .get_drvinfo = tg3_get_drvinfo,
  11369. .get_regs_len = tg3_get_regs_len,
  11370. .get_regs = tg3_get_regs,
  11371. .get_wol = tg3_get_wol,
  11372. .set_wol = tg3_set_wol,
  11373. .get_msglevel = tg3_get_msglevel,
  11374. .set_msglevel = tg3_set_msglevel,
  11375. .nway_reset = tg3_nway_reset,
  11376. .get_link = ethtool_op_get_link,
  11377. .get_eeprom_len = tg3_get_eeprom_len,
  11378. .get_eeprom = tg3_get_eeprom,
  11379. .set_eeprom = tg3_set_eeprom,
  11380. .get_ringparam = tg3_get_ringparam,
  11381. .set_ringparam = tg3_set_ringparam,
  11382. .get_pauseparam = tg3_get_pauseparam,
  11383. .set_pauseparam = tg3_set_pauseparam,
  11384. .self_test = tg3_self_test,
  11385. .get_strings = tg3_get_strings,
  11386. .set_phys_id = tg3_set_phys_id,
  11387. .get_ethtool_stats = tg3_get_ethtool_stats,
  11388. .get_coalesce = tg3_get_coalesce,
  11389. .set_coalesce = tg3_set_coalesce,
  11390. .get_sset_count = tg3_get_sset_count,
  11391. .get_rxnfc = tg3_get_rxnfc,
  11392. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11393. .get_rxfh_indir = tg3_get_rxfh_indir,
  11394. .set_rxfh_indir = tg3_set_rxfh_indir,
  11395. .get_channels = tg3_get_channels,
  11396. .set_channels = tg3_set_channels,
  11397. .get_ts_info = tg3_get_ts_info,
  11398. .get_eee = tg3_get_eee,
  11399. .set_eee = tg3_set_eee,
  11400. };
  11401. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11402. struct rtnl_link_stats64 *stats)
  11403. {
  11404. struct tg3 *tp = netdev_priv(dev);
  11405. spin_lock_bh(&tp->lock);
  11406. if (!tp->hw_stats) {
  11407. spin_unlock_bh(&tp->lock);
  11408. return &tp->net_stats_prev;
  11409. }
  11410. tg3_get_nstats(tp, stats);
  11411. spin_unlock_bh(&tp->lock);
  11412. return stats;
  11413. }
  11414. static void tg3_set_rx_mode(struct net_device *dev)
  11415. {
  11416. struct tg3 *tp = netdev_priv(dev);
  11417. if (!netif_running(dev))
  11418. return;
  11419. tg3_full_lock(tp, 0);
  11420. __tg3_set_rx_mode(dev);
  11421. tg3_full_unlock(tp);
  11422. }
  11423. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11424. int new_mtu)
  11425. {
  11426. dev->mtu = new_mtu;
  11427. if (new_mtu > ETH_DATA_LEN) {
  11428. if (tg3_flag(tp, 5780_CLASS)) {
  11429. netdev_update_features(dev);
  11430. tg3_flag_clear(tp, TSO_CAPABLE);
  11431. } else {
  11432. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11433. }
  11434. } else {
  11435. if (tg3_flag(tp, 5780_CLASS)) {
  11436. tg3_flag_set(tp, TSO_CAPABLE);
  11437. netdev_update_features(dev);
  11438. }
  11439. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11440. }
  11441. }
  11442. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11443. {
  11444. struct tg3 *tp = netdev_priv(dev);
  11445. int err;
  11446. bool reset_phy = false;
  11447. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11448. return -EINVAL;
  11449. if (!netif_running(dev)) {
  11450. /* We'll just catch it later when the
  11451. * device is up'd.
  11452. */
  11453. tg3_set_mtu(dev, tp, new_mtu);
  11454. return 0;
  11455. }
  11456. tg3_phy_stop(tp);
  11457. tg3_netif_stop(tp);
  11458. tg3_full_lock(tp, 1);
  11459. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11460. tg3_set_mtu(dev, tp, new_mtu);
  11461. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11462. * breaks all requests to 256 bytes.
  11463. */
  11464. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11465. reset_phy = true;
  11466. err = tg3_restart_hw(tp, reset_phy);
  11467. if (!err)
  11468. tg3_netif_start(tp);
  11469. tg3_full_unlock(tp);
  11470. if (!err)
  11471. tg3_phy_start(tp);
  11472. return err;
  11473. }
  11474. static const struct net_device_ops tg3_netdev_ops = {
  11475. .ndo_open = tg3_open,
  11476. .ndo_stop = tg3_close,
  11477. .ndo_start_xmit = tg3_start_xmit,
  11478. .ndo_get_stats64 = tg3_get_stats64,
  11479. .ndo_validate_addr = eth_validate_addr,
  11480. .ndo_set_rx_mode = tg3_set_rx_mode,
  11481. .ndo_set_mac_address = tg3_set_mac_addr,
  11482. .ndo_do_ioctl = tg3_ioctl,
  11483. .ndo_tx_timeout = tg3_tx_timeout,
  11484. .ndo_change_mtu = tg3_change_mtu,
  11485. .ndo_fix_features = tg3_fix_features,
  11486. .ndo_set_features = tg3_set_features,
  11487. #ifdef CONFIG_NET_POLL_CONTROLLER
  11488. .ndo_poll_controller = tg3_poll_controller,
  11489. #endif
  11490. };
  11491. static void tg3_get_eeprom_size(struct tg3 *tp)
  11492. {
  11493. u32 cursize, val, magic;
  11494. tp->nvram_size = EEPROM_CHIP_SIZE;
  11495. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11496. return;
  11497. if ((magic != TG3_EEPROM_MAGIC) &&
  11498. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11499. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11500. return;
  11501. /*
  11502. * Size the chip by reading offsets at increasing powers of two.
  11503. * When we encounter our validation signature, we know the addressing
  11504. * has wrapped around, and thus have our chip size.
  11505. */
  11506. cursize = 0x10;
  11507. while (cursize < tp->nvram_size) {
  11508. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11509. return;
  11510. if (val == magic)
  11511. break;
  11512. cursize <<= 1;
  11513. }
  11514. tp->nvram_size = cursize;
  11515. }
  11516. static void tg3_get_nvram_size(struct tg3 *tp)
  11517. {
  11518. u32 val;
  11519. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11520. return;
  11521. /* Selfboot format */
  11522. if (val != TG3_EEPROM_MAGIC) {
  11523. tg3_get_eeprom_size(tp);
  11524. return;
  11525. }
  11526. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11527. if (val != 0) {
  11528. /* This is confusing. We want to operate on the
  11529. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11530. * call will read from NVRAM and byteswap the data
  11531. * according to the byteswapping settings for all
  11532. * other register accesses. This ensures the data we
  11533. * want will always reside in the lower 16-bits.
  11534. * However, the data in NVRAM is in LE format, which
  11535. * means the data from the NVRAM read will always be
  11536. * opposite the endianness of the CPU. The 16-bit
  11537. * byteswap then brings the data to CPU endianness.
  11538. */
  11539. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11540. return;
  11541. }
  11542. }
  11543. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11544. }
  11545. static void tg3_get_nvram_info(struct tg3 *tp)
  11546. {
  11547. u32 nvcfg1;
  11548. nvcfg1 = tr32(NVRAM_CFG1);
  11549. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11550. tg3_flag_set(tp, FLASH);
  11551. } else {
  11552. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11553. tw32(NVRAM_CFG1, nvcfg1);
  11554. }
  11555. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11556. tg3_flag(tp, 5780_CLASS)) {
  11557. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11558. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11559. tp->nvram_jedecnum = JEDEC_ATMEL;
  11560. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11561. tg3_flag_set(tp, NVRAM_BUFFERED);
  11562. break;
  11563. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11564. tp->nvram_jedecnum = JEDEC_ATMEL;
  11565. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11566. break;
  11567. case FLASH_VENDOR_ATMEL_EEPROM:
  11568. tp->nvram_jedecnum = JEDEC_ATMEL;
  11569. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11570. tg3_flag_set(tp, NVRAM_BUFFERED);
  11571. break;
  11572. case FLASH_VENDOR_ST:
  11573. tp->nvram_jedecnum = JEDEC_ST;
  11574. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11575. tg3_flag_set(tp, NVRAM_BUFFERED);
  11576. break;
  11577. case FLASH_VENDOR_SAIFUN:
  11578. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11579. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11580. break;
  11581. case FLASH_VENDOR_SST_SMALL:
  11582. case FLASH_VENDOR_SST_LARGE:
  11583. tp->nvram_jedecnum = JEDEC_SST;
  11584. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11585. break;
  11586. }
  11587. } else {
  11588. tp->nvram_jedecnum = JEDEC_ATMEL;
  11589. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11590. tg3_flag_set(tp, NVRAM_BUFFERED);
  11591. }
  11592. }
  11593. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11594. {
  11595. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11596. case FLASH_5752PAGE_SIZE_256:
  11597. tp->nvram_pagesize = 256;
  11598. break;
  11599. case FLASH_5752PAGE_SIZE_512:
  11600. tp->nvram_pagesize = 512;
  11601. break;
  11602. case FLASH_5752PAGE_SIZE_1K:
  11603. tp->nvram_pagesize = 1024;
  11604. break;
  11605. case FLASH_5752PAGE_SIZE_2K:
  11606. tp->nvram_pagesize = 2048;
  11607. break;
  11608. case FLASH_5752PAGE_SIZE_4K:
  11609. tp->nvram_pagesize = 4096;
  11610. break;
  11611. case FLASH_5752PAGE_SIZE_264:
  11612. tp->nvram_pagesize = 264;
  11613. break;
  11614. case FLASH_5752PAGE_SIZE_528:
  11615. tp->nvram_pagesize = 528;
  11616. break;
  11617. }
  11618. }
  11619. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11620. {
  11621. u32 nvcfg1;
  11622. nvcfg1 = tr32(NVRAM_CFG1);
  11623. /* NVRAM protection for TPM */
  11624. if (nvcfg1 & (1 << 27))
  11625. tg3_flag_set(tp, PROTECTED_NVRAM);
  11626. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11627. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11628. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11629. tp->nvram_jedecnum = JEDEC_ATMEL;
  11630. tg3_flag_set(tp, NVRAM_BUFFERED);
  11631. break;
  11632. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11633. tp->nvram_jedecnum = JEDEC_ATMEL;
  11634. tg3_flag_set(tp, NVRAM_BUFFERED);
  11635. tg3_flag_set(tp, FLASH);
  11636. break;
  11637. case FLASH_5752VENDOR_ST_M45PE10:
  11638. case FLASH_5752VENDOR_ST_M45PE20:
  11639. case FLASH_5752VENDOR_ST_M45PE40:
  11640. tp->nvram_jedecnum = JEDEC_ST;
  11641. tg3_flag_set(tp, NVRAM_BUFFERED);
  11642. tg3_flag_set(tp, FLASH);
  11643. break;
  11644. }
  11645. if (tg3_flag(tp, FLASH)) {
  11646. tg3_nvram_get_pagesize(tp, nvcfg1);
  11647. } else {
  11648. /* For eeprom, set pagesize to maximum eeprom size */
  11649. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11650. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11651. tw32(NVRAM_CFG1, nvcfg1);
  11652. }
  11653. }
  11654. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11655. {
  11656. u32 nvcfg1, protect = 0;
  11657. nvcfg1 = tr32(NVRAM_CFG1);
  11658. /* NVRAM protection for TPM */
  11659. if (nvcfg1 & (1 << 27)) {
  11660. tg3_flag_set(tp, PROTECTED_NVRAM);
  11661. protect = 1;
  11662. }
  11663. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11664. switch (nvcfg1) {
  11665. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11666. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11667. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11668. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11669. tp->nvram_jedecnum = JEDEC_ATMEL;
  11670. tg3_flag_set(tp, NVRAM_BUFFERED);
  11671. tg3_flag_set(tp, FLASH);
  11672. tp->nvram_pagesize = 264;
  11673. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11674. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11675. tp->nvram_size = (protect ? 0x3e200 :
  11676. TG3_NVRAM_SIZE_512KB);
  11677. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11678. tp->nvram_size = (protect ? 0x1f200 :
  11679. TG3_NVRAM_SIZE_256KB);
  11680. else
  11681. tp->nvram_size = (protect ? 0x1f200 :
  11682. TG3_NVRAM_SIZE_128KB);
  11683. break;
  11684. case FLASH_5752VENDOR_ST_M45PE10:
  11685. case FLASH_5752VENDOR_ST_M45PE20:
  11686. case FLASH_5752VENDOR_ST_M45PE40:
  11687. tp->nvram_jedecnum = JEDEC_ST;
  11688. tg3_flag_set(tp, NVRAM_BUFFERED);
  11689. tg3_flag_set(tp, FLASH);
  11690. tp->nvram_pagesize = 256;
  11691. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11692. tp->nvram_size = (protect ?
  11693. TG3_NVRAM_SIZE_64KB :
  11694. TG3_NVRAM_SIZE_128KB);
  11695. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11696. tp->nvram_size = (protect ?
  11697. TG3_NVRAM_SIZE_64KB :
  11698. TG3_NVRAM_SIZE_256KB);
  11699. else
  11700. tp->nvram_size = (protect ?
  11701. TG3_NVRAM_SIZE_128KB :
  11702. TG3_NVRAM_SIZE_512KB);
  11703. break;
  11704. }
  11705. }
  11706. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11707. {
  11708. u32 nvcfg1;
  11709. nvcfg1 = tr32(NVRAM_CFG1);
  11710. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11711. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11712. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11713. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11714. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11715. tp->nvram_jedecnum = JEDEC_ATMEL;
  11716. tg3_flag_set(tp, NVRAM_BUFFERED);
  11717. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11718. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11719. tw32(NVRAM_CFG1, nvcfg1);
  11720. break;
  11721. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11722. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11723. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11724. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11725. tp->nvram_jedecnum = JEDEC_ATMEL;
  11726. tg3_flag_set(tp, NVRAM_BUFFERED);
  11727. tg3_flag_set(tp, FLASH);
  11728. tp->nvram_pagesize = 264;
  11729. break;
  11730. case FLASH_5752VENDOR_ST_M45PE10:
  11731. case FLASH_5752VENDOR_ST_M45PE20:
  11732. case FLASH_5752VENDOR_ST_M45PE40:
  11733. tp->nvram_jedecnum = JEDEC_ST;
  11734. tg3_flag_set(tp, NVRAM_BUFFERED);
  11735. tg3_flag_set(tp, FLASH);
  11736. tp->nvram_pagesize = 256;
  11737. break;
  11738. }
  11739. }
  11740. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11741. {
  11742. u32 nvcfg1, protect = 0;
  11743. nvcfg1 = tr32(NVRAM_CFG1);
  11744. /* NVRAM protection for TPM */
  11745. if (nvcfg1 & (1 << 27)) {
  11746. tg3_flag_set(tp, PROTECTED_NVRAM);
  11747. protect = 1;
  11748. }
  11749. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11750. switch (nvcfg1) {
  11751. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11752. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11753. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11754. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11755. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11756. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11757. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11758. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11759. tp->nvram_jedecnum = JEDEC_ATMEL;
  11760. tg3_flag_set(tp, NVRAM_BUFFERED);
  11761. tg3_flag_set(tp, FLASH);
  11762. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11763. tp->nvram_pagesize = 256;
  11764. break;
  11765. case FLASH_5761VENDOR_ST_A_M45PE20:
  11766. case FLASH_5761VENDOR_ST_A_M45PE40:
  11767. case FLASH_5761VENDOR_ST_A_M45PE80:
  11768. case FLASH_5761VENDOR_ST_A_M45PE16:
  11769. case FLASH_5761VENDOR_ST_M_M45PE20:
  11770. case FLASH_5761VENDOR_ST_M_M45PE40:
  11771. case FLASH_5761VENDOR_ST_M_M45PE80:
  11772. case FLASH_5761VENDOR_ST_M_M45PE16:
  11773. tp->nvram_jedecnum = JEDEC_ST;
  11774. tg3_flag_set(tp, NVRAM_BUFFERED);
  11775. tg3_flag_set(tp, FLASH);
  11776. tp->nvram_pagesize = 256;
  11777. break;
  11778. }
  11779. if (protect) {
  11780. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11781. } else {
  11782. switch (nvcfg1) {
  11783. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11784. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11785. case FLASH_5761VENDOR_ST_A_M45PE16:
  11786. case FLASH_5761VENDOR_ST_M_M45PE16:
  11787. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11788. break;
  11789. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11790. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11791. case FLASH_5761VENDOR_ST_A_M45PE80:
  11792. case FLASH_5761VENDOR_ST_M_M45PE80:
  11793. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11794. break;
  11795. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11796. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11797. case FLASH_5761VENDOR_ST_A_M45PE40:
  11798. case FLASH_5761VENDOR_ST_M_M45PE40:
  11799. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11800. break;
  11801. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11802. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11803. case FLASH_5761VENDOR_ST_A_M45PE20:
  11804. case FLASH_5761VENDOR_ST_M_M45PE20:
  11805. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11806. break;
  11807. }
  11808. }
  11809. }
  11810. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11811. {
  11812. tp->nvram_jedecnum = JEDEC_ATMEL;
  11813. tg3_flag_set(tp, NVRAM_BUFFERED);
  11814. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11815. }
  11816. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11817. {
  11818. u32 nvcfg1;
  11819. nvcfg1 = tr32(NVRAM_CFG1);
  11820. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11821. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11822. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11823. tp->nvram_jedecnum = JEDEC_ATMEL;
  11824. tg3_flag_set(tp, NVRAM_BUFFERED);
  11825. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11826. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11827. tw32(NVRAM_CFG1, nvcfg1);
  11828. return;
  11829. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11830. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11831. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11832. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11833. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11834. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11835. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11836. tp->nvram_jedecnum = JEDEC_ATMEL;
  11837. tg3_flag_set(tp, NVRAM_BUFFERED);
  11838. tg3_flag_set(tp, FLASH);
  11839. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11840. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11841. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11842. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11843. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11844. break;
  11845. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11846. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11847. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11848. break;
  11849. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11850. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11851. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11852. break;
  11853. }
  11854. break;
  11855. case FLASH_5752VENDOR_ST_M45PE10:
  11856. case FLASH_5752VENDOR_ST_M45PE20:
  11857. case FLASH_5752VENDOR_ST_M45PE40:
  11858. tp->nvram_jedecnum = JEDEC_ST;
  11859. tg3_flag_set(tp, NVRAM_BUFFERED);
  11860. tg3_flag_set(tp, FLASH);
  11861. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11862. case FLASH_5752VENDOR_ST_M45PE10:
  11863. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11864. break;
  11865. case FLASH_5752VENDOR_ST_M45PE20:
  11866. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11867. break;
  11868. case FLASH_5752VENDOR_ST_M45PE40:
  11869. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11870. break;
  11871. }
  11872. break;
  11873. default:
  11874. tg3_flag_set(tp, NO_NVRAM);
  11875. return;
  11876. }
  11877. tg3_nvram_get_pagesize(tp, nvcfg1);
  11878. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11879. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11880. }
  11881. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11882. {
  11883. u32 nvcfg1;
  11884. nvcfg1 = tr32(NVRAM_CFG1);
  11885. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11886. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11887. case FLASH_5717VENDOR_MICRO_EEPROM:
  11888. tp->nvram_jedecnum = JEDEC_ATMEL;
  11889. tg3_flag_set(tp, NVRAM_BUFFERED);
  11890. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11891. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11892. tw32(NVRAM_CFG1, nvcfg1);
  11893. return;
  11894. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11895. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11896. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11897. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11898. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11899. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11900. case FLASH_5717VENDOR_ATMEL_45USPT:
  11901. tp->nvram_jedecnum = JEDEC_ATMEL;
  11902. tg3_flag_set(tp, NVRAM_BUFFERED);
  11903. tg3_flag_set(tp, FLASH);
  11904. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11905. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11906. /* Detect size with tg3_nvram_get_size() */
  11907. break;
  11908. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11909. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11910. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11911. break;
  11912. default:
  11913. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11914. break;
  11915. }
  11916. break;
  11917. case FLASH_5717VENDOR_ST_M_M25PE10:
  11918. case FLASH_5717VENDOR_ST_A_M25PE10:
  11919. case FLASH_5717VENDOR_ST_M_M45PE10:
  11920. case FLASH_5717VENDOR_ST_A_M45PE10:
  11921. case FLASH_5717VENDOR_ST_M_M25PE20:
  11922. case FLASH_5717VENDOR_ST_A_M25PE20:
  11923. case FLASH_5717VENDOR_ST_M_M45PE20:
  11924. case FLASH_5717VENDOR_ST_A_M45PE20:
  11925. case FLASH_5717VENDOR_ST_25USPT:
  11926. case FLASH_5717VENDOR_ST_45USPT:
  11927. tp->nvram_jedecnum = JEDEC_ST;
  11928. tg3_flag_set(tp, NVRAM_BUFFERED);
  11929. tg3_flag_set(tp, FLASH);
  11930. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11931. case FLASH_5717VENDOR_ST_M_M25PE20:
  11932. case FLASH_5717VENDOR_ST_M_M45PE20:
  11933. /* Detect size with tg3_nvram_get_size() */
  11934. break;
  11935. case FLASH_5717VENDOR_ST_A_M25PE20:
  11936. case FLASH_5717VENDOR_ST_A_M45PE20:
  11937. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11938. break;
  11939. default:
  11940. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11941. break;
  11942. }
  11943. break;
  11944. default:
  11945. tg3_flag_set(tp, NO_NVRAM);
  11946. return;
  11947. }
  11948. tg3_nvram_get_pagesize(tp, nvcfg1);
  11949. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11950. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11951. }
  11952. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11953. {
  11954. u32 nvcfg1, nvmpinstrp;
  11955. nvcfg1 = tr32(NVRAM_CFG1);
  11956. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11957. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11958. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11959. tg3_flag_set(tp, NO_NVRAM);
  11960. return;
  11961. }
  11962. switch (nvmpinstrp) {
  11963. case FLASH_5762_EEPROM_HD:
  11964. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11965. break;
  11966. case FLASH_5762_EEPROM_LD:
  11967. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11968. break;
  11969. case FLASH_5720VENDOR_M_ST_M45PE20:
  11970. /* This pinstrap supports multiple sizes, so force it
  11971. * to read the actual size from location 0xf0.
  11972. */
  11973. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11974. break;
  11975. }
  11976. }
  11977. switch (nvmpinstrp) {
  11978. case FLASH_5720_EEPROM_HD:
  11979. case FLASH_5720_EEPROM_LD:
  11980. tp->nvram_jedecnum = JEDEC_ATMEL;
  11981. tg3_flag_set(tp, NVRAM_BUFFERED);
  11982. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11983. tw32(NVRAM_CFG1, nvcfg1);
  11984. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11985. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11986. else
  11987. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11988. return;
  11989. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11990. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11991. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11992. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11993. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11994. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11995. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11996. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11997. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11998. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11999. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12000. case FLASH_5720VENDOR_ATMEL_45USPT:
  12001. tp->nvram_jedecnum = JEDEC_ATMEL;
  12002. tg3_flag_set(tp, NVRAM_BUFFERED);
  12003. tg3_flag_set(tp, FLASH);
  12004. switch (nvmpinstrp) {
  12005. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12006. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12007. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12008. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12009. break;
  12010. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12011. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12012. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12013. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12014. break;
  12015. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12016. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12017. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12018. break;
  12019. default:
  12020. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12021. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12022. break;
  12023. }
  12024. break;
  12025. case FLASH_5720VENDOR_M_ST_M25PE10:
  12026. case FLASH_5720VENDOR_M_ST_M45PE10:
  12027. case FLASH_5720VENDOR_A_ST_M25PE10:
  12028. case FLASH_5720VENDOR_A_ST_M45PE10:
  12029. case FLASH_5720VENDOR_M_ST_M25PE20:
  12030. case FLASH_5720VENDOR_M_ST_M45PE20:
  12031. case FLASH_5720VENDOR_A_ST_M25PE20:
  12032. case FLASH_5720VENDOR_A_ST_M45PE20:
  12033. case FLASH_5720VENDOR_M_ST_M25PE40:
  12034. case FLASH_5720VENDOR_M_ST_M45PE40:
  12035. case FLASH_5720VENDOR_A_ST_M25PE40:
  12036. case FLASH_5720VENDOR_A_ST_M45PE40:
  12037. case FLASH_5720VENDOR_M_ST_M25PE80:
  12038. case FLASH_5720VENDOR_M_ST_M45PE80:
  12039. case FLASH_5720VENDOR_A_ST_M25PE80:
  12040. case FLASH_5720VENDOR_A_ST_M45PE80:
  12041. case FLASH_5720VENDOR_ST_25USPT:
  12042. case FLASH_5720VENDOR_ST_45USPT:
  12043. tp->nvram_jedecnum = JEDEC_ST;
  12044. tg3_flag_set(tp, NVRAM_BUFFERED);
  12045. tg3_flag_set(tp, FLASH);
  12046. switch (nvmpinstrp) {
  12047. case FLASH_5720VENDOR_M_ST_M25PE20:
  12048. case FLASH_5720VENDOR_M_ST_M45PE20:
  12049. case FLASH_5720VENDOR_A_ST_M25PE20:
  12050. case FLASH_5720VENDOR_A_ST_M45PE20:
  12051. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12052. break;
  12053. case FLASH_5720VENDOR_M_ST_M25PE40:
  12054. case FLASH_5720VENDOR_M_ST_M45PE40:
  12055. case FLASH_5720VENDOR_A_ST_M25PE40:
  12056. case FLASH_5720VENDOR_A_ST_M45PE40:
  12057. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12058. break;
  12059. case FLASH_5720VENDOR_M_ST_M25PE80:
  12060. case FLASH_5720VENDOR_M_ST_M45PE80:
  12061. case FLASH_5720VENDOR_A_ST_M25PE80:
  12062. case FLASH_5720VENDOR_A_ST_M45PE80:
  12063. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12064. break;
  12065. default:
  12066. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12067. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12068. break;
  12069. }
  12070. break;
  12071. default:
  12072. tg3_flag_set(tp, NO_NVRAM);
  12073. return;
  12074. }
  12075. tg3_nvram_get_pagesize(tp, nvcfg1);
  12076. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12077. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12078. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12079. u32 val;
  12080. if (tg3_nvram_read(tp, 0, &val))
  12081. return;
  12082. if (val != TG3_EEPROM_MAGIC &&
  12083. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12084. tg3_flag_set(tp, NO_NVRAM);
  12085. }
  12086. }
  12087. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12088. static void tg3_nvram_init(struct tg3 *tp)
  12089. {
  12090. if (tg3_flag(tp, IS_SSB_CORE)) {
  12091. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12092. tg3_flag_clear(tp, NVRAM);
  12093. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12094. tg3_flag_set(tp, NO_NVRAM);
  12095. return;
  12096. }
  12097. tw32_f(GRC_EEPROM_ADDR,
  12098. (EEPROM_ADDR_FSM_RESET |
  12099. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12100. EEPROM_ADDR_CLKPERD_SHIFT)));
  12101. msleep(1);
  12102. /* Enable seeprom accesses. */
  12103. tw32_f(GRC_LOCAL_CTRL,
  12104. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12105. udelay(100);
  12106. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12107. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12108. tg3_flag_set(tp, NVRAM);
  12109. if (tg3_nvram_lock(tp)) {
  12110. netdev_warn(tp->dev,
  12111. "Cannot get nvram lock, %s failed\n",
  12112. __func__);
  12113. return;
  12114. }
  12115. tg3_enable_nvram_access(tp);
  12116. tp->nvram_size = 0;
  12117. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12118. tg3_get_5752_nvram_info(tp);
  12119. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12120. tg3_get_5755_nvram_info(tp);
  12121. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12122. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12123. tg3_asic_rev(tp) == ASIC_REV_5785)
  12124. tg3_get_5787_nvram_info(tp);
  12125. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12126. tg3_get_5761_nvram_info(tp);
  12127. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12128. tg3_get_5906_nvram_info(tp);
  12129. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12130. tg3_flag(tp, 57765_CLASS))
  12131. tg3_get_57780_nvram_info(tp);
  12132. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12133. tg3_asic_rev(tp) == ASIC_REV_5719)
  12134. tg3_get_5717_nvram_info(tp);
  12135. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12136. tg3_asic_rev(tp) == ASIC_REV_5762)
  12137. tg3_get_5720_nvram_info(tp);
  12138. else
  12139. tg3_get_nvram_info(tp);
  12140. if (tp->nvram_size == 0)
  12141. tg3_get_nvram_size(tp);
  12142. tg3_disable_nvram_access(tp);
  12143. tg3_nvram_unlock(tp);
  12144. } else {
  12145. tg3_flag_clear(tp, NVRAM);
  12146. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12147. tg3_get_eeprom_size(tp);
  12148. }
  12149. }
  12150. struct subsys_tbl_ent {
  12151. u16 subsys_vendor, subsys_devid;
  12152. u32 phy_id;
  12153. };
  12154. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12155. /* Broadcom boards. */
  12156. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12157. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12158. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12159. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12160. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12161. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12162. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12163. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12164. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12165. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12166. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12167. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12168. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12169. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12170. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12171. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12172. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12173. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12174. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12175. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12176. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12177. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12178. /* 3com boards. */
  12179. { TG3PCI_SUBVENDOR_ID_3COM,
  12180. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12181. { TG3PCI_SUBVENDOR_ID_3COM,
  12182. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12183. { TG3PCI_SUBVENDOR_ID_3COM,
  12184. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12185. { TG3PCI_SUBVENDOR_ID_3COM,
  12186. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12187. { TG3PCI_SUBVENDOR_ID_3COM,
  12188. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12189. /* DELL boards. */
  12190. { TG3PCI_SUBVENDOR_ID_DELL,
  12191. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12192. { TG3PCI_SUBVENDOR_ID_DELL,
  12193. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12194. { TG3PCI_SUBVENDOR_ID_DELL,
  12195. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12196. { TG3PCI_SUBVENDOR_ID_DELL,
  12197. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12198. /* Compaq boards. */
  12199. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12200. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12201. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12202. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12203. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12204. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12205. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12206. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12207. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12208. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12209. /* IBM boards. */
  12210. { TG3PCI_SUBVENDOR_ID_IBM,
  12211. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12212. };
  12213. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12214. {
  12215. int i;
  12216. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12217. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12218. tp->pdev->subsystem_vendor) &&
  12219. (subsys_id_to_phy_id[i].subsys_devid ==
  12220. tp->pdev->subsystem_device))
  12221. return &subsys_id_to_phy_id[i];
  12222. }
  12223. return NULL;
  12224. }
  12225. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12226. {
  12227. u32 val;
  12228. tp->phy_id = TG3_PHY_ID_INVALID;
  12229. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12230. /* Assume an onboard device and WOL capable by default. */
  12231. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12232. tg3_flag_set(tp, WOL_CAP);
  12233. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12234. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12235. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12236. tg3_flag_set(tp, IS_NIC);
  12237. }
  12238. val = tr32(VCPU_CFGSHDW);
  12239. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12240. tg3_flag_set(tp, ASPM_WORKAROUND);
  12241. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12242. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12243. tg3_flag_set(tp, WOL_ENABLE);
  12244. device_set_wakeup_enable(&tp->pdev->dev, true);
  12245. }
  12246. goto done;
  12247. }
  12248. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12249. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12250. u32 nic_cfg, led_cfg;
  12251. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12252. int eeprom_phy_serdes = 0;
  12253. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12254. tp->nic_sram_data_cfg = nic_cfg;
  12255. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12256. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12257. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12258. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12259. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12260. (ver > 0) && (ver < 0x100))
  12261. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12262. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12263. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12264. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12265. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12266. eeprom_phy_serdes = 1;
  12267. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12268. if (nic_phy_id != 0) {
  12269. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12270. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12271. eeprom_phy_id = (id1 >> 16) << 10;
  12272. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12273. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12274. } else
  12275. eeprom_phy_id = 0;
  12276. tp->phy_id = eeprom_phy_id;
  12277. if (eeprom_phy_serdes) {
  12278. if (!tg3_flag(tp, 5705_PLUS))
  12279. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12280. else
  12281. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12282. }
  12283. if (tg3_flag(tp, 5750_PLUS))
  12284. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12285. SHASTA_EXT_LED_MODE_MASK);
  12286. else
  12287. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12288. switch (led_cfg) {
  12289. default:
  12290. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12291. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12292. break;
  12293. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12294. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12295. break;
  12296. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12297. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12298. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12299. * read on some older 5700/5701 bootcode.
  12300. */
  12301. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12302. tg3_asic_rev(tp) == ASIC_REV_5701)
  12303. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12304. break;
  12305. case SHASTA_EXT_LED_SHARED:
  12306. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12307. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12308. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12309. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12310. LED_CTRL_MODE_PHY_2);
  12311. break;
  12312. case SHASTA_EXT_LED_MAC:
  12313. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12314. break;
  12315. case SHASTA_EXT_LED_COMBO:
  12316. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12317. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12318. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12319. LED_CTRL_MODE_PHY_2);
  12320. break;
  12321. }
  12322. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12323. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12324. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12325. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12326. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12327. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12328. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12329. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12330. if ((tp->pdev->subsystem_vendor ==
  12331. PCI_VENDOR_ID_ARIMA) &&
  12332. (tp->pdev->subsystem_device == 0x205a ||
  12333. tp->pdev->subsystem_device == 0x2063))
  12334. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12335. } else {
  12336. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12337. tg3_flag_set(tp, IS_NIC);
  12338. }
  12339. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12340. tg3_flag_set(tp, ENABLE_ASF);
  12341. if (tg3_flag(tp, 5750_PLUS))
  12342. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12343. }
  12344. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12345. tg3_flag(tp, 5750_PLUS))
  12346. tg3_flag_set(tp, ENABLE_APE);
  12347. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12348. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12349. tg3_flag_clear(tp, WOL_CAP);
  12350. if (tg3_flag(tp, WOL_CAP) &&
  12351. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12352. tg3_flag_set(tp, WOL_ENABLE);
  12353. device_set_wakeup_enable(&tp->pdev->dev, true);
  12354. }
  12355. if (cfg2 & (1 << 17))
  12356. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12357. /* serdes signal pre-emphasis in register 0x590 set by */
  12358. /* bootcode if bit 18 is set */
  12359. if (cfg2 & (1 << 18))
  12360. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12361. if ((tg3_flag(tp, 57765_PLUS) ||
  12362. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12363. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12364. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12365. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12366. if (tg3_flag(tp, PCI_EXPRESS)) {
  12367. u32 cfg3;
  12368. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12369. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12370. !tg3_flag(tp, 57765_PLUS) &&
  12371. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12372. tg3_flag_set(tp, ASPM_WORKAROUND);
  12373. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12374. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12375. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12376. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12377. }
  12378. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12379. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12380. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12381. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12382. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12383. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12384. }
  12385. done:
  12386. if (tg3_flag(tp, WOL_CAP))
  12387. device_set_wakeup_enable(&tp->pdev->dev,
  12388. tg3_flag(tp, WOL_ENABLE));
  12389. else
  12390. device_set_wakeup_capable(&tp->pdev->dev, false);
  12391. }
  12392. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12393. {
  12394. int i, err;
  12395. u32 val2, off = offset * 8;
  12396. err = tg3_nvram_lock(tp);
  12397. if (err)
  12398. return err;
  12399. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12400. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12401. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12402. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12403. udelay(10);
  12404. for (i = 0; i < 100; i++) {
  12405. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12406. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12407. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12408. break;
  12409. }
  12410. udelay(10);
  12411. }
  12412. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12413. tg3_nvram_unlock(tp);
  12414. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12415. return 0;
  12416. return -EBUSY;
  12417. }
  12418. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12419. {
  12420. int i;
  12421. u32 val;
  12422. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12423. tw32(OTP_CTRL, cmd);
  12424. /* Wait for up to 1 ms for command to execute. */
  12425. for (i = 0; i < 100; i++) {
  12426. val = tr32(OTP_STATUS);
  12427. if (val & OTP_STATUS_CMD_DONE)
  12428. break;
  12429. udelay(10);
  12430. }
  12431. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12432. }
  12433. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12434. * configuration is a 32-bit value that straddles the alignment boundary.
  12435. * We do two 32-bit reads and then shift and merge the results.
  12436. */
  12437. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12438. {
  12439. u32 bhalf_otp, thalf_otp;
  12440. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12441. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12442. return 0;
  12443. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12444. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12445. return 0;
  12446. thalf_otp = tr32(OTP_READ_DATA);
  12447. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12448. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12449. return 0;
  12450. bhalf_otp = tr32(OTP_READ_DATA);
  12451. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12452. }
  12453. static void tg3_phy_init_link_config(struct tg3 *tp)
  12454. {
  12455. u32 adv = ADVERTISED_Autoneg;
  12456. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12457. adv |= ADVERTISED_1000baseT_Half |
  12458. ADVERTISED_1000baseT_Full;
  12459. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12460. adv |= ADVERTISED_100baseT_Half |
  12461. ADVERTISED_100baseT_Full |
  12462. ADVERTISED_10baseT_Half |
  12463. ADVERTISED_10baseT_Full |
  12464. ADVERTISED_TP;
  12465. else
  12466. adv |= ADVERTISED_FIBRE;
  12467. tp->link_config.advertising = adv;
  12468. tp->link_config.speed = SPEED_UNKNOWN;
  12469. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12470. tp->link_config.autoneg = AUTONEG_ENABLE;
  12471. tp->link_config.active_speed = SPEED_UNKNOWN;
  12472. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12473. tp->old_link = -1;
  12474. }
  12475. static int tg3_phy_probe(struct tg3 *tp)
  12476. {
  12477. u32 hw_phy_id_1, hw_phy_id_2;
  12478. u32 hw_phy_id, hw_phy_id_masked;
  12479. int err;
  12480. /* flow control autonegotiation is default behavior */
  12481. tg3_flag_set(tp, PAUSE_AUTONEG);
  12482. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12483. if (tg3_flag(tp, ENABLE_APE)) {
  12484. switch (tp->pci_fn) {
  12485. case 0:
  12486. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12487. break;
  12488. case 1:
  12489. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12490. break;
  12491. case 2:
  12492. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12493. break;
  12494. case 3:
  12495. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12496. break;
  12497. }
  12498. }
  12499. if (!tg3_flag(tp, ENABLE_ASF) &&
  12500. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12501. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12502. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12503. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12504. if (tg3_flag(tp, USE_PHYLIB))
  12505. return tg3_phy_init(tp);
  12506. /* Reading the PHY ID register can conflict with ASF
  12507. * firmware access to the PHY hardware.
  12508. */
  12509. err = 0;
  12510. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12511. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12512. } else {
  12513. /* Now read the physical PHY_ID from the chip and verify
  12514. * that it is sane. If it doesn't look good, we fall back
  12515. * to either the hard-coded table based PHY_ID and failing
  12516. * that the value found in the eeprom area.
  12517. */
  12518. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12519. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12520. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12521. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12522. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12523. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12524. }
  12525. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12526. tp->phy_id = hw_phy_id;
  12527. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12528. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12529. else
  12530. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12531. } else {
  12532. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12533. /* Do nothing, phy ID already set up in
  12534. * tg3_get_eeprom_hw_cfg().
  12535. */
  12536. } else {
  12537. struct subsys_tbl_ent *p;
  12538. /* No eeprom signature? Try the hardcoded
  12539. * subsys device table.
  12540. */
  12541. p = tg3_lookup_by_subsys(tp);
  12542. if (p) {
  12543. tp->phy_id = p->phy_id;
  12544. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12545. /* For now we saw the IDs 0xbc050cd0,
  12546. * 0xbc050f80 and 0xbc050c30 on devices
  12547. * connected to an BCM4785 and there are
  12548. * probably more. Just assume that the phy is
  12549. * supported when it is connected to a SSB core
  12550. * for now.
  12551. */
  12552. return -ENODEV;
  12553. }
  12554. if (!tp->phy_id ||
  12555. tp->phy_id == TG3_PHY_ID_BCM8002)
  12556. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12557. }
  12558. }
  12559. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12560. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12561. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12562. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12563. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12564. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12565. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12566. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12567. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12568. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12569. tp->eee.supported = SUPPORTED_100baseT_Full |
  12570. SUPPORTED_1000baseT_Full;
  12571. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12572. ADVERTISED_1000baseT_Full;
  12573. tp->eee.eee_enabled = 1;
  12574. tp->eee.tx_lpi_enabled = 1;
  12575. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12576. }
  12577. tg3_phy_init_link_config(tp);
  12578. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12579. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12580. !tg3_flag(tp, ENABLE_APE) &&
  12581. !tg3_flag(tp, ENABLE_ASF)) {
  12582. u32 bmsr, dummy;
  12583. tg3_readphy(tp, MII_BMSR, &bmsr);
  12584. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12585. (bmsr & BMSR_LSTATUS))
  12586. goto skip_phy_reset;
  12587. err = tg3_phy_reset(tp);
  12588. if (err)
  12589. return err;
  12590. tg3_phy_set_wirespeed(tp);
  12591. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12592. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12593. tp->link_config.flowctrl);
  12594. tg3_writephy(tp, MII_BMCR,
  12595. BMCR_ANENABLE | BMCR_ANRESTART);
  12596. }
  12597. }
  12598. skip_phy_reset:
  12599. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12600. err = tg3_init_5401phy_dsp(tp);
  12601. if (err)
  12602. return err;
  12603. err = tg3_init_5401phy_dsp(tp);
  12604. }
  12605. return err;
  12606. }
  12607. static void tg3_read_vpd(struct tg3 *tp)
  12608. {
  12609. u8 *vpd_data;
  12610. unsigned int block_end, rosize, len;
  12611. u32 vpdlen;
  12612. int j, i = 0;
  12613. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12614. if (!vpd_data)
  12615. goto out_no_vpd;
  12616. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12617. if (i < 0)
  12618. goto out_not_found;
  12619. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12620. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12621. i += PCI_VPD_LRDT_TAG_SIZE;
  12622. if (block_end > vpdlen)
  12623. goto out_not_found;
  12624. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12625. PCI_VPD_RO_KEYWORD_MFR_ID);
  12626. if (j > 0) {
  12627. len = pci_vpd_info_field_size(&vpd_data[j]);
  12628. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12629. if (j + len > block_end || len != 4 ||
  12630. memcmp(&vpd_data[j], "1028", 4))
  12631. goto partno;
  12632. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12633. PCI_VPD_RO_KEYWORD_VENDOR0);
  12634. if (j < 0)
  12635. goto partno;
  12636. len = pci_vpd_info_field_size(&vpd_data[j]);
  12637. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12638. if (j + len > block_end)
  12639. goto partno;
  12640. if (len >= sizeof(tp->fw_ver))
  12641. len = sizeof(tp->fw_ver) - 1;
  12642. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12643. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12644. &vpd_data[j]);
  12645. }
  12646. partno:
  12647. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12648. PCI_VPD_RO_KEYWORD_PARTNO);
  12649. if (i < 0)
  12650. goto out_not_found;
  12651. len = pci_vpd_info_field_size(&vpd_data[i]);
  12652. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12653. if (len > TG3_BPN_SIZE ||
  12654. (len + i) > vpdlen)
  12655. goto out_not_found;
  12656. memcpy(tp->board_part_number, &vpd_data[i], len);
  12657. out_not_found:
  12658. kfree(vpd_data);
  12659. if (tp->board_part_number[0])
  12660. return;
  12661. out_no_vpd:
  12662. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12663. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12664. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12665. strcpy(tp->board_part_number, "BCM5717");
  12666. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12667. strcpy(tp->board_part_number, "BCM5718");
  12668. else
  12669. goto nomatch;
  12670. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12671. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12672. strcpy(tp->board_part_number, "BCM57780");
  12673. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12674. strcpy(tp->board_part_number, "BCM57760");
  12675. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12676. strcpy(tp->board_part_number, "BCM57790");
  12677. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12678. strcpy(tp->board_part_number, "BCM57788");
  12679. else
  12680. goto nomatch;
  12681. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12682. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12683. strcpy(tp->board_part_number, "BCM57761");
  12684. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12685. strcpy(tp->board_part_number, "BCM57765");
  12686. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12687. strcpy(tp->board_part_number, "BCM57781");
  12688. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12689. strcpy(tp->board_part_number, "BCM57785");
  12690. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12691. strcpy(tp->board_part_number, "BCM57791");
  12692. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12693. strcpy(tp->board_part_number, "BCM57795");
  12694. else
  12695. goto nomatch;
  12696. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12697. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12698. strcpy(tp->board_part_number, "BCM57762");
  12699. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12700. strcpy(tp->board_part_number, "BCM57766");
  12701. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12702. strcpy(tp->board_part_number, "BCM57782");
  12703. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12704. strcpy(tp->board_part_number, "BCM57786");
  12705. else
  12706. goto nomatch;
  12707. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12708. strcpy(tp->board_part_number, "BCM95906");
  12709. } else {
  12710. nomatch:
  12711. strcpy(tp->board_part_number, "none");
  12712. }
  12713. }
  12714. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12715. {
  12716. u32 val;
  12717. if (tg3_nvram_read(tp, offset, &val) ||
  12718. (val & 0xfc000000) != 0x0c000000 ||
  12719. tg3_nvram_read(tp, offset + 4, &val) ||
  12720. val != 0)
  12721. return 0;
  12722. return 1;
  12723. }
  12724. static void tg3_read_bc_ver(struct tg3 *tp)
  12725. {
  12726. u32 val, offset, start, ver_offset;
  12727. int i, dst_off;
  12728. bool newver = false;
  12729. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12730. tg3_nvram_read(tp, 0x4, &start))
  12731. return;
  12732. offset = tg3_nvram_logical_addr(tp, offset);
  12733. if (tg3_nvram_read(tp, offset, &val))
  12734. return;
  12735. if ((val & 0xfc000000) == 0x0c000000) {
  12736. if (tg3_nvram_read(tp, offset + 4, &val))
  12737. return;
  12738. if (val == 0)
  12739. newver = true;
  12740. }
  12741. dst_off = strlen(tp->fw_ver);
  12742. if (newver) {
  12743. if (TG3_VER_SIZE - dst_off < 16 ||
  12744. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12745. return;
  12746. offset = offset + ver_offset - start;
  12747. for (i = 0; i < 16; i += 4) {
  12748. __be32 v;
  12749. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12750. return;
  12751. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12752. }
  12753. } else {
  12754. u32 major, minor;
  12755. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12756. return;
  12757. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12758. TG3_NVM_BCVER_MAJSFT;
  12759. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12760. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12761. "v%d.%02d", major, minor);
  12762. }
  12763. }
  12764. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12765. {
  12766. u32 val, major, minor;
  12767. /* Use native endian representation */
  12768. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12769. return;
  12770. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12771. TG3_NVM_HWSB_CFG1_MAJSFT;
  12772. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12773. TG3_NVM_HWSB_CFG1_MINSFT;
  12774. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12775. }
  12776. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12777. {
  12778. u32 offset, major, minor, build;
  12779. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12780. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12781. return;
  12782. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12783. case TG3_EEPROM_SB_REVISION_0:
  12784. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12785. break;
  12786. case TG3_EEPROM_SB_REVISION_2:
  12787. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12788. break;
  12789. case TG3_EEPROM_SB_REVISION_3:
  12790. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12791. break;
  12792. case TG3_EEPROM_SB_REVISION_4:
  12793. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12794. break;
  12795. case TG3_EEPROM_SB_REVISION_5:
  12796. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12797. break;
  12798. case TG3_EEPROM_SB_REVISION_6:
  12799. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12800. break;
  12801. default:
  12802. return;
  12803. }
  12804. if (tg3_nvram_read(tp, offset, &val))
  12805. return;
  12806. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12807. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12808. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12809. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12810. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12811. if (minor > 99 || build > 26)
  12812. return;
  12813. offset = strlen(tp->fw_ver);
  12814. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12815. " v%d.%02d", major, minor);
  12816. if (build > 0) {
  12817. offset = strlen(tp->fw_ver);
  12818. if (offset < TG3_VER_SIZE - 1)
  12819. tp->fw_ver[offset] = 'a' + build - 1;
  12820. }
  12821. }
  12822. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12823. {
  12824. u32 val, offset, start;
  12825. int i, vlen;
  12826. for (offset = TG3_NVM_DIR_START;
  12827. offset < TG3_NVM_DIR_END;
  12828. offset += TG3_NVM_DIRENT_SIZE) {
  12829. if (tg3_nvram_read(tp, offset, &val))
  12830. return;
  12831. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12832. break;
  12833. }
  12834. if (offset == TG3_NVM_DIR_END)
  12835. return;
  12836. if (!tg3_flag(tp, 5705_PLUS))
  12837. start = 0x08000000;
  12838. else if (tg3_nvram_read(tp, offset - 4, &start))
  12839. return;
  12840. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12841. !tg3_fw_img_is_valid(tp, offset) ||
  12842. tg3_nvram_read(tp, offset + 8, &val))
  12843. return;
  12844. offset += val - start;
  12845. vlen = strlen(tp->fw_ver);
  12846. tp->fw_ver[vlen++] = ',';
  12847. tp->fw_ver[vlen++] = ' ';
  12848. for (i = 0; i < 4; i++) {
  12849. __be32 v;
  12850. if (tg3_nvram_read_be32(tp, offset, &v))
  12851. return;
  12852. offset += sizeof(v);
  12853. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12854. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12855. break;
  12856. }
  12857. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12858. vlen += sizeof(v);
  12859. }
  12860. }
  12861. static void tg3_probe_ncsi(struct tg3 *tp)
  12862. {
  12863. u32 apedata;
  12864. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12865. if (apedata != APE_SEG_SIG_MAGIC)
  12866. return;
  12867. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12868. if (!(apedata & APE_FW_STATUS_READY))
  12869. return;
  12870. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12871. tg3_flag_set(tp, APE_HAS_NCSI);
  12872. }
  12873. static void tg3_read_dash_ver(struct tg3 *tp)
  12874. {
  12875. int vlen;
  12876. u32 apedata;
  12877. char *fwtype;
  12878. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12879. if (tg3_flag(tp, APE_HAS_NCSI))
  12880. fwtype = "NCSI";
  12881. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12882. fwtype = "SMASH";
  12883. else
  12884. fwtype = "DASH";
  12885. vlen = strlen(tp->fw_ver);
  12886. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12887. fwtype,
  12888. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12889. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12890. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12891. (apedata & APE_FW_VERSION_BLDMSK));
  12892. }
  12893. static void tg3_read_otp_ver(struct tg3 *tp)
  12894. {
  12895. u32 val, val2;
  12896. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12897. return;
  12898. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12899. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12900. TG3_OTP_MAGIC0_VALID(val)) {
  12901. u64 val64 = (u64) val << 32 | val2;
  12902. u32 ver = 0;
  12903. int i, vlen;
  12904. for (i = 0; i < 7; i++) {
  12905. if ((val64 & 0xff) == 0)
  12906. break;
  12907. ver = val64 & 0xff;
  12908. val64 >>= 8;
  12909. }
  12910. vlen = strlen(tp->fw_ver);
  12911. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12912. }
  12913. }
  12914. static void tg3_read_fw_ver(struct tg3 *tp)
  12915. {
  12916. u32 val;
  12917. bool vpd_vers = false;
  12918. if (tp->fw_ver[0] != 0)
  12919. vpd_vers = true;
  12920. if (tg3_flag(tp, NO_NVRAM)) {
  12921. strcat(tp->fw_ver, "sb");
  12922. tg3_read_otp_ver(tp);
  12923. return;
  12924. }
  12925. if (tg3_nvram_read(tp, 0, &val))
  12926. return;
  12927. if (val == TG3_EEPROM_MAGIC)
  12928. tg3_read_bc_ver(tp);
  12929. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12930. tg3_read_sb_ver(tp, val);
  12931. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12932. tg3_read_hwsb_ver(tp);
  12933. if (tg3_flag(tp, ENABLE_ASF)) {
  12934. if (tg3_flag(tp, ENABLE_APE)) {
  12935. tg3_probe_ncsi(tp);
  12936. if (!vpd_vers)
  12937. tg3_read_dash_ver(tp);
  12938. } else if (!vpd_vers) {
  12939. tg3_read_mgmtfw_ver(tp);
  12940. }
  12941. }
  12942. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12943. }
  12944. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12945. {
  12946. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12947. return TG3_RX_RET_MAX_SIZE_5717;
  12948. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12949. return TG3_RX_RET_MAX_SIZE_5700;
  12950. else
  12951. return TG3_RX_RET_MAX_SIZE_5705;
  12952. }
  12953. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12954. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12955. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12956. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12957. { },
  12958. };
  12959. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12960. {
  12961. struct pci_dev *peer;
  12962. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12963. for (func = 0; func < 8; func++) {
  12964. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12965. if (peer && peer != tp->pdev)
  12966. break;
  12967. pci_dev_put(peer);
  12968. }
  12969. /* 5704 can be configured in single-port mode, set peer to
  12970. * tp->pdev in that case.
  12971. */
  12972. if (!peer) {
  12973. peer = tp->pdev;
  12974. return peer;
  12975. }
  12976. /*
  12977. * We don't need to keep the refcount elevated; there's no way
  12978. * to remove one half of this device without removing the other
  12979. */
  12980. pci_dev_put(peer);
  12981. return peer;
  12982. }
  12983. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12984. {
  12985. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12986. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12987. u32 reg;
  12988. /* All devices that use the alternate
  12989. * ASIC REV location have a CPMU.
  12990. */
  12991. tg3_flag_set(tp, CPMU_PRESENT);
  12992. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12993. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12994. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12995. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12996. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12997. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12998. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12999. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  13000. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13001. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13002. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13003. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13004. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13005. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13006. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13007. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13008. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13009. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13010. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13011. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13012. else
  13013. reg = TG3PCI_PRODID_ASICREV;
  13014. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13015. }
  13016. /* Wrong chip ID in 5752 A0. This code can be removed later
  13017. * as A0 is not in production.
  13018. */
  13019. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13020. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13021. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13022. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13023. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13024. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13025. tg3_asic_rev(tp) == ASIC_REV_5720)
  13026. tg3_flag_set(tp, 5717_PLUS);
  13027. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13028. tg3_asic_rev(tp) == ASIC_REV_57766)
  13029. tg3_flag_set(tp, 57765_CLASS);
  13030. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13031. tg3_asic_rev(tp) == ASIC_REV_5762)
  13032. tg3_flag_set(tp, 57765_PLUS);
  13033. /* Intentionally exclude ASIC_REV_5906 */
  13034. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13035. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13036. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13037. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13038. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13039. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13040. tg3_flag(tp, 57765_PLUS))
  13041. tg3_flag_set(tp, 5755_PLUS);
  13042. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13043. tg3_asic_rev(tp) == ASIC_REV_5714)
  13044. tg3_flag_set(tp, 5780_CLASS);
  13045. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13046. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13047. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13048. tg3_flag(tp, 5755_PLUS) ||
  13049. tg3_flag(tp, 5780_CLASS))
  13050. tg3_flag_set(tp, 5750_PLUS);
  13051. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13052. tg3_flag(tp, 5750_PLUS))
  13053. tg3_flag_set(tp, 5705_PLUS);
  13054. }
  13055. static bool tg3_10_100_only_device(struct tg3 *tp,
  13056. const struct pci_device_id *ent)
  13057. {
  13058. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13059. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13060. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13061. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13062. return true;
  13063. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13064. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13065. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13066. return true;
  13067. } else {
  13068. return true;
  13069. }
  13070. }
  13071. return false;
  13072. }
  13073. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13074. {
  13075. u32 misc_ctrl_reg;
  13076. u32 pci_state_reg, grc_misc_cfg;
  13077. u32 val;
  13078. u16 pci_cmd;
  13079. int err;
  13080. /* Force memory write invalidate off. If we leave it on,
  13081. * then on 5700_BX chips we have to enable a workaround.
  13082. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13083. * to match the cacheline size. The Broadcom driver have this
  13084. * workaround but turns MWI off all the times so never uses
  13085. * it. This seems to suggest that the workaround is insufficient.
  13086. */
  13087. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13088. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13089. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13090. /* Important! -- Make sure register accesses are byteswapped
  13091. * correctly. Also, for those chips that require it, make
  13092. * sure that indirect register accesses are enabled before
  13093. * the first operation.
  13094. */
  13095. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13096. &misc_ctrl_reg);
  13097. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13098. MISC_HOST_CTRL_CHIPREV);
  13099. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13100. tp->misc_host_ctrl);
  13101. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13102. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13103. * we need to disable memory and use config. cycles
  13104. * only to access all registers. The 5702/03 chips
  13105. * can mistakenly decode the special cycles from the
  13106. * ICH chipsets as memory write cycles, causing corruption
  13107. * of register and memory space. Only certain ICH bridges
  13108. * will drive special cycles with non-zero data during the
  13109. * address phase which can fall within the 5703's address
  13110. * range. This is not an ICH bug as the PCI spec allows
  13111. * non-zero address during special cycles. However, only
  13112. * these ICH bridges are known to drive non-zero addresses
  13113. * during special cycles.
  13114. *
  13115. * Since special cycles do not cross PCI bridges, we only
  13116. * enable this workaround if the 5703 is on the secondary
  13117. * bus of these ICH bridges.
  13118. */
  13119. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13120. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13121. static struct tg3_dev_id {
  13122. u32 vendor;
  13123. u32 device;
  13124. u32 rev;
  13125. } ich_chipsets[] = {
  13126. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13127. PCI_ANY_ID },
  13128. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13129. PCI_ANY_ID },
  13130. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13131. 0xa },
  13132. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13133. PCI_ANY_ID },
  13134. { },
  13135. };
  13136. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13137. struct pci_dev *bridge = NULL;
  13138. while (pci_id->vendor != 0) {
  13139. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13140. bridge);
  13141. if (!bridge) {
  13142. pci_id++;
  13143. continue;
  13144. }
  13145. if (pci_id->rev != PCI_ANY_ID) {
  13146. if (bridge->revision > pci_id->rev)
  13147. continue;
  13148. }
  13149. if (bridge->subordinate &&
  13150. (bridge->subordinate->number ==
  13151. tp->pdev->bus->number)) {
  13152. tg3_flag_set(tp, ICH_WORKAROUND);
  13153. pci_dev_put(bridge);
  13154. break;
  13155. }
  13156. }
  13157. }
  13158. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13159. static struct tg3_dev_id {
  13160. u32 vendor;
  13161. u32 device;
  13162. } bridge_chipsets[] = {
  13163. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13164. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13165. { },
  13166. };
  13167. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13168. struct pci_dev *bridge = NULL;
  13169. while (pci_id->vendor != 0) {
  13170. bridge = pci_get_device(pci_id->vendor,
  13171. pci_id->device,
  13172. bridge);
  13173. if (!bridge) {
  13174. pci_id++;
  13175. continue;
  13176. }
  13177. if (bridge->subordinate &&
  13178. (bridge->subordinate->number <=
  13179. tp->pdev->bus->number) &&
  13180. (bridge->subordinate->busn_res.end >=
  13181. tp->pdev->bus->number)) {
  13182. tg3_flag_set(tp, 5701_DMA_BUG);
  13183. pci_dev_put(bridge);
  13184. break;
  13185. }
  13186. }
  13187. }
  13188. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13189. * DMA addresses > 40-bit. This bridge may have other additional
  13190. * 57xx devices behind it in some 4-port NIC designs for example.
  13191. * Any tg3 device found behind the bridge will also need the 40-bit
  13192. * DMA workaround.
  13193. */
  13194. if (tg3_flag(tp, 5780_CLASS)) {
  13195. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13196. tp->msi_cap = tp->pdev->msi_cap;
  13197. } else {
  13198. struct pci_dev *bridge = NULL;
  13199. do {
  13200. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13201. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13202. bridge);
  13203. if (bridge && bridge->subordinate &&
  13204. (bridge->subordinate->number <=
  13205. tp->pdev->bus->number) &&
  13206. (bridge->subordinate->busn_res.end >=
  13207. tp->pdev->bus->number)) {
  13208. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13209. pci_dev_put(bridge);
  13210. break;
  13211. }
  13212. } while (bridge);
  13213. }
  13214. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13215. tg3_asic_rev(tp) == ASIC_REV_5714)
  13216. tp->pdev_peer = tg3_find_peer(tp);
  13217. /* Determine TSO capabilities */
  13218. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13219. ; /* Do nothing. HW bug. */
  13220. else if (tg3_flag(tp, 57765_PLUS))
  13221. tg3_flag_set(tp, HW_TSO_3);
  13222. else if (tg3_flag(tp, 5755_PLUS) ||
  13223. tg3_asic_rev(tp) == ASIC_REV_5906)
  13224. tg3_flag_set(tp, HW_TSO_2);
  13225. else if (tg3_flag(tp, 5750_PLUS)) {
  13226. tg3_flag_set(tp, HW_TSO_1);
  13227. tg3_flag_set(tp, TSO_BUG);
  13228. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13229. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13230. tg3_flag_clear(tp, TSO_BUG);
  13231. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13232. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13233. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13234. tg3_flag_set(tp, FW_TSO);
  13235. tg3_flag_set(tp, TSO_BUG);
  13236. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13237. tp->fw_needed = FIRMWARE_TG3TSO5;
  13238. else
  13239. tp->fw_needed = FIRMWARE_TG3TSO;
  13240. }
  13241. /* Selectively allow TSO based on operating conditions */
  13242. if (tg3_flag(tp, HW_TSO_1) ||
  13243. tg3_flag(tp, HW_TSO_2) ||
  13244. tg3_flag(tp, HW_TSO_3) ||
  13245. tg3_flag(tp, FW_TSO)) {
  13246. /* For firmware TSO, assume ASF is disabled.
  13247. * We'll disable TSO later if we discover ASF
  13248. * is enabled in tg3_get_eeprom_hw_cfg().
  13249. */
  13250. tg3_flag_set(tp, TSO_CAPABLE);
  13251. } else {
  13252. tg3_flag_clear(tp, TSO_CAPABLE);
  13253. tg3_flag_clear(tp, TSO_BUG);
  13254. tp->fw_needed = NULL;
  13255. }
  13256. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13257. tp->fw_needed = FIRMWARE_TG3;
  13258. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13259. tp->fw_needed = FIRMWARE_TG357766;
  13260. tp->irq_max = 1;
  13261. if (tg3_flag(tp, 5750_PLUS)) {
  13262. tg3_flag_set(tp, SUPPORT_MSI);
  13263. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13264. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13265. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13266. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13267. tp->pdev_peer == tp->pdev))
  13268. tg3_flag_clear(tp, SUPPORT_MSI);
  13269. if (tg3_flag(tp, 5755_PLUS) ||
  13270. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13271. tg3_flag_set(tp, 1SHOT_MSI);
  13272. }
  13273. if (tg3_flag(tp, 57765_PLUS)) {
  13274. tg3_flag_set(tp, SUPPORT_MSIX);
  13275. tp->irq_max = TG3_IRQ_MAX_VECS;
  13276. }
  13277. }
  13278. tp->txq_max = 1;
  13279. tp->rxq_max = 1;
  13280. if (tp->irq_max > 1) {
  13281. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13282. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13283. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13284. tg3_asic_rev(tp) == ASIC_REV_5720)
  13285. tp->txq_max = tp->irq_max - 1;
  13286. }
  13287. if (tg3_flag(tp, 5755_PLUS) ||
  13288. tg3_asic_rev(tp) == ASIC_REV_5906)
  13289. tg3_flag_set(tp, SHORT_DMA_BUG);
  13290. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13291. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13292. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13293. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13294. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13295. tg3_asic_rev(tp) == ASIC_REV_5762)
  13296. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13297. if (tg3_flag(tp, 57765_PLUS) &&
  13298. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13299. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13300. if (!tg3_flag(tp, 5705_PLUS) ||
  13301. tg3_flag(tp, 5780_CLASS) ||
  13302. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13303. tg3_flag_set(tp, JUMBO_CAPABLE);
  13304. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13305. &pci_state_reg);
  13306. if (pci_is_pcie(tp->pdev)) {
  13307. u16 lnkctl;
  13308. tg3_flag_set(tp, PCI_EXPRESS);
  13309. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13310. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13311. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13312. tg3_flag_clear(tp, HW_TSO_2);
  13313. tg3_flag_clear(tp, TSO_CAPABLE);
  13314. }
  13315. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13316. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13317. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13318. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13319. tg3_flag_set(tp, CLKREQ_BUG);
  13320. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13321. tg3_flag_set(tp, L1PLLPD_EN);
  13322. }
  13323. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13324. /* BCM5785 devices are effectively PCIe devices, and should
  13325. * follow PCIe codepaths, but do not have a PCIe capabilities
  13326. * section.
  13327. */
  13328. tg3_flag_set(tp, PCI_EXPRESS);
  13329. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13330. tg3_flag(tp, 5780_CLASS)) {
  13331. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13332. if (!tp->pcix_cap) {
  13333. dev_err(&tp->pdev->dev,
  13334. "Cannot find PCI-X capability, aborting\n");
  13335. return -EIO;
  13336. }
  13337. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13338. tg3_flag_set(tp, PCIX_MODE);
  13339. }
  13340. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13341. * reordering to the mailbox registers done by the host
  13342. * controller can cause major troubles. We read back from
  13343. * every mailbox register write to force the writes to be
  13344. * posted to the chip in order.
  13345. */
  13346. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13347. !tg3_flag(tp, PCI_EXPRESS))
  13348. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13349. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13350. &tp->pci_cacheline_sz);
  13351. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13352. &tp->pci_lat_timer);
  13353. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13354. tp->pci_lat_timer < 64) {
  13355. tp->pci_lat_timer = 64;
  13356. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13357. tp->pci_lat_timer);
  13358. }
  13359. /* Important! -- It is critical that the PCI-X hw workaround
  13360. * situation is decided before the first MMIO register access.
  13361. */
  13362. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13363. /* 5700 BX chips need to have their TX producer index
  13364. * mailboxes written twice to workaround a bug.
  13365. */
  13366. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13367. /* If we are in PCI-X mode, enable register write workaround.
  13368. *
  13369. * The workaround is to use indirect register accesses
  13370. * for all chip writes not to mailbox registers.
  13371. */
  13372. if (tg3_flag(tp, PCIX_MODE)) {
  13373. u32 pm_reg;
  13374. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13375. /* The chip can have it's power management PCI config
  13376. * space registers clobbered due to this bug.
  13377. * So explicitly force the chip into D0 here.
  13378. */
  13379. pci_read_config_dword(tp->pdev,
  13380. tp->pm_cap + PCI_PM_CTRL,
  13381. &pm_reg);
  13382. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13383. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13384. pci_write_config_dword(tp->pdev,
  13385. tp->pm_cap + PCI_PM_CTRL,
  13386. pm_reg);
  13387. /* Also, force SERR#/PERR# in PCI command. */
  13388. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13389. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13390. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13391. }
  13392. }
  13393. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13394. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13395. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13396. tg3_flag_set(tp, PCI_32BIT);
  13397. /* Chip-specific fixup from Broadcom driver */
  13398. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13399. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13400. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13401. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13402. }
  13403. /* Default fast path register access methods */
  13404. tp->read32 = tg3_read32;
  13405. tp->write32 = tg3_write32;
  13406. tp->read32_mbox = tg3_read32;
  13407. tp->write32_mbox = tg3_write32;
  13408. tp->write32_tx_mbox = tg3_write32;
  13409. tp->write32_rx_mbox = tg3_write32;
  13410. /* Various workaround register access methods */
  13411. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13412. tp->write32 = tg3_write_indirect_reg32;
  13413. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13414. (tg3_flag(tp, PCI_EXPRESS) &&
  13415. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13416. /*
  13417. * Back to back register writes can cause problems on these
  13418. * chips, the workaround is to read back all reg writes
  13419. * except those to mailbox regs.
  13420. *
  13421. * See tg3_write_indirect_reg32().
  13422. */
  13423. tp->write32 = tg3_write_flush_reg32;
  13424. }
  13425. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13426. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13427. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13428. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13429. }
  13430. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13431. tp->read32 = tg3_read_indirect_reg32;
  13432. tp->write32 = tg3_write_indirect_reg32;
  13433. tp->read32_mbox = tg3_read_indirect_mbox;
  13434. tp->write32_mbox = tg3_write_indirect_mbox;
  13435. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13436. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13437. iounmap(tp->regs);
  13438. tp->regs = NULL;
  13439. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13440. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13441. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13442. }
  13443. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13444. tp->read32_mbox = tg3_read32_mbox_5906;
  13445. tp->write32_mbox = tg3_write32_mbox_5906;
  13446. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13447. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13448. }
  13449. if (tp->write32 == tg3_write_indirect_reg32 ||
  13450. (tg3_flag(tp, PCIX_MODE) &&
  13451. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13452. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13453. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13454. /* The memory arbiter has to be enabled in order for SRAM accesses
  13455. * to succeed. Normally on powerup the tg3 chip firmware will make
  13456. * sure it is enabled, but other entities such as system netboot
  13457. * code might disable it.
  13458. */
  13459. val = tr32(MEMARB_MODE);
  13460. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13461. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13462. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13463. tg3_flag(tp, 5780_CLASS)) {
  13464. if (tg3_flag(tp, PCIX_MODE)) {
  13465. pci_read_config_dword(tp->pdev,
  13466. tp->pcix_cap + PCI_X_STATUS,
  13467. &val);
  13468. tp->pci_fn = val & 0x7;
  13469. }
  13470. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13471. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13472. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13473. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13474. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13475. val = tr32(TG3_CPMU_STATUS);
  13476. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13477. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13478. else
  13479. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13480. TG3_CPMU_STATUS_FSHFT_5719;
  13481. }
  13482. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13483. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13484. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13485. }
  13486. /* Get eeprom hw config before calling tg3_set_power_state().
  13487. * In particular, the TG3_FLAG_IS_NIC flag must be
  13488. * determined before calling tg3_set_power_state() so that
  13489. * we know whether or not to switch out of Vaux power.
  13490. * When the flag is set, it means that GPIO1 is used for eeprom
  13491. * write protect and also implies that it is a LOM where GPIOs
  13492. * are not used to switch power.
  13493. */
  13494. tg3_get_eeprom_hw_cfg(tp);
  13495. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13496. tg3_flag_clear(tp, TSO_CAPABLE);
  13497. tg3_flag_clear(tp, TSO_BUG);
  13498. tp->fw_needed = NULL;
  13499. }
  13500. if (tg3_flag(tp, ENABLE_APE)) {
  13501. /* Allow reads and writes to the
  13502. * APE register and memory space.
  13503. */
  13504. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13505. PCISTATE_ALLOW_APE_SHMEM_WR |
  13506. PCISTATE_ALLOW_APE_PSPACE_WR;
  13507. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13508. pci_state_reg);
  13509. tg3_ape_lock_init(tp);
  13510. }
  13511. /* Set up tp->grc_local_ctrl before calling
  13512. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13513. * will bring 5700's external PHY out of reset.
  13514. * It is also used as eeprom write protect on LOMs.
  13515. */
  13516. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13517. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13518. tg3_flag(tp, EEPROM_WRITE_PROT))
  13519. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13520. GRC_LCLCTRL_GPIO_OUTPUT1);
  13521. /* Unused GPIO3 must be driven as output on 5752 because there
  13522. * are no pull-up resistors on unused GPIO pins.
  13523. */
  13524. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13525. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13526. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13527. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13528. tg3_flag(tp, 57765_CLASS))
  13529. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13530. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13531. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13532. /* Turn off the debug UART. */
  13533. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13534. if (tg3_flag(tp, IS_NIC))
  13535. /* Keep VMain power. */
  13536. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13537. GRC_LCLCTRL_GPIO_OUTPUT0;
  13538. }
  13539. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13540. tp->grc_local_ctrl |=
  13541. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13542. /* Switch out of Vaux if it is a NIC */
  13543. tg3_pwrsrc_switch_to_vmain(tp);
  13544. /* Derive initial jumbo mode from MTU assigned in
  13545. * ether_setup() via the alloc_etherdev() call
  13546. */
  13547. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13548. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13549. /* Determine WakeOnLan speed to use. */
  13550. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13551. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13552. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13553. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13554. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13555. } else {
  13556. tg3_flag_set(tp, WOL_SPEED_100MB);
  13557. }
  13558. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13559. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13560. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13561. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13562. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13563. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13564. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13565. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13566. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13567. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13568. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13569. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13570. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13571. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13572. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13573. if (tg3_flag(tp, 5705_PLUS) &&
  13574. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13575. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13576. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13577. !tg3_flag(tp, 57765_PLUS)) {
  13578. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13579. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13580. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13581. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13582. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13583. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13584. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13585. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13586. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13587. } else
  13588. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13589. }
  13590. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13591. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13592. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13593. if (tp->phy_otp == 0)
  13594. tp->phy_otp = TG3_OTP_DEFAULT;
  13595. }
  13596. if (tg3_flag(tp, CPMU_PRESENT))
  13597. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13598. else
  13599. tp->mi_mode = MAC_MI_MODE_BASE;
  13600. tp->coalesce_mode = 0;
  13601. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13602. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13603. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13604. /* Set these bits to enable statistics workaround. */
  13605. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13606. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13607. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13608. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13609. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13610. }
  13611. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13612. tg3_asic_rev(tp) == ASIC_REV_57780)
  13613. tg3_flag_set(tp, USE_PHYLIB);
  13614. err = tg3_mdio_init(tp);
  13615. if (err)
  13616. return err;
  13617. /* Initialize data/descriptor byte/word swapping. */
  13618. val = tr32(GRC_MODE);
  13619. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13620. tg3_asic_rev(tp) == ASIC_REV_5762)
  13621. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13622. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13623. GRC_MODE_B2HRX_ENABLE |
  13624. GRC_MODE_HTX2B_ENABLE |
  13625. GRC_MODE_HOST_STACKUP);
  13626. else
  13627. val &= GRC_MODE_HOST_STACKUP;
  13628. tw32(GRC_MODE, val | tp->grc_mode);
  13629. tg3_switch_clocks(tp);
  13630. /* Clear this out for sanity. */
  13631. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13632. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13633. &pci_state_reg);
  13634. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13635. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13636. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13637. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13638. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13639. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13640. void __iomem *sram_base;
  13641. /* Write some dummy words into the SRAM status block
  13642. * area, see if it reads back correctly. If the return
  13643. * value is bad, force enable the PCIX workaround.
  13644. */
  13645. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13646. writel(0x00000000, sram_base);
  13647. writel(0x00000000, sram_base + 4);
  13648. writel(0xffffffff, sram_base + 4);
  13649. if (readl(sram_base) != 0x00000000)
  13650. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13651. }
  13652. }
  13653. udelay(50);
  13654. tg3_nvram_init(tp);
  13655. /* If the device has an NVRAM, no need to load patch firmware */
  13656. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13657. !tg3_flag(tp, NO_NVRAM))
  13658. tp->fw_needed = NULL;
  13659. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13660. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13661. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13662. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13663. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13664. tg3_flag_set(tp, IS_5788);
  13665. if (!tg3_flag(tp, IS_5788) &&
  13666. tg3_asic_rev(tp) != ASIC_REV_5700)
  13667. tg3_flag_set(tp, TAGGED_STATUS);
  13668. if (tg3_flag(tp, TAGGED_STATUS)) {
  13669. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13670. HOSTCC_MODE_CLRTICK_TXBD);
  13671. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13672. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13673. tp->misc_host_ctrl);
  13674. }
  13675. /* Preserve the APE MAC_MODE bits */
  13676. if (tg3_flag(tp, ENABLE_APE))
  13677. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13678. else
  13679. tp->mac_mode = 0;
  13680. if (tg3_10_100_only_device(tp, ent))
  13681. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13682. err = tg3_phy_probe(tp);
  13683. if (err) {
  13684. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13685. /* ... but do not return immediately ... */
  13686. tg3_mdio_fini(tp);
  13687. }
  13688. tg3_read_vpd(tp);
  13689. tg3_read_fw_ver(tp);
  13690. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13691. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13692. } else {
  13693. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13694. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13695. else
  13696. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13697. }
  13698. /* 5700 {AX,BX} chips have a broken status block link
  13699. * change bit implementation, so we must use the
  13700. * status register in those cases.
  13701. */
  13702. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13703. tg3_flag_set(tp, USE_LINKCHG_REG);
  13704. else
  13705. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13706. /* The led_ctrl is set during tg3_phy_probe, here we might
  13707. * have to force the link status polling mechanism based
  13708. * upon subsystem IDs.
  13709. */
  13710. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13711. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13712. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13713. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13714. tg3_flag_set(tp, USE_LINKCHG_REG);
  13715. }
  13716. /* For all SERDES we poll the MAC status register. */
  13717. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13718. tg3_flag_set(tp, POLL_SERDES);
  13719. else
  13720. tg3_flag_clear(tp, POLL_SERDES);
  13721. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13722. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13723. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13724. tg3_flag(tp, PCIX_MODE)) {
  13725. tp->rx_offset = NET_SKB_PAD;
  13726. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13727. tp->rx_copy_thresh = ~(u16)0;
  13728. #endif
  13729. }
  13730. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13731. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13732. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13733. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13734. /* Increment the rx prod index on the rx std ring by at most
  13735. * 8 for these chips to workaround hw errata.
  13736. */
  13737. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13738. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13739. tg3_asic_rev(tp) == ASIC_REV_5755)
  13740. tp->rx_std_max_post = 8;
  13741. if (tg3_flag(tp, ASPM_WORKAROUND))
  13742. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13743. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13744. return err;
  13745. }
  13746. #ifdef CONFIG_SPARC
  13747. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13748. {
  13749. struct net_device *dev = tp->dev;
  13750. struct pci_dev *pdev = tp->pdev;
  13751. struct device_node *dp = pci_device_to_OF_node(pdev);
  13752. const unsigned char *addr;
  13753. int len;
  13754. addr = of_get_property(dp, "local-mac-address", &len);
  13755. if (addr && len == 6) {
  13756. memcpy(dev->dev_addr, addr, 6);
  13757. return 0;
  13758. }
  13759. return -ENODEV;
  13760. }
  13761. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13762. {
  13763. struct net_device *dev = tp->dev;
  13764. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13765. return 0;
  13766. }
  13767. #endif
  13768. static int tg3_get_device_address(struct tg3 *tp)
  13769. {
  13770. struct net_device *dev = tp->dev;
  13771. u32 hi, lo, mac_offset;
  13772. int addr_ok = 0;
  13773. int err;
  13774. #ifdef CONFIG_SPARC
  13775. if (!tg3_get_macaddr_sparc(tp))
  13776. return 0;
  13777. #endif
  13778. if (tg3_flag(tp, IS_SSB_CORE)) {
  13779. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13780. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13781. return 0;
  13782. }
  13783. mac_offset = 0x7c;
  13784. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13785. tg3_flag(tp, 5780_CLASS)) {
  13786. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13787. mac_offset = 0xcc;
  13788. if (tg3_nvram_lock(tp))
  13789. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13790. else
  13791. tg3_nvram_unlock(tp);
  13792. } else if (tg3_flag(tp, 5717_PLUS)) {
  13793. if (tp->pci_fn & 1)
  13794. mac_offset = 0xcc;
  13795. if (tp->pci_fn > 1)
  13796. mac_offset += 0x18c;
  13797. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13798. mac_offset = 0x10;
  13799. /* First try to get it from MAC address mailbox. */
  13800. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13801. if ((hi >> 16) == 0x484b) {
  13802. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13803. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13804. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13805. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13806. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13807. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13808. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13809. /* Some old bootcode may report a 0 MAC address in SRAM */
  13810. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13811. }
  13812. if (!addr_ok) {
  13813. /* Next, try NVRAM. */
  13814. if (!tg3_flag(tp, NO_NVRAM) &&
  13815. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13816. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13817. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13818. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13819. }
  13820. /* Finally just fetch it out of the MAC control regs. */
  13821. else {
  13822. hi = tr32(MAC_ADDR_0_HIGH);
  13823. lo = tr32(MAC_ADDR_0_LOW);
  13824. dev->dev_addr[5] = lo & 0xff;
  13825. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13826. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13827. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13828. dev->dev_addr[1] = hi & 0xff;
  13829. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13830. }
  13831. }
  13832. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13833. #ifdef CONFIG_SPARC
  13834. if (!tg3_get_default_macaddr_sparc(tp))
  13835. return 0;
  13836. #endif
  13837. return -EINVAL;
  13838. }
  13839. return 0;
  13840. }
  13841. #define BOUNDARY_SINGLE_CACHELINE 1
  13842. #define BOUNDARY_MULTI_CACHELINE 2
  13843. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13844. {
  13845. int cacheline_size;
  13846. u8 byte;
  13847. int goal;
  13848. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13849. if (byte == 0)
  13850. cacheline_size = 1024;
  13851. else
  13852. cacheline_size = (int) byte * 4;
  13853. /* On 5703 and later chips, the boundary bits have no
  13854. * effect.
  13855. */
  13856. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13857. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13858. !tg3_flag(tp, PCI_EXPRESS))
  13859. goto out;
  13860. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13861. goal = BOUNDARY_MULTI_CACHELINE;
  13862. #else
  13863. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13864. goal = BOUNDARY_SINGLE_CACHELINE;
  13865. #else
  13866. goal = 0;
  13867. #endif
  13868. #endif
  13869. if (tg3_flag(tp, 57765_PLUS)) {
  13870. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13871. goto out;
  13872. }
  13873. if (!goal)
  13874. goto out;
  13875. /* PCI controllers on most RISC systems tend to disconnect
  13876. * when a device tries to burst across a cache-line boundary.
  13877. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13878. *
  13879. * Unfortunately, for PCI-E there are only limited
  13880. * write-side controls for this, and thus for reads
  13881. * we will still get the disconnects. We'll also waste
  13882. * these PCI cycles for both read and write for chips
  13883. * other than 5700 and 5701 which do not implement the
  13884. * boundary bits.
  13885. */
  13886. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13887. switch (cacheline_size) {
  13888. case 16:
  13889. case 32:
  13890. case 64:
  13891. case 128:
  13892. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13893. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13894. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13895. } else {
  13896. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13897. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13898. }
  13899. break;
  13900. case 256:
  13901. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13902. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13903. break;
  13904. default:
  13905. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13906. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13907. break;
  13908. }
  13909. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13910. switch (cacheline_size) {
  13911. case 16:
  13912. case 32:
  13913. case 64:
  13914. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13915. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13916. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13917. break;
  13918. }
  13919. /* fallthrough */
  13920. case 128:
  13921. default:
  13922. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13923. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13924. break;
  13925. }
  13926. } else {
  13927. switch (cacheline_size) {
  13928. case 16:
  13929. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13930. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13931. DMA_RWCTRL_WRITE_BNDRY_16);
  13932. break;
  13933. }
  13934. /* fallthrough */
  13935. case 32:
  13936. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13937. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13938. DMA_RWCTRL_WRITE_BNDRY_32);
  13939. break;
  13940. }
  13941. /* fallthrough */
  13942. case 64:
  13943. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13944. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13945. DMA_RWCTRL_WRITE_BNDRY_64);
  13946. break;
  13947. }
  13948. /* fallthrough */
  13949. case 128:
  13950. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13951. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13952. DMA_RWCTRL_WRITE_BNDRY_128);
  13953. break;
  13954. }
  13955. /* fallthrough */
  13956. case 256:
  13957. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13958. DMA_RWCTRL_WRITE_BNDRY_256);
  13959. break;
  13960. case 512:
  13961. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13962. DMA_RWCTRL_WRITE_BNDRY_512);
  13963. break;
  13964. case 1024:
  13965. default:
  13966. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13967. DMA_RWCTRL_WRITE_BNDRY_1024);
  13968. break;
  13969. }
  13970. }
  13971. out:
  13972. return val;
  13973. }
  13974. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13975. int size, bool to_device)
  13976. {
  13977. struct tg3_internal_buffer_desc test_desc;
  13978. u32 sram_dma_descs;
  13979. int i, ret;
  13980. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13981. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13982. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13983. tw32(RDMAC_STATUS, 0);
  13984. tw32(WDMAC_STATUS, 0);
  13985. tw32(BUFMGR_MODE, 0);
  13986. tw32(FTQ_RESET, 0);
  13987. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13988. test_desc.addr_lo = buf_dma & 0xffffffff;
  13989. test_desc.nic_mbuf = 0x00002100;
  13990. test_desc.len = size;
  13991. /*
  13992. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13993. * the *second* time the tg3 driver was getting loaded after an
  13994. * initial scan.
  13995. *
  13996. * Broadcom tells me:
  13997. * ...the DMA engine is connected to the GRC block and a DMA
  13998. * reset may affect the GRC block in some unpredictable way...
  13999. * The behavior of resets to individual blocks has not been tested.
  14000. *
  14001. * Broadcom noted the GRC reset will also reset all sub-components.
  14002. */
  14003. if (to_device) {
  14004. test_desc.cqid_sqid = (13 << 8) | 2;
  14005. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14006. udelay(40);
  14007. } else {
  14008. test_desc.cqid_sqid = (16 << 8) | 7;
  14009. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14010. udelay(40);
  14011. }
  14012. test_desc.flags = 0x00000005;
  14013. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14014. u32 val;
  14015. val = *(((u32 *)&test_desc) + i);
  14016. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14017. sram_dma_descs + (i * sizeof(u32)));
  14018. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14019. }
  14020. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14021. if (to_device)
  14022. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14023. else
  14024. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14025. ret = -ENODEV;
  14026. for (i = 0; i < 40; i++) {
  14027. u32 val;
  14028. if (to_device)
  14029. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14030. else
  14031. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14032. if ((val & 0xffff) == sram_dma_descs) {
  14033. ret = 0;
  14034. break;
  14035. }
  14036. udelay(100);
  14037. }
  14038. return ret;
  14039. }
  14040. #define TEST_BUFFER_SIZE 0x2000
  14041. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  14042. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14043. { },
  14044. };
  14045. static int tg3_test_dma(struct tg3 *tp)
  14046. {
  14047. dma_addr_t buf_dma;
  14048. u32 *buf, saved_dma_rwctrl;
  14049. int ret = 0;
  14050. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14051. &buf_dma, GFP_KERNEL);
  14052. if (!buf) {
  14053. ret = -ENOMEM;
  14054. goto out_nofree;
  14055. }
  14056. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14057. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14058. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14059. if (tg3_flag(tp, 57765_PLUS))
  14060. goto out;
  14061. if (tg3_flag(tp, PCI_EXPRESS)) {
  14062. /* DMA read watermark not used on PCIE */
  14063. tp->dma_rwctrl |= 0x00180000;
  14064. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14065. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14066. tg3_asic_rev(tp) == ASIC_REV_5750)
  14067. tp->dma_rwctrl |= 0x003f0000;
  14068. else
  14069. tp->dma_rwctrl |= 0x003f000f;
  14070. } else {
  14071. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14072. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14073. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14074. u32 read_water = 0x7;
  14075. /* If the 5704 is behind the EPB bridge, we can
  14076. * do the less restrictive ONE_DMA workaround for
  14077. * better performance.
  14078. */
  14079. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14080. tg3_asic_rev(tp) == ASIC_REV_5704)
  14081. tp->dma_rwctrl |= 0x8000;
  14082. else if (ccval == 0x6 || ccval == 0x7)
  14083. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14084. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14085. read_water = 4;
  14086. /* Set bit 23 to enable PCIX hw bug fix */
  14087. tp->dma_rwctrl |=
  14088. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14089. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14090. (1 << 23);
  14091. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14092. /* 5780 always in PCIX mode */
  14093. tp->dma_rwctrl |= 0x00144000;
  14094. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14095. /* 5714 always in PCIX mode */
  14096. tp->dma_rwctrl |= 0x00148000;
  14097. } else {
  14098. tp->dma_rwctrl |= 0x001b000f;
  14099. }
  14100. }
  14101. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14102. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14103. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14104. tg3_asic_rev(tp) == ASIC_REV_5704)
  14105. tp->dma_rwctrl &= 0xfffffff0;
  14106. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14107. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14108. /* Remove this if it causes problems for some boards. */
  14109. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14110. /* On 5700/5701 chips, we need to set this bit.
  14111. * Otherwise the chip will issue cacheline transactions
  14112. * to streamable DMA memory with not all the byte
  14113. * enables turned on. This is an error on several
  14114. * RISC PCI controllers, in particular sparc64.
  14115. *
  14116. * On 5703/5704 chips, this bit has been reassigned
  14117. * a different meaning. In particular, it is used
  14118. * on those chips to enable a PCI-X workaround.
  14119. */
  14120. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14121. }
  14122. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14123. #if 0
  14124. /* Unneeded, already done by tg3_get_invariants. */
  14125. tg3_switch_clocks(tp);
  14126. #endif
  14127. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14128. tg3_asic_rev(tp) != ASIC_REV_5701)
  14129. goto out;
  14130. /* It is best to perform DMA test with maximum write burst size
  14131. * to expose the 5700/5701 write DMA bug.
  14132. */
  14133. saved_dma_rwctrl = tp->dma_rwctrl;
  14134. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14135. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14136. while (1) {
  14137. u32 *p = buf, i;
  14138. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14139. p[i] = i;
  14140. /* Send the buffer to the chip. */
  14141. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14142. if (ret) {
  14143. dev_err(&tp->pdev->dev,
  14144. "%s: Buffer write failed. err = %d\n",
  14145. __func__, ret);
  14146. break;
  14147. }
  14148. #if 0
  14149. /* validate data reached card RAM correctly. */
  14150. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14151. u32 val;
  14152. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  14153. if (le32_to_cpu(val) != p[i]) {
  14154. dev_err(&tp->pdev->dev,
  14155. "%s: Buffer corrupted on device! "
  14156. "(%d != %d)\n", __func__, val, i);
  14157. /* ret = -ENODEV here? */
  14158. }
  14159. p[i] = 0;
  14160. }
  14161. #endif
  14162. /* Now read it back. */
  14163. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14164. if (ret) {
  14165. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14166. "err = %d\n", __func__, ret);
  14167. break;
  14168. }
  14169. /* Verify it. */
  14170. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14171. if (p[i] == i)
  14172. continue;
  14173. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14174. DMA_RWCTRL_WRITE_BNDRY_16) {
  14175. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14176. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14177. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14178. break;
  14179. } else {
  14180. dev_err(&tp->pdev->dev,
  14181. "%s: Buffer corrupted on read back! "
  14182. "(%d != %d)\n", __func__, p[i], i);
  14183. ret = -ENODEV;
  14184. goto out;
  14185. }
  14186. }
  14187. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14188. /* Success. */
  14189. ret = 0;
  14190. break;
  14191. }
  14192. }
  14193. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14194. DMA_RWCTRL_WRITE_BNDRY_16) {
  14195. /* DMA test passed without adjusting DMA boundary,
  14196. * now look for chipsets that are known to expose the
  14197. * DMA bug without failing the test.
  14198. */
  14199. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14200. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14201. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14202. } else {
  14203. /* Safe to use the calculated DMA boundary. */
  14204. tp->dma_rwctrl = saved_dma_rwctrl;
  14205. }
  14206. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14207. }
  14208. out:
  14209. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14210. out_nofree:
  14211. return ret;
  14212. }
  14213. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14214. {
  14215. if (tg3_flag(tp, 57765_PLUS)) {
  14216. tp->bufmgr_config.mbuf_read_dma_low_water =
  14217. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14218. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14219. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14220. tp->bufmgr_config.mbuf_high_water =
  14221. DEFAULT_MB_HIGH_WATER_57765;
  14222. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14223. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14224. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14225. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14226. tp->bufmgr_config.mbuf_high_water_jumbo =
  14227. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14228. } else if (tg3_flag(tp, 5705_PLUS)) {
  14229. tp->bufmgr_config.mbuf_read_dma_low_water =
  14230. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14231. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14232. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14233. tp->bufmgr_config.mbuf_high_water =
  14234. DEFAULT_MB_HIGH_WATER_5705;
  14235. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14236. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14237. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14238. tp->bufmgr_config.mbuf_high_water =
  14239. DEFAULT_MB_HIGH_WATER_5906;
  14240. }
  14241. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14242. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14243. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14244. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14245. tp->bufmgr_config.mbuf_high_water_jumbo =
  14246. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14247. } else {
  14248. tp->bufmgr_config.mbuf_read_dma_low_water =
  14249. DEFAULT_MB_RDMA_LOW_WATER;
  14250. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14251. DEFAULT_MB_MACRX_LOW_WATER;
  14252. tp->bufmgr_config.mbuf_high_water =
  14253. DEFAULT_MB_HIGH_WATER;
  14254. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14255. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14256. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14257. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14258. tp->bufmgr_config.mbuf_high_water_jumbo =
  14259. DEFAULT_MB_HIGH_WATER_JUMBO;
  14260. }
  14261. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14262. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14263. }
  14264. static char *tg3_phy_string(struct tg3 *tp)
  14265. {
  14266. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14267. case TG3_PHY_ID_BCM5400: return "5400";
  14268. case TG3_PHY_ID_BCM5401: return "5401";
  14269. case TG3_PHY_ID_BCM5411: return "5411";
  14270. case TG3_PHY_ID_BCM5701: return "5701";
  14271. case TG3_PHY_ID_BCM5703: return "5703";
  14272. case TG3_PHY_ID_BCM5704: return "5704";
  14273. case TG3_PHY_ID_BCM5705: return "5705";
  14274. case TG3_PHY_ID_BCM5750: return "5750";
  14275. case TG3_PHY_ID_BCM5752: return "5752";
  14276. case TG3_PHY_ID_BCM5714: return "5714";
  14277. case TG3_PHY_ID_BCM5780: return "5780";
  14278. case TG3_PHY_ID_BCM5755: return "5755";
  14279. case TG3_PHY_ID_BCM5787: return "5787";
  14280. case TG3_PHY_ID_BCM5784: return "5784";
  14281. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14282. case TG3_PHY_ID_BCM5906: return "5906";
  14283. case TG3_PHY_ID_BCM5761: return "5761";
  14284. case TG3_PHY_ID_BCM5718C: return "5718C";
  14285. case TG3_PHY_ID_BCM5718S: return "5718S";
  14286. case TG3_PHY_ID_BCM57765: return "57765";
  14287. case TG3_PHY_ID_BCM5719C: return "5719C";
  14288. case TG3_PHY_ID_BCM5720C: return "5720C";
  14289. case TG3_PHY_ID_BCM5762: return "5762C";
  14290. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14291. case 0: return "serdes";
  14292. default: return "unknown";
  14293. }
  14294. }
  14295. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14296. {
  14297. if (tg3_flag(tp, PCI_EXPRESS)) {
  14298. strcpy(str, "PCI Express");
  14299. return str;
  14300. } else if (tg3_flag(tp, PCIX_MODE)) {
  14301. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14302. strcpy(str, "PCIX:");
  14303. if ((clock_ctrl == 7) ||
  14304. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14305. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14306. strcat(str, "133MHz");
  14307. else if (clock_ctrl == 0)
  14308. strcat(str, "33MHz");
  14309. else if (clock_ctrl == 2)
  14310. strcat(str, "50MHz");
  14311. else if (clock_ctrl == 4)
  14312. strcat(str, "66MHz");
  14313. else if (clock_ctrl == 6)
  14314. strcat(str, "100MHz");
  14315. } else {
  14316. strcpy(str, "PCI:");
  14317. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14318. strcat(str, "66MHz");
  14319. else
  14320. strcat(str, "33MHz");
  14321. }
  14322. if (tg3_flag(tp, PCI_32BIT))
  14323. strcat(str, ":32-bit");
  14324. else
  14325. strcat(str, ":64-bit");
  14326. return str;
  14327. }
  14328. static void tg3_init_coal(struct tg3 *tp)
  14329. {
  14330. struct ethtool_coalesce *ec = &tp->coal;
  14331. memset(ec, 0, sizeof(*ec));
  14332. ec->cmd = ETHTOOL_GCOALESCE;
  14333. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14334. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14335. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14336. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14337. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14338. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14339. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14340. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14341. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14342. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14343. HOSTCC_MODE_CLRTICK_TXBD)) {
  14344. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14345. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14346. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14347. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14348. }
  14349. if (tg3_flag(tp, 5705_PLUS)) {
  14350. ec->rx_coalesce_usecs_irq = 0;
  14351. ec->tx_coalesce_usecs_irq = 0;
  14352. ec->stats_block_coalesce_usecs = 0;
  14353. }
  14354. }
  14355. static int tg3_init_one(struct pci_dev *pdev,
  14356. const struct pci_device_id *ent)
  14357. {
  14358. struct net_device *dev;
  14359. struct tg3 *tp;
  14360. int i, err;
  14361. u32 sndmbx, rcvmbx, intmbx;
  14362. char str[40];
  14363. u64 dma_mask, persist_dma_mask;
  14364. netdev_features_t features = 0;
  14365. printk_once(KERN_INFO "%s\n", version);
  14366. err = pci_enable_device(pdev);
  14367. if (err) {
  14368. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14369. return err;
  14370. }
  14371. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14372. if (err) {
  14373. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14374. goto err_out_disable_pdev;
  14375. }
  14376. pci_set_master(pdev);
  14377. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14378. if (!dev) {
  14379. err = -ENOMEM;
  14380. goto err_out_free_res;
  14381. }
  14382. SET_NETDEV_DEV(dev, &pdev->dev);
  14383. tp = netdev_priv(dev);
  14384. tp->pdev = pdev;
  14385. tp->dev = dev;
  14386. tp->pm_cap = pdev->pm_cap;
  14387. tp->rx_mode = TG3_DEF_RX_MODE;
  14388. tp->tx_mode = TG3_DEF_TX_MODE;
  14389. tp->irq_sync = 1;
  14390. if (tg3_debug > 0)
  14391. tp->msg_enable = tg3_debug;
  14392. else
  14393. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14394. if (pdev_is_ssb_gige_core(pdev)) {
  14395. tg3_flag_set(tp, IS_SSB_CORE);
  14396. if (ssb_gige_must_flush_posted_writes(pdev))
  14397. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14398. if (ssb_gige_one_dma_at_once(pdev))
  14399. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14400. if (ssb_gige_have_roboswitch(pdev))
  14401. tg3_flag_set(tp, ROBOSWITCH);
  14402. if (ssb_gige_is_rgmii(pdev))
  14403. tg3_flag_set(tp, RGMII_MODE);
  14404. }
  14405. /* The word/byte swap controls here control register access byte
  14406. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14407. * setting below.
  14408. */
  14409. tp->misc_host_ctrl =
  14410. MISC_HOST_CTRL_MASK_PCI_INT |
  14411. MISC_HOST_CTRL_WORD_SWAP |
  14412. MISC_HOST_CTRL_INDIR_ACCESS |
  14413. MISC_HOST_CTRL_PCISTATE_RW;
  14414. /* The NONFRM (non-frame) byte/word swap controls take effect
  14415. * on descriptor entries, anything which isn't packet data.
  14416. *
  14417. * The StrongARM chips on the board (one for tx, one for rx)
  14418. * are running in big-endian mode.
  14419. */
  14420. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14421. GRC_MODE_WSWAP_NONFRM_DATA);
  14422. #ifdef __BIG_ENDIAN
  14423. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14424. #endif
  14425. spin_lock_init(&tp->lock);
  14426. spin_lock_init(&tp->indirect_lock);
  14427. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14428. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14429. if (!tp->regs) {
  14430. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14431. err = -ENOMEM;
  14432. goto err_out_free_dev;
  14433. }
  14434. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14435. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14436. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14437. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14439. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14440. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14441. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14442. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14443. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14444. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14445. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14446. tg3_flag_set(tp, ENABLE_APE);
  14447. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14448. if (!tp->aperegs) {
  14449. dev_err(&pdev->dev,
  14450. "Cannot map APE registers, aborting\n");
  14451. err = -ENOMEM;
  14452. goto err_out_iounmap;
  14453. }
  14454. }
  14455. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14456. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14457. dev->ethtool_ops = &tg3_ethtool_ops;
  14458. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14459. dev->netdev_ops = &tg3_netdev_ops;
  14460. dev->irq = pdev->irq;
  14461. err = tg3_get_invariants(tp, ent);
  14462. if (err) {
  14463. dev_err(&pdev->dev,
  14464. "Problem fetching invariants of chip, aborting\n");
  14465. goto err_out_apeunmap;
  14466. }
  14467. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14468. * device behind the EPB cannot support DMA addresses > 40-bit.
  14469. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14470. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14471. * do DMA address check in tg3_start_xmit().
  14472. */
  14473. if (tg3_flag(tp, IS_5788))
  14474. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14475. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14476. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14477. #ifdef CONFIG_HIGHMEM
  14478. dma_mask = DMA_BIT_MASK(64);
  14479. #endif
  14480. } else
  14481. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14482. /* Configure DMA attributes. */
  14483. if (dma_mask > DMA_BIT_MASK(32)) {
  14484. err = pci_set_dma_mask(pdev, dma_mask);
  14485. if (!err) {
  14486. features |= NETIF_F_HIGHDMA;
  14487. err = pci_set_consistent_dma_mask(pdev,
  14488. persist_dma_mask);
  14489. if (err < 0) {
  14490. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14491. "DMA for consistent allocations\n");
  14492. goto err_out_apeunmap;
  14493. }
  14494. }
  14495. }
  14496. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14497. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14498. if (err) {
  14499. dev_err(&pdev->dev,
  14500. "No usable DMA configuration, aborting\n");
  14501. goto err_out_apeunmap;
  14502. }
  14503. }
  14504. tg3_init_bufmgr_config(tp);
  14505. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14506. /* 5700 B0 chips do not support checksumming correctly due
  14507. * to hardware bugs.
  14508. */
  14509. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14510. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14511. if (tg3_flag(tp, 5755_PLUS))
  14512. features |= NETIF_F_IPV6_CSUM;
  14513. }
  14514. /* TSO is on by default on chips that support hardware TSO.
  14515. * Firmware TSO on older chips gives lower performance, so it
  14516. * is off by default, but can be enabled using ethtool.
  14517. */
  14518. if ((tg3_flag(tp, HW_TSO_1) ||
  14519. tg3_flag(tp, HW_TSO_2) ||
  14520. tg3_flag(tp, HW_TSO_3)) &&
  14521. (features & NETIF_F_IP_CSUM))
  14522. features |= NETIF_F_TSO;
  14523. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14524. if (features & NETIF_F_IPV6_CSUM)
  14525. features |= NETIF_F_TSO6;
  14526. if (tg3_flag(tp, HW_TSO_3) ||
  14527. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14528. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14529. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14530. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14531. tg3_asic_rev(tp) == ASIC_REV_57780)
  14532. features |= NETIF_F_TSO_ECN;
  14533. }
  14534. dev->features |= features;
  14535. dev->vlan_features |= features;
  14536. /*
  14537. * Add loopback capability only for a subset of devices that support
  14538. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14539. * loopback for the remaining devices.
  14540. */
  14541. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14542. !tg3_flag(tp, CPMU_PRESENT))
  14543. /* Add the loopback capability */
  14544. features |= NETIF_F_LOOPBACK;
  14545. dev->hw_features |= features;
  14546. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14547. !tg3_flag(tp, TSO_CAPABLE) &&
  14548. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14549. tg3_flag_set(tp, MAX_RXPEND_64);
  14550. tp->rx_pending = 63;
  14551. }
  14552. err = tg3_get_device_address(tp);
  14553. if (err) {
  14554. dev_err(&pdev->dev,
  14555. "Could not obtain valid ethernet address, aborting\n");
  14556. goto err_out_apeunmap;
  14557. }
  14558. /*
  14559. * Reset chip in case UNDI or EFI driver did not shutdown
  14560. * DMA self test will enable WDMAC and we'll see (spurious)
  14561. * pending DMA on the PCI bus at that point.
  14562. */
  14563. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14564. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14565. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14566. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14567. }
  14568. err = tg3_test_dma(tp);
  14569. if (err) {
  14570. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14571. goto err_out_apeunmap;
  14572. }
  14573. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14574. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14575. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14576. for (i = 0; i < tp->irq_max; i++) {
  14577. struct tg3_napi *tnapi = &tp->napi[i];
  14578. tnapi->tp = tp;
  14579. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14580. tnapi->int_mbox = intmbx;
  14581. if (i <= 4)
  14582. intmbx += 0x8;
  14583. else
  14584. intmbx += 0x4;
  14585. tnapi->consmbox = rcvmbx;
  14586. tnapi->prodmbox = sndmbx;
  14587. if (i)
  14588. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14589. else
  14590. tnapi->coal_now = HOSTCC_MODE_NOW;
  14591. if (!tg3_flag(tp, SUPPORT_MSIX))
  14592. break;
  14593. /*
  14594. * If we support MSIX, we'll be using RSS. If we're using
  14595. * RSS, the first vector only handles link interrupts and the
  14596. * remaining vectors handle rx and tx interrupts. Reuse the
  14597. * mailbox values for the next iteration. The values we setup
  14598. * above are still useful for the single vectored mode.
  14599. */
  14600. if (!i)
  14601. continue;
  14602. rcvmbx += 0x8;
  14603. if (sndmbx & 0x4)
  14604. sndmbx -= 0x4;
  14605. else
  14606. sndmbx += 0xc;
  14607. }
  14608. tg3_init_coal(tp);
  14609. pci_set_drvdata(pdev, dev);
  14610. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14611. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14612. tg3_asic_rev(tp) == ASIC_REV_5762)
  14613. tg3_flag_set(tp, PTP_CAPABLE);
  14614. tg3_timer_init(tp);
  14615. tg3_carrier_off(tp);
  14616. err = register_netdev(dev);
  14617. if (err) {
  14618. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14619. goto err_out_apeunmap;
  14620. }
  14621. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14622. tp->board_part_number,
  14623. tg3_chip_rev_id(tp),
  14624. tg3_bus_string(tp, str),
  14625. dev->dev_addr);
  14626. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14627. struct phy_device *phydev;
  14628. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14629. netdev_info(dev,
  14630. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14631. phydev->drv->name, dev_name(&phydev->dev));
  14632. } else {
  14633. char *ethtype;
  14634. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14635. ethtype = "10/100Base-TX";
  14636. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14637. ethtype = "1000Base-SX";
  14638. else
  14639. ethtype = "10/100/1000Base-T";
  14640. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14641. "(WireSpeed[%d], EEE[%d])\n",
  14642. tg3_phy_string(tp), ethtype,
  14643. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14644. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14645. }
  14646. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14647. (dev->features & NETIF_F_RXCSUM) != 0,
  14648. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14649. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14650. tg3_flag(tp, ENABLE_ASF) != 0,
  14651. tg3_flag(tp, TSO_CAPABLE) != 0);
  14652. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14653. tp->dma_rwctrl,
  14654. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14655. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14656. pci_save_state(pdev);
  14657. return 0;
  14658. err_out_apeunmap:
  14659. if (tp->aperegs) {
  14660. iounmap(tp->aperegs);
  14661. tp->aperegs = NULL;
  14662. }
  14663. err_out_iounmap:
  14664. if (tp->regs) {
  14665. iounmap(tp->regs);
  14666. tp->regs = NULL;
  14667. }
  14668. err_out_free_dev:
  14669. free_netdev(dev);
  14670. err_out_free_res:
  14671. pci_release_regions(pdev);
  14672. err_out_disable_pdev:
  14673. if (pci_is_enabled(pdev))
  14674. pci_disable_device(pdev);
  14675. pci_set_drvdata(pdev, NULL);
  14676. return err;
  14677. }
  14678. static void tg3_remove_one(struct pci_dev *pdev)
  14679. {
  14680. struct net_device *dev = pci_get_drvdata(pdev);
  14681. if (dev) {
  14682. struct tg3 *tp = netdev_priv(dev);
  14683. release_firmware(tp->fw);
  14684. tg3_reset_task_cancel(tp);
  14685. if (tg3_flag(tp, USE_PHYLIB)) {
  14686. tg3_phy_fini(tp);
  14687. tg3_mdio_fini(tp);
  14688. }
  14689. unregister_netdev(dev);
  14690. if (tp->aperegs) {
  14691. iounmap(tp->aperegs);
  14692. tp->aperegs = NULL;
  14693. }
  14694. if (tp->regs) {
  14695. iounmap(tp->regs);
  14696. tp->regs = NULL;
  14697. }
  14698. free_netdev(dev);
  14699. pci_release_regions(pdev);
  14700. pci_disable_device(pdev);
  14701. pci_set_drvdata(pdev, NULL);
  14702. }
  14703. }
  14704. #ifdef CONFIG_PM_SLEEP
  14705. static int tg3_suspend(struct device *device)
  14706. {
  14707. struct pci_dev *pdev = to_pci_dev(device);
  14708. struct net_device *dev = pci_get_drvdata(pdev);
  14709. struct tg3 *tp = netdev_priv(dev);
  14710. int err;
  14711. if (!netif_running(dev))
  14712. return 0;
  14713. tg3_reset_task_cancel(tp);
  14714. tg3_phy_stop(tp);
  14715. tg3_netif_stop(tp);
  14716. tg3_timer_stop(tp);
  14717. tg3_full_lock(tp, 1);
  14718. tg3_disable_ints(tp);
  14719. tg3_full_unlock(tp);
  14720. netif_device_detach(dev);
  14721. tg3_full_lock(tp, 0);
  14722. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14723. tg3_flag_clear(tp, INIT_COMPLETE);
  14724. tg3_full_unlock(tp);
  14725. err = tg3_power_down_prepare(tp);
  14726. if (err) {
  14727. int err2;
  14728. tg3_full_lock(tp, 0);
  14729. tg3_flag_set(tp, INIT_COMPLETE);
  14730. err2 = tg3_restart_hw(tp, true);
  14731. if (err2)
  14732. goto out;
  14733. tg3_timer_start(tp);
  14734. netif_device_attach(dev);
  14735. tg3_netif_start(tp);
  14736. out:
  14737. tg3_full_unlock(tp);
  14738. if (!err2)
  14739. tg3_phy_start(tp);
  14740. }
  14741. return err;
  14742. }
  14743. static int tg3_resume(struct device *device)
  14744. {
  14745. struct pci_dev *pdev = to_pci_dev(device);
  14746. struct net_device *dev = pci_get_drvdata(pdev);
  14747. struct tg3 *tp = netdev_priv(dev);
  14748. int err;
  14749. if (!netif_running(dev))
  14750. return 0;
  14751. netif_device_attach(dev);
  14752. tg3_full_lock(tp, 0);
  14753. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14754. tg3_flag_set(tp, INIT_COMPLETE);
  14755. err = tg3_restart_hw(tp,
  14756. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14757. if (err)
  14758. goto out;
  14759. tg3_timer_start(tp);
  14760. tg3_netif_start(tp);
  14761. out:
  14762. tg3_full_unlock(tp);
  14763. if (!err)
  14764. tg3_phy_start(tp);
  14765. return err;
  14766. }
  14767. #endif /* CONFIG_PM_SLEEP */
  14768. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14769. static void tg3_shutdown(struct pci_dev *pdev)
  14770. {
  14771. struct net_device *dev = pci_get_drvdata(pdev);
  14772. struct tg3 *tp = netdev_priv(dev);
  14773. rtnl_lock();
  14774. netif_device_detach(dev);
  14775. if (netif_running(dev))
  14776. dev_close(dev);
  14777. if (system_state == SYSTEM_POWER_OFF)
  14778. tg3_power_down(tp);
  14779. rtnl_unlock();
  14780. }
  14781. /**
  14782. * tg3_io_error_detected - called when PCI error is detected
  14783. * @pdev: Pointer to PCI device
  14784. * @state: The current pci connection state
  14785. *
  14786. * This function is called after a PCI bus error affecting
  14787. * this device has been detected.
  14788. */
  14789. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14790. pci_channel_state_t state)
  14791. {
  14792. struct net_device *netdev = pci_get_drvdata(pdev);
  14793. struct tg3 *tp = netdev_priv(netdev);
  14794. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14795. netdev_info(netdev, "PCI I/O error detected\n");
  14796. rtnl_lock();
  14797. /* We probably don't have netdev yet */
  14798. if (!netdev || !netif_running(netdev))
  14799. goto done;
  14800. tg3_phy_stop(tp);
  14801. tg3_netif_stop(tp);
  14802. tg3_timer_stop(tp);
  14803. /* Want to make sure that the reset task doesn't run */
  14804. tg3_reset_task_cancel(tp);
  14805. netif_device_detach(netdev);
  14806. /* Clean up software state, even if MMIO is blocked */
  14807. tg3_full_lock(tp, 0);
  14808. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14809. tg3_full_unlock(tp);
  14810. done:
  14811. if (state == pci_channel_io_perm_failure) {
  14812. if (netdev) {
  14813. tg3_napi_enable(tp);
  14814. dev_close(netdev);
  14815. }
  14816. err = PCI_ERS_RESULT_DISCONNECT;
  14817. } else {
  14818. pci_disable_device(pdev);
  14819. }
  14820. rtnl_unlock();
  14821. return err;
  14822. }
  14823. /**
  14824. * tg3_io_slot_reset - called after the pci bus has been reset.
  14825. * @pdev: Pointer to PCI device
  14826. *
  14827. * Restart the card from scratch, as if from a cold-boot.
  14828. * At this point, the card has exprienced a hard reset,
  14829. * followed by fixups by BIOS, and has its config space
  14830. * set up identically to what it was at cold boot.
  14831. */
  14832. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14833. {
  14834. struct net_device *netdev = pci_get_drvdata(pdev);
  14835. struct tg3 *tp = netdev_priv(netdev);
  14836. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14837. int err;
  14838. rtnl_lock();
  14839. if (pci_enable_device(pdev)) {
  14840. dev_err(&pdev->dev,
  14841. "Cannot re-enable PCI device after reset.\n");
  14842. goto done;
  14843. }
  14844. pci_set_master(pdev);
  14845. pci_restore_state(pdev);
  14846. pci_save_state(pdev);
  14847. if (!netdev || !netif_running(netdev)) {
  14848. rc = PCI_ERS_RESULT_RECOVERED;
  14849. goto done;
  14850. }
  14851. err = tg3_power_up(tp);
  14852. if (err)
  14853. goto done;
  14854. rc = PCI_ERS_RESULT_RECOVERED;
  14855. done:
  14856. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  14857. tg3_napi_enable(tp);
  14858. dev_close(netdev);
  14859. }
  14860. rtnl_unlock();
  14861. return rc;
  14862. }
  14863. /**
  14864. * tg3_io_resume - called when traffic can start flowing again.
  14865. * @pdev: Pointer to PCI device
  14866. *
  14867. * This callback is called when the error recovery driver tells
  14868. * us that its OK to resume normal operation.
  14869. */
  14870. static void tg3_io_resume(struct pci_dev *pdev)
  14871. {
  14872. struct net_device *netdev = pci_get_drvdata(pdev);
  14873. struct tg3 *tp = netdev_priv(netdev);
  14874. int err;
  14875. rtnl_lock();
  14876. if (!netif_running(netdev))
  14877. goto done;
  14878. tg3_full_lock(tp, 0);
  14879. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14880. tg3_flag_set(tp, INIT_COMPLETE);
  14881. err = tg3_restart_hw(tp, true);
  14882. if (err) {
  14883. tg3_full_unlock(tp);
  14884. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14885. goto done;
  14886. }
  14887. netif_device_attach(netdev);
  14888. tg3_timer_start(tp);
  14889. tg3_netif_start(tp);
  14890. tg3_full_unlock(tp);
  14891. tg3_phy_start(tp);
  14892. done:
  14893. rtnl_unlock();
  14894. }
  14895. static const struct pci_error_handlers tg3_err_handler = {
  14896. .error_detected = tg3_io_error_detected,
  14897. .slot_reset = tg3_io_slot_reset,
  14898. .resume = tg3_io_resume
  14899. };
  14900. static struct pci_driver tg3_driver = {
  14901. .name = DRV_MODULE_NAME,
  14902. .id_table = tg3_pci_tbl,
  14903. .probe = tg3_init_one,
  14904. .remove = tg3_remove_one,
  14905. .err_handler = &tg3_err_handler,
  14906. .driver.pm = &tg3_pm_ops,
  14907. .shutdown = tg3_shutdown,
  14908. };
  14909. module_pci_driver(tg3_driver);