i915_gem.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
  40. bool write);
  41. static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  42. uint64_t offset,
  43. uint64_t size);
  44. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
  45. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  46. unsigned alignment,
  47. bool map_and_fenceable);
  48. static void i915_gem_clear_fence_reg(struct drm_device *dev,
  49. struct drm_i915_fence_reg *reg);
  50. static int i915_gem_phys_pwrite(struct drm_device *dev,
  51. struct drm_i915_gem_object *obj,
  52. struct drm_i915_gem_pwrite *args,
  53. struct drm_file *file);
  54. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
  55. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  56. struct shrink_control *sc);
  57. /* some bookkeeping */
  58. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  59. size_t size)
  60. {
  61. dev_priv->mm.object_count++;
  62. dev_priv->mm.object_memory += size;
  63. }
  64. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  65. size_t size)
  66. {
  67. dev_priv->mm.object_count--;
  68. dev_priv->mm.object_memory -= size;
  69. }
  70. static int
  71. i915_gem_wait_for_error(struct drm_device *dev)
  72. {
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. struct completion *x = &dev_priv->error_completion;
  75. unsigned long flags;
  76. int ret;
  77. if (!atomic_read(&dev_priv->mm.wedged))
  78. return 0;
  79. ret = wait_for_completion_interruptible(x);
  80. if (ret)
  81. return ret;
  82. if (atomic_read(&dev_priv->mm.wedged)) {
  83. /* GPU is hung, bump the completion count to account for
  84. * the token we just consumed so that we never hit zero and
  85. * end up waiting upon a subsequent completion event that
  86. * will never happen.
  87. */
  88. spin_lock_irqsave(&x->wait.lock, flags);
  89. x->done++;
  90. spin_unlock_irqrestore(&x->wait.lock, flags);
  91. }
  92. return 0;
  93. }
  94. int i915_mutex_lock_interruptible(struct drm_device *dev)
  95. {
  96. int ret;
  97. ret = i915_gem_wait_for_error(dev);
  98. if (ret)
  99. return ret;
  100. ret = mutex_lock_interruptible(&dev->struct_mutex);
  101. if (ret)
  102. return ret;
  103. WARN_ON(i915_verify_lists(dev));
  104. return 0;
  105. }
  106. static inline bool
  107. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  108. {
  109. return obj->gtt_space && !obj->active && obj->pin_count == 0;
  110. }
  111. void i915_gem_do_init(struct drm_device *dev,
  112. unsigned long start,
  113. unsigned long mappable_end,
  114. unsigned long end)
  115. {
  116. drm_i915_private_t *dev_priv = dev->dev_private;
  117. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
  118. dev_priv->mm.gtt_start = start;
  119. dev_priv->mm.gtt_mappable_end = mappable_end;
  120. dev_priv->mm.gtt_end = end;
  121. dev_priv->mm.gtt_total = end - start;
  122. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  123. /* Take over this portion of the GTT */
  124. intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  125. }
  126. int
  127. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  128. struct drm_file *file)
  129. {
  130. struct drm_i915_gem_init *args = data;
  131. if (args->gtt_start >= args->gtt_end ||
  132. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  133. return -EINVAL;
  134. mutex_lock(&dev->struct_mutex);
  135. i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
  136. mutex_unlock(&dev->struct_mutex);
  137. return 0;
  138. }
  139. int
  140. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  141. struct drm_file *file)
  142. {
  143. struct drm_i915_private *dev_priv = dev->dev_private;
  144. struct drm_i915_gem_get_aperture *args = data;
  145. struct drm_i915_gem_object *obj;
  146. size_t pinned;
  147. if (!(dev->driver->driver_features & DRIVER_GEM))
  148. return -ENODEV;
  149. pinned = 0;
  150. mutex_lock(&dev->struct_mutex);
  151. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  152. pinned += obj->gtt_space->size;
  153. mutex_unlock(&dev->struct_mutex);
  154. args->aper_size = dev_priv->mm.gtt_total;
  155. args->aper_available_size = args->aper_size -pinned;
  156. return 0;
  157. }
  158. static int
  159. i915_gem_create(struct drm_file *file,
  160. struct drm_device *dev,
  161. uint64_t size,
  162. uint32_t *handle_p)
  163. {
  164. struct drm_i915_gem_object *obj;
  165. int ret;
  166. u32 handle;
  167. size = roundup(size, PAGE_SIZE);
  168. /* Allocate the new object */
  169. obj = i915_gem_alloc_object(dev, size);
  170. if (obj == NULL)
  171. return -ENOMEM;
  172. ret = drm_gem_handle_create(file, &obj->base, &handle);
  173. if (ret) {
  174. drm_gem_object_release(&obj->base);
  175. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  176. kfree(obj);
  177. return ret;
  178. }
  179. /* drop reference from allocate - handle holds it now */
  180. drm_gem_object_unreference(&obj->base);
  181. trace_i915_gem_object_create(obj);
  182. *handle_p = handle;
  183. return 0;
  184. }
  185. int
  186. i915_gem_dumb_create(struct drm_file *file,
  187. struct drm_device *dev,
  188. struct drm_mode_create_dumb *args)
  189. {
  190. /* have to work out size/pitch and return them */
  191. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  192. args->size = args->pitch * args->height;
  193. return i915_gem_create(file, dev,
  194. args->size, &args->handle);
  195. }
  196. int i915_gem_dumb_destroy(struct drm_file *file,
  197. struct drm_device *dev,
  198. uint32_t handle)
  199. {
  200. return drm_gem_handle_delete(file, handle);
  201. }
  202. /**
  203. * Creates a new mm object and returns a handle to it.
  204. */
  205. int
  206. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  207. struct drm_file *file)
  208. {
  209. struct drm_i915_gem_create *args = data;
  210. return i915_gem_create(file, dev,
  211. args->size, &args->handle);
  212. }
  213. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  214. {
  215. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  216. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  217. obj->tiling_mode != I915_TILING_NONE;
  218. }
  219. static inline void
  220. slow_shmem_copy(struct page *dst_page,
  221. int dst_offset,
  222. struct page *src_page,
  223. int src_offset,
  224. int length)
  225. {
  226. char *dst_vaddr, *src_vaddr;
  227. dst_vaddr = kmap(dst_page);
  228. src_vaddr = kmap(src_page);
  229. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  230. kunmap(src_page);
  231. kunmap(dst_page);
  232. }
  233. static inline void
  234. slow_shmem_bit17_copy(struct page *gpu_page,
  235. int gpu_offset,
  236. struct page *cpu_page,
  237. int cpu_offset,
  238. int length,
  239. int is_read)
  240. {
  241. char *gpu_vaddr, *cpu_vaddr;
  242. /* Use the unswizzled path if this page isn't affected. */
  243. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  244. if (is_read)
  245. return slow_shmem_copy(cpu_page, cpu_offset,
  246. gpu_page, gpu_offset, length);
  247. else
  248. return slow_shmem_copy(gpu_page, gpu_offset,
  249. cpu_page, cpu_offset, length);
  250. }
  251. gpu_vaddr = kmap(gpu_page);
  252. cpu_vaddr = kmap(cpu_page);
  253. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  254. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  255. */
  256. while (length > 0) {
  257. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  258. int this_length = min(cacheline_end - gpu_offset, length);
  259. int swizzled_gpu_offset = gpu_offset ^ 64;
  260. if (is_read) {
  261. memcpy(cpu_vaddr + cpu_offset,
  262. gpu_vaddr + swizzled_gpu_offset,
  263. this_length);
  264. } else {
  265. memcpy(gpu_vaddr + swizzled_gpu_offset,
  266. cpu_vaddr + cpu_offset,
  267. this_length);
  268. }
  269. cpu_offset += this_length;
  270. gpu_offset += this_length;
  271. length -= this_length;
  272. }
  273. kunmap(cpu_page);
  274. kunmap(gpu_page);
  275. }
  276. /**
  277. * This is the fast shmem pread path, which attempts to copy_from_user directly
  278. * from the backing pages of the object to the user's address space. On a
  279. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  280. */
  281. static int
  282. i915_gem_shmem_pread_fast(struct drm_device *dev,
  283. struct drm_i915_gem_object *obj,
  284. struct drm_i915_gem_pread *args,
  285. struct drm_file *file)
  286. {
  287. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  288. ssize_t remain;
  289. loff_t offset;
  290. char __user *user_data;
  291. int page_offset, page_length;
  292. user_data = (char __user *) (uintptr_t) args->data_ptr;
  293. remain = args->size;
  294. offset = args->offset;
  295. while (remain > 0) {
  296. struct page *page;
  297. char *vaddr;
  298. int ret;
  299. /* Operation in this page
  300. *
  301. * page_offset = offset within page
  302. * page_length = bytes to copy for this page
  303. */
  304. page_offset = offset & (PAGE_SIZE-1);
  305. page_length = remain;
  306. if ((page_offset + remain) > PAGE_SIZE)
  307. page_length = PAGE_SIZE - page_offset;
  308. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  309. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  310. if (IS_ERR(page))
  311. return PTR_ERR(page);
  312. vaddr = kmap_atomic(page);
  313. ret = __copy_to_user_inatomic(user_data,
  314. vaddr + page_offset,
  315. page_length);
  316. kunmap_atomic(vaddr);
  317. mark_page_accessed(page);
  318. page_cache_release(page);
  319. if (ret)
  320. return -EFAULT;
  321. remain -= page_length;
  322. user_data += page_length;
  323. offset += page_length;
  324. }
  325. return 0;
  326. }
  327. /**
  328. * This is the fallback shmem pread path, which allocates temporary storage
  329. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  330. * can copy out of the object's backing pages while holding the struct mutex
  331. * and not take page faults.
  332. */
  333. static int
  334. i915_gem_shmem_pread_slow(struct drm_device *dev,
  335. struct drm_i915_gem_object *obj,
  336. struct drm_i915_gem_pread *args,
  337. struct drm_file *file)
  338. {
  339. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  340. struct mm_struct *mm = current->mm;
  341. struct page **user_pages;
  342. ssize_t remain;
  343. loff_t offset, pinned_pages, i;
  344. loff_t first_data_page, last_data_page, num_pages;
  345. int shmem_page_offset;
  346. int data_page_index, data_page_offset;
  347. int page_length;
  348. int ret;
  349. uint64_t data_ptr = args->data_ptr;
  350. int do_bit17_swizzling;
  351. remain = args->size;
  352. /* Pin the user pages containing the data. We can't fault while
  353. * holding the struct mutex, yet we want to hold it while
  354. * dereferencing the user data.
  355. */
  356. first_data_page = data_ptr / PAGE_SIZE;
  357. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  358. num_pages = last_data_page - first_data_page + 1;
  359. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  360. if (user_pages == NULL)
  361. return -ENOMEM;
  362. mutex_unlock(&dev->struct_mutex);
  363. down_read(&mm->mmap_sem);
  364. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  365. num_pages, 1, 0, user_pages, NULL);
  366. up_read(&mm->mmap_sem);
  367. mutex_lock(&dev->struct_mutex);
  368. if (pinned_pages < num_pages) {
  369. ret = -EFAULT;
  370. goto out;
  371. }
  372. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  373. args->offset,
  374. args->size);
  375. if (ret)
  376. goto out;
  377. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  378. offset = args->offset;
  379. while (remain > 0) {
  380. struct page *page;
  381. /* Operation in this page
  382. *
  383. * shmem_page_offset = offset within page in shmem file
  384. * data_page_index = page number in get_user_pages return
  385. * data_page_offset = offset with data_page_index page.
  386. * page_length = bytes to copy for this page
  387. */
  388. shmem_page_offset = offset & ~PAGE_MASK;
  389. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  390. data_page_offset = data_ptr & ~PAGE_MASK;
  391. page_length = remain;
  392. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  393. page_length = PAGE_SIZE - shmem_page_offset;
  394. if ((data_page_offset + page_length) > PAGE_SIZE)
  395. page_length = PAGE_SIZE - data_page_offset;
  396. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  397. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  398. if (IS_ERR(page))
  399. return PTR_ERR(page);
  400. if (do_bit17_swizzling) {
  401. slow_shmem_bit17_copy(page,
  402. shmem_page_offset,
  403. user_pages[data_page_index],
  404. data_page_offset,
  405. page_length,
  406. 1);
  407. } else {
  408. slow_shmem_copy(user_pages[data_page_index],
  409. data_page_offset,
  410. page,
  411. shmem_page_offset,
  412. page_length);
  413. }
  414. mark_page_accessed(page);
  415. page_cache_release(page);
  416. remain -= page_length;
  417. data_ptr += page_length;
  418. offset += page_length;
  419. }
  420. out:
  421. for (i = 0; i < pinned_pages; i++) {
  422. SetPageDirty(user_pages[i]);
  423. mark_page_accessed(user_pages[i]);
  424. page_cache_release(user_pages[i]);
  425. }
  426. drm_free_large(user_pages);
  427. return ret;
  428. }
  429. /**
  430. * Reads data from the object referenced by handle.
  431. *
  432. * On error, the contents of *data are undefined.
  433. */
  434. int
  435. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *file)
  437. {
  438. struct drm_i915_gem_pread *args = data;
  439. struct drm_i915_gem_object *obj;
  440. int ret = 0;
  441. if (args->size == 0)
  442. return 0;
  443. if (!access_ok(VERIFY_WRITE,
  444. (char __user *)(uintptr_t)args->data_ptr,
  445. args->size))
  446. return -EFAULT;
  447. ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
  448. args->size);
  449. if (ret)
  450. return -EFAULT;
  451. ret = i915_mutex_lock_interruptible(dev);
  452. if (ret)
  453. return ret;
  454. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  455. if (&obj->base == NULL) {
  456. ret = -ENOENT;
  457. goto unlock;
  458. }
  459. /* Bounds check source. */
  460. if (args->offset > obj->base.size ||
  461. args->size > obj->base.size - args->offset) {
  462. ret = -EINVAL;
  463. goto out;
  464. }
  465. trace_i915_gem_object_pread(obj, args->offset, args->size);
  466. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  467. args->offset,
  468. args->size);
  469. if (ret)
  470. goto out;
  471. ret = -EFAULT;
  472. if (!i915_gem_object_needs_bit17_swizzle(obj))
  473. ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
  474. if (ret == -EFAULT)
  475. ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
  476. out:
  477. drm_gem_object_unreference(&obj->base);
  478. unlock:
  479. mutex_unlock(&dev->struct_mutex);
  480. return ret;
  481. }
  482. /* This is the fast write path which cannot handle
  483. * page faults in the source data
  484. */
  485. static inline int
  486. fast_user_write(struct io_mapping *mapping,
  487. loff_t page_base, int page_offset,
  488. char __user *user_data,
  489. int length)
  490. {
  491. char *vaddr_atomic;
  492. unsigned long unwritten;
  493. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  494. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  495. user_data, length);
  496. io_mapping_unmap_atomic(vaddr_atomic);
  497. return unwritten;
  498. }
  499. /* Here's the write path which can sleep for
  500. * page faults
  501. */
  502. static inline void
  503. slow_kernel_write(struct io_mapping *mapping,
  504. loff_t gtt_base, int gtt_offset,
  505. struct page *user_page, int user_offset,
  506. int length)
  507. {
  508. char __iomem *dst_vaddr;
  509. char *src_vaddr;
  510. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  511. src_vaddr = kmap(user_page);
  512. memcpy_toio(dst_vaddr + gtt_offset,
  513. src_vaddr + user_offset,
  514. length);
  515. kunmap(user_page);
  516. io_mapping_unmap(dst_vaddr);
  517. }
  518. /**
  519. * This is the fast pwrite path, where we copy the data directly from the
  520. * user into the GTT, uncached.
  521. */
  522. static int
  523. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  524. struct drm_i915_gem_object *obj,
  525. struct drm_i915_gem_pwrite *args,
  526. struct drm_file *file)
  527. {
  528. drm_i915_private_t *dev_priv = dev->dev_private;
  529. ssize_t remain;
  530. loff_t offset, page_base;
  531. char __user *user_data;
  532. int page_offset, page_length;
  533. user_data = (char __user *) (uintptr_t) args->data_ptr;
  534. remain = args->size;
  535. offset = obj->gtt_offset + args->offset;
  536. while (remain > 0) {
  537. /* Operation in this page
  538. *
  539. * page_base = page offset within aperture
  540. * page_offset = offset within page
  541. * page_length = bytes to copy for this page
  542. */
  543. page_base = (offset & ~(PAGE_SIZE-1));
  544. page_offset = offset & (PAGE_SIZE-1);
  545. page_length = remain;
  546. if ((page_offset + remain) > PAGE_SIZE)
  547. page_length = PAGE_SIZE - page_offset;
  548. /* If we get a fault while copying data, then (presumably) our
  549. * source page isn't available. Return the error and we'll
  550. * retry in the slow path.
  551. */
  552. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  553. page_offset, user_data, page_length))
  554. return -EFAULT;
  555. remain -= page_length;
  556. user_data += page_length;
  557. offset += page_length;
  558. }
  559. return 0;
  560. }
  561. /**
  562. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  563. * the memory and maps it using kmap_atomic for copying.
  564. *
  565. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  566. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  567. */
  568. static int
  569. i915_gem_gtt_pwrite_slow(struct drm_device *dev,
  570. struct drm_i915_gem_object *obj,
  571. struct drm_i915_gem_pwrite *args,
  572. struct drm_file *file)
  573. {
  574. drm_i915_private_t *dev_priv = dev->dev_private;
  575. ssize_t remain;
  576. loff_t gtt_page_base, offset;
  577. loff_t first_data_page, last_data_page, num_pages;
  578. loff_t pinned_pages, i;
  579. struct page **user_pages;
  580. struct mm_struct *mm = current->mm;
  581. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  582. int ret;
  583. uint64_t data_ptr = args->data_ptr;
  584. remain = args->size;
  585. /* Pin the user pages containing the data. We can't fault while
  586. * holding the struct mutex, and all of the pwrite implementations
  587. * want to hold it while dereferencing the user data.
  588. */
  589. first_data_page = data_ptr / PAGE_SIZE;
  590. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  591. num_pages = last_data_page - first_data_page + 1;
  592. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  593. if (user_pages == NULL)
  594. return -ENOMEM;
  595. mutex_unlock(&dev->struct_mutex);
  596. down_read(&mm->mmap_sem);
  597. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  598. num_pages, 0, 0, user_pages, NULL);
  599. up_read(&mm->mmap_sem);
  600. mutex_lock(&dev->struct_mutex);
  601. if (pinned_pages < num_pages) {
  602. ret = -EFAULT;
  603. goto out_unpin_pages;
  604. }
  605. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  606. if (ret)
  607. goto out_unpin_pages;
  608. ret = i915_gem_object_put_fence(obj);
  609. if (ret)
  610. goto out_unpin_pages;
  611. offset = obj->gtt_offset + args->offset;
  612. while (remain > 0) {
  613. /* Operation in this page
  614. *
  615. * gtt_page_base = page offset within aperture
  616. * gtt_page_offset = offset within page in aperture
  617. * data_page_index = page number in get_user_pages return
  618. * data_page_offset = offset with data_page_index page.
  619. * page_length = bytes to copy for this page
  620. */
  621. gtt_page_base = offset & PAGE_MASK;
  622. gtt_page_offset = offset & ~PAGE_MASK;
  623. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  624. data_page_offset = data_ptr & ~PAGE_MASK;
  625. page_length = remain;
  626. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  627. page_length = PAGE_SIZE - gtt_page_offset;
  628. if ((data_page_offset + page_length) > PAGE_SIZE)
  629. page_length = PAGE_SIZE - data_page_offset;
  630. slow_kernel_write(dev_priv->mm.gtt_mapping,
  631. gtt_page_base, gtt_page_offset,
  632. user_pages[data_page_index],
  633. data_page_offset,
  634. page_length);
  635. remain -= page_length;
  636. offset += page_length;
  637. data_ptr += page_length;
  638. }
  639. out_unpin_pages:
  640. for (i = 0; i < pinned_pages; i++)
  641. page_cache_release(user_pages[i]);
  642. drm_free_large(user_pages);
  643. return ret;
  644. }
  645. /**
  646. * This is the fast shmem pwrite path, which attempts to directly
  647. * copy_from_user into the kmapped pages backing the object.
  648. */
  649. static int
  650. i915_gem_shmem_pwrite_fast(struct drm_device *dev,
  651. struct drm_i915_gem_object *obj,
  652. struct drm_i915_gem_pwrite *args,
  653. struct drm_file *file)
  654. {
  655. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  656. ssize_t remain;
  657. loff_t offset;
  658. char __user *user_data;
  659. int page_offset, page_length;
  660. user_data = (char __user *) (uintptr_t) args->data_ptr;
  661. remain = args->size;
  662. offset = args->offset;
  663. obj->dirty = 1;
  664. while (remain > 0) {
  665. struct page *page;
  666. char *vaddr;
  667. int ret;
  668. /* Operation in this page
  669. *
  670. * page_offset = offset within page
  671. * page_length = bytes to copy for this page
  672. */
  673. page_offset = offset & (PAGE_SIZE-1);
  674. page_length = remain;
  675. if ((page_offset + remain) > PAGE_SIZE)
  676. page_length = PAGE_SIZE - page_offset;
  677. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  678. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  679. if (IS_ERR(page))
  680. return PTR_ERR(page);
  681. vaddr = kmap_atomic(page, KM_USER0);
  682. ret = __copy_from_user_inatomic(vaddr + page_offset,
  683. user_data,
  684. page_length);
  685. kunmap_atomic(vaddr, KM_USER0);
  686. set_page_dirty(page);
  687. mark_page_accessed(page);
  688. page_cache_release(page);
  689. /* If we get a fault while copying data, then (presumably) our
  690. * source page isn't available. Return the error and we'll
  691. * retry in the slow path.
  692. */
  693. if (ret)
  694. return -EFAULT;
  695. remain -= page_length;
  696. user_data += page_length;
  697. offset += page_length;
  698. }
  699. return 0;
  700. }
  701. /**
  702. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  703. * the memory and maps it using kmap_atomic for copying.
  704. *
  705. * This avoids taking mmap_sem for faulting on the user's address while the
  706. * struct_mutex is held.
  707. */
  708. static int
  709. i915_gem_shmem_pwrite_slow(struct drm_device *dev,
  710. struct drm_i915_gem_object *obj,
  711. struct drm_i915_gem_pwrite *args,
  712. struct drm_file *file)
  713. {
  714. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  715. struct mm_struct *mm = current->mm;
  716. struct page **user_pages;
  717. ssize_t remain;
  718. loff_t offset, pinned_pages, i;
  719. loff_t first_data_page, last_data_page, num_pages;
  720. int shmem_page_offset;
  721. int data_page_index, data_page_offset;
  722. int page_length;
  723. int ret;
  724. uint64_t data_ptr = args->data_ptr;
  725. int do_bit17_swizzling;
  726. remain = args->size;
  727. /* Pin the user pages containing the data. We can't fault while
  728. * holding the struct mutex, and all of the pwrite implementations
  729. * want to hold it while dereferencing the user data.
  730. */
  731. first_data_page = data_ptr / PAGE_SIZE;
  732. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  733. num_pages = last_data_page - first_data_page + 1;
  734. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  735. if (user_pages == NULL)
  736. return -ENOMEM;
  737. mutex_unlock(&dev->struct_mutex);
  738. down_read(&mm->mmap_sem);
  739. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  740. num_pages, 0, 0, user_pages, NULL);
  741. up_read(&mm->mmap_sem);
  742. mutex_lock(&dev->struct_mutex);
  743. if (pinned_pages < num_pages) {
  744. ret = -EFAULT;
  745. goto out;
  746. }
  747. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  748. if (ret)
  749. goto out;
  750. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  751. offset = args->offset;
  752. obj->dirty = 1;
  753. while (remain > 0) {
  754. struct page *page;
  755. /* Operation in this page
  756. *
  757. * shmem_page_offset = offset within page in shmem file
  758. * data_page_index = page number in get_user_pages return
  759. * data_page_offset = offset with data_page_index page.
  760. * page_length = bytes to copy for this page
  761. */
  762. shmem_page_offset = offset & ~PAGE_MASK;
  763. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  764. data_page_offset = data_ptr & ~PAGE_MASK;
  765. page_length = remain;
  766. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  767. page_length = PAGE_SIZE - shmem_page_offset;
  768. if ((data_page_offset + page_length) > PAGE_SIZE)
  769. page_length = PAGE_SIZE - data_page_offset;
  770. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  771. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  772. if (IS_ERR(page)) {
  773. ret = PTR_ERR(page);
  774. goto out;
  775. }
  776. if (do_bit17_swizzling) {
  777. slow_shmem_bit17_copy(page,
  778. shmem_page_offset,
  779. user_pages[data_page_index],
  780. data_page_offset,
  781. page_length,
  782. 0);
  783. } else {
  784. slow_shmem_copy(page,
  785. shmem_page_offset,
  786. user_pages[data_page_index],
  787. data_page_offset,
  788. page_length);
  789. }
  790. set_page_dirty(page);
  791. mark_page_accessed(page);
  792. page_cache_release(page);
  793. remain -= page_length;
  794. data_ptr += page_length;
  795. offset += page_length;
  796. }
  797. out:
  798. for (i = 0; i < pinned_pages; i++)
  799. page_cache_release(user_pages[i]);
  800. drm_free_large(user_pages);
  801. return ret;
  802. }
  803. /**
  804. * Writes data to the object referenced by handle.
  805. *
  806. * On error, the contents of the buffer that were to be modified are undefined.
  807. */
  808. int
  809. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  810. struct drm_file *file)
  811. {
  812. struct drm_i915_gem_pwrite *args = data;
  813. struct drm_i915_gem_object *obj;
  814. int ret;
  815. if (args->size == 0)
  816. return 0;
  817. if (!access_ok(VERIFY_READ,
  818. (char __user *)(uintptr_t)args->data_ptr,
  819. args->size))
  820. return -EFAULT;
  821. ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
  822. args->size);
  823. if (ret)
  824. return -EFAULT;
  825. ret = i915_mutex_lock_interruptible(dev);
  826. if (ret)
  827. return ret;
  828. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  829. if (&obj->base == NULL) {
  830. ret = -ENOENT;
  831. goto unlock;
  832. }
  833. /* Bounds check destination. */
  834. if (args->offset > obj->base.size ||
  835. args->size > obj->base.size - args->offset) {
  836. ret = -EINVAL;
  837. goto out;
  838. }
  839. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  840. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  841. * it would end up going through the fenced access, and we'll get
  842. * different detiling behavior between reading and writing.
  843. * pread/pwrite currently are reading and writing from the CPU
  844. * perspective, requiring manual detiling by the client.
  845. */
  846. if (obj->phys_obj)
  847. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  848. else if (obj->gtt_space &&
  849. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  850. ret = i915_gem_object_pin(obj, 0, true);
  851. if (ret)
  852. goto out;
  853. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  854. if (ret)
  855. goto out_unpin;
  856. ret = i915_gem_object_put_fence(obj);
  857. if (ret)
  858. goto out_unpin;
  859. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  860. if (ret == -EFAULT)
  861. ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
  862. out_unpin:
  863. i915_gem_object_unpin(obj);
  864. } else {
  865. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  866. if (ret)
  867. goto out;
  868. ret = -EFAULT;
  869. if (!i915_gem_object_needs_bit17_swizzle(obj))
  870. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
  871. if (ret == -EFAULT)
  872. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
  873. }
  874. out:
  875. drm_gem_object_unreference(&obj->base);
  876. unlock:
  877. mutex_unlock(&dev->struct_mutex);
  878. return ret;
  879. }
  880. /**
  881. * Called when user space prepares to use an object with the CPU, either
  882. * through the mmap ioctl's mapping or a GTT mapping.
  883. */
  884. int
  885. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  886. struct drm_file *file)
  887. {
  888. struct drm_i915_gem_set_domain *args = data;
  889. struct drm_i915_gem_object *obj;
  890. uint32_t read_domains = args->read_domains;
  891. uint32_t write_domain = args->write_domain;
  892. int ret;
  893. if (!(dev->driver->driver_features & DRIVER_GEM))
  894. return -ENODEV;
  895. /* Only handle setting domains to types used by the CPU. */
  896. if (write_domain & I915_GEM_GPU_DOMAINS)
  897. return -EINVAL;
  898. if (read_domains & I915_GEM_GPU_DOMAINS)
  899. return -EINVAL;
  900. /* Having something in the write domain implies it's in the read
  901. * domain, and only that read domain. Enforce that in the request.
  902. */
  903. if (write_domain != 0 && read_domains != write_domain)
  904. return -EINVAL;
  905. ret = i915_mutex_lock_interruptible(dev);
  906. if (ret)
  907. return ret;
  908. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  909. if (&obj->base == NULL) {
  910. ret = -ENOENT;
  911. goto unlock;
  912. }
  913. if (read_domains & I915_GEM_DOMAIN_GTT) {
  914. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  915. /* Silently promote "you're not bound, there was nothing to do"
  916. * to success, since the client was just asking us to
  917. * make sure everything was done.
  918. */
  919. if (ret == -EINVAL)
  920. ret = 0;
  921. } else {
  922. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  923. }
  924. drm_gem_object_unreference(&obj->base);
  925. unlock:
  926. mutex_unlock(&dev->struct_mutex);
  927. return ret;
  928. }
  929. /**
  930. * Called when user space has done writes to this buffer
  931. */
  932. int
  933. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  934. struct drm_file *file)
  935. {
  936. struct drm_i915_gem_sw_finish *args = data;
  937. struct drm_i915_gem_object *obj;
  938. int ret = 0;
  939. if (!(dev->driver->driver_features & DRIVER_GEM))
  940. return -ENODEV;
  941. ret = i915_mutex_lock_interruptible(dev);
  942. if (ret)
  943. return ret;
  944. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  945. if (&obj->base == NULL) {
  946. ret = -ENOENT;
  947. goto unlock;
  948. }
  949. /* Pinned buffers may be scanout, so flush the cache */
  950. if (obj->pin_count)
  951. i915_gem_object_flush_cpu_write_domain(obj);
  952. drm_gem_object_unreference(&obj->base);
  953. unlock:
  954. mutex_unlock(&dev->struct_mutex);
  955. return ret;
  956. }
  957. /**
  958. * Maps the contents of an object, returning the address it is mapped
  959. * into.
  960. *
  961. * While the mapping holds a reference on the contents of the object, it doesn't
  962. * imply a ref on the object itself.
  963. */
  964. int
  965. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  966. struct drm_file *file)
  967. {
  968. struct drm_i915_private *dev_priv = dev->dev_private;
  969. struct drm_i915_gem_mmap *args = data;
  970. struct drm_gem_object *obj;
  971. unsigned long addr;
  972. if (!(dev->driver->driver_features & DRIVER_GEM))
  973. return -ENODEV;
  974. obj = drm_gem_object_lookup(dev, file, args->handle);
  975. if (obj == NULL)
  976. return -ENOENT;
  977. if (obj->size > dev_priv->mm.gtt_mappable_end) {
  978. drm_gem_object_unreference_unlocked(obj);
  979. return -E2BIG;
  980. }
  981. down_write(&current->mm->mmap_sem);
  982. addr = do_mmap(obj->filp, 0, args->size,
  983. PROT_READ | PROT_WRITE, MAP_SHARED,
  984. args->offset);
  985. up_write(&current->mm->mmap_sem);
  986. drm_gem_object_unreference_unlocked(obj);
  987. if (IS_ERR((void *)addr))
  988. return addr;
  989. args->addr_ptr = (uint64_t) addr;
  990. return 0;
  991. }
  992. /**
  993. * i915_gem_fault - fault a page into the GTT
  994. * vma: VMA in question
  995. * vmf: fault info
  996. *
  997. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  998. * from userspace. The fault handler takes care of binding the object to
  999. * the GTT (if needed), allocating and programming a fence register (again,
  1000. * only if needed based on whether the old reg is still valid or the object
  1001. * is tiled) and inserting a new PTE into the faulting process.
  1002. *
  1003. * Note that the faulting process may involve evicting existing objects
  1004. * from the GTT and/or fence registers to make room. So performance may
  1005. * suffer if the GTT working set is large or there are few fence registers
  1006. * left.
  1007. */
  1008. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1009. {
  1010. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1011. struct drm_device *dev = obj->base.dev;
  1012. drm_i915_private_t *dev_priv = dev->dev_private;
  1013. pgoff_t page_offset;
  1014. unsigned long pfn;
  1015. int ret = 0;
  1016. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1017. /* We don't use vmf->pgoff since that has the fake offset */
  1018. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1019. PAGE_SHIFT;
  1020. ret = i915_mutex_lock_interruptible(dev);
  1021. if (ret)
  1022. goto out;
  1023. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1024. /* Now bind it into the GTT if needed */
  1025. if (!obj->map_and_fenceable) {
  1026. ret = i915_gem_object_unbind(obj);
  1027. if (ret)
  1028. goto unlock;
  1029. }
  1030. if (!obj->gtt_space) {
  1031. ret = i915_gem_object_bind_to_gtt(obj, 0, true);
  1032. if (ret)
  1033. goto unlock;
  1034. }
  1035. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1036. if (ret)
  1037. goto unlock;
  1038. if (obj->tiling_mode == I915_TILING_NONE)
  1039. ret = i915_gem_object_put_fence(obj);
  1040. else
  1041. ret = i915_gem_object_get_fence(obj, NULL);
  1042. if (ret)
  1043. goto unlock;
  1044. if (i915_gem_object_is_inactive(obj))
  1045. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1046. obj->fault_mappable = true;
  1047. pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
  1048. page_offset;
  1049. /* Finally, remap it using the new GTT offset */
  1050. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1051. unlock:
  1052. mutex_unlock(&dev->struct_mutex);
  1053. out:
  1054. switch (ret) {
  1055. case -EIO:
  1056. case -EAGAIN:
  1057. /* Give the error handler a chance to run and move the
  1058. * objects off the GPU active list. Next time we service the
  1059. * fault, we should be able to transition the page into the
  1060. * GTT without touching the GPU (and so avoid further
  1061. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1062. * with coherency, just lost writes.
  1063. */
  1064. set_need_resched();
  1065. case 0:
  1066. case -ERESTARTSYS:
  1067. case -EINTR:
  1068. return VM_FAULT_NOPAGE;
  1069. case -ENOMEM:
  1070. return VM_FAULT_OOM;
  1071. default:
  1072. return VM_FAULT_SIGBUS;
  1073. }
  1074. }
  1075. /**
  1076. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1077. * @obj: obj in question
  1078. *
  1079. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1080. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1081. * up the object based on the offset and sets up the various memory mapping
  1082. * structures.
  1083. *
  1084. * This routine allocates and attaches a fake offset for @obj.
  1085. */
  1086. static int
  1087. i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
  1088. {
  1089. struct drm_device *dev = obj->base.dev;
  1090. struct drm_gem_mm *mm = dev->mm_private;
  1091. struct drm_map_list *list;
  1092. struct drm_local_map *map;
  1093. int ret = 0;
  1094. /* Set the object up for mmap'ing */
  1095. list = &obj->base.map_list;
  1096. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1097. if (!list->map)
  1098. return -ENOMEM;
  1099. map = list->map;
  1100. map->type = _DRM_GEM;
  1101. map->size = obj->base.size;
  1102. map->handle = obj;
  1103. /* Get a DRM GEM mmap offset allocated... */
  1104. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1105. obj->base.size / PAGE_SIZE,
  1106. 0, 0);
  1107. if (!list->file_offset_node) {
  1108. DRM_ERROR("failed to allocate offset for bo %d\n",
  1109. obj->base.name);
  1110. ret = -ENOSPC;
  1111. goto out_free_list;
  1112. }
  1113. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1114. obj->base.size / PAGE_SIZE,
  1115. 0);
  1116. if (!list->file_offset_node) {
  1117. ret = -ENOMEM;
  1118. goto out_free_list;
  1119. }
  1120. list->hash.key = list->file_offset_node->start;
  1121. ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
  1122. if (ret) {
  1123. DRM_ERROR("failed to add to map hash\n");
  1124. goto out_free_mm;
  1125. }
  1126. return 0;
  1127. out_free_mm:
  1128. drm_mm_put_block(list->file_offset_node);
  1129. out_free_list:
  1130. kfree(list->map);
  1131. list->map = NULL;
  1132. return ret;
  1133. }
  1134. /**
  1135. * i915_gem_release_mmap - remove physical page mappings
  1136. * @obj: obj in question
  1137. *
  1138. * Preserve the reservation of the mmapping with the DRM core code, but
  1139. * relinquish ownership of the pages back to the system.
  1140. *
  1141. * It is vital that we remove the page mapping if we have mapped a tiled
  1142. * object through the GTT and then lose the fence register due to
  1143. * resource pressure. Similarly if the object has been moved out of the
  1144. * aperture, than pages mapped into userspace must be revoked. Removing the
  1145. * mapping will then trigger a page fault on the next user access, allowing
  1146. * fixup by i915_gem_fault().
  1147. */
  1148. void
  1149. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1150. {
  1151. if (!obj->fault_mappable)
  1152. return;
  1153. if (obj->base.dev->dev_mapping)
  1154. unmap_mapping_range(obj->base.dev->dev_mapping,
  1155. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1156. obj->base.size, 1);
  1157. obj->fault_mappable = false;
  1158. }
  1159. static void
  1160. i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
  1161. {
  1162. struct drm_device *dev = obj->base.dev;
  1163. struct drm_gem_mm *mm = dev->mm_private;
  1164. struct drm_map_list *list = &obj->base.map_list;
  1165. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1166. drm_mm_put_block(list->file_offset_node);
  1167. kfree(list->map);
  1168. list->map = NULL;
  1169. }
  1170. static uint32_t
  1171. i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
  1172. {
  1173. struct drm_device *dev = obj->base.dev;
  1174. uint32_t size;
  1175. if (INTEL_INFO(dev)->gen >= 4 ||
  1176. obj->tiling_mode == I915_TILING_NONE)
  1177. return obj->base.size;
  1178. /* Previous chips need a power-of-two fence region when tiling */
  1179. if (INTEL_INFO(dev)->gen == 3)
  1180. size = 1024*1024;
  1181. else
  1182. size = 512*1024;
  1183. while (size < obj->base.size)
  1184. size <<= 1;
  1185. return size;
  1186. }
  1187. /**
  1188. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1189. * @obj: object to check
  1190. *
  1191. * Return the required GTT alignment for an object, taking into account
  1192. * potential fence register mapping.
  1193. */
  1194. static uint32_t
  1195. i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
  1196. {
  1197. struct drm_device *dev = obj->base.dev;
  1198. /*
  1199. * Minimum alignment is 4k (GTT page size), but might be greater
  1200. * if a fence register is needed for the object.
  1201. */
  1202. if (INTEL_INFO(dev)->gen >= 4 ||
  1203. obj->tiling_mode == I915_TILING_NONE)
  1204. return 4096;
  1205. /*
  1206. * Previous chips need to be aligned to the size of the smallest
  1207. * fence register that can contain the object.
  1208. */
  1209. return i915_gem_get_gtt_size(obj);
  1210. }
  1211. /**
  1212. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1213. * unfenced object
  1214. * @obj: object to check
  1215. *
  1216. * Return the required GTT alignment for an object, only taking into account
  1217. * unfenced tiled surface requirements.
  1218. */
  1219. uint32_t
  1220. i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
  1221. {
  1222. struct drm_device *dev = obj->base.dev;
  1223. int tile_height;
  1224. /*
  1225. * Minimum alignment is 4k (GTT page size) for sane hw.
  1226. */
  1227. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1228. obj->tiling_mode == I915_TILING_NONE)
  1229. return 4096;
  1230. /*
  1231. * Older chips need unfenced tiled buffers to be aligned to the left
  1232. * edge of an even tile row (where tile rows are counted as if the bo is
  1233. * placed in a fenced gtt region).
  1234. */
  1235. if (IS_GEN2(dev) ||
  1236. (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
  1237. tile_height = 32;
  1238. else
  1239. tile_height = 8;
  1240. return tile_height * obj->stride * 2;
  1241. }
  1242. int
  1243. i915_gem_mmap_gtt(struct drm_file *file,
  1244. struct drm_device *dev,
  1245. uint32_t handle,
  1246. uint64_t *offset)
  1247. {
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. struct drm_i915_gem_object *obj;
  1250. int ret;
  1251. if (!(dev->driver->driver_features & DRIVER_GEM))
  1252. return -ENODEV;
  1253. ret = i915_mutex_lock_interruptible(dev);
  1254. if (ret)
  1255. return ret;
  1256. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1257. if (&obj->base == NULL) {
  1258. ret = -ENOENT;
  1259. goto unlock;
  1260. }
  1261. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1262. ret = -E2BIG;
  1263. goto unlock;
  1264. }
  1265. if (obj->madv != I915_MADV_WILLNEED) {
  1266. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1267. ret = -EINVAL;
  1268. goto out;
  1269. }
  1270. if (!obj->base.map_list.map) {
  1271. ret = i915_gem_create_mmap_offset(obj);
  1272. if (ret)
  1273. goto out;
  1274. }
  1275. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1276. out:
  1277. drm_gem_object_unreference(&obj->base);
  1278. unlock:
  1279. mutex_unlock(&dev->struct_mutex);
  1280. return ret;
  1281. }
  1282. /**
  1283. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1284. * @dev: DRM device
  1285. * @data: GTT mapping ioctl data
  1286. * @file: GEM object info
  1287. *
  1288. * Simply returns the fake offset to userspace so it can mmap it.
  1289. * The mmap call will end up in drm_gem_mmap(), which will set things
  1290. * up so we can get faults in the handler above.
  1291. *
  1292. * The fault handler will take care of binding the object into the GTT
  1293. * (since it may have been evicted to make room for something), allocating
  1294. * a fence register, and mapping the appropriate aperture address into
  1295. * userspace.
  1296. */
  1297. int
  1298. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1299. struct drm_file *file)
  1300. {
  1301. struct drm_i915_gem_mmap_gtt *args = data;
  1302. if (!(dev->driver->driver_features & DRIVER_GEM))
  1303. return -ENODEV;
  1304. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1305. }
  1306. static int
  1307. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1308. gfp_t gfpmask)
  1309. {
  1310. int page_count, i;
  1311. struct address_space *mapping;
  1312. struct inode *inode;
  1313. struct page *page;
  1314. /* Get the list of pages out of our struct file. They'll be pinned
  1315. * at this point until we release them.
  1316. */
  1317. page_count = obj->base.size / PAGE_SIZE;
  1318. BUG_ON(obj->pages != NULL);
  1319. obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
  1320. if (obj->pages == NULL)
  1321. return -ENOMEM;
  1322. inode = obj->base.filp->f_path.dentry->d_inode;
  1323. mapping = inode->i_mapping;
  1324. for (i = 0; i < page_count; i++) {
  1325. page = read_cache_page_gfp(mapping, i,
  1326. GFP_HIGHUSER |
  1327. __GFP_COLD |
  1328. __GFP_RECLAIMABLE |
  1329. gfpmask);
  1330. if (IS_ERR(page))
  1331. goto err_pages;
  1332. obj->pages[i] = page;
  1333. }
  1334. if (obj->tiling_mode != I915_TILING_NONE)
  1335. i915_gem_object_do_bit_17_swizzle(obj);
  1336. return 0;
  1337. err_pages:
  1338. while (i--)
  1339. page_cache_release(obj->pages[i]);
  1340. drm_free_large(obj->pages);
  1341. obj->pages = NULL;
  1342. return PTR_ERR(page);
  1343. }
  1344. static void
  1345. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1346. {
  1347. int page_count = obj->base.size / PAGE_SIZE;
  1348. int i;
  1349. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1350. if (obj->tiling_mode != I915_TILING_NONE)
  1351. i915_gem_object_save_bit_17_swizzle(obj);
  1352. if (obj->madv == I915_MADV_DONTNEED)
  1353. obj->dirty = 0;
  1354. for (i = 0; i < page_count; i++) {
  1355. if (obj->dirty)
  1356. set_page_dirty(obj->pages[i]);
  1357. if (obj->madv == I915_MADV_WILLNEED)
  1358. mark_page_accessed(obj->pages[i]);
  1359. page_cache_release(obj->pages[i]);
  1360. }
  1361. obj->dirty = 0;
  1362. drm_free_large(obj->pages);
  1363. obj->pages = NULL;
  1364. }
  1365. void
  1366. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1367. struct intel_ring_buffer *ring,
  1368. u32 seqno)
  1369. {
  1370. struct drm_device *dev = obj->base.dev;
  1371. struct drm_i915_private *dev_priv = dev->dev_private;
  1372. BUG_ON(ring == NULL);
  1373. obj->ring = ring;
  1374. /* Add a reference if we're newly entering the active list. */
  1375. if (!obj->active) {
  1376. drm_gem_object_reference(&obj->base);
  1377. obj->active = 1;
  1378. }
  1379. /* Move from whatever list we were on to the tail of execution. */
  1380. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1381. list_move_tail(&obj->ring_list, &ring->active_list);
  1382. obj->last_rendering_seqno = seqno;
  1383. if (obj->fenced_gpu_access) {
  1384. struct drm_i915_fence_reg *reg;
  1385. BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
  1386. obj->last_fenced_seqno = seqno;
  1387. obj->last_fenced_ring = ring;
  1388. reg = &dev_priv->fence_regs[obj->fence_reg];
  1389. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  1390. }
  1391. }
  1392. static void
  1393. i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
  1394. {
  1395. list_del_init(&obj->ring_list);
  1396. obj->last_rendering_seqno = 0;
  1397. }
  1398. static void
  1399. i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
  1400. {
  1401. struct drm_device *dev = obj->base.dev;
  1402. drm_i915_private_t *dev_priv = dev->dev_private;
  1403. BUG_ON(!obj->active);
  1404. list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
  1405. i915_gem_object_move_off_active(obj);
  1406. }
  1407. static void
  1408. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1409. {
  1410. struct drm_device *dev = obj->base.dev;
  1411. struct drm_i915_private *dev_priv = dev->dev_private;
  1412. if (obj->pin_count != 0)
  1413. list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
  1414. else
  1415. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1416. BUG_ON(!list_empty(&obj->gpu_write_list));
  1417. BUG_ON(!obj->active);
  1418. obj->ring = NULL;
  1419. i915_gem_object_move_off_active(obj);
  1420. obj->fenced_gpu_access = false;
  1421. obj->active = 0;
  1422. obj->pending_gpu_write = false;
  1423. drm_gem_object_unreference(&obj->base);
  1424. WARN_ON(i915_verify_lists(dev));
  1425. }
  1426. /* Immediately discard the backing storage */
  1427. static void
  1428. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1429. {
  1430. struct inode *inode;
  1431. /* Our goal here is to return as much of the memory as
  1432. * is possible back to the system as we are called from OOM.
  1433. * To do this we must instruct the shmfs to drop all of its
  1434. * backing pages, *now*. Here we mirror the actions taken
  1435. * when by shmem_delete_inode() to release the backing store.
  1436. */
  1437. inode = obj->base.filp->f_path.dentry->d_inode;
  1438. truncate_inode_pages(inode->i_mapping, 0);
  1439. if (inode->i_op->truncate_range)
  1440. inode->i_op->truncate_range(inode, 0, (loff_t)-1);
  1441. obj->madv = __I915_MADV_PURGED;
  1442. }
  1443. static inline int
  1444. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1445. {
  1446. return obj->madv == I915_MADV_DONTNEED;
  1447. }
  1448. static void
  1449. i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
  1450. uint32_t flush_domains)
  1451. {
  1452. struct drm_i915_gem_object *obj, *next;
  1453. list_for_each_entry_safe(obj, next,
  1454. &ring->gpu_write_list,
  1455. gpu_write_list) {
  1456. if (obj->base.write_domain & flush_domains) {
  1457. uint32_t old_write_domain = obj->base.write_domain;
  1458. obj->base.write_domain = 0;
  1459. list_del_init(&obj->gpu_write_list);
  1460. i915_gem_object_move_to_active(obj, ring,
  1461. i915_gem_next_request_seqno(ring));
  1462. trace_i915_gem_object_change_domain(obj,
  1463. obj->base.read_domains,
  1464. old_write_domain);
  1465. }
  1466. }
  1467. }
  1468. int
  1469. i915_add_request(struct intel_ring_buffer *ring,
  1470. struct drm_file *file,
  1471. struct drm_i915_gem_request *request)
  1472. {
  1473. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1474. uint32_t seqno;
  1475. int was_empty;
  1476. int ret;
  1477. BUG_ON(request == NULL);
  1478. ret = ring->add_request(ring, &seqno);
  1479. if (ret)
  1480. return ret;
  1481. trace_i915_gem_request_add(ring, seqno);
  1482. request->seqno = seqno;
  1483. request->ring = ring;
  1484. request->emitted_jiffies = jiffies;
  1485. was_empty = list_empty(&ring->request_list);
  1486. list_add_tail(&request->list, &ring->request_list);
  1487. if (file) {
  1488. struct drm_i915_file_private *file_priv = file->driver_priv;
  1489. spin_lock(&file_priv->mm.lock);
  1490. request->file_priv = file_priv;
  1491. list_add_tail(&request->client_list,
  1492. &file_priv->mm.request_list);
  1493. spin_unlock(&file_priv->mm.lock);
  1494. }
  1495. ring->outstanding_lazy_request = false;
  1496. if (!dev_priv->mm.suspended) {
  1497. mod_timer(&dev_priv->hangcheck_timer,
  1498. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1499. if (was_empty)
  1500. queue_delayed_work(dev_priv->wq,
  1501. &dev_priv->mm.retire_work, HZ);
  1502. }
  1503. return 0;
  1504. }
  1505. static inline void
  1506. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1507. {
  1508. struct drm_i915_file_private *file_priv = request->file_priv;
  1509. if (!file_priv)
  1510. return;
  1511. spin_lock(&file_priv->mm.lock);
  1512. if (request->file_priv) {
  1513. list_del(&request->client_list);
  1514. request->file_priv = NULL;
  1515. }
  1516. spin_unlock(&file_priv->mm.lock);
  1517. }
  1518. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1519. struct intel_ring_buffer *ring)
  1520. {
  1521. while (!list_empty(&ring->request_list)) {
  1522. struct drm_i915_gem_request *request;
  1523. request = list_first_entry(&ring->request_list,
  1524. struct drm_i915_gem_request,
  1525. list);
  1526. list_del(&request->list);
  1527. i915_gem_request_remove_from_client(request);
  1528. kfree(request);
  1529. }
  1530. while (!list_empty(&ring->active_list)) {
  1531. struct drm_i915_gem_object *obj;
  1532. obj = list_first_entry(&ring->active_list,
  1533. struct drm_i915_gem_object,
  1534. ring_list);
  1535. obj->base.write_domain = 0;
  1536. list_del_init(&obj->gpu_write_list);
  1537. i915_gem_object_move_to_inactive(obj);
  1538. }
  1539. }
  1540. static void i915_gem_reset_fences(struct drm_device *dev)
  1541. {
  1542. struct drm_i915_private *dev_priv = dev->dev_private;
  1543. int i;
  1544. for (i = 0; i < 16; i++) {
  1545. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1546. struct drm_i915_gem_object *obj = reg->obj;
  1547. if (!obj)
  1548. continue;
  1549. if (obj->tiling_mode)
  1550. i915_gem_release_mmap(obj);
  1551. reg->obj->fence_reg = I915_FENCE_REG_NONE;
  1552. reg->obj->fenced_gpu_access = false;
  1553. reg->obj->last_fenced_seqno = 0;
  1554. reg->obj->last_fenced_ring = NULL;
  1555. i915_gem_clear_fence_reg(dev, reg);
  1556. }
  1557. }
  1558. void i915_gem_reset(struct drm_device *dev)
  1559. {
  1560. struct drm_i915_private *dev_priv = dev->dev_private;
  1561. struct drm_i915_gem_object *obj;
  1562. int i;
  1563. for (i = 0; i < I915_NUM_RINGS; i++)
  1564. i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
  1565. /* Remove anything from the flushing lists. The GPU cache is likely
  1566. * to be lost on reset along with the data, so simply move the
  1567. * lost bo to the inactive list.
  1568. */
  1569. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1570. obj= list_first_entry(&dev_priv->mm.flushing_list,
  1571. struct drm_i915_gem_object,
  1572. mm_list);
  1573. obj->base.write_domain = 0;
  1574. list_del_init(&obj->gpu_write_list);
  1575. i915_gem_object_move_to_inactive(obj);
  1576. }
  1577. /* Move everything out of the GPU domains to ensure we do any
  1578. * necessary invalidation upon reuse.
  1579. */
  1580. list_for_each_entry(obj,
  1581. &dev_priv->mm.inactive_list,
  1582. mm_list)
  1583. {
  1584. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1585. }
  1586. /* The fence registers are invalidated so clear them out */
  1587. i915_gem_reset_fences(dev);
  1588. }
  1589. /**
  1590. * This function clears the request list as sequence numbers are passed.
  1591. */
  1592. static void
  1593. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1594. {
  1595. uint32_t seqno;
  1596. int i;
  1597. if (list_empty(&ring->request_list))
  1598. return;
  1599. WARN_ON(i915_verify_lists(ring->dev));
  1600. seqno = ring->get_seqno(ring);
  1601. for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
  1602. if (seqno >= ring->sync_seqno[i])
  1603. ring->sync_seqno[i] = 0;
  1604. while (!list_empty(&ring->request_list)) {
  1605. struct drm_i915_gem_request *request;
  1606. request = list_first_entry(&ring->request_list,
  1607. struct drm_i915_gem_request,
  1608. list);
  1609. if (!i915_seqno_passed(seqno, request->seqno))
  1610. break;
  1611. trace_i915_gem_request_retire(ring, request->seqno);
  1612. list_del(&request->list);
  1613. i915_gem_request_remove_from_client(request);
  1614. kfree(request);
  1615. }
  1616. /* Move any buffers on the active list that are no longer referenced
  1617. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1618. */
  1619. while (!list_empty(&ring->active_list)) {
  1620. struct drm_i915_gem_object *obj;
  1621. obj= list_first_entry(&ring->active_list,
  1622. struct drm_i915_gem_object,
  1623. ring_list);
  1624. if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
  1625. break;
  1626. if (obj->base.write_domain != 0)
  1627. i915_gem_object_move_to_flushing(obj);
  1628. else
  1629. i915_gem_object_move_to_inactive(obj);
  1630. }
  1631. if (unlikely(ring->trace_irq_seqno &&
  1632. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1633. ring->irq_put(ring);
  1634. ring->trace_irq_seqno = 0;
  1635. }
  1636. WARN_ON(i915_verify_lists(ring->dev));
  1637. }
  1638. void
  1639. i915_gem_retire_requests(struct drm_device *dev)
  1640. {
  1641. drm_i915_private_t *dev_priv = dev->dev_private;
  1642. int i;
  1643. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1644. struct drm_i915_gem_object *obj, *next;
  1645. /* We must be careful that during unbind() we do not
  1646. * accidentally infinitely recurse into retire requests.
  1647. * Currently:
  1648. * retire -> free -> unbind -> wait -> retire_ring
  1649. */
  1650. list_for_each_entry_safe(obj, next,
  1651. &dev_priv->mm.deferred_free_list,
  1652. mm_list)
  1653. i915_gem_free_object_tail(obj);
  1654. }
  1655. for (i = 0; i < I915_NUM_RINGS; i++)
  1656. i915_gem_retire_requests_ring(&dev_priv->ring[i]);
  1657. }
  1658. static void
  1659. i915_gem_retire_work_handler(struct work_struct *work)
  1660. {
  1661. drm_i915_private_t *dev_priv;
  1662. struct drm_device *dev;
  1663. bool idle;
  1664. int i;
  1665. dev_priv = container_of(work, drm_i915_private_t,
  1666. mm.retire_work.work);
  1667. dev = dev_priv->dev;
  1668. /* Come back later if the device is busy... */
  1669. if (!mutex_trylock(&dev->struct_mutex)) {
  1670. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1671. return;
  1672. }
  1673. i915_gem_retire_requests(dev);
  1674. /* Send a periodic flush down the ring so we don't hold onto GEM
  1675. * objects indefinitely.
  1676. */
  1677. idle = true;
  1678. for (i = 0; i < I915_NUM_RINGS; i++) {
  1679. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  1680. if (!list_empty(&ring->gpu_write_list)) {
  1681. struct drm_i915_gem_request *request;
  1682. int ret;
  1683. ret = i915_gem_flush_ring(ring,
  1684. 0, I915_GEM_GPU_DOMAINS);
  1685. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1686. if (ret || request == NULL ||
  1687. i915_add_request(ring, NULL, request))
  1688. kfree(request);
  1689. }
  1690. idle &= list_empty(&ring->request_list);
  1691. }
  1692. if (!dev_priv->mm.suspended && !idle)
  1693. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1694. mutex_unlock(&dev->struct_mutex);
  1695. }
  1696. /**
  1697. * Waits for a sequence number to be signaled, and cleans up the
  1698. * request and object lists appropriately for that event.
  1699. */
  1700. int
  1701. i915_wait_request(struct intel_ring_buffer *ring,
  1702. uint32_t seqno)
  1703. {
  1704. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1705. u32 ier;
  1706. int ret = 0;
  1707. BUG_ON(seqno == 0);
  1708. if (atomic_read(&dev_priv->mm.wedged)) {
  1709. struct completion *x = &dev_priv->error_completion;
  1710. bool recovery_complete;
  1711. unsigned long flags;
  1712. /* Give the error handler a chance to run. */
  1713. spin_lock_irqsave(&x->wait.lock, flags);
  1714. recovery_complete = x->done > 0;
  1715. spin_unlock_irqrestore(&x->wait.lock, flags);
  1716. return recovery_complete ? -EIO : -EAGAIN;
  1717. }
  1718. if (seqno == ring->outstanding_lazy_request) {
  1719. struct drm_i915_gem_request *request;
  1720. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1721. if (request == NULL)
  1722. return -ENOMEM;
  1723. ret = i915_add_request(ring, NULL, request);
  1724. if (ret) {
  1725. kfree(request);
  1726. return ret;
  1727. }
  1728. seqno = request->seqno;
  1729. }
  1730. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  1731. if (HAS_PCH_SPLIT(ring->dev))
  1732. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1733. else
  1734. ier = I915_READ(IER);
  1735. if (!ier) {
  1736. DRM_ERROR("something (likely vbetool) disabled "
  1737. "interrupts, re-enabling\n");
  1738. i915_driver_irq_preinstall(ring->dev);
  1739. i915_driver_irq_postinstall(ring->dev);
  1740. }
  1741. trace_i915_gem_request_wait_begin(ring, seqno);
  1742. ring->waiting_seqno = seqno;
  1743. if (ring->irq_get(ring)) {
  1744. if (dev_priv->mm.interruptible)
  1745. ret = wait_event_interruptible(ring->irq_queue,
  1746. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1747. || atomic_read(&dev_priv->mm.wedged));
  1748. else
  1749. wait_event(ring->irq_queue,
  1750. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1751. || atomic_read(&dev_priv->mm.wedged));
  1752. ring->irq_put(ring);
  1753. } else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
  1754. seqno) ||
  1755. atomic_read(&dev_priv->mm.wedged), 3000))
  1756. ret = -EBUSY;
  1757. ring->waiting_seqno = 0;
  1758. trace_i915_gem_request_wait_end(ring, seqno);
  1759. }
  1760. if (atomic_read(&dev_priv->mm.wedged))
  1761. ret = -EAGAIN;
  1762. if (ret && ret != -ERESTARTSYS)
  1763. DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
  1764. __func__, ret, seqno, ring->get_seqno(ring),
  1765. dev_priv->next_seqno);
  1766. /* Directly dispatch request retiring. While we have the work queue
  1767. * to handle this, the waiter on a request often wants an associated
  1768. * buffer to have made it to the inactive list, and we would need
  1769. * a separate wait queue to handle that.
  1770. */
  1771. if (ret == 0)
  1772. i915_gem_retire_requests_ring(ring);
  1773. return ret;
  1774. }
  1775. /**
  1776. * Ensures that all rendering to the object has completed and the object is
  1777. * safe to unbind from the GTT or access from the CPU.
  1778. */
  1779. int
  1780. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
  1781. {
  1782. int ret;
  1783. /* This function only exists to support waiting for existing rendering,
  1784. * not for emitting required flushes.
  1785. */
  1786. BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1787. /* If there is rendering queued on the buffer being evicted, wait for
  1788. * it.
  1789. */
  1790. if (obj->active) {
  1791. ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
  1792. if (ret)
  1793. return ret;
  1794. }
  1795. return 0;
  1796. }
  1797. /**
  1798. * Unbinds an object from the GTT aperture.
  1799. */
  1800. int
  1801. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  1802. {
  1803. int ret = 0;
  1804. if (obj->gtt_space == NULL)
  1805. return 0;
  1806. if (obj->pin_count != 0) {
  1807. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1808. return -EINVAL;
  1809. }
  1810. /* blow away mappings if mapped through GTT */
  1811. i915_gem_release_mmap(obj);
  1812. /* Move the object to the CPU domain to ensure that
  1813. * any possible CPU writes while it's not in the GTT
  1814. * are flushed when we go to remap it. This will
  1815. * also ensure that all pending GPU writes are finished
  1816. * before we unbind.
  1817. */
  1818. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1819. if (ret == -ERESTARTSYS)
  1820. return ret;
  1821. /* Continue on if we fail due to EIO, the GPU is hung so we
  1822. * should be safe and we need to cleanup or else we might
  1823. * cause memory corruption through use-after-free.
  1824. */
  1825. if (ret) {
  1826. i915_gem_clflush_object(obj);
  1827. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1828. }
  1829. /* release the fence reg _after_ flushing */
  1830. ret = i915_gem_object_put_fence(obj);
  1831. if (ret == -ERESTARTSYS)
  1832. return ret;
  1833. trace_i915_gem_object_unbind(obj);
  1834. i915_gem_gtt_unbind_object(obj);
  1835. i915_gem_object_put_pages_gtt(obj);
  1836. list_del_init(&obj->gtt_list);
  1837. list_del_init(&obj->mm_list);
  1838. /* Avoid an unnecessary call to unbind on rebind. */
  1839. obj->map_and_fenceable = true;
  1840. drm_mm_put_block(obj->gtt_space);
  1841. obj->gtt_space = NULL;
  1842. obj->gtt_offset = 0;
  1843. if (i915_gem_object_is_purgeable(obj))
  1844. i915_gem_object_truncate(obj);
  1845. return ret;
  1846. }
  1847. int
  1848. i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1849. uint32_t invalidate_domains,
  1850. uint32_t flush_domains)
  1851. {
  1852. int ret;
  1853. if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
  1854. return 0;
  1855. trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
  1856. ret = ring->flush(ring, invalidate_domains, flush_domains);
  1857. if (ret)
  1858. return ret;
  1859. if (flush_domains & I915_GEM_GPU_DOMAINS)
  1860. i915_gem_process_flushing_list(ring, flush_domains);
  1861. return 0;
  1862. }
  1863. static int i915_ring_idle(struct intel_ring_buffer *ring)
  1864. {
  1865. int ret;
  1866. if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
  1867. return 0;
  1868. if (!list_empty(&ring->gpu_write_list)) {
  1869. ret = i915_gem_flush_ring(ring,
  1870. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1871. if (ret)
  1872. return ret;
  1873. }
  1874. return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
  1875. }
  1876. int
  1877. i915_gpu_idle(struct drm_device *dev)
  1878. {
  1879. drm_i915_private_t *dev_priv = dev->dev_private;
  1880. bool lists_empty;
  1881. int ret, i;
  1882. lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
  1883. list_empty(&dev_priv->mm.active_list));
  1884. if (lists_empty)
  1885. return 0;
  1886. /* Flush everything onto the inactive list. */
  1887. for (i = 0; i < I915_NUM_RINGS; i++) {
  1888. ret = i915_ring_idle(&dev_priv->ring[i]);
  1889. if (ret)
  1890. return ret;
  1891. }
  1892. return 0;
  1893. }
  1894. static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
  1895. struct intel_ring_buffer *pipelined)
  1896. {
  1897. struct drm_device *dev = obj->base.dev;
  1898. drm_i915_private_t *dev_priv = dev->dev_private;
  1899. u32 size = obj->gtt_space->size;
  1900. int regnum = obj->fence_reg;
  1901. uint64_t val;
  1902. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1903. 0xfffff000) << 32;
  1904. val |= obj->gtt_offset & 0xfffff000;
  1905. val |= (uint64_t)((obj->stride / 128) - 1) <<
  1906. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1907. if (obj->tiling_mode == I915_TILING_Y)
  1908. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1909. val |= I965_FENCE_REG_VALID;
  1910. if (pipelined) {
  1911. int ret = intel_ring_begin(pipelined, 6);
  1912. if (ret)
  1913. return ret;
  1914. intel_ring_emit(pipelined, MI_NOOP);
  1915. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1916. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
  1917. intel_ring_emit(pipelined, (u32)val);
  1918. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
  1919. intel_ring_emit(pipelined, (u32)(val >> 32));
  1920. intel_ring_advance(pipelined);
  1921. } else
  1922. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
  1923. return 0;
  1924. }
  1925. static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
  1926. struct intel_ring_buffer *pipelined)
  1927. {
  1928. struct drm_device *dev = obj->base.dev;
  1929. drm_i915_private_t *dev_priv = dev->dev_private;
  1930. u32 size = obj->gtt_space->size;
  1931. int regnum = obj->fence_reg;
  1932. uint64_t val;
  1933. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1934. 0xfffff000) << 32;
  1935. val |= obj->gtt_offset & 0xfffff000;
  1936. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1937. if (obj->tiling_mode == I915_TILING_Y)
  1938. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1939. val |= I965_FENCE_REG_VALID;
  1940. if (pipelined) {
  1941. int ret = intel_ring_begin(pipelined, 6);
  1942. if (ret)
  1943. return ret;
  1944. intel_ring_emit(pipelined, MI_NOOP);
  1945. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1946. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
  1947. intel_ring_emit(pipelined, (u32)val);
  1948. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
  1949. intel_ring_emit(pipelined, (u32)(val >> 32));
  1950. intel_ring_advance(pipelined);
  1951. } else
  1952. I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
  1953. return 0;
  1954. }
  1955. static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
  1956. struct intel_ring_buffer *pipelined)
  1957. {
  1958. struct drm_device *dev = obj->base.dev;
  1959. drm_i915_private_t *dev_priv = dev->dev_private;
  1960. u32 size = obj->gtt_space->size;
  1961. u32 fence_reg, val, pitch_val;
  1962. int tile_width;
  1963. if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  1964. (size & -size) != size ||
  1965. (obj->gtt_offset & (size - 1)),
  1966. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  1967. obj->gtt_offset, obj->map_and_fenceable, size))
  1968. return -EINVAL;
  1969. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  1970. tile_width = 128;
  1971. else
  1972. tile_width = 512;
  1973. /* Note: pitch better be a power of two tile widths */
  1974. pitch_val = obj->stride / tile_width;
  1975. pitch_val = ffs(pitch_val) - 1;
  1976. val = obj->gtt_offset;
  1977. if (obj->tiling_mode == I915_TILING_Y)
  1978. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1979. val |= I915_FENCE_SIZE_BITS(size);
  1980. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1981. val |= I830_FENCE_REG_VALID;
  1982. fence_reg = obj->fence_reg;
  1983. if (fence_reg < 8)
  1984. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  1985. else
  1986. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  1987. if (pipelined) {
  1988. int ret = intel_ring_begin(pipelined, 4);
  1989. if (ret)
  1990. return ret;
  1991. intel_ring_emit(pipelined, MI_NOOP);
  1992. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  1993. intel_ring_emit(pipelined, fence_reg);
  1994. intel_ring_emit(pipelined, val);
  1995. intel_ring_advance(pipelined);
  1996. } else
  1997. I915_WRITE(fence_reg, val);
  1998. return 0;
  1999. }
  2000. static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
  2001. struct intel_ring_buffer *pipelined)
  2002. {
  2003. struct drm_device *dev = obj->base.dev;
  2004. drm_i915_private_t *dev_priv = dev->dev_private;
  2005. u32 size = obj->gtt_space->size;
  2006. int regnum = obj->fence_reg;
  2007. uint32_t val;
  2008. uint32_t pitch_val;
  2009. if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2010. (size & -size) != size ||
  2011. (obj->gtt_offset & (size - 1)),
  2012. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  2013. obj->gtt_offset, size))
  2014. return -EINVAL;
  2015. pitch_val = obj->stride / 128;
  2016. pitch_val = ffs(pitch_val) - 1;
  2017. val = obj->gtt_offset;
  2018. if (obj->tiling_mode == I915_TILING_Y)
  2019. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2020. val |= I830_FENCE_SIZE_BITS(size);
  2021. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2022. val |= I830_FENCE_REG_VALID;
  2023. if (pipelined) {
  2024. int ret = intel_ring_begin(pipelined, 4);
  2025. if (ret)
  2026. return ret;
  2027. intel_ring_emit(pipelined, MI_NOOP);
  2028. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  2029. intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
  2030. intel_ring_emit(pipelined, val);
  2031. intel_ring_advance(pipelined);
  2032. } else
  2033. I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
  2034. return 0;
  2035. }
  2036. static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
  2037. {
  2038. return i915_seqno_passed(ring->get_seqno(ring), seqno);
  2039. }
  2040. static int
  2041. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
  2042. struct intel_ring_buffer *pipelined)
  2043. {
  2044. int ret;
  2045. if (obj->fenced_gpu_access) {
  2046. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2047. ret = i915_gem_flush_ring(obj->last_fenced_ring,
  2048. 0, obj->base.write_domain);
  2049. if (ret)
  2050. return ret;
  2051. }
  2052. obj->fenced_gpu_access = false;
  2053. }
  2054. if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
  2055. if (!ring_passed_seqno(obj->last_fenced_ring,
  2056. obj->last_fenced_seqno)) {
  2057. ret = i915_wait_request(obj->last_fenced_ring,
  2058. obj->last_fenced_seqno);
  2059. if (ret)
  2060. return ret;
  2061. }
  2062. obj->last_fenced_seqno = 0;
  2063. obj->last_fenced_ring = NULL;
  2064. }
  2065. /* Ensure that all CPU reads are completed before installing a fence
  2066. * and all writes before removing the fence.
  2067. */
  2068. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  2069. mb();
  2070. return 0;
  2071. }
  2072. int
  2073. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2074. {
  2075. int ret;
  2076. if (obj->tiling_mode)
  2077. i915_gem_release_mmap(obj);
  2078. ret = i915_gem_object_flush_fence(obj, NULL);
  2079. if (ret)
  2080. return ret;
  2081. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2082. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2083. i915_gem_clear_fence_reg(obj->base.dev,
  2084. &dev_priv->fence_regs[obj->fence_reg]);
  2085. obj->fence_reg = I915_FENCE_REG_NONE;
  2086. }
  2087. return 0;
  2088. }
  2089. static struct drm_i915_fence_reg *
  2090. i915_find_fence_reg(struct drm_device *dev,
  2091. struct intel_ring_buffer *pipelined)
  2092. {
  2093. struct drm_i915_private *dev_priv = dev->dev_private;
  2094. struct drm_i915_fence_reg *reg, *first, *avail;
  2095. int i;
  2096. /* First try to find a free reg */
  2097. avail = NULL;
  2098. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2099. reg = &dev_priv->fence_regs[i];
  2100. if (!reg->obj)
  2101. return reg;
  2102. if (!reg->obj->pin_count)
  2103. avail = reg;
  2104. }
  2105. if (avail == NULL)
  2106. return NULL;
  2107. /* None available, try to steal one or wait for a user to finish */
  2108. avail = first = NULL;
  2109. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2110. if (reg->obj->pin_count)
  2111. continue;
  2112. if (first == NULL)
  2113. first = reg;
  2114. if (!pipelined ||
  2115. !reg->obj->last_fenced_ring ||
  2116. reg->obj->last_fenced_ring == pipelined) {
  2117. avail = reg;
  2118. break;
  2119. }
  2120. }
  2121. if (avail == NULL)
  2122. avail = first;
  2123. return avail;
  2124. }
  2125. /**
  2126. * i915_gem_object_get_fence - set up a fence reg for an object
  2127. * @obj: object to map through a fence reg
  2128. * @pipelined: ring on which to queue the change, or NULL for CPU access
  2129. * @interruptible: must we wait uninterruptibly for the register to retire?
  2130. *
  2131. * When mapping objects through the GTT, userspace wants to be able to write
  2132. * to them without having to worry about swizzling if the object is tiled.
  2133. *
  2134. * This function walks the fence regs looking for a free one for @obj,
  2135. * stealing one if it can't find any.
  2136. *
  2137. * It then sets up the reg based on the object's properties: address, pitch
  2138. * and tiling format.
  2139. */
  2140. int
  2141. i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  2142. struct intel_ring_buffer *pipelined)
  2143. {
  2144. struct drm_device *dev = obj->base.dev;
  2145. struct drm_i915_private *dev_priv = dev->dev_private;
  2146. struct drm_i915_fence_reg *reg;
  2147. int ret;
  2148. /* XXX disable pipelining. There are bugs. Shocking. */
  2149. pipelined = NULL;
  2150. /* Just update our place in the LRU if our fence is getting reused. */
  2151. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2152. reg = &dev_priv->fence_regs[obj->fence_reg];
  2153. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2154. if (obj->tiling_changed) {
  2155. ret = i915_gem_object_flush_fence(obj, pipelined);
  2156. if (ret)
  2157. return ret;
  2158. if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
  2159. pipelined = NULL;
  2160. if (pipelined) {
  2161. reg->setup_seqno =
  2162. i915_gem_next_request_seqno(pipelined);
  2163. obj->last_fenced_seqno = reg->setup_seqno;
  2164. obj->last_fenced_ring = pipelined;
  2165. }
  2166. goto update;
  2167. }
  2168. if (!pipelined) {
  2169. if (reg->setup_seqno) {
  2170. if (!ring_passed_seqno(obj->last_fenced_ring,
  2171. reg->setup_seqno)) {
  2172. ret = i915_wait_request(obj->last_fenced_ring,
  2173. reg->setup_seqno);
  2174. if (ret)
  2175. return ret;
  2176. }
  2177. reg->setup_seqno = 0;
  2178. }
  2179. } else if (obj->last_fenced_ring &&
  2180. obj->last_fenced_ring != pipelined) {
  2181. ret = i915_gem_object_flush_fence(obj, pipelined);
  2182. if (ret)
  2183. return ret;
  2184. }
  2185. return 0;
  2186. }
  2187. reg = i915_find_fence_reg(dev, pipelined);
  2188. if (reg == NULL)
  2189. return -ENOSPC;
  2190. ret = i915_gem_object_flush_fence(obj, pipelined);
  2191. if (ret)
  2192. return ret;
  2193. if (reg->obj) {
  2194. struct drm_i915_gem_object *old = reg->obj;
  2195. drm_gem_object_reference(&old->base);
  2196. if (old->tiling_mode)
  2197. i915_gem_release_mmap(old);
  2198. ret = i915_gem_object_flush_fence(old, pipelined);
  2199. if (ret) {
  2200. drm_gem_object_unreference(&old->base);
  2201. return ret;
  2202. }
  2203. if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
  2204. pipelined = NULL;
  2205. old->fence_reg = I915_FENCE_REG_NONE;
  2206. old->last_fenced_ring = pipelined;
  2207. old->last_fenced_seqno =
  2208. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2209. drm_gem_object_unreference(&old->base);
  2210. } else if (obj->last_fenced_seqno == 0)
  2211. pipelined = NULL;
  2212. reg->obj = obj;
  2213. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2214. obj->fence_reg = reg - dev_priv->fence_regs;
  2215. obj->last_fenced_ring = pipelined;
  2216. reg->setup_seqno =
  2217. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2218. obj->last_fenced_seqno = reg->setup_seqno;
  2219. update:
  2220. obj->tiling_changed = false;
  2221. switch (INTEL_INFO(dev)->gen) {
  2222. case 7:
  2223. case 6:
  2224. ret = sandybridge_write_fence_reg(obj, pipelined);
  2225. break;
  2226. case 5:
  2227. case 4:
  2228. ret = i965_write_fence_reg(obj, pipelined);
  2229. break;
  2230. case 3:
  2231. ret = i915_write_fence_reg(obj, pipelined);
  2232. break;
  2233. case 2:
  2234. ret = i830_write_fence_reg(obj, pipelined);
  2235. break;
  2236. }
  2237. return ret;
  2238. }
  2239. /**
  2240. * i915_gem_clear_fence_reg - clear out fence register info
  2241. * @obj: object to clear
  2242. *
  2243. * Zeroes out the fence register itself and clears out the associated
  2244. * data structures in dev_priv and obj.
  2245. */
  2246. static void
  2247. i915_gem_clear_fence_reg(struct drm_device *dev,
  2248. struct drm_i915_fence_reg *reg)
  2249. {
  2250. drm_i915_private_t *dev_priv = dev->dev_private;
  2251. uint32_t fence_reg = reg - dev_priv->fence_regs;
  2252. switch (INTEL_INFO(dev)->gen) {
  2253. case 7:
  2254. case 6:
  2255. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
  2256. break;
  2257. case 5:
  2258. case 4:
  2259. I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
  2260. break;
  2261. case 3:
  2262. if (fence_reg >= 8)
  2263. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  2264. else
  2265. case 2:
  2266. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  2267. I915_WRITE(fence_reg, 0);
  2268. break;
  2269. }
  2270. list_del_init(&reg->lru_list);
  2271. reg->obj = NULL;
  2272. reg->setup_seqno = 0;
  2273. }
  2274. /**
  2275. * Finds free space in the GTT aperture and binds the object there.
  2276. */
  2277. static int
  2278. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2279. unsigned alignment,
  2280. bool map_and_fenceable)
  2281. {
  2282. struct drm_device *dev = obj->base.dev;
  2283. drm_i915_private_t *dev_priv = dev->dev_private;
  2284. struct drm_mm_node *free_space;
  2285. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2286. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2287. bool mappable, fenceable;
  2288. int ret;
  2289. if (obj->madv != I915_MADV_WILLNEED) {
  2290. DRM_ERROR("Attempting to bind a purgeable object\n");
  2291. return -EINVAL;
  2292. }
  2293. fence_size = i915_gem_get_gtt_size(obj);
  2294. fence_alignment = i915_gem_get_gtt_alignment(obj);
  2295. unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
  2296. if (alignment == 0)
  2297. alignment = map_and_fenceable ? fence_alignment :
  2298. unfenced_alignment;
  2299. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2300. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2301. return -EINVAL;
  2302. }
  2303. size = map_and_fenceable ? fence_size : obj->base.size;
  2304. /* If the object is bigger than the entire aperture, reject it early
  2305. * before evicting everything in a vain attempt to find space.
  2306. */
  2307. if (obj->base.size >
  2308. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2309. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2310. return -E2BIG;
  2311. }
  2312. search_free:
  2313. if (map_and_fenceable)
  2314. free_space =
  2315. drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
  2316. size, alignment, 0,
  2317. dev_priv->mm.gtt_mappable_end,
  2318. 0);
  2319. else
  2320. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2321. size, alignment, 0);
  2322. if (free_space != NULL) {
  2323. if (map_and_fenceable)
  2324. obj->gtt_space =
  2325. drm_mm_get_block_range_generic(free_space,
  2326. size, alignment, 0,
  2327. dev_priv->mm.gtt_mappable_end,
  2328. 0);
  2329. else
  2330. obj->gtt_space =
  2331. drm_mm_get_block(free_space, size, alignment);
  2332. }
  2333. if (obj->gtt_space == NULL) {
  2334. /* If the gtt is empty and we're still having trouble
  2335. * fitting our object in, we're out of memory.
  2336. */
  2337. ret = i915_gem_evict_something(dev, size, alignment,
  2338. map_and_fenceable);
  2339. if (ret)
  2340. return ret;
  2341. goto search_free;
  2342. }
  2343. ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
  2344. if (ret) {
  2345. drm_mm_put_block(obj->gtt_space);
  2346. obj->gtt_space = NULL;
  2347. if (ret == -ENOMEM) {
  2348. /* first try to reclaim some memory by clearing the GTT */
  2349. ret = i915_gem_evict_everything(dev, false);
  2350. if (ret) {
  2351. /* now try to shrink everyone else */
  2352. if (gfpmask) {
  2353. gfpmask = 0;
  2354. goto search_free;
  2355. }
  2356. return -ENOMEM;
  2357. }
  2358. goto search_free;
  2359. }
  2360. return ret;
  2361. }
  2362. ret = i915_gem_gtt_bind_object(obj);
  2363. if (ret) {
  2364. i915_gem_object_put_pages_gtt(obj);
  2365. drm_mm_put_block(obj->gtt_space);
  2366. obj->gtt_space = NULL;
  2367. if (i915_gem_evict_everything(dev, false))
  2368. return ret;
  2369. goto search_free;
  2370. }
  2371. list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
  2372. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2373. /* Assert that the object is not currently in any GPU domain. As it
  2374. * wasn't in the GTT, there shouldn't be any way it could have been in
  2375. * a GPU cache
  2376. */
  2377. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  2378. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  2379. obj->gtt_offset = obj->gtt_space->start;
  2380. fenceable =
  2381. obj->gtt_space->size == fence_size &&
  2382. (obj->gtt_space->start & (fence_alignment -1)) == 0;
  2383. mappable =
  2384. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2385. obj->map_and_fenceable = mappable && fenceable;
  2386. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2387. return 0;
  2388. }
  2389. void
  2390. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2391. {
  2392. /* If we don't have a page list set up, then we're not pinned
  2393. * to GPU, and we can ignore the cache flush because it'll happen
  2394. * again at bind time.
  2395. */
  2396. if (obj->pages == NULL)
  2397. return;
  2398. /* If the GPU is snooping the contents of the CPU cache,
  2399. * we do not need to manually clear the CPU cache lines. However,
  2400. * the caches are only snooped when the render cache is
  2401. * flushed/invalidated. As we always have to emit invalidations
  2402. * and flushes when moving into and out of the RENDER domain, correct
  2403. * snooping behaviour occurs naturally as the result of our domain
  2404. * tracking.
  2405. */
  2406. if (obj->cache_level != I915_CACHE_NONE)
  2407. return;
  2408. trace_i915_gem_object_clflush(obj);
  2409. drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
  2410. }
  2411. /** Flushes any GPU write domain for the object if it's dirty. */
  2412. static int
  2413. i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
  2414. {
  2415. if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2416. return 0;
  2417. /* Queue the GPU write cache flushing we need. */
  2418. return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2419. }
  2420. /** Flushes the GTT write domain for the object if it's dirty. */
  2421. static void
  2422. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2423. {
  2424. uint32_t old_write_domain;
  2425. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2426. return;
  2427. /* No actual flushing is required for the GTT write domain. Writes
  2428. * to it immediately go to main memory as far as we know, so there's
  2429. * no chipset flush. It also doesn't land in render cache.
  2430. *
  2431. * However, we do have to enforce the order so that all writes through
  2432. * the GTT land before any writes to the device, such as updates to
  2433. * the GATT itself.
  2434. */
  2435. wmb();
  2436. i915_gem_release_mmap(obj);
  2437. old_write_domain = obj->base.write_domain;
  2438. obj->base.write_domain = 0;
  2439. trace_i915_gem_object_change_domain(obj,
  2440. obj->base.read_domains,
  2441. old_write_domain);
  2442. }
  2443. /** Flushes the CPU write domain for the object if it's dirty. */
  2444. static void
  2445. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2446. {
  2447. uint32_t old_write_domain;
  2448. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2449. return;
  2450. i915_gem_clflush_object(obj);
  2451. intel_gtt_chipset_flush();
  2452. old_write_domain = obj->base.write_domain;
  2453. obj->base.write_domain = 0;
  2454. trace_i915_gem_object_change_domain(obj,
  2455. obj->base.read_domains,
  2456. old_write_domain);
  2457. }
  2458. /**
  2459. * Moves a single object to the GTT read, and possibly write domain.
  2460. *
  2461. * This function returns when the move is complete, including waiting on
  2462. * flushes to occur.
  2463. */
  2464. int
  2465. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2466. {
  2467. uint32_t old_write_domain, old_read_domains;
  2468. int ret;
  2469. /* Not valid to be called on unbound objects. */
  2470. if (obj->gtt_space == NULL)
  2471. return -EINVAL;
  2472. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2473. return 0;
  2474. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2475. if (ret)
  2476. return ret;
  2477. if (obj->pending_gpu_write || write) {
  2478. ret = i915_gem_object_wait_rendering(obj);
  2479. if (ret)
  2480. return ret;
  2481. }
  2482. i915_gem_object_flush_cpu_write_domain(obj);
  2483. old_write_domain = obj->base.write_domain;
  2484. old_read_domains = obj->base.read_domains;
  2485. /* It should now be out of any other write domains, and we can update
  2486. * the domain values for our changes.
  2487. */
  2488. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2489. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2490. if (write) {
  2491. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2492. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2493. obj->dirty = 1;
  2494. }
  2495. trace_i915_gem_object_change_domain(obj,
  2496. old_read_domains,
  2497. old_write_domain);
  2498. return 0;
  2499. }
  2500. /*
  2501. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2502. * wait, as in modesetting process we're not supposed to be interrupted.
  2503. */
  2504. int
  2505. i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
  2506. struct intel_ring_buffer *pipelined)
  2507. {
  2508. uint32_t old_read_domains;
  2509. int ret;
  2510. /* Not valid to be called on unbound objects. */
  2511. if (obj->gtt_space == NULL)
  2512. return -EINVAL;
  2513. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2514. if (ret)
  2515. return ret;
  2516. /* Currently, we are always called from an non-interruptible context. */
  2517. if (pipelined != obj->ring) {
  2518. ret = i915_gem_object_wait_rendering(obj);
  2519. if (ret)
  2520. return ret;
  2521. }
  2522. i915_gem_object_flush_cpu_write_domain(obj);
  2523. old_read_domains = obj->base.read_domains;
  2524. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2525. trace_i915_gem_object_change_domain(obj,
  2526. old_read_domains,
  2527. obj->base.write_domain);
  2528. return 0;
  2529. }
  2530. int
  2531. i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj)
  2532. {
  2533. int ret;
  2534. if (!obj->active)
  2535. return 0;
  2536. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2537. ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2538. if (ret)
  2539. return ret;
  2540. }
  2541. return i915_gem_object_wait_rendering(obj);
  2542. }
  2543. /**
  2544. * Moves a single object to the CPU read, and possibly write domain.
  2545. *
  2546. * This function returns when the move is complete, including waiting on
  2547. * flushes to occur.
  2548. */
  2549. static int
  2550. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2551. {
  2552. uint32_t old_write_domain, old_read_domains;
  2553. int ret;
  2554. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2555. return 0;
  2556. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2557. if (ret)
  2558. return ret;
  2559. ret = i915_gem_object_wait_rendering(obj);
  2560. if (ret)
  2561. return ret;
  2562. i915_gem_object_flush_gtt_write_domain(obj);
  2563. /* If we have a partially-valid cache of the object in the CPU,
  2564. * finish invalidating it and free the per-page flags.
  2565. */
  2566. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2567. old_write_domain = obj->base.write_domain;
  2568. old_read_domains = obj->base.read_domains;
  2569. /* Flush the CPU cache if it's still invalid. */
  2570. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2571. i915_gem_clflush_object(obj);
  2572. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2573. }
  2574. /* It should now be out of any other write domains, and we can update
  2575. * the domain values for our changes.
  2576. */
  2577. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2578. /* If we're writing through the CPU, then the GPU read domains will
  2579. * need to be invalidated at next use.
  2580. */
  2581. if (write) {
  2582. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2583. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2584. }
  2585. trace_i915_gem_object_change_domain(obj,
  2586. old_read_domains,
  2587. old_write_domain);
  2588. return 0;
  2589. }
  2590. /**
  2591. * Moves the object from a partially CPU read to a full one.
  2592. *
  2593. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2594. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2595. */
  2596. static void
  2597. i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
  2598. {
  2599. if (!obj->page_cpu_valid)
  2600. return;
  2601. /* If we're partially in the CPU read domain, finish moving it in.
  2602. */
  2603. if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
  2604. int i;
  2605. for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
  2606. if (obj->page_cpu_valid[i])
  2607. continue;
  2608. drm_clflush_pages(obj->pages + i, 1);
  2609. }
  2610. }
  2611. /* Free the page_cpu_valid mappings which are now stale, whether
  2612. * or not we've got I915_GEM_DOMAIN_CPU.
  2613. */
  2614. kfree(obj->page_cpu_valid);
  2615. obj->page_cpu_valid = NULL;
  2616. }
  2617. /**
  2618. * Set the CPU read domain on a range of the object.
  2619. *
  2620. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2621. * not entirely valid. The page_cpu_valid member of the object flags which
  2622. * pages have been flushed, and will be respected by
  2623. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2624. * of the whole object.
  2625. *
  2626. * This function returns when the move is complete, including waiting on
  2627. * flushes to occur.
  2628. */
  2629. static int
  2630. i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  2631. uint64_t offset, uint64_t size)
  2632. {
  2633. uint32_t old_read_domains;
  2634. int i, ret;
  2635. if (offset == 0 && size == obj->base.size)
  2636. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2637. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2638. if (ret)
  2639. return ret;
  2640. ret = i915_gem_object_wait_rendering(obj);
  2641. if (ret)
  2642. return ret;
  2643. i915_gem_object_flush_gtt_write_domain(obj);
  2644. /* If we're already fully in the CPU read domain, we're done. */
  2645. if (obj->page_cpu_valid == NULL &&
  2646. (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2647. return 0;
  2648. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2649. * newly adding I915_GEM_DOMAIN_CPU
  2650. */
  2651. if (obj->page_cpu_valid == NULL) {
  2652. obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
  2653. GFP_KERNEL);
  2654. if (obj->page_cpu_valid == NULL)
  2655. return -ENOMEM;
  2656. } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2657. memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
  2658. /* Flush the cache on any pages that are still invalid from the CPU's
  2659. * perspective.
  2660. */
  2661. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2662. i++) {
  2663. if (obj->page_cpu_valid[i])
  2664. continue;
  2665. drm_clflush_pages(obj->pages + i, 1);
  2666. obj->page_cpu_valid[i] = 1;
  2667. }
  2668. /* It should now be out of any other write domains, and we can update
  2669. * the domain values for our changes.
  2670. */
  2671. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2672. old_read_domains = obj->base.read_domains;
  2673. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2674. trace_i915_gem_object_change_domain(obj,
  2675. old_read_domains,
  2676. obj->base.write_domain);
  2677. return 0;
  2678. }
  2679. /* Throttle our rendering by waiting until the ring has completed our requests
  2680. * emitted over 20 msec ago.
  2681. *
  2682. * Note that if we were to use the current jiffies each time around the loop,
  2683. * we wouldn't escape the function with any frames outstanding if the time to
  2684. * render a frame was over 20ms.
  2685. *
  2686. * This should get us reasonable parallelism between CPU and GPU but also
  2687. * relatively low latency when blocking on a particular request to finish.
  2688. */
  2689. static int
  2690. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2691. {
  2692. struct drm_i915_private *dev_priv = dev->dev_private;
  2693. struct drm_i915_file_private *file_priv = file->driver_priv;
  2694. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2695. struct drm_i915_gem_request *request;
  2696. struct intel_ring_buffer *ring = NULL;
  2697. u32 seqno = 0;
  2698. int ret;
  2699. if (atomic_read(&dev_priv->mm.wedged))
  2700. return -EIO;
  2701. spin_lock(&file_priv->mm.lock);
  2702. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2703. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2704. break;
  2705. ring = request->ring;
  2706. seqno = request->seqno;
  2707. }
  2708. spin_unlock(&file_priv->mm.lock);
  2709. if (seqno == 0)
  2710. return 0;
  2711. ret = 0;
  2712. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  2713. /* And wait for the seqno passing without holding any locks and
  2714. * causing extra latency for others. This is safe as the irq
  2715. * generation is designed to be run atomically and so is
  2716. * lockless.
  2717. */
  2718. if (ring->irq_get(ring)) {
  2719. ret = wait_event_interruptible(ring->irq_queue,
  2720. i915_seqno_passed(ring->get_seqno(ring), seqno)
  2721. || atomic_read(&dev_priv->mm.wedged));
  2722. ring->irq_put(ring);
  2723. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  2724. ret = -EIO;
  2725. }
  2726. }
  2727. if (ret == 0)
  2728. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2729. return ret;
  2730. }
  2731. int
  2732. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2733. uint32_t alignment,
  2734. bool map_and_fenceable)
  2735. {
  2736. struct drm_device *dev = obj->base.dev;
  2737. struct drm_i915_private *dev_priv = dev->dev_private;
  2738. int ret;
  2739. BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  2740. WARN_ON(i915_verify_lists(dev));
  2741. if (obj->gtt_space != NULL) {
  2742. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2743. (map_and_fenceable && !obj->map_and_fenceable)) {
  2744. WARN(obj->pin_count,
  2745. "bo is already pinned with incorrect alignment:"
  2746. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2747. " obj->map_and_fenceable=%d\n",
  2748. obj->gtt_offset, alignment,
  2749. map_and_fenceable,
  2750. obj->map_and_fenceable);
  2751. ret = i915_gem_object_unbind(obj);
  2752. if (ret)
  2753. return ret;
  2754. }
  2755. }
  2756. if (obj->gtt_space == NULL) {
  2757. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2758. map_and_fenceable);
  2759. if (ret)
  2760. return ret;
  2761. }
  2762. if (obj->pin_count++ == 0) {
  2763. if (!obj->active)
  2764. list_move_tail(&obj->mm_list,
  2765. &dev_priv->mm.pinned_list);
  2766. }
  2767. obj->pin_mappable |= map_and_fenceable;
  2768. WARN_ON(i915_verify_lists(dev));
  2769. return 0;
  2770. }
  2771. void
  2772. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2773. {
  2774. struct drm_device *dev = obj->base.dev;
  2775. drm_i915_private_t *dev_priv = dev->dev_private;
  2776. WARN_ON(i915_verify_lists(dev));
  2777. BUG_ON(obj->pin_count == 0);
  2778. BUG_ON(obj->gtt_space == NULL);
  2779. if (--obj->pin_count == 0) {
  2780. if (!obj->active)
  2781. list_move_tail(&obj->mm_list,
  2782. &dev_priv->mm.inactive_list);
  2783. obj->pin_mappable = false;
  2784. }
  2785. WARN_ON(i915_verify_lists(dev));
  2786. }
  2787. int
  2788. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2789. struct drm_file *file)
  2790. {
  2791. struct drm_i915_gem_pin *args = data;
  2792. struct drm_i915_gem_object *obj;
  2793. int ret;
  2794. ret = i915_mutex_lock_interruptible(dev);
  2795. if (ret)
  2796. return ret;
  2797. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2798. if (&obj->base == NULL) {
  2799. ret = -ENOENT;
  2800. goto unlock;
  2801. }
  2802. if (obj->madv != I915_MADV_WILLNEED) {
  2803. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2804. ret = -EINVAL;
  2805. goto out;
  2806. }
  2807. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2808. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2809. args->handle);
  2810. ret = -EINVAL;
  2811. goto out;
  2812. }
  2813. obj->user_pin_count++;
  2814. obj->pin_filp = file;
  2815. if (obj->user_pin_count == 1) {
  2816. ret = i915_gem_object_pin(obj, args->alignment, true);
  2817. if (ret)
  2818. goto out;
  2819. }
  2820. /* XXX - flush the CPU caches for pinned objects
  2821. * as the X server doesn't manage domains yet
  2822. */
  2823. i915_gem_object_flush_cpu_write_domain(obj);
  2824. args->offset = obj->gtt_offset;
  2825. out:
  2826. drm_gem_object_unreference(&obj->base);
  2827. unlock:
  2828. mutex_unlock(&dev->struct_mutex);
  2829. return ret;
  2830. }
  2831. int
  2832. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2833. struct drm_file *file)
  2834. {
  2835. struct drm_i915_gem_pin *args = data;
  2836. struct drm_i915_gem_object *obj;
  2837. int ret;
  2838. ret = i915_mutex_lock_interruptible(dev);
  2839. if (ret)
  2840. return ret;
  2841. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2842. if (&obj->base == NULL) {
  2843. ret = -ENOENT;
  2844. goto unlock;
  2845. }
  2846. if (obj->pin_filp != file) {
  2847. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2848. args->handle);
  2849. ret = -EINVAL;
  2850. goto out;
  2851. }
  2852. obj->user_pin_count--;
  2853. if (obj->user_pin_count == 0) {
  2854. obj->pin_filp = NULL;
  2855. i915_gem_object_unpin(obj);
  2856. }
  2857. out:
  2858. drm_gem_object_unreference(&obj->base);
  2859. unlock:
  2860. mutex_unlock(&dev->struct_mutex);
  2861. return ret;
  2862. }
  2863. int
  2864. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2865. struct drm_file *file)
  2866. {
  2867. struct drm_i915_gem_busy *args = data;
  2868. struct drm_i915_gem_object *obj;
  2869. int ret;
  2870. ret = i915_mutex_lock_interruptible(dev);
  2871. if (ret)
  2872. return ret;
  2873. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2874. if (&obj->base == NULL) {
  2875. ret = -ENOENT;
  2876. goto unlock;
  2877. }
  2878. /* Count all active objects as busy, even if they are currently not used
  2879. * by the gpu. Users of this interface expect objects to eventually
  2880. * become non-busy without any further actions, therefore emit any
  2881. * necessary flushes here.
  2882. */
  2883. args->busy = obj->active;
  2884. if (args->busy) {
  2885. /* Unconditionally flush objects, even when the gpu still uses this
  2886. * object. Userspace calling this function indicates that it wants to
  2887. * use this buffer rather sooner than later, so issuing the required
  2888. * flush earlier is beneficial.
  2889. */
  2890. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2891. ret = i915_gem_flush_ring(obj->ring,
  2892. 0, obj->base.write_domain);
  2893. } else if (obj->ring->outstanding_lazy_request ==
  2894. obj->last_rendering_seqno) {
  2895. struct drm_i915_gem_request *request;
  2896. /* This ring is not being cleared by active usage,
  2897. * so emit a request to do so.
  2898. */
  2899. request = kzalloc(sizeof(*request), GFP_KERNEL);
  2900. if (request)
  2901. ret = i915_add_request(obj->ring, NULL,request);
  2902. else
  2903. ret = -ENOMEM;
  2904. }
  2905. /* Update the active list for the hardware's current position.
  2906. * Otherwise this only updates on a delayed timer or when irqs
  2907. * are actually unmasked, and our working set ends up being
  2908. * larger than required.
  2909. */
  2910. i915_gem_retire_requests_ring(obj->ring);
  2911. args->busy = obj->active;
  2912. }
  2913. drm_gem_object_unreference(&obj->base);
  2914. unlock:
  2915. mutex_unlock(&dev->struct_mutex);
  2916. return ret;
  2917. }
  2918. int
  2919. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  2920. struct drm_file *file_priv)
  2921. {
  2922. return i915_gem_ring_throttle(dev, file_priv);
  2923. }
  2924. int
  2925. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  2926. struct drm_file *file_priv)
  2927. {
  2928. struct drm_i915_gem_madvise *args = data;
  2929. struct drm_i915_gem_object *obj;
  2930. int ret;
  2931. switch (args->madv) {
  2932. case I915_MADV_DONTNEED:
  2933. case I915_MADV_WILLNEED:
  2934. break;
  2935. default:
  2936. return -EINVAL;
  2937. }
  2938. ret = i915_mutex_lock_interruptible(dev);
  2939. if (ret)
  2940. return ret;
  2941. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  2942. if (&obj->base == NULL) {
  2943. ret = -ENOENT;
  2944. goto unlock;
  2945. }
  2946. if (obj->pin_count) {
  2947. ret = -EINVAL;
  2948. goto out;
  2949. }
  2950. if (obj->madv != __I915_MADV_PURGED)
  2951. obj->madv = args->madv;
  2952. /* if the object is no longer bound, discard its backing storage */
  2953. if (i915_gem_object_is_purgeable(obj) &&
  2954. obj->gtt_space == NULL)
  2955. i915_gem_object_truncate(obj);
  2956. args->retained = obj->madv != __I915_MADV_PURGED;
  2957. out:
  2958. drm_gem_object_unreference(&obj->base);
  2959. unlock:
  2960. mutex_unlock(&dev->struct_mutex);
  2961. return ret;
  2962. }
  2963. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  2964. size_t size)
  2965. {
  2966. struct drm_i915_private *dev_priv = dev->dev_private;
  2967. struct drm_i915_gem_object *obj;
  2968. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  2969. if (obj == NULL)
  2970. return NULL;
  2971. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  2972. kfree(obj);
  2973. return NULL;
  2974. }
  2975. i915_gem_info_add_obj(dev_priv, size);
  2976. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2977. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2978. obj->cache_level = I915_CACHE_NONE;
  2979. obj->base.driver_private = NULL;
  2980. obj->fence_reg = I915_FENCE_REG_NONE;
  2981. INIT_LIST_HEAD(&obj->mm_list);
  2982. INIT_LIST_HEAD(&obj->gtt_list);
  2983. INIT_LIST_HEAD(&obj->ring_list);
  2984. INIT_LIST_HEAD(&obj->exec_list);
  2985. INIT_LIST_HEAD(&obj->gpu_write_list);
  2986. obj->madv = I915_MADV_WILLNEED;
  2987. /* Avoid an unnecessary call to unbind on the first bind. */
  2988. obj->map_and_fenceable = true;
  2989. return obj;
  2990. }
  2991. int i915_gem_init_object(struct drm_gem_object *obj)
  2992. {
  2993. BUG();
  2994. return 0;
  2995. }
  2996. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
  2997. {
  2998. struct drm_device *dev = obj->base.dev;
  2999. drm_i915_private_t *dev_priv = dev->dev_private;
  3000. int ret;
  3001. ret = i915_gem_object_unbind(obj);
  3002. if (ret == -ERESTARTSYS) {
  3003. list_move(&obj->mm_list,
  3004. &dev_priv->mm.deferred_free_list);
  3005. return;
  3006. }
  3007. trace_i915_gem_object_destroy(obj);
  3008. if (obj->base.map_list.map)
  3009. i915_gem_free_mmap_offset(obj);
  3010. drm_gem_object_release(&obj->base);
  3011. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3012. kfree(obj->page_cpu_valid);
  3013. kfree(obj->bit_17);
  3014. kfree(obj);
  3015. }
  3016. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3017. {
  3018. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3019. struct drm_device *dev = obj->base.dev;
  3020. while (obj->pin_count > 0)
  3021. i915_gem_object_unpin(obj);
  3022. if (obj->phys_obj)
  3023. i915_gem_detach_phys_object(dev, obj);
  3024. i915_gem_free_object_tail(obj);
  3025. }
  3026. int
  3027. i915_gem_idle(struct drm_device *dev)
  3028. {
  3029. drm_i915_private_t *dev_priv = dev->dev_private;
  3030. int ret;
  3031. mutex_lock(&dev->struct_mutex);
  3032. if (dev_priv->mm.suspended) {
  3033. mutex_unlock(&dev->struct_mutex);
  3034. return 0;
  3035. }
  3036. ret = i915_gpu_idle(dev);
  3037. if (ret) {
  3038. mutex_unlock(&dev->struct_mutex);
  3039. return ret;
  3040. }
  3041. /* Under UMS, be paranoid and evict. */
  3042. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3043. ret = i915_gem_evict_inactive(dev, false);
  3044. if (ret) {
  3045. mutex_unlock(&dev->struct_mutex);
  3046. return ret;
  3047. }
  3048. }
  3049. i915_gem_reset_fences(dev);
  3050. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3051. * We need to replace this with a semaphore, or something.
  3052. * And not confound mm.suspended!
  3053. */
  3054. dev_priv->mm.suspended = 1;
  3055. del_timer_sync(&dev_priv->hangcheck_timer);
  3056. i915_kernel_lost_context(dev);
  3057. i915_gem_cleanup_ringbuffer(dev);
  3058. mutex_unlock(&dev->struct_mutex);
  3059. /* Cancel the retire work handler, which should be idle now. */
  3060. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3061. return 0;
  3062. }
  3063. int
  3064. i915_gem_init_ringbuffer(struct drm_device *dev)
  3065. {
  3066. drm_i915_private_t *dev_priv = dev->dev_private;
  3067. int ret;
  3068. ret = intel_init_render_ring_buffer(dev);
  3069. if (ret)
  3070. return ret;
  3071. if (HAS_BSD(dev)) {
  3072. ret = intel_init_bsd_ring_buffer(dev);
  3073. if (ret)
  3074. goto cleanup_render_ring;
  3075. }
  3076. if (HAS_BLT(dev)) {
  3077. ret = intel_init_blt_ring_buffer(dev);
  3078. if (ret)
  3079. goto cleanup_bsd_ring;
  3080. }
  3081. dev_priv->next_seqno = 1;
  3082. return 0;
  3083. cleanup_bsd_ring:
  3084. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3085. cleanup_render_ring:
  3086. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3087. return ret;
  3088. }
  3089. void
  3090. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3091. {
  3092. drm_i915_private_t *dev_priv = dev->dev_private;
  3093. int i;
  3094. for (i = 0; i < I915_NUM_RINGS; i++)
  3095. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  3096. }
  3097. int
  3098. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3099. struct drm_file *file_priv)
  3100. {
  3101. drm_i915_private_t *dev_priv = dev->dev_private;
  3102. int ret, i;
  3103. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3104. return 0;
  3105. if (atomic_read(&dev_priv->mm.wedged)) {
  3106. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3107. atomic_set(&dev_priv->mm.wedged, 0);
  3108. }
  3109. mutex_lock(&dev->struct_mutex);
  3110. dev_priv->mm.suspended = 0;
  3111. ret = i915_gem_init_ringbuffer(dev);
  3112. if (ret != 0) {
  3113. mutex_unlock(&dev->struct_mutex);
  3114. return ret;
  3115. }
  3116. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3117. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3118. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3119. for (i = 0; i < I915_NUM_RINGS; i++) {
  3120. BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
  3121. BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
  3122. }
  3123. mutex_unlock(&dev->struct_mutex);
  3124. ret = drm_irq_install(dev);
  3125. if (ret)
  3126. goto cleanup_ringbuffer;
  3127. return 0;
  3128. cleanup_ringbuffer:
  3129. mutex_lock(&dev->struct_mutex);
  3130. i915_gem_cleanup_ringbuffer(dev);
  3131. dev_priv->mm.suspended = 1;
  3132. mutex_unlock(&dev->struct_mutex);
  3133. return ret;
  3134. }
  3135. int
  3136. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3137. struct drm_file *file_priv)
  3138. {
  3139. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3140. return 0;
  3141. drm_irq_uninstall(dev);
  3142. return i915_gem_idle(dev);
  3143. }
  3144. void
  3145. i915_gem_lastclose(struct drm_device *dev)
  3146. {
  3147. int ret;
  3148. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3149. return;
  3150. ret = i915_gem_idle(dev);
  3151. if (ret)
  3152. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3153. }
  3154. static void
  3155. init_ring_lists(struct intel_ring_buffer *ring)
  3156. {
  3157. INIT_LIST_HEAD(&ring->active_list);
  3158. INIT_LIST_HEAD(&ring->request_list);
  3159. INIT_LIST_HEAD(&ring->gpu_write_list);
  3160. }
  3161. void
  3162. i915_gem_load(struct drm_device *dev)
  3163. {
  3164. int i;
  3165. drm_i915_private_t *dev_priv = dev->dev_private;
  3166. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3167. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3168. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3169. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  3170. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3171. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  3172. INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
  3173. for (i = 0; i < I915_NUM_RINGS; i++)
  3174. init_ring_lists(&dev_priv->ring[i]);
  3175. for (i = 0; i < 16; i++)
  3176. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3177. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3178. i915_gem_retire_work_handler);
  3179. init_completion(&dev_priv->error_completion);
  3180. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3181. if (IS_GEN3(dev)) {
  3182. u32 tmp = I915_READ(MI_ARB_STATE);
  3183. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  3184. /* arb state is a masked write, so set bit + bit in mask */
  3185. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  3186. I915_WRITE(MI_ARB_STATE, tmp);
  3187. }
  3188. }
  3189. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3190. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3191. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3192. dev_priv->fence_reg_start = 3;
  3193. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3194. dev_priv->num_fence_regs = 16;
  3195. else
  3196. dev_priv->num_fence_regs = 8;
  3197. /* Initialize fence registers to zero */
  3198. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  3199. i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
  3200. }
  3201. i915_gem_detect_bit_6_swizzle(dev);
  3202. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3203. dev_priv->mm.interruptible = true;
  3204. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3205. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3206. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3207. }
  3208. /*
  3209. * Create a physically contiguous memory object for this object
  3210. * e.g. for cursor + overlay regs
  3211. */
  3212. static int i915_gem_init_phys_object(struct drm_device *dev,
  3213. int id, int size, int align)
  3214. {
  3215. drm_i915_private_t *dev_priv = dev->dev_private;
  3216. struct drm_i915_gem_phys_object *phys_obj;
  3217. int ret;
  3218. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3219. return 0;
  3220. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3221. if (!phys_obj)
  3222. return -ENOMEM;
  3223. phys_obj->id = id;
  3224. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3225. if (!phys_obj->handle) {
  3226. ret = -ENOMEM;
  3227. goto kfree_obj;
  3228. }
  3229. #ifdef CONFIG_X86
  3230. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3231. #endif
  3232. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3233. return 0;
  3234. kfree_obj:
  3235. kfree(phys_obj);
  3236. return ret;
  3237. }
  3238. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3239. {
  3240. drm_i915_private_t *dev_priv = dev->dev_private;
  3241. struct drm_i915_gem_phys_object *phys_obj;
  3242. if (!dev_priv->mm.phys_objs[id - 1])
  3243. return;
  3244. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3245. if (phys_obj->cur_obj) {
  3246. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3247. }
  3248. #ifdef CONFIG_X86
  3249. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3250. #endif
  3251. drm_pci_free(dev, phys_obj->handle);
  3252. kfree(phys_obj);
  3253. dev_priv->mm.phys_objs[id - 1] = NULL;
  3254. }
  3255. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3256. {
  3257. int i;
  3258. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3259. i915_gem_free_phys_object(dev, i);
  3260. }
  3261. void i915_gem_detach_phys_object(struct drm_device *dev,
  3262. struct drm_i915_gem_object *obj)
  3263. {
  3264. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3265. char *vaddr;
  3266. int i;
  3267. int page_count;
  3268. if (!obj->phys_obj)
  3269. return;
  3270. vaddr = obj->phys_obj->handle->vaddr;
  3271. page_count = obj->base.size / PAGE_SIZE;
  3272. for (i = 0; i < page_count; i++) {
  3273. struct page *page = read_cache_page_gfp(mapping, i,
  3274. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  3275. if (!IS_ERR(page)) {
  3276. char *dst = kmap_atomic(page);
  3277. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3278. kunmap_atomic(dst);
  3279. drm_clflush_pages(&page, 1);
  3280. set_page_dirty(page);
  3281. mark_page_accessed(page);
  3282. page_cache_release(page);
  3283. }
  3284. }
  3285. intel_gtt_chipset_flush();
  3286. obj->phys_obj->cur_obj = NULL;
  3287. obj->phys_obj = NULL;
  3288. }
  3289. int
  3290. i915_gem_attach_phys_object(struct drm_device *dev,
  3291. struct drm_i915_gem_object *obj,
  3292. int id,
  3293. int align)
  3294. {
  3295. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3296. drm_i915_private_t *dev_priv = dev->dev_private;
  3297. int ret = 0;
  3298. int page_count;
  3299. int i;
  3300. if (id > I915_MAX_PHYS_OBJECT)
  3301. return -EINVAL;
  3302. if (obj->phys_obj) {
  3303. if (obj->phys_obj->id == id)
  3304. return 0;
  3305. i915_gem_detach_phys_object(dev, obj);
  3306. }
  3307. /* create a new object */
  3308. if (!dev_priv->mm.phys_objs[id - 1]) {
  3309. ret = i915_gem_init_phys_object(dev, id,
  3310. obj->base.size, align);
  3311. if (ret) {
  3312. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3313. id, obj->base.size);
  3314. return ret;
  3315. }
  3316. }
  3317. /* bind to the object */
  3318. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3319. obj->phys_obj->cur_obj = obj;
  3320. page_count = obj->base.size / PAGE_SIZE;
  3321. for (i = 0; i < page_count; i++) {
  3322. struct page *page;
  3323. char *dst, *src;
  3324. page = read_cache_page_gfp(mapping, i,
  3325. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  3326. if (IS_ERR(page))
  3327. return PTR_ERR(page);
  3328. src = kmap_atomic(page);
  3329. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3330. memcpy(dst, src, PAGE_SIZE);
  3331. kunmap_atomic(src);
  3332. mark_page_accessed(page);
  3333. page_cache_release(page);
  3334. }
  3335. return 0;
  3336. }
  3337. static int
  3338. i915_gem_phys_pwrite(struct drm_device *dev,
  3339. struct drm_i915_gem_object *obj,
  3340. struct drm_i915_gem_pwrite *args,
  3341. struct drm_file *file_priv)
  3342. {
  3343. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3344. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3345. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3346. unsigned long unwritten;
  3347. /* The physical object once assigned is fixed for the lifetime
  3348. * of the obj, so we can safely drop the lock and continue
  3349. * to access vaddr.
  3350. */
  3351. mutex_unlock(&dev->struct_mutex);
  3352. unwritten = copy_from_user(vaddr, user_data, args->size);
  3353. mutex_lock(&dev->struct_mutex);
  3354. if (unwritten)
  3355. return -EFAULT;
  3356. }
  3357. intel_gtt_chipset_flush();
  3358. return 0;
  3359. }
  3360. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3361. {
  3362. struct drm_i915_file_private *file_priv = file->driver_priv;
  3363. /* Clean up our request list when the client is going away, so that
  3364. * later retire_requests won't dereference our soon-to-be-gone
  3365. * file_priv.
  3366. */
  3367. spin_lock(&file_priv->mm.lock);
  3368. while (!list_empty(&file_priv->mm.request_list)) {
  3369. struct drm_i915_gem_request *request;
  3370. request = list_first_entry(&file_priv->mm.request_list,
  3371. struct drm_i915_gem_request,
  3372. client_list);
  3373. list_del(&request->client_list);
  3374. request->file_priv = NULL;
  3375. }
  3376. spin_unlock(&file_priv->mm.lock);
  3377. }
  3378. static int
  3379. i915_gpu_is_active(struct drm_device *dev)
  3380. {
  3381. drm_i915_private_t *dev_priv = dev->dev_private;
  3382. int lists_empty;
  3383. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  3384. list_empty(&dev_priv->mm.active_list);
  3385. return !lists_empty;
  3386. }
  3387. static int
  3388. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3389. {
  3390. struct drm_i915_private *dev_priv =
  3391. container_of(shrinker,
  3392. struct drm_i915_private,
  3393. mm.inactive_shrinker);
  3394. struct drm_device *dev = dev_priv->dev;
  3395. struct drm_i915_gem_object *obj, *next;
  3396. int nr_to_scan = sc->nr_to_scan;
  3397. int cnt;
  3398. if (!mutex_trylock(&dev->struct_mutex))
  3399. return 0;
  3400. /* "fast-path" to count number of available objects */
  3401. if (nr_to_scan == 0) {
  3402. cnt = 0;
  3403. list_for_each_entry(obj,
  3404. &dev_priv->mm.inactive_list,
  3405. mm_list)
  3406. cnt++;
  3407. mutex_unlock(&dev->struct_mutex);
  3408. return cnt / 100 * sysctl_vfs_cache_pressure;
  3409. }
  3410. rescan:
  3411. /* first scan for clean buffers */
  3412. i915_gem_retire_requests(dev);
  3413. list_for_each_entry_safe(obj, next,
  3414. &dev_priv->mm.inactive_list,
  3415. mm_list) {
  3416. if (i915_gem_object_is_purgeable(obj)) {
  3417. if (i915_gem_object_unbind(obj) == 0 &&
  3418. --nr_to_scan == 0)
  3419. break;
  3420. }
  3421. }
  3422. /* second pass, evict/count anything still on the inactive list */
  3423. cnt = 0;
  3424. list_for_each_entry_safe(obj, next,
  3425. &dev_priv->mm.inactive_list,
  3426. mm_list) {
  3427. if (nr_to_scan &&
  3428. i915_gem_object_unbind(obj) == 0)
  3429. nr_to_scan--;
  3430. else
  3431. cnt++;
  3432. }
  3433. if (nr_to_scan && i915_gpu_is_active(dev)) {
  3434. /*
  3435. * We are desperate for pages, so as a last resort, wait
  3436. * for the GPU to finish and discard whatever we can.
  3437. * This has a dramatic impact to reduce the number of
  3438. * OOM-killer events whilst running the GPU aggressively.
  3439. */
  3440. if (i915_gpu_idle(dev) == 0)
  3441. goto rescan;
  3442. }
  3443. mutex_unlock(&dev->struct_mutex);
  3444. return cnt / 100 * sysctl_vfs_cache_pressure;
  3445. }