irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Code to handle x86 style IRQs plus some generic interrupt stuff.
  3. *
  4. * Copyright (C) 1992 Linus Torvalds
  5. * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
  6. * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
  7. * Copyright (C) 1999-2000 Grant Grundler
  8. * Copyright (c) 2005 Matthew Wilcox
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/errno.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel_stat.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/io.h>
  33. #include <asm/smp.h>
  34. #undef PARISC_IRQ_CR16_COUNTS
  35. extern irqreturn_t timer_interrupt(int, void *);
  36. extern irqreturn_t ipi_interrupt(int, void *);
  37. #define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
  38. /* Bits in EIEM correlate with cpu_irq_action[].
  39. ** Numbered *Big Endian*! (ie bit 0 is MSB)
  40. */
  41. static volatile unsigned long cpu_eiem = 0;
  42. /*
  43. ** local ACK bitmap ... habitually set to 1, but reset to zero
  44. ** between ->ack() and ->end() of the interrupt to prevent
  45. ** re-interruption of a processing interrupt.
  46. */
  47. static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
  48. static void cpu_mask_irq(struct irq_data *d)
  49. {
  50. unsigned long eirr_bit = EIEM_MASK(d->irq);
  51. cpu_eiem &= ~eirr_bit;
  52. /* Do nothing on the other CPUs. If they get this interrupt,
  53. * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
  54. * handle it, and the set_eiem() at the bottom will ensure it
  55. * then gets disabled */
  56. }
  57. static void __cpu_unmask_irq(unsigned int irq)
  58. {
  59. unsigned long eirr_bit = EIEM_MASK(irq);
  60. cpu_eiem |= eirr_bit;
  61. /* This is just a simple NOP IPI. But what it does is cause
  62. * all the other CPUs to do a set_eiem(cpu_eiem) at the end
  63. * of the interrupt handler */
  64. smp_send_all_nop();
  65. }
  66. static void cpu_unmask_irq(struct irq_data *d)
  67. {
  68. __cpu_unmask_irq(d->irq);
  69. }
  70. void cpu_ack_irq(struct irq_data *d)
  71. {
  72. unsigned long mask = EIEM_MASK(d->irq);
  73. int cpu = smp_processor_id();
  74. /* Clear in EIEM so we can no longer process */
  75. per_cpu(local_ack_eiem, cpu) &= ~mask;
  76. /* disable the interrupt */
  77. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  78. /* and now ack it */
  79. mtctl(mask, 23);
  80. }
  81. void cpu_eoi_irq(struct irq_data *d)
  82. {
  83. unsigned long mask = EIEM_MASK(d->irq);
  84. int cpu = smp_processor_id();
  85. /* set it in the eiems---it's no longer in process */
  86. per_cpu(local_ack_eiem, cpu) |= mask;
  87. /* enable the interrupt */
  88. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  89. }
  90. #ifdef CONFIG_SMP
  91. int cpu_check_affinity(struct irq_data *d, const struct cpumask *dest)
  92. {
  93. int cpu_dest;
  94. /* timer and ipi have to always be received on all CPUs */
  95. if (CHECK_IRQ_PER_CPU(irq_to_desc(d->irq)->status)) {
  96. /* Bad linux design decision. The mask has already
  97. * been set; we must reset it. Will fix - tglx
  98. */
  99. cpumask_setall(d->affinity);
  100. return -EINVAL;
  101. }
  102. /* whatever mask they set, we just allow one CPU */
  103. cpu_dest = first_cpu(*dest);
  104. return cpu_dest;
  105. }
  106. static int cpu_set_affinity_irq(struct irq_data *d, const struct cpumask *dest,
  107. bool force)
  108. {
  109. int cpu_dest;
  110. cpu_dest = cpu_check_affinity(d, dest);
  111. if (cpu_dest < 0)
  112. return -1;
  113. cpumask_copy(d->affinity, dest);
  114. return 0;
  115. }
  116. #endif
  117. static struct irq_chip cpu_interrupt_type = {
  118. .name = "CPU",
  119. .irq_mask = cpu_mask_irq,
  120. .irq_unmask = cpu_unmask_irq,
  121. .irq_ack = cpu_ack_irq,
  122. .irq_eoi = cpu_eoi_irq,
  123. #ifdef CONFIG_SMP
  124. .irq_set_affinity = cpu_set_affinity_irq,
  125. #endif
  126. /* XXX: Needs to be written. We managed without it so far, but
  127. * we really ought to write it.
  128. */
  129. .irq_retrigger = NULL,
  130. };
  131. int show_interrupts(struct seq_file *p, void *v)
  132. {
  133. int i = *(loff_t *) v, j;
  134. unsigned long flags;
  135. if (i == 0) {
  136. seq_puts(p, " ");
  137. for_each_online_cpu(j)
  138. seq_printf(p, " CPU%d", j);
  139. #ifdef PARISC_IRQ_CR16_COUNTS
  140. seq_printf(p, " [min/avg/max] (CPU cycle counts)");
  141. #endif
  142. seq_putc(p, '\n');
  143. }
  144. if (i < NR_IRQS) {
  145. struct irqaction *action;
  146. raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
  147. action = irq_desc[i].action;
  148. if (!action)
  149. goto skip;
  150. seq_printf(p, "%3d: ", i);
  151. #ifdef CONFIG_SMP
  152. for_each_online_cpu(j)
  153. seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
  154. #else
  155. seq_printf(p, "%10u ", kstat_irqs(i));
  156. #endif
  157. seq_printf(p, " %14s", irq_desc[i].irq_data.chip->name);
  158. #ifndef PARISC_IRQ_CR16_COUNTS
  159. seq_printf(p, " %s", action->name);
  160. while ((action = action->next))
  161. seq_printf(p, ", %s", action->name);
  162. #else
  163. for ( ;action; action = action->next) {
  164. unsigned int k, avg, min, max;
  165. min = max = action->cr16_hist[0];
  166. for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
  167. int hist = action->cr16_hist[k];
  168. if (hist) {
  169. avg += hist;
  170. } else
  171. break;
  172. if (hist > max) max = hist;
  173. if (hist < min) min = hist;
  174. }
  175. avg /= k;
  176. seq_printf(p, " %s[%d/%d/%d]", action->name,
  177. min,avg,max);
  178. }
  179. #endif
  180. seq_putc(p, '\n');
  181. skip:
  182. raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
  183. }
  184. return 0;
  185. }
  186. /*
  187. ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
  188. ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
  189. **
  190. ** To use txn_XXX() interfaces, get a Virtual IRQ first.
  191. ** Then use that to get the Transaction address and data.
  192. */
  193. int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
  194. {
  195. if (irq_desc[irq].action)
  196. return -EBUSY;
  197. if (get_irq_chip(irq) != &cpu_interrupt_type)
  198. return -EBUSY;
  199. /* for iosapic interrupts */
  200. if (type) {
  201. set_irq_chip_and_handler(irq, type, handle_percpu_irq);
  202. set_irq_chip_data(irq, data);
  203. __cpu_unmask_irq(irq);
  204. }
  205. return 0;
  206. }
  207. int txn_claim_irq(int irq)
  208. {
  209. return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
  210. }
  211. /*
  212. * The bits_wide parameter accommodates the limitations of the HW/SW which
  213. * use these bits:
  214. * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
  215. * V-class (EPIC): 6 bits
  216. * N/L/A-class (iosapic): 8 bits
  217. * PCI 2.2 MSI: 16 bits
  218. * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
  219. *
  220. * On the service provider side:
  221. * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
  222. * o PA 2.0 wide mode 6-bits (per processor)
  223. * o IA64 8-bits (0-256 total)
  224. *
  225. * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
  226. * by the processor...and the N/L-class I/O subsystem supports more bits than
  227. * PA2.0 has. The first case is the problem.
  228. */
  229. int txn_alloc_irq(unsigned int bits_wide)
  230. {
  231. int irq;
  232. /* never return irq 0 cause that's the interval timer */
  233. for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
  234. if (cpu_claim_irq(irq, NULL, NULL) < 0)
  235. continue;
  236. if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
  237. continue;
  238. return irq;
  239. }
  240. /* unlikely, but be prepared */
  241. return -1;
  242. }
  243. unsigned long txn_affinity_addr(unsigned int irq, int cpu)
  244. {
  245. #ifdef CONFIG_SMP
  246. struct irq_data *d = irq_get_irq_data(irq);
  247. cpumask_copy(d->affinity, cpumask_of(cpu));
  248. #endif
  249. return per_cpu(cpu_data, cpu).txn_addr;
  250. }
  251. unsigned long txn_alloc_addr(unsigned int virt_irq)
  252. {
  253. static int next_cpu = -1;
  254. next_cpu++; /* assign to "next" CPU we want this bugger on */
  255. /* validate entry */
  256. while ((next_cpu < nr_cpu_ids) &&
  257. (!per_cpu(cpu_data, next_cpu).txn_addr ||
  258. !cpu_online(next_cpu)))
  259. next_cpu++;
  260. if (next_cpu >= nr_cpu_ids)
  261. next_cpu = 0; /* nothing else, assign monarch */
  262. return txn_affinity_addr(virt_irq, next_cpu);
  263. }
  264. unsigned int txn_alloc_data(unsigned int virt_irq)
  265. {
  266. return virt_irq - CPU_IRQ_BASE;
  267. }
  268. static inline int eirr_to_irq(unsigned long eirr)
  269. {
  270. int bit = fls_long(eirr);
  271. return (BITS_PER_LONG - bit) + TIMER_IRQ;
  272. }
  273. /* ONLY called from entry.S:intr_extint() */
  274. void do_cpu_irq_mask(struct pt_regs *regs)
  275. {
  276. struct pt_regs *old_regs;
  277. unsigned long eirr_val;
  278. int irq, cpu = smp_processor_id();
  279. #ifdef CONFIG_SMP
  280. struct irq_desc *desc;
  281. cpumask_t dest;
  282. #endif
  283. old_regs = set_irq_regs(regs);
  284. local_irq_disable();
  285. irq_enter();
  286. eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
  287. if (!eirr_val)
  288. goto set_out;
  289. irq = eirr_to_irq(eirr_val);
  290. #ifdef CONFIG_SMP
  291. desc = irq_to_desc(irq);
  292. cpumask_copy(&dest, desc->irq_data.affinity);
  293. if (CHECK_IRQ_PER_CPU(desc->status) &&
  294. !cpu_isset(smp_processor_id(), dest)) {
  295. int cpu = first_cpu(dest);
  296. printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
  297. irq, smp_processor_id(), cpu);
  298. gsc_writel(irq + CPU_IRQ_BASE,
  299. per_cpu(cpu_data, cpu).hpa);
  300. goto set_out;
  301. }
  302. #endif
  303. generic_handle_irq(irq);
  304. out:
  305. irq_exit();
  306. set_irq_regs(old_regs);
  307. return;
  308. set_out:
  309. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  310. goto out;
  311. }
  312. static struct irqaction timer_action = {
  313. .handler = timer_interrupt,
  314. .name = "timer",
  315. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
  316. };
  317. #ifdef CONFIG_SMP
  318. static struct irqaction ipi_action = {
  319. .handler = ipi_interrupt,
  320. .name = "IPI",
  321. .flags = IRQF_DISABLED | IRQF_PERCPU,
  322. };
  323. #endif
  324. static void claim_cpu_irqs(void)
  325. {
  326. int i;
  327. for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
  328. set_irq_chip_and_handler(i, &cpu_interrupt_type,
  329. handle_percpu_irq);
  330. }
  331. set_irq_handler(TIMER_IRQ, handle_percpu_irq);
  332. setup_irq(TIMER_IRQ, &timer_action);
  333. #ifdef CONFIG_SMP
  334. set_irq_handler(IPI_IRQ, handle_percpu_irq);
  335. setup_irq(IPI_IRQ, &ipi_action);
  336. #endif
  337. }
  338. void __init init_IRQ(void)
  339. {
  340. local_irq_disable(); /* PARANOID - should already be disabled */
  341. mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
  342. claim_cpu_irqs();
  343. #ifdef CONFIG_SMP
  344. if (!cpu_eiem)
  345. cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
  346. #else
  347. cpu_eiem = EIEM_MASK(TIMER_IRQ);
  348. #endif
  349. set_eiem(cpu_eiem); /* EIEM : enable all external intr */
  350. }