wm8994.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/wm8994/core.h>
  31. #include <linux/mfd/wm8994/registers.h>
  32. #include <linux/mfd/wm8994/pdata.h>
  33. #include <linux/mfd/wm8994/gpio.h>
  34. #include "wm8994.h"
  35. #include "wm_hubs.h"
  36. struct fll_config {
  37. int src;
  38. int in;
  39. int out;
  40. };
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. struct wm8994_micdet {
  54. struct snd_soc_jack *jack;
  55. int det;
  56. int shrt;
  57. };
  58. /* codec private data */
  59. struct wm8994_priv {
  60. struct wm_hubs_data hubs;
  61. enum snd_soc_control_type control_type;
  62. void *control_data;
  63. struct snd_soc_codec *codec;
  64. int sysclk[2];
  65. int sysclk_rate[2];
  66. int mclk[2];
  67. int aifclk[2];
  68. struct fll_config fll[2], fll_suspend[2];
  69. int dac_rates[2];
  70. int lrclk_shared[2];
  71. int mbc_ena[3];
  72. /* Platform dependant DRC configuration */
  73. const char **drc_texts;
  74. int drc_cfg[WM8994_NUM_DRC];
  75. struct soc_enum drc_enum;
  76. /* Platform dependant ReTune mobile configuration */
  77. int num_retune_mobile_texts;
  78. const char **retune_mobile_texts;
  79. int retune_mobile_cfg[WM8994_NUM_EQ];
  80. struct soc_enum retune_mobile_enum;
  81. /* Platform dependant MBC configuration */
  82. int mbc_cfg;
  83. const char **mbc_texts;
  84. struct soc_enum mbc_enum;
  85. struct wm8994_micdet micdet[2];
  86. wm8958_micdet_cb jack_cb;
  87. void *jack_cb_data;
  88. bool jack_is_mic;
  89. bool jack_is_video;
  90. int revision;
  91. struct wm8994_pdata *pdata;
  92. };
  93. static int wm8994_readable(unsigned int reg)
  94. {
  95. switch (reg) {
  96. case WM8994_GPIO_1:
  97. case WM8994_GPIO_2:
  98. case WM8994_GPIO_3:
  99. case WM8994_GPIO_4:
  100. case WM8994_GPIO_5:
  101. case WM8994_GPIO_6:
  102. case WM8994_GPIO_7:
  103. case WM8994_GPIO_8:
  104. case WM8994_GPIO_9:
  105. case WM8994_GPIO_10:
  106. case WM8994_GPIO_11:
  107. case WM8994_INTERRUPT_STATUS_1:
  108. case WM8994_INTERRUPT_STATUS_2:
  109. case WM8994_INTERRUPT_RAW_STATUS_2:
  110. return 1;
  111. default:
  112. break;
  113. }
  114. if (reg >= WM8994_CACHE_SIZE)
  115. return 0;
  116. return wm8994_access_masks[reg].readable != 0;
  117. }
  118. static int wm8994_volatile(unsigned int reg)
  119. {
  120. if (reg >= WM8994_CACHE_SIZE)
  121. return 1;
  122. switch (reg) {
  123. case WM8994_SOFTWARE_RESET:
  124. case WM8994_CHIP_REVISION:
  125. case WM8994_DC_SERVO_1:
  126. case WM8994_DC_SERVO_READBACK:
  127. case WM8994_RATE_STATUS:
  128. case WM8994_LDO_1:
  129. case WM8994_LDO_2:
  130. case WM8958_DSP2_EXECCONTROL:
  131. case WM8958_MIC_DETECT_3:
  132. return 1;
  133. default:
  134. return 0;
  135. }
  136. }
  137. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  138. unsigned int value)
  139. {
  140. int ret;
  141. BUG_ON(reg > WM8994_MAX_REGISTER);
  142. if (!wm8994_volatile(reg)) {
  143. ret = snd_soc_cache_write(codec, reg, value);
  144. if (ret != 0)
  145. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  146. reg, ret);
  147. }
  148. return wm8994_reg_write(codec->control_data, reg, value);
  149. }
  150. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  151. unsigned int reg)
  152. {
  153. unsigned int val;
  154. int ret;
  155. BUG_ON(reg > WM8994_MAX_REGISTER);
  156. if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
  157. reg < codec->driver->reg_cache_size) {
  158. ret = snd_soc_cache_read(codec, reg, &val);
  159. if (ret >= 0)
  160. return val;
  161. else
  162. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  163. reg, ret);
  164. }
  165. return wm8994_reg_read(codec->control_data, reg);
  166. }
  167. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  168. {
  169. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  170. int rate;
  171. int reg1 = 0;
  172. int offset;
  173. if (aif)
  174. offset = 4;
  175. else
  176. offset = 0;
  177. switch (wm8994->sysclk[aif]) {
  178. case WM8994_SYSCLK_MCLK1:
  179. rate = wm8994->mclk[0];
  180. break;
  181. case WM8994_SYSCLK_MCLK2:
  182. reg1 |= 0x8;
  183. rate = wm8994->mclk[1];
  184. break;
  185. case WM8994_SYSCLK_FLL1:
  186. reg1 |= 0x10;
  187. rate = wm8994->fll[0].out;
  188. break;
  189. case WM8994_SYSCLK_FLL2:
  190. reg1 |= 0x18;
  191. rate = wm8994->fll[1].out;
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. if (rate >= 13500000) {
  197. rate /= 2;
  198. reg1 |= WM8994_AIF1CLK_DIV;
  199. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  200. aif + 1, rate);
  201. }
  202. if (rate && rate < 3000000)
  203. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  204. aif + 1, rate);
  205. wm8994->aifclk[aif] = rate;
  206. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  207. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  208. reg1);
  209. return 0;
  210. }
  211. static int configure_clock(struct snd_soc_codec *codec)
  212. {
  213. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  214. int old, new;
  215. /* Bring up the AIF clocks first */
  216. configure_aif_clock(codec, 0);
  217. configure_aif_clock(codec, 1);
  218. /* Then switch CLK_SYS over to the higher of them; a change
  219. * can only happen as a result of a clocking change which can
  220. * only be made outside of DAPM so we can safely redo the
  221. * clocking.
  222. */
  223. /* If they're equal it doesn't matter which is used */
  224. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  225. return 0;
  226. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  227. new = WM8994_SYSCLK_SRC;
  228. else
  229. new = 0;
  230. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  231. /* If there's no change then we're done. */
  232. if (old == new)
  233. return 0;
  234. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  235. snd_soc_dapm_sync(&codec->dapm);
  236. return 0;
  237. }
  238. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  239. struct snd_soc_dapm_widget *sink)
  240. {
  241. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  242. const char *clk;
  243. /* Check what we're currently using for CLK_SYS */
  244. if (reg & WM8994_SYSCLK_SRC)
  245. clk = "AIF2CLK";
  246. else
  247. clk = "AIF1CLK";
  248. return strcmp(source->name, clk) == 0;
  249. }
  250. static const char *sidetone_hpf_text[] = {
  251. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  252. };
  253. static const struct soc_enum sidetone_hpf =
  254. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  255. static const char *adc_hpf_text[] = {
  256. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  257. };
  258. static const struct soc_enum aif1adc1_hpf =
  259. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  260. static const struct soc_enum aif1adc2_hpf =
  261. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  262. static const struct soc_enum aif2adc_hpf =
  263. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  264. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  265. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  266. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  267. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  268. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  269. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  270. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  271. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  272. .put = wm8994_put_drc_sw, \
  273. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  274. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  275. struct snd_ctl_elem_value *ucontrol)
  276. {
  277. struct soc_mixer_control *mc =
  278. (struct soc_mixer_control *)kcontrol->private_value;
  279. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  280. int mask, ret;
  281. /* Can't enable both ADC and DAC paths simultaneously */
  282. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  283. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  284. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  285. else
  286. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  287. ret = snd_soc_read(codec, mc->reg);
  288. if (ret < 0)
  289. return ret;
  290. if (ret & mask)
  291. return -EINVAL;
  292. return snd_soc_put_volsw(kcontrol, ucontrol);
  293. }
  294. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  295. {
  296. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  297. struct wm8994_pdata *pdata = wm8994->pdata;
  298. int base = wm8994_drc_base[drc];
  299. int cfg = wm8994->drc_cfg[drc];
  300. int save, i;
  301. /* Save any enables; the configuration should clear them. */
  302. save = snd_soc_read(codec, base);
  303. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  304. WM8994_AIF1ADC1R_DRC_ENA;
  305. for (i = 0; i < WM8994_DRC_REGS; i++)
  306. snd_soc_update_bits(codec, base + i, 0xffff,
  307. pdata->drc_cfgs[cfg].regs[i]);
  308. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  309. WM8994_AIF1ADC1L_DRC_ENA |
  310. WM8994_AIF1ADC1R_DRC_ENA, save);
  311. }
  312. /* Icky as hell but saves code duplication */
  313. static int wm8994_get_drc(const char *name)
  314. {
  315. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  316. return 0;
  317. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  318. return 1;
  319. if (strcmp(name, "AIF2DRC Mode") == 0)
  320. return 2;
  321. return -EINVAL;
  322. }
  323. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  324. struct snd_ctl_elem_value *ucontrol)
  325. {
  326. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  327. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  328. struct wm8994_pdata *pdata = wm8994->pdata;
  329. int drc = wm8994_get_drc(kcontrol->id.name);
  330. int value = ucontrol->value.integer.value[0];
  331. if (drc < 0)
  332. return drc;
  333. if (value >= pdata->num_drc_cfgs)
  334. return -EINVAL;
  335. wm8994->drc_cfg[drc] = value;
  336. wm8994_set_drc(codec, drc);
  337. return 0;
  338. }
  339. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  340. struct snd_ctl_elem_value *ucontrol)
  341. {
  342. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  343. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  344. int drc = wm8994_get_drc(kcontrol->id.name);
  345. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  346. return 0;
  347. }
  348. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  349. {
  350. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  351. struct wm8994_pdata *pdata = wm8994->pdata;
  352. int base = wm8994_retune_mobile_base[block];
  353. int iface, best, best_val, save, i, cfg;
  354. if (!pdata || !wm8994->num_retune_mobile_texts)
  355. return;
  356. switch (block) {
  357. case 0:
  358. case 1:
  359. iface = 0;
  360. break;
  361. case 2:
  362. iface = 1;
  363. break;
  364. default:
  365. return;
  366. }
  367. /* Find the version of the currently selected configuration
  368. * with the nearest sample rate. */
  369. cfg = wm8994->retune_mobile_cfg[block];
  370. best = 0;
  371. best_val = INT_MAX;
  372. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  373. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  374. wm8994->retune_mobile_texts[cfg]) == 0 &&
  375. abs(pdata->retune_mobile_cfgs[i].rate
  376. - wm8994->dac_rates[iface]) < best_val) {
  377. best = i;
  378. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  379. - wm8994->dac_rates[iface]);
  380. }
  381. }
  382. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  383. block,
  384. pdata->retune_mobile_cfgs[best].name,
  385. pdata->retune_mobile_cfgs[best].rate,
  386. wm8994->dac_rates[iface]);
  387. /* The EQ will be disabled while reconfiguring it, remember the
  388. * current configuration.
  389. */
  390. save = snd_soc_read(codec, base);
  391. save &= WM8994_AIF1DAC1_EQ_ENA;
  392. for (i = 0; i < WM8994_EQ_REGS; i++)
  393. snd_soc_update_bits(codec, base + i, 0xffff,
  394. pdata->retune_mobile_cfgs[best].regs[i]);
  395. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  396. }
  397. /* Icky as hell but saves code duplication */
  398. static int wm8994_get_retune_mobile_block(const char *name)
  399. {
  400. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  401. return 0;
  402. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  403. return 1;
  404. if (strcmp(name, "AIF2 EQ Mode") == 0)
  405. return 2;
  406. return -EINVAL;
  407. }
  408. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  409. struct snd_ctl_elem_value *ucontrol)
  410. {
  411. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  412. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  413. struct wm8994_pdata *pdata = wm8994->pdata;
  414. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  415. int value = ucontrol->value.integer.value[0];
  416. if (block < 0)
  417. return block;
  418. if (value >= pdata->num_retune_mobile_cfgs)
  419. return -EINVAL;
  420. wm8994->retune_mobile_cfg[block] = value;
  421. wm8994_set_retune_mobile(codec, block);
  422. return 0;
  423. }
  424. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  425. struct snd_ctl_elem_value *ucontrol)
  426. {
  427. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  428. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  429. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  430. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  431. return 0;
  432. }
  433. static const char *aif_chan_src_text[] = {
  434. "Left", "Right"
  435. };
  436. static const struct soc_enum aif1adcl_src =
  437. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  438. static const struct soc_enum aif1adcr_src =
  439. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  440. static const struct soc_enum aif2adcl_src =
  441. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  442. static const struct soc_enum aif2adcr_src =
  443. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  444. static const struct soc_enum aif1dacl_src =
  445. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  446. static const struct soc_enum aif1dacr_src =
  447. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  448. static const struct soc_enum aif2dacl_src =
  449. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  450. static const struct soc_enum aif2dacr_src =
  451. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  452. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  453. {
  454. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  455. struct wm8994_pdata *pdata = wm8994->pdata;
  456. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  457. int ena, reg, aif, i;
  458. switch (mbc) {
  459. case 0:
  460. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  461. aif = 0;
  462. break;
  463. case 1:
  464. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  465. aif = 0;
  466. break;
  467. case 2:
  468. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  469. aif = 1;
  470. break;
  471. default:
  472. BUG();
  473. return;
  474. }
  475. /* We can only enable the MBC if the AIF is enabled and we
  476. * want it to be enabled. */
  477. ena = pwr_reg && wm8994->mbc_ena[mbc];
  478. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  479. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  480. mbc, start, pwr_reg, reg);
  481. if (start && ena) {
  482. /* If the DSP is already running then noop */
  483. if (reg & WM8958_DSP2_ENA)
  484. return;
  485. /* Switch the clock over to the appropriate AIF */
  486. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  487. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  488. aif << WM8958_DSP2CLK_SRC_SHIFT |
  489. WM8958_DSP2CLK_ENA);
  490. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  491. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  492. /* If we've got user supplied MBC settings use them */
  493. if (pdata && pdata->num_mbc_cfgs) {
  494. struct wm8958_mbc_cfg *cfg
  495. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  496. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  497. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  498. cfg->coeff_regs[i]);
  499. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  500. snd_soc_write(codec,
  501. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  502. cfg->cutoff_regs[i]);
  503. }
  504. /* Run the DSP */
  505. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  506. WM8958_DSP2_RUNR);
  507. /* And we're off! */
  508. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  509. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  510. mbc << WM8958_MBC_SEL_SHIFT |
  511. WM8958_MBC_ENA);
  512. } else {
  513. /* If the DSP is already stopped then noop */
  514. if (!(reg & WM8958_DSP2_ENA))
  515. return;
  516. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  517. WM8958_MBC_ENA, 0);
  518. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  519. WM8958_DSP2_ENA, 0);
  520. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  521. WM8958_DSP2CLK_ENA, 0);
  522. }
  523. }
  524. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  525. struct snd_kcontrol *kcontrol, int event)
  526. {
  527. struct snd_soc_codec *codec = w->codec;
  528. int mbc;
  529. switch (w->shift) {
  530. case 13:
  531. case 12:
  532. mbc = 2;
  533. break;
  534. case 11:
  535. case 10:
  536. mbc = 1;
  537. break;
  538. case 9:
  539. case 8:
  540. mbc = 0;
  541. break;
  542. default:
  543. BUG();
  544. return -EINVAL;
  545. }
  546. switch (event) {
  547. case SND_SOC_DAPM_POST_PMU:
  548. wm8958_mbc_apply(codec, mbc, 1);
  549. break;
  550. case SND_SOC_DAPM_POST_PMD:
  551. wm8958_mbc_apply(codec, mbc, 0);
  552. break;
  553. }
  554. return 0;
  555. }
  556. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  557. struct snd_ctl_elem_value *ucontrol)
  558. {
  559. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  560. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  561. struct wm8994_pdata *pdata = wm8994->pdata;
  562. int value = ucontrol->value.integer.value[0];
  563. int reg;
  564. /* Don't allow on the fly reconfiguration */
  565. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  566. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  567. return -EBUSY;
  568. if (value >= pdata->num_mbc_cfgs)
  569. return -EINVAL;
  570. wm8994->mbc_cfg = value;
  571. return 0;
  572. }
  573. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  574. struct snd_ctl_elem_value *ucontrol)
  575. {
  576. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  577. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  578. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  579. return 0;
  580. }
  581. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  582. struct snd_ctl_elem_info *uinfo)
  583. {
  584. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  585. uinfo->count = 1;
  586. uinfo->value.integer.min = 0;
  587. uinfo->value.integer.max = 1;
  588. return 0;
  589. }
  590. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  591. struct snd_ctl_elem_value *ucontrol)
  592. {
  593. int mbc = kcontrol->private_value;
  594. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  595. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  596. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  597. return 0;
  598. }
  599. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  600. struct snd_ctl_elem_value *ucontrol)
  601. {
  602. int mbc = kcontrol->private_value;
  603. int i;
  604. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  606. if (ucontrol->value.integer.value[0] > 1)
  607. return -EINVAL;
  608. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  609. if (mbc != i && wm8994->mbc_ena[i]) {
  610. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  611. return -EBUSY;
  612. }
  613. }
  614. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  615. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  616. return 0;
  617. }
  618. #define WM8958_MBC_SWITCH(xname, xval) {\
  619. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  620. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  621. .info = wm8958_mbc_info, \
  622. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  623. .private_value = xval }
  624. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  625. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  626. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  627. 1, 119, 0, digital_tlv),
  628. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  629. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  630. 1, 119, 0, digital_tlv),
  631. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  632. WM8994_AIF2_ADC_RIGHT_VOLUME,
  633. 1, 119, 0, digital_tlv),
  634. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  635. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  636. SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
  637. SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
  638. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  639. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  640. SOC_ENUM("AIF2DACL Source", aif1dacl_src),
  641. SOC_ENUM("AIF2DACR Source", aif1dacr_src),
  642. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  643. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  644. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  645. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  646. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  647. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  648. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  649. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  650. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  651. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  652. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  653. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  654. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  655. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  656. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  657. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  658. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  659. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  660. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  661. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  662. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  663. 5, 12, 0, st_tlv),
  664. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  665. 0, 12, 0, st_tlv),
  666. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  667. 5, 12, 0, st_tlv),
  668. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  669. 0, 12, 0, st_tlv),
  670. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  671. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  672. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  673. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  674. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  675. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  676. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  677. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  678. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  679. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  680. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  681. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  682. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  683. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  684. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  685. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  686. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  687. 6, 1, 1, wm_hubs_spkmix_tlv),
  688. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  689. 2, 1, 1, wm_hubs_spkmix_tlv),
  690. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  691. 6, 1, 1, wm_hubs_spkmix_tlv),
  692. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  693. 2, 1, 1, wm_hubs_spkmix_tlv),
  694. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  695. 10, 15, 0, wm8994_3d_tlv),
  696. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  697. 8, 1, 0),
  698. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  699. 10, 15, 0, wm8994_3d_tlv),
  700. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  701. 8, 1, 0),
  702. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  703. 10, 15, 0, wm8994_3d_tlv),
  704. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  705. 8, 1, 0),
  706. };
  707. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  708. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  709. eq_tlv),
  710. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  711. eq_tlv),
  712. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  713. eq_tlv),
  714. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  715. eq_tlv),
  716. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  717. eq_tlv),
  718. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  719. eq_tlv),
  720. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  721. eq_tlv),
  722. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  723. eq_tlv),
  724. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  725. eq_tlv),
  726. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  727. eq_tlv),
  728. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  729. eq_tlv),
  730. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  731. eq_tlv),
  732. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  733. eq_tlv),
  734. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  735. eq_tlv),
  736. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  737. eq_tlv),
  738. };
  739. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  740. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  741. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  742. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  743. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  744. };
  745. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  746. struct snd_kcontrol *kcontrol, int event)
  747. {
  748. struct snd_soc_codec *codec = w->codec;
  749. switch (event) {
  750. case SND_SOC_DAPM_PRE_PMU:
  751. return configure_clock(codec);
  752. case SND_SOC_DAPM_POST_PMD:
  753. configure_clock(codec);
  754. break;
  755. }
  756. return 0;
  757. }
  758. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  759. {
  760. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  761. int enable = 1;
  762. int source = 0; /* GCC flow analysis can't track enable */
  763. int reg, reg_r;
  764. /* Only support direct DAC->headphone paths */
  765. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  766. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  767. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  768. enable = 0;
  769. }
  770. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  771. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  772. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  773. enable = 0;
  774. }
  775. /* We also need the same setting for L/R and only one path */
  776. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  777. switch (reg) {
  778. case WM8994_AIF2DACL_TO_DAC1L:
  779. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  780. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  781. break;
  782. case WM8994_AIF1DAC2L_TO_DAC1L:
  783. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  784. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  785. break;
  786. case WM8994_AIF1DAC1L_TO_DAC1L:
  787. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  788. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  789. break;
  790. default:
  791. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  792. enable = 0;
  793. break;
  794. }
  795. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  796. if (reg_r != reg) {
  797. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  798. enable = 0;
  799. }
  800. if (enable) {
  801. dev_dbg(codec->dev, "Class W enabled\n");
  802. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  803. WM8994_CP_DYN_PWR |
  804. WM8994_CP_DYN_SRC_SEL_MASK,
  805. source | WM8994_CP_DYN_PWR);
  806. wm8994->hubs.class_w = true;
  807. } else {
  808. dev_dbg(codec->dev, "Class W disabled\n");
  809. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  810. WM8994_CP_DYN_PWR, 0);
  811. wm8994->hubs.class_w = false;
  812. }
  813. }
  814. static const char *hp_mux_text[] = {
  815. "Mixer",
  816. "DAC",
  817. };
  818. #define WM8994_HP_ENUM(xname, xenum) \
  819. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  820. .info = snd_soc_info_enum_double, \
  821. .get = snd_soc_dapm_get_enum_double, \
  822. .put = wm8994_put_hp_enum, \
  823. .private_value = (unsigned long)&xenum }
  824. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  825. struct snd_ctl_elem_value *ucontrol)
  826. {
  827. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  828. struct snd_soc_codec *codec = w->codec;
  829. int ret;
  830. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  831. wm8994_update_class_w(codec);
  832. return ret;
  833. }
  834. static const struct soc_enum hpl_enum =
  835. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  836. static const struct snd_kcontrol_new hpl_mux =
  837. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  838. static const struct soc_enum hpr_enum =
  839. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  840. static const struct snd_kcontrol_new hpr_mux =
  841. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  842. static const char *adc_mux_text[] = {
  843. "ADC",
  844. "DMIC",
  845. };
  846. static const struct soc_enum adc_enum =
  847. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  848. static const struct snd_kcontrol_new adcl_mux =
  849. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  850. static const struct snd_kcontrol_new adcr_mux =
  851. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  852. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  853. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  854. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  855. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  856. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  857. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  858. };
  859. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  860. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  861. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  862. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  863. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  864. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  865. };
  866. /* Debugging; dump chip status after DAPM transitions */
  867. static int post_ev(struct snd_soc_dapm_widget *w,
  868. struct snd_kcontrol *kcontrol, int event)
  869. {
  870. struct snd_soc_codec *codec = w->codec;
  871. dev_dbg(codec->dev, "SRC status: %x\n",
  872. snd_soc_read(codec,
  873. WM8994_RATE_STATUS));
  874. return 0;
  875. }
  876. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  877. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  878. 1, 1, 0),
  879. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  880. 0, 1, 0),
  881. };
  882. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  883. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  884. 1, 1, 0),
  885. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  886. 0, 1, 0),
  887. };
  888. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  889. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  890. 1, 1, 0),
  891. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  892. 0, 1, 0),
  893. };
  894. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  895. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  896. 1, 1, 0),
  897. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  898. 0, 1, 0),
  899. };
  900. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  901. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  902. 5, 1, 0),
  903. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  904. 4, 1, 0),
  905. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  906. 2, 1, 0),
  907. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  908. 1, 1, 0),
  909. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  910. 0, 1, 0),
  911. };
  912. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  913. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  914. 5, 1, 0),
  915. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  916. 4, 1, 0),
  917. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  918. 2, 1, 0),
  919. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  920. 1, 1, 0),
  921. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  922. 0, 1, 0),
  923. };
  924. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  925. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  926. .info = snd_soc_info_volsw, \
  927. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  928. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  929. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  930. struct snd_ctl_elem_value *ucontrol)
  931. {
  932. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  933. struct snd_soc_codec *codec = w->codec;
  934. int ret;
  935. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  936. wm8994_update_class_w(codec);
  937. return ret;
  938. }
  939. static const struct snd_kcontrol_new dac1l_mix[] = {
  940. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  941. 5, 1, 0),
  942. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  943. 4, 1, 0),
  944. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  945. 2, 1, 0),
  946. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  947. 1, 1, 0),
  948. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  949. 0, 1, 0),
  950. };
  951. static const struct snd_kcontrol_new dac1r_mix[] = {
  952. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  953. 5, 1, 0),
  954. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  955. 4, 1, 0),
  956. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  957. 2, 1, 0),
  958. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  959. 1, 1, 0),
  960. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  961. 0, 1, 0),
  962. };
  963. static const char *sidetone_text[] = {
  964. "ADC/DMIC1", "DMIC2",
  965. };
  966. static const struct soc_enum sidetone1_enum =
  967. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  968. static const struct snd_kcontrol_new sidetone1_mux =
  969. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  970. static const struct soc_enum sidetone2_enum =
  971. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  972. static const struct snd_kcontrol_new sidetone2_mux =
  973. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  974. static const char *aif1dac_text[] = {
  975. "AIF1DACDAT", "AIF3DACDAT",
  976. };
  977. static const struct soc_enum aif1dac_enum =
  978. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  979. static const struct snd_kcontrol_new aif1dac_mux =
  980. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  981. static const char *aif2dac_text[] = {
  982. "AIF2DACDAT", "AIF3DACDAT",
  983. };
  984. static const struct soc_enum aif2dac_enum =
  985. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  986. static const struct snd_kcontrol_new aif2dac_mux =
  987. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  988. static const char *aif2adc_text[] = {
  989. "AIF2ADCDAT", "AIF3DACDAT",
  990. };
  991. static const struct soc_enum aif2adc_enum =
  992. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  993. static const struct snd_kcontrol_new aif2adc_mux =
  994. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  995. static const char *aif3adc_text[] = {
  996. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  997. };
  998. static const struct soc_enum wm8994_aif3adc_enum =
  999. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1000. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1001. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1002. static const struct soc_enum wm8958_aif3adc_enum =
  1003. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1004. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1005. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1006. static const char *mono_pcm_out_text[] = {
  1007. "None", "AIF2ADCL", "AIF2ADCR",
  1008. };
  1009. static const struct soc_enum mono_pcm_out_enum =
  1010. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1011. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1012. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1013. static const char *aif2dac_src_text[] = {
  1014. "AIF2", "AIF3",
  1015. };
  1016. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1017. static const struct soc_enum aif2dacl_src_enum =
  1018. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1019. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1020. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1021. static const struct soc_enum aif2dacr_src_enum =
  1022. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1023. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1024. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1025. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1026. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1027. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1028. SND_SOC_DAPM_INPUT("Clock"),
  1029. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1030. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1031. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1032. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1033. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1034. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1035. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1036. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  1037. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1038. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  1039. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1040. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1041. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1042. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1043. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1044. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1045. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1046. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  1047. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1048. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  1049. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1050. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1051. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1052. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1053. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1054. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1055. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1056. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1057. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1058. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1059. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1060. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1061. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1062. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1063. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1064. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1065. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1066. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1067. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1068. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1069. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1070. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1071. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1072. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1073. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1074. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1075. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1076. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1077. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1078. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1079. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1080. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1081. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1082. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1083. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1084. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1085. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1086. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1087. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1088. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1089. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1090. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1091. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1092. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1093. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1094. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1095. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1096. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1097. /* Power is done with the muxes since the ADC power also controls the
  1098. * downsampling chain, the chip will automatically manage the analogue
  1099. * specific portions.
  1100. */
  1101. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1102. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1103. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1104. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1105. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1106. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1107. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1108. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1109. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1110. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1111. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1112. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1113. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1114. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1115. SND_SOC_DAPM_POST("Debug log", post_ev),
  1116. };
  1117. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1118. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1119. };
  1120. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1121. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1122. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1123. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1124. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1125. };
  1126. static const struct snd_soc_dapm_route intercon[] = {
  1127. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1128. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1129. { "DSP1CLK", NULL, "CLK_SYS" },
  1130. { "DSP2CLK", NULL, "CLK_SYS" },
  1131. { "DSPINTCLK", NULL, "CLK_SYS" },
  1132. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1133. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1134. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1135. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1136. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1137. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1138. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1139. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1140. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1141. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1142. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1143. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1144. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1145. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1146. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1147. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1148. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1149. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1150. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1151. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1152. { "AIF2ADCL", NULL, "AIF2CLK" },
  1153. { "AIF2ADCL", NULL, "DSP2CLK" },
  1154. { "AIF2ADCR", NULL, "AIF2CLK" },
  1155. { "AIF2ADCR", NULL, "DSP2CLK" },
  1156. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1157. { "AIF2DACL", NULL, "AIF2CLK" },
  1158. { "AIF2DACL", NULL, "DSP2CLK" },
  1159. { "AIF2DACR", NULL, "AIF2CLK" },
  1160. { "AIF2DACR", NULL, "DSP2CLK" },
  1161. { "AIF2DACR", NULL, "DSPINTCLK" },
  1162. { "DMIC1L", NULL, "DMIC1DAT" },
  1163. { "DMIC1L", NULL, "CLK_SYS" },
  1164. { "DMIC1R", NULL, "DMIC1DAT" },
  1165. { "DMIC1R", NULL, "CLK_SYS" },
  1166. { "DMIC2L", NULL, "DMIC2DAT" },
  1167. { "DMIC2L", NULL, "CLK_SYS" },
  1168. { "DMIC2R", NULL, "DMIC2DAT" },
  1169. { "DMIC2R", NULL, "CLK_SYS" },
  1170. { "ADCL", NULL, "AIF1CLK" },
  1171. { "ADCL", NULL, "DSP1CLK" },
  1172. { "ADCL", NULL, "DSPINTCLK" },
  1173. { "ADCR", NULL, "AIF1CLK" },
  1174. { "ADCR", NULL, "DSP1CLK" },
  1175. { "ADCR", NULL, "DSPINTCLK" },
  1176. { "ADCL Mux", "ADC", "ADCL" },
  1177. { "ADCL Mux", "DMIC", "DMIC1L" },
  1178. { "ADCR Mux", "ADC", "ADCR" },
  1179. { "ADCR Mux", "DMIC", "DMIC1R" },
  1180. { "DAC1L", NULL, "AIF1CLK" },
  1181. { "DAC1L", NULL, "DSP1CLK" },
  1182. { "DAC1L", NULL, "DSPINTCLK" },
  1183. { "DAC1R", NULL, "AIF1CLK" },
  1184. { "DAC1R", NULL, "DSP1CLK" },
  1185. { "DAC1R", NULL, "DSPINTCLK" },
  1186. { "DAC2L", NULL, "AIF2CLK" },
  1187. { "DAC2L", NULL, "DSP2CLK" },
  1188. { "DAC2L", NULL, "DSPINTCLK" },
  1189. { "DAC2R", NULL, "AIF2DACR" },
  1190. { "DAC2R", NULL, "AIF2CLK" },
  1191. { "DAC2R", NULL, "DSP2CLK" },
  1192. { "DAC2R", NULL, "DSPINTCLK" },
  1193. { "TOCLK", NULL, "CLK_SYS" },
  1194. /* AIF1 outputs */
  1195. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1196. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1197. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1198. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1199. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1200. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1201. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1202. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1203. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1204. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1205. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1206. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1207. /* Pin level routing for AIF3 */
  1208. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1209. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1210. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1211. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1212. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1213. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1214. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1215. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1216. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1217. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1218. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1219. /* DAC1 inputs */
  1220. { "DAC1L", NULL, "DAC1L Mixer" },
  1221. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1222. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1223. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1224. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1225. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1226. { "DAC1R", NULL, "DAC1R Mixer" },
  1227. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1228. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1229. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1230. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1231. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1232. /* DAC2/AIF2 outputs */
  1233. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1234. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1235. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1236. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1237. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1238. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1239. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1240. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1241. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1242. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1243. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1244. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1245. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1246. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1247. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1248. /* AIF3 output */
  1249. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1250. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1251. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1252. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1253. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1254. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1255. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1256. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1257. /* Sidetone */
  1258. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1259. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1260. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1261. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1262. /* Output stages */
  1263. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1264. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1265. { "SPKL", "DAC1 Switch", "DAC1L" },
  1266. { "SPKL", "DAC2 Switch", "DAC2L" },
  1267. { "SPKR", "DAC1 Switch", "DAC1R" },
  1268. { "SPKR", "DAC2 Switch", "DAC2R" },
  1269. { "Left Headphone Mux", "DAC", "DAC1L" },
  1270. { "Right Headphone Mux", "DAC", "DAC1R" },
  1271. };
  1272. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1273. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1274. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1275. };
  1276. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1277. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1278. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1279. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1280. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1281. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1282. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1283. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1284. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1285. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1286. };
  1287. /* The size in bits of the FLL divide multiplied by 10
  1288. * to allow rounding later */
  1289. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1290. struct fll_div {
  1291. u16 outdiv;
  1292. u16 n;
  1293. u16 k;
  1294. u16 clk_ref_div;
  1295. u16 fll_fratio;
  1296. };
  1297. static int wm8994_get_fll_config(struct fll_div *fll,
  1298. int freq_in, int freq_out)
  1299. {
  1300. u64 Kpart;
  1301. unsigned int K, Ndiv, Nmod;
  1302. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1303. /* Scale the input frequency down to <= 13.5MHz */
  1304. fll->clk_ref_div = 0;
  1305. while (freq_in > 13500000) {
  1306. fll->clk_ref_div++;
  1307. freq_in /= 2;
  1308. if (fll->clk_ref_div > 3)
  1309. return -EINVAL;
  1310. }
  1311. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1312. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1313. fll->outdiv = 3;
  1314. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1315. fll->outdiv++;
  1316. if (fll->outdiv > 63)
  1317. return -EINVAL;
  1318. }
  1319. freq_out *= fll->outdiv + 1;
  1320. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1321. if (freq_in > 1000000) {
  1322. fll->fll_fratio = 0;
  1323. } else if (freq_in > 256000) {
  1324. fll->fll_fratio = 1;
  1325. freq_in *= 2;
  1326. } else if (freq_in > 128000) {
  1327. fll->fll_fratio = 2;
  1328. freq_in *= 4;
  1329. } else if (freq_in > 64000) {
  1330. fll->fll_fratio = 3;
  1331. freq_in *= 8;
  1332. } else {
  1333. fll->fll_fratio = 4;
  1334. freq_in *= 16;
  1335. }
  1336. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1337. /* Now, calculate N.K */
  1338. Ndiv = freq_out / freq_in;
  1339. fll->n = Ndiv;
  1340. Nmod = freq_out % freq_in;
  1341. pr_debug("Nmod=%d\n", Nmod);
  1342. /* Calculate fractional part - scale up so we can round. */
  1343. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1344. do_div(Kpart, freq_in);
  1345. K = Kpart & 0xFFFFFFFF;
  1346. if ((K % 10) >= 5)
  1347. K += 5;
  1348. /* Move down to proper range now rounding is done */
  1349. fll->k = K / 10;
  1350. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1351. return 0;
  1352. }
  1353. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1354. unsigned int freq_in, unsigned int freq_out)
  1355. {
  1356. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1357. int reg_offset, ret;
  1358. struct fll_div fll;
  1359. u16 reg, aif1, aif2;
  1360. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1361. & WM8994_AIF1CLK_ENA;
  1362. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1363. & WM8994_AIF2CLK_ENA;
  1364. switch (id) {
  1365. case WM8994_FLL1:
  1366. reg_offset = 0;
  1367. id = 0;
  1368. break;
  1369. case WM8994_FLL2:
  1370. reg_offset = 0x20;
  1371. id = 1;
  1372. break;
  1373. default:
  1374. return -EINVAL;
  1375. }
  1376. switch (src) {
  1377. case 0:
  1378. /* Allow no source specification when stopping */
  1379. if (freq_out)
  1380. return -EINVAL;
  1381. src = wm8994->fll[id].src;
  1382. break;
  1383. case WM8994_FLL_SRC_MCLK1:
  1384. case WM8994_FLL_SRC_MCLK2:
  1385. case WM8994_FLL_SRC_LRCLK:
  1386. case WM8994_FLL_SRC_BCLK:
  1387. break;
  1388. default:
  1389. return -EINVAL;
  1390. }
  1391. /* Are we changing anything? */
  1392. if (wm8994->fll[id].src == src &&
  1393. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1394. return 0;
  1395. /* If we're stopping the FLL redo the old config - no
  1396. * registers will actually be written but we avoid GCC flow
  1397. * analysis bugs spewing warnings.
  1398. */
  1399. if (freq_out)
  1400. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1401. else
  1402. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1403. wm8994->fll[id].out);
  1404. if (ret < 0)
  1405. return ret;
  1406. /* Gate the AIF clocks while we reclock */
  1407. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1408. WM8994_AIF1CLK_ENA, 0);
  1409. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1410. WM8994_AIF2CLK_ENA, 0);
  1411. /* We always need to disable the FLL while reconfiguring */
  1412. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1413. WM8994_FLL1_ENA, 0);
  1414. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1415. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1416. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1417. WM8994_FLL1_OUTDIV_MASK |
  1418. WM8994_FLL1_FRATIO_MASK, reg);
  1419. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1420. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1421. WM8994_FLL1_N_MASK,
  1422. fll.n << WM8994_FLL1_N_SHIFT);
  1423. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1424. WM8994_FLL1_REFCLK_DIV_MASK |
  1425. WM8994_FLL1_REFCLK_SRC_MASK,
  1426. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1427. (src - 1));
  1428. /* Enable (with fractional mode if required) */
  1429. if (freq_out) {
  1430. if (fll.k)
  1431. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1432. else
  1433. reg = WM8994_FLL1_ENA;
  1434. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1435. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1436. reg);
  1437. }
  1438. wm8994->fll[id].in = freq_in;
  1439. wm8994->fll[id].out = freq_out;
  1440. wm8994->fll[id].src = src;
  1441. /* Enable any gated AIF clocks */
  1442. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1443. WM8994_AIF1CLK_ENA, aif1);
  1444. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1445. WM8994_AIF2CLK_ENA, aif2);
  1446. configure_clock(codec);
  1447. return 0;
  1448. }
  1449. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1450. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1451. unsigned int freq_in, unsigned int freq_out)
  1452. {
  1453. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1454. }
  1455. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1456. int clk_id, unsigned int freq, int dir)
  1457. {
  1458. struct snd_soc_codec *codec = dai->codec;
  1459. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1460. int i;
  1461. switch (dai->id) {
  1462. case 1:
  1463. case 2:
  1464. break;
  1465. default:
  1466. /* AIF3 shares clocking with AIF1/2 */
  1467. return -EINVAL;
  1468. }
  1469. switch (clk_id) {
  1470. case WM8994_SYSCLK_MCLK1:
  1471. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1472. wm8994->mclk[0] = freq;
  1473. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1474. dai->id, freq);
  1475. break;
  1476. case WM8994_SYSCLK_MCLK2:
  1477. /* TODO: Set GPIO AF */
  1478. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1479. wm8994->mclk[1] = freq;
  1480. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1481. dai->id, freq);
  1482. break;
  1483. case WM8994_SYSCLK_FLL1:
  1484. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1485. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1486. break;
  1487. case WM8994_SYSCLK_FLL2:
  1488. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1489. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1490. break;
  1491. case WM8994_SYSCLK_OPCLK:
  1492. /* Special case - a division (times 10) is given and
  1493. * no effect on main clocking.
  1494. */
  1495. if (freq) {
  1496. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1497. if (opclk_divs[i] == freq)
  1498. break;
  1499. if (i == ARRAY_SIZE(opclk_divs))
  1500. return -EINVAL;
  1501. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1502. WM8994_OPCLK_DIV_MASK, i);
  1503. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1504. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1505. } else {
  1506. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1507. WM8994_OPCLK_ENA, 0);
  1508. }
  1509. default:
  1510. return -EINVAL;
  1511. }
  1512. configure_clock(codec);
  1513. return 0;
  1514. }
  1515. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1516. enum snd_soc_bias_level level)
  1517. {
  1518. struct wm8994 *control = codec->control_data;
  1519. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1520. switch (level) {
  1521. case SND_SOC_BIAS_ON:
  1522. break;
  1523. case SND_SOC_BIAS_PREPARE:
  1524. /* VMID=2x40k */
  1525. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1526. WM8994_VMID_SEL_MASK, 0x2);
  1527. break;
  1528. case SND_SOC_BIAS_STANDBY:
  1529. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1530. pm_runtime_get_sync(codec->dev);
  1531. switch (control->type) {
  1532. case WM8994:
  1533. if (wm8994->revision < 4) {
  1534. /* Tweak DC servo and DSP
  1535. * configuration for improved
  1536. * performance. */
  1537. snd_soc_write(codec, 0x102, 0x3);
  1538. snd_soc_write(codec, 0x56, 0x3);
  1539. snd_soc_write(codec, 0x817, 0);
  1540. snd_soc_write(codec, 0x102, 0);
  1541. }
  1542. break;
  1543. case WM8958:
  1544. if (wm8994->revision == 0) {
  1545. /* Optimise performance for rev A */
  1546. snd_soc_write(codec, 0x102, 0x3);
  1547. snd_soc_write(codec, 0xcb, 0x81);
  1548. snd_soc_write(codec, 0x817, 0);
  1549. snd_soc_write(codec, 0x102, 0);
  1550. snd_soc_update_bits(codec,
  1551. WM8958_CHARGE_PUMP_2,
  1552. WM8958_CP_DISCH,
  1553. WM8958_CP_DISCH);
  1554. }
  1555. break;
  1556. }
  1557. /* Discharge LINEOUT1 & 2 */
  1558. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1559. WM8994_LINEOUT1_DISCH |
  1560. WM8994_LINEOUT2_DISCH,
  1561. WM8994_LINEOUT1_DISCH |
  1562. WM8994_LINEOUT2_DISCH);
  1563. /* Startup bias, VMID ramp & buffer */
  1564. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1565. WM8994_STARTUP_BIAS_ENA |
  1566. WM8994_VMID_BUF_ENA |
  1567. WM8994_VMID_RAMP_MASK,
  1568. WM8994_STARTUP_BIAS_ENA |
  1569. WM8994_VMID_BUF_ENA |
  1570. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1571. /* Main bias enable, VMID=2x40k */
  1572. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1573. WM8994_BIAS_ENA |
  1574. WM8994_VMID_SEL_MASK,
  1575. WM8994_BIAS_ENA | 0x2);
  1576. msleep(20);
  1577. }
  1578. /* VMID=2x500k */
  1579. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1580. WM8994_VMID_SEL_MASK, 0x4);
  1581. break;
  1582. case SND_SOC_BIAS_OFF:
  1583. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1584. /* Switch over to startup biases */
  1585. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1586. WM8994_BIAS_SRC |
  1587. WM8994_STARTUP_BIAS_ENA |
  1588. WM8994_VMID_BUF_ENA |
  1589. WM8994_VMID_RAMP_MASK,
  1590. WM8994_BIAS_SRC |
  1591. WM8994_STARTUP_BIAS_ENA |
  1592. WM8994_VMID_BUF_ENA |
  1593. (1 << WM8994_VMID_RAMP_SHIFT));
  1594. /* Disable main biases */
  1595. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1596. WM8994_BIAS_ENA |
  1597. WM8994_VMID_SEL_MASK, 0);
  1598. /* Discharge line */
  1599. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1600. WM8994_LINEOUT1_DISCH |
  1601. WM8994_LINEOUT2_DISCH,
  1602. WM8994_LINEOUT1_DISCH |
  1603. WM8994_LINEOUT2_DISCH);
  1604. msleep(5);
  1605. /* Switch off startup biases */
  1606. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1607. WM8994_BIAS_SRC |
  1608. WM8994_STARTUP_BIAS_ENA |
  1609. WM8994_VMID_BUF_ENA |
  1610. WM8994_VMID_RAMP_MASK, 0);
  1611. pm_runtime_put(codec->dev);
  1612. }
  1613. break;
  1614. }
  1615. codec->dapm.bias_level = level;
  1616. return 0;
  1617. }
  1618. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1619. {
  1620. struct snd_soc_codec *codec = dai->codec;
  1621. struct wm8994 *control = codec->control_data;
  1622. int ms_reg;
  1623. int aif1_reg;
  1624. int ms = 0;
  1625. int aif1 = 0;
  1626. switch (dai->id) {
  1627. case 1:
  1628. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1629. aif1_reg = WM8994_AIF1_CONTROL_1;
  1630. break;
  1631. case 2:
  1632. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1633. aif1_reg = WM8994_AIF2_CONTROL_1;
  1634. break;
  1635. default:
  1636. return -EINVAL;
  1637. }
  1638. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1639. case SND_SOC_DAIFMT_CBS_CFS:
  1640. break;
  1641. case SND_SOC_DAIFMT_CBM_CFM:
  1642. ms = WM8994_AIF1_MSTR;
  1643. break;
  1644. default:
  1645. return -EINVAL;
  1646. }
  1647. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1648. case SND_SOC_DAIFMT_DSP_B:
  1649. aif1 |= WM8994_AIF1_LRCLK_INV;
  1650. case SND_SOC_DAIFMT_DSP_A:
  1651. aif1 |= 0x18;
  1652. break;
  1653. case SND_SOC_DAIFMT_I2S:
  1654. aif1 |= 0x10;
  1655. break;
  1656. case SND_SOC_DAIFMT_RIGHT_J:
  1657. break;
  1658. case SND_SOC_DAIFMT_LEFT_J:
  1659. aif1 |= 0x8;
  1660. break;
  1661. default:
  1662. return -EINVAL;
  1663. }
  1664. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1665. case SND_SOC_DAIFMT_DSP_A:
  1666. case SND_SOC_DAIFMT_DSP_B:
  1667. /* frame inversion not valid for DSP modes */
  1668. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1669. case SND_SOC_DAIFMT_NB_NF:
  1670. break;
  1671. case SND_SOC_DAIFMT_IB_NF:
  1672. aif1 |= WM8994_AIF1_BCLK_INV;
  1673. break;
  1674. default:
  1675. return -EINVAL;
  1676. }
  1677. break;
  1678. case SND_SOC_DAIFMT_I2S:
  1679. case SND_SOC_DAIFMT_RIGHT_J:
  1680. case SND_SOC_DAIFMT_LEFT_J:
  1681. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1682. case SND_SOC_DAIFMT_NB_NF:
  1683. break;
  1684. case SND_SOC_DAIFMT_IB_IF:
  1685. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1686. break;
  1687. case SND_SOC_DAIFMT_IB_NF:
  1688. aif1 |= WM8994_AIF1_BCLK_INV;
  1689. break;
  1690. case SND_SOC_DAIFMT_NB_IF:
  1691. aif1 |= WM8994_AIF1_LRCLK_INV;
  1692. break;
  1693. default:
  1694. return -EINVAL;
  1695. }
  1696. break;
  1697. default:
  1698. return -EINVAL;
  1699. }
  1700. /* The AIF2 format configuration needs to be mirrored to AIF3
  1701. * on WM8958 if it's in use so just do it all the time. */
  1702. if (control->type == WM8958 && dai->id == 2)
  1703. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1704. WM8994_AIF1_LRCLK_INV |
  1705. WM8958_AIF3_FMT_MASK, aif1);
  1706. snd_soc_update_bits(codec, aif1_reg,
  1707. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1708. WM8994_AIF1_FMT_MASK,
  1709. aif1);
  1710. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1711. ms);
  1712. return 0;
  1713. }
  1714. static struct {
  1715. int val, rate;
  1716. } srs[] = {
  1717. { 0, 8000 },
  1718. { 1, 11025 },
  1719. { 2, 12000 },
  1720. { 3, 16000 },
  1721. { 4, 22050 },
  1722. { 5, 24000 },
  1723. { 6, 32000 },
  1724. { 7, 44100 },
  1725. { 8, 48000 },
  1726. { 9, 88200 },
  1727. { 10, 96000 },
  1728. };
  1729. static int fs_ratios[] = {
  1730. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1731. };
  1732. static int bclk_divs[] = {
  1733. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1734. 640, 880, 960, 1280, 1760, 1920
  1735. };
  1736. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1737. struct snd_pcm_hw_params *params,
  1738. struct snd_soc_dai *dai)
  1739. {
  1740. struct snd_soc_codec *codec = dai->codec;
  1741. struct wm8994 *control = codec->control_data;
  1742. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1743. int aif1_reg;
  1744. int aif2_reg;
  1745. int bclk_reg;
  1746. int lrclk_reg;
  1747. int rate_reg;
  1748. int aif1 = 0;
  1749. int aif2 = 0;
  1750. int bclk = 0;
  1751. int lrclk = 0;
  1752. int rate_val = 0;
  1753. int id = dai->id - 1;
  1754. int i, cur_val, best_val, bclk_rate, best;
  1755. switch (dai->id) {
  1756. case 1:
  1757. aif1_reg = WM8994_AIF1_CONTROL_1;
  1758. aif2_reg = WM8994_AIF1_CONTROL_2;
  1759. bclk_reg = WM8994_AIF1_BCLK;
  1760. rate_reg = WM8994_AIF1_RATE;
  1761. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1762. wm8994->lrclk_shared[0]) {
  1763. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1764. } else {
  1765. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1766. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1767. }
  1768. break;
  1769. case 2:
  1770. aif1_reg = WM8994_AIF2_CONTROL_1;
  1771. aif2_reg = WM8994_AIF2_CONTROL_2;
  1772. bclk_reg = WM8994_AIF2_BCLK;
  1773. rate_reg = WM8994_AIF2_RATE;
  1774. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1775. wm8994->lrclk_shared[1]) {
  1776. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1777. } else {
  1778. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1779. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1780. }
  1781. break;
  1782. case 3:
  1783. switch (control->type) {
  1784. case WM8958:
  1785. aif1_reg = WM8958_AIF3_CONTROL_1;
  1786. break;
  1787. default:
  1788. return 0;
  1789. }
  1790. default:
  1791. return -EINVAL;
  1792. }
  1793. bclk_rate = params_rate(params) * 2;
  1794. switch (params_format(params)) {
  1795. case SNDRV_PCM_FORMAT_S16_LE:
  1796. bclk_rate *= 16;
  1797. break;
  1798. case SNDRV_PCM_FORMAT_S20_3LE:
  1799. bclk_rate *= 20;
  1800. aif1 |= 0x20;
  1801. break;
  1802. case SNDRV_PCM_FORMAT_S24_LE:
  1803. bclk_rate *= 24;
  1804. aif1 |= 0x40;
  1805. break;
  1806. case SNDRV_PCM_FORMAT_S32_LE:
  1807. bclk_rate *= 32;
  1808. aif1 |= 0x60;
  1809. break;
  1810. default:
  1811. return -EINVAL;
  1812. }
  1813. /* Try to find an appropriate sample rate; look for an exact match. */
  1814. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1815. if (srs[i].rate == params_rate(params))
  1816. break;
  1817. if (i == ARRAY_SIZE(srs))
  1818. return -EINVAL;
  1819. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1820. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1821. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1822. dai->id, wm8994->aifclk[id], bclk_rate);
  1823. if (params_channels(params) == 1 &&
  1824. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1825. aif2 |= WM8994_AIF1_MONO;
  1826. if (wm8994->aifclk[id] == 0) {
  1827. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1828. return -EINVAL;
  1829. }
  1830. /* AIFCLK/fs ratio; look for a close match in either direction */
  1831. best = 0;
  1832. best_val = abs((fs_ratios[0] * params_rate(params))
  1833. - wm8994->aifclk[id]);
  1834. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1835. cur_val = abs((fs_ratios[i] * params_rate(params))
  1836. - wm8994->aifclk[id]);
  1837. if (cur_val >= best_val)
  1838. continue;
  1839. best = i;
  1840. best_val = cur_val;
  1841. }
  1842. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1843. dai->id, fs_ratios[best]);
  1844. rate_val |= best;
  1845. /* We may not get quite the right frequency if using
  1846. * approximate clocks so look for the closest match that is
  1847. * higher than the target (we need to ensure that there enough
  1848. * BCLKs to clock out the samples).
  1849. */
  1850. best = 0;
  1851. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1852. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1853. if (cur_val < 0) /* BCLK table is sorted */
  1854. break;
  1855. best = i;
  1856. }
  1857. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1858. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1859. bclk_divs[best], bclk_rate);
  1860. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1861. lrclk = bclk_rate / params_rate(params);
  1862. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1863. lrclk, bclk_rate / lrclk);
  1864. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1865. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1866. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1867. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1868. lrclk);
  1869. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1870. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1871. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1872. switch (dai->id) {
  1873. case 1:
  1874. wm8994->dac_rates[0] = params_rate(params);
  1875. wm8994_set_retune_mobile(codec, 0);
  1876. wm8994_set_retune_mobile(codec, 1);
  1877. break;
  1878. case 2:
  1879. wm8994->dac_rates[1] = params_rate(params);
  1880. wm8994_set_retune_mobile(codec, 2);
  1881. break;
  1882. }
  1883. }
  1884. return 0;
  1885. }
  1886. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1887. struct snd_pcm_hw_params *params,
  1888. struct snd_soc_dai *dai)
  1889. {
  1890. struct snd_soc_codec *codec = dai->codec;
  1891. struct wm8994 *control = codec->control_data;
  1892. int aif1_reg;
  1893. int aif1 = 0;
  1894. switch (dai->id) {
  1895. case 3:
  1896. switch (control->type) {
  1897. case WM8958:
  1898. aif1_reg = WM8958_AIF3_CONTROL_1;
  1899. break;
  1900. default:
  1901. return 0;
  1902. }
  1903. default:
  1904. return 0;
  1905. }
  1906. switch (params_format(params)) {
  1907. case SNDRV_PCM_FORMAT_S16_LE:
  1908. break;
  1909. case SNDRV_PCM_FORMAT_S20_3LE:
  1910. aif1 |= 0x20;
  1911. break;
  1912. case SNDRV_PCM_FORMAT_S24_LE:
  1913. aif1 |= 0x40;
  1914. break;
  1915. case SNDRV_PCM_FORMAT_S32_LE:
  1916. aif1 |= 0x60;
  1917. break;
  1918. default:
  1919. return -EINVAL;
  1920. }
  1921. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1922. }
  1923. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1924. {
  1925. struct snd_soc_codec *codec = codec_dai->codec;
  1926. int mute_reg;
  1927. int reg;
  1928. switch (codec_dai->id) {
  1929. case 1:
  1930. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1931. break;
  1932. case 2:
  1933. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1934. break;
  1935. default:
  1936. return -EINVAL;
  1937. }
  1938. if (mute)
  1939. reg = WM8994_AIF1DAC1_MUTE;
  1940. else
  1941. reg = 0;
  1942. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1943. return 0;
  1944. }
  1945. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1946. {
  1947. struct snd_soc_codec *codec = codec_dai->codec;
  1948. int reg, val, mask;
  1949. switch (codec_dai->id) {
  1950. case 1:
  1951. reg = WM8994_AIF1_MASTER_SLAVE;
  1952. mask = WM8994_AIF1_TRI;
  1953. break;
  1954. case 2:
  1955. reg = WM8994_AIF2_MASTER_SLAVE;
  1956. mask = WM8994_AIF2_TRI;
  1957. break;
  1958. case 3:
  1959. reg = WM8994_POWER_MANAGEMENT_6;
  1960. mask = WM8994_AIF3_TRI;
  1961. break;
  1962. default:
  1963. return -EINVAL;
  1964. }
  1965. if (tristate)
  1966. val = mask;
  1967. else
  1968. val = 0;
  1969. return snd_soc_update_bits(codec, reg, mask, reg);
  1970. }
  1971. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1972. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1973. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1974. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1975. .set_sysclk = wm8994_set_dai_sysclk,
  1976. .set_fmt = wm8994_set_dai_fmt,
  1977. .hw_params = wm8994_hw_params,
  1978. .digital_mute = wm8994_aif_mute,
  1979. .set_pll = wm8994_set_fll,
  1980. .set_tristate = wm8994_set_tristate,
  1981. };
  1982. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1983. .set_sysclk = wm8994_set_dai_sysclk,
  1984. .set_fmt = wm8994_set_dai_fmt,
  1985. .hw_params = wm8994_hw_params,
  1986. .digital_mute = wm8994_aif_mute,
  1987. .set_pll = wm8994_set_fll,
  1988. .set_tristate = wm8994_set_tristate,
  1989. };
  1990. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1991. .hw_params = wm8994_aif3_hw_params,
  1992. .set_tristate = wm8994_set_tristate,
  1993. };
  1994. static struct snd_soc_dai_driver wm8994_dai[] = {
  1995. {
  1996. .name = "wm8994-aif1",
  1997. .id = 1,
  1998. .playback = {
  1999. .stream_name = "AIF1 Playback",
  2000. .channels_min = 1,
  2001. .channels_max = 2,
  2002. .rates = WM8994_RATES,
  2003. .formats = WM8994_FORMATS,
  2004. },
  2005. .capture = {
  2006. .stream_name = "AIF1 Capture",
  2007. .channels_min = 1,
  2008. .channels_max = 2,
  2009. .rates = WM8994_RATES,
  2010. .formats = WM8994_FORMATS,
  2011. },
  2012. .ops = &wm8994_aif1_dai_ops,
  2013. },
  2014. {
  2015. .name = "wm8994-aif2",
  2016. .id = 2,
  2017. .playback = {
  2018. .stream_name = "AIF2 Playback",
  2019. .channels_min = 1,
  2020. .channels_max = 2,
  2021. .rates = WM8994_RATES,
  2022. .formats = WM8994_FORMATS,
  2023. },
  2024. .capture = {
  2025. .stream_name = "AIF2 Capture",
  2026. .channels_min = 1,
  2027. .channels_max = 2,
  2028. .rates = WM8994_RATES,
  2029. .formats = WM8994_FORMATS,
  2030. },
  2031. .ops = &wm8994_aif2_dai_ops,
  2032. },
  2033. {
  2034. .name = "wm8994-aif3",
  2035. .id = 3,
  2036. .playback = {
  2037. .stream_name = "AIF3 Playback",
  2038. .channels_min = 1,
  2039. .channels_max = 2,
  2040. .rates = WM8994_RATES,
  2041. .formats = WM8994_FORMATS,
  2042. },
  2043. .capture = {
  2044. .stream_name = "AIF3 Capture",
  2045. .channels_min = 1,
  2046. .channels_max = 2,
  2047. .rates = WM8994_RATES,
  2048. .formats = WM8994_FORMATS,
  2049. },
  2050. .ops = &wm8994_aif3_dai_ops,
  2051. }
  2052. };
  2053. #ifdef CONFIG_PM
  2054. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2055. {
  2056. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2057. int i, ret;
  2058. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2059. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2060. sizeof(struct fll_config));
  2061. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2062. if (ret < 0)
  2063. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2064. i + 1, ret);
  2065. }
  2066. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2067. return 0;
  2068. }
  2069. static int wm8994_resume(struct snd_soc_codec *codec)
  2070. {
  2071. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2072. int i, ret;
  2073. /* Restore the registers */
  2074. ret = snd_soc_cache_sync(codec);
  2075. if (ret != 0)
  2076. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2077. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2078. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2079. if (!wm8994->fll_suspend[i].out)
  2080. continue;
  2081. ret = _wm8994_set_fll(codec, i + 1,
  2082. wm8994->fll_suspend[i].src,
  2083. wm8994->fll_suspend[i].in,
  2084. wm8994->fll_suspend[i].out);
  2085. if (ret < 0)
  2086. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2087. i + 1, ret);
  2088. }
  2089. return 0;
  2090. }
  2091. #else
  2092. #define wm8994_suspend NULL
  2093. #define wm8994_resume NULL
  2094. #endif
  2095. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2096. {
  2097. struct snd_soc_codec *codec = wm8994->codec;
  2098. struct wm8994_pdata *pdata = wm8994->pdata;
  2099. struct snd_kcontrol_new controls[] = {
  2100. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2101. wm8994->retune_mobile_enum,
  2102. wm8994_get_retune_mobile_enum,
  2103. wm8994_put_retune_mobile_enum),
  2104. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2105. wm8994->retune_mobile_enum,
  2106. wm8994_get_retune_mobile_enum,
  2107. wm8994_put_retune_mobile_enum),
  2108. SOC_ENUM_EXT("AIF2 EQ Mode",
  2109. wm8994->retune_mobile_enum,
  2110. wm8994_get_retune_mobile_enum,
  2111. wm8994_put_retune_mobile_enum),
  2112. };
  2113. int ret, i, j;
  2114. const char **t;
  2115. /* We need an array of texts for the enum API but the number
  2116. * of texts is likely to be less than the number of
  2117. * configurations due to the sample rate dependency of the
  2118. * configurations. */
  2119. wm8994->num_retune_mobile_texts = 0;
  2120. wm8994->retune_mobile_texts = NULL;
  2121. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2122. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2123. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2124. wm8994->retune_mobile_texts[j]) == 0)
  2125. break;
  2126. }
  2127. if (j != wm8994->num_retune_mobile_texts)
  2128. continue;
  2129. /* Expand the array... */
  2130. t = krealloc(wm8994->retune_mobile_texts,
  2131. sizeof(char *) *
  2132. (wm8994->num_retune_mobile_texts + 1),
  2133. GFP_KERNEL);
  2134. if (t == NULL)
  2135. continue;
  2136. /* ...store the new entry... */
  2137. t[wm8994->num_retune_mobile_texts] =
  2138. pdata->retune_mobile_cfgs[i].name;
  2139. /* ...and remember the new version. */
  2140. wm8994->num_retune_mobile_texts++;
  2141. wm8994->retune_mobile_texts = t;
  2142. }
  2143. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2144. wm8994->num_retune_mobile_texts);
  2145. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2146. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2147. ret = snd_soc_add_controls(wm8994->codec, controls,
  2148. ARRAY_SIZE(controls));
  2149. if (ret != 0)
  2150. dev_err(wm8994->codec->dev,
  2151. "Failed to add ReTune Mobile controls: %d\n", ret);
  2152. }
  2153. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2154. {
  2155. struct snd_soc_codec *codec = wm8994->codec;
  2156. struct wm8994_pdata *pdata = wm8994->pdata;
  2157. int ret, i;
  2158. if (!pdata)
  2159. return;
  2160. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2161. pdata->lineout2_diff,
  2162. pdata->lineout1fb,
  2163. pdata->lineout2fb,
  2164. pdata->jd_scthr,
  2165. pdata->jd_thr,
  2166. pdata->micbias1_lvl,
  2167. pdata->micbias2_lvl);
  2168. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2169. if (pdata->num_drc_cfgs) {
  2170. struct snd_kcontrol_new controls[] = {
  2171. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2172. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2173. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2174. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2175. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2176. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2177. };
  2178. /* We need an array of texts for the enum API */
  2179. wm8994->drc_texts = kmalloc(sizeof(char *)
  2180. * pdata->num_drc_cfgs, GFP_KERNEL);
  2181. if (!wm8994->drc_texts) {
  2182. dev_err(wm8994->codec->dev,
  2183. "Failed to allocate %d DRC config texts\n",
  2184. pdata->num_drc_cfgs);
  2185. return;
  2186. }
  2187. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2188. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2189. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2190. wm8994->drc_enum.texts = wm8994->drc_texts;
  2191. ret = snd_soc_add_controls(wm8994->codec, controls,
  2192. ARRAY_SIZE(controls));
  2193. if (ret != 0)
  2194. dev_err(wm8994->codec->dev,
  2195. "Failed to add DRC mode controls: %d\n", ret);
  2196. for (i = 0; i < WM8994_NUM_DRC; i++)
  2197. wm8994_set_drc(codec, i);
  2198. }
  2199. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2200. pdata->num_retune_mobile_cfgs);
  2201. if (pdata->num_mbc_cfgs) {
  2202. struct snd_kcontrol_new control[] = {
  2203. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2204. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2205. };
  2206. /* We need an array of texts for the enum API */
  2207. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2208. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2209. if (!wm8994->mbc_texts) {
  2210. dev_err(wm8994->codec->dev,
  2211. "Failed to allocate %d MBC config texts\n",
  2212. pdata->num_mbc_cfgs);
  2213. return;
  2214. }
  2215. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2216. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2217. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2218. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2219. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2220. if (ret != 0)
  2221. dev_err(wm8994->codec->dev,
  2222. "Failed to add MBC mode controls: %d\n", ret);
  2223. }
  2224. if (pdata->num_retune_mobile_cfgs)
  2225. wm8994_handle_retune_mobile_pdata(wm8994);
  2226. else
  2227. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2228. ARRAY_SIZE(wm8994_eq_controls));
  2229. }
  2230. /**
  2231. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2232. *
  2233. * @codec: WM8994 codec
  2234. * @jack: jack to report detection events on
  2235. * @micbias: microphone bias to detect on
  2236. * @det: value to report for presence detection
  2237. * @shrt: value to report for short detection
  2238. *
  2239. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2240. * being used to bring out signals to the processor then only platform
  2241. * data configuration is needed for WM8994 and processor GPIOs should
  2242. * be configured using snd_soc_jack_add_gpios() instead.
  2243. *
  2244. * Configuration of detection levels is available via the micbias1_lvl
  2245. * and micbias2_lvl platform data members.
  2246. */
  2247. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2248. int micbias, int det, int shrt)
  2249. {
  2250. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2251. struct wm8994_micdet *micdet;
  2252. struct wm8994 *control = codec->control_data;
  2253. int reg;
  2254. if (control->type != WM8994)
  2255. return -EINVAL;
  2256. switch (micbias) {
  2257. case 1:
  2258. micdet = &wm8994->micdet[0];
  2259. break;
  2260. case 2:
  2261. micdet = &wm8994->micdet[1];
  2262. break;
  2263. default:
  2264. return -EINVAL;
  2265. }
  2266. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2267. micbias, det, shrt);
  2268. /* Store the configuration */
  2269. micdet->jack = jack;
  2270. micdet->det = det;
  2271. micdet->shrt = shrt;
  2272. /* If either of the jacks is set up then enable detection */
  2273. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2274. reg = WM8994_MICD_ENA;
  2275. else
  2276. reg = 0;
  2277. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2278. return 0;
  2279. }
  2280. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2281. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2282. {
  2283. struct wm8994_priv *priv = data;
  2284. struct snd_soc_codec *codec = priv->codec;
  2285. int reg;
  2286. int report;
  2287. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2288. if (reg < 0) {
  2289. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2290. reg);
  2291. return IRQ_HANDLED;
  2292. }
  2293. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2294. report = 0;
  2295. if (reg & WM8994_MIC1_DET_STS)
  2296. report |= priv->micdet[0].det;
  2297. if (reg & WM8994_MIC1_SHRT_STS)
  2298. report |= priv->micdet[0].shrt;
  2299. snd_soc_jack_report(priv->micdet[0].jack, report,
  2300. priv->micdet[0].det | priv->micdet[0].shrt);
  2301. report = 0;
  2302. if (reg & WM8994_MIC2_DET_STS)
  2303. report |= priv->micdet[1].det;
  2304. if (reg & WM8994_MIC2_SHRT_STS)
  2305. report |= priv->micdet[1].shrt;
  2306. snd_soc_jack_report(priv->micdet[1].jack, report,
  2307. priv->micdet[1].det | priv->micdet[1].shrt);
  2308. return IRQ_HANDLED;
  2309. }
  2310. /* Default microphone detection handler for WM8958 - the user can
  2311. * override this if they wish.
  2312. */
  2313. static void wm8958_default_micdet(u16 status, void *data)
  2314. {
  2315. struct snd_soc_codec *codec = data;
  2316. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2317. int report = 0;
  2318. /* If nothing present then clear our statuses */
  2319. if (!(status & WM8958_MICD_STS)) {
  2320. wm8994->jack_is_video = false;
  2321. wm8994->jack_is_mic = false;
  2322. goto done;
  2323. }
  2324. /* Assume anything over 475 ohms is a microphone and remember
  2325. * that we've seen one (since buttons override it) */
  2326. if (status & 0x600)
  2327. wm8994->jack_is_mic = true;
  2328. if (wm8994->jack_is_mic)
  2329. report |= SND_JACK_MICROPHONE;
  2330. /* Video has an impedence of approximately 75 ohms; assume
  2331. * this isn't used as a button and remember it since buttons
  2332. * override it. */
  2333. if (status & 0x40)
  2334. wm8994->jack_is_video = true;
  2335. if (wm8994->jack_is_video)
  2336. report |= SND_JACK_VIDEOOUT;
  2337. /* Everything else is buttons; just assign slots */
  2338. if (status & 0x4)
  2339. report |= SND_JACK_BTN_0;
  2340. if (status & 0x8)
  2341. report |= SND_JACK_BTN_1;
  2342. if (status & 0x10)
  2343. report |= SND_JACK_BTN_2;
  2344. if (status & 0x20)
  2345. report |= SND_JACK_BTN_3;
  2346. if (status & 0x80)
  2347. report |= SND_JACK_BTN_4;
  2348. if (status & 0x100)
  2349. report |= SND_JACK_BTN_5;
  2350. done:
  2351. snd_soc_jack_report(wm8994->micdet[0].jack,
  2352. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2353. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2354. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
  2355. report);
  2356. }
  2357. /**
  2358. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2359. *
  2360. * @codec: WM8958 codec
  2361. * @jack: jack to report detection events on
  2362. *
  2363. * Enable microphone detection functionality for the WM8958. By
  2364. * default simple detection which supports the detection of up to 6
  2365. * buttons plus video and microphone functionality is supported.
  2366. *
  2367. * The WM8958 has an advanced jack detection facility which is able to
  2368. * support complex accessory detection, especially when used in
  2369. * conjunction with external circuitry. In order to provide maximum
  2370. * flexiblity a callback is provided which allows a completely custom
  2371. * detection algorithm.
  2372. */
  2373. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2374. wm8958_micdet_cb cb, void *cb_data)
  2375. {
  2376. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2377. struct wm8994 *control = codec->control_data;
  2378. if (control->type != WM8958)
  2379. return -EINVAL;
  2380. if (jack) {
  2381. if (!cb) {
  2382. dev_dbg(codec->dev, "Using default micdet callback\n");
  2383. cb = wm8958_default_micdet;
  2384. cb_data = codec;
  2385. }
  2386. wm8994->micdet[0].jack = jack;
  2387. wm8994->jack_cb = cb;
  2388. wm8994->jack_cb_data = cb_data;
  2389. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2390. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2391. } else {
  2392. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2393. WM8958_MICD_ENA, 0);
  2394. }
  2395. return 0;
  2396. }
  2397. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2398. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2399. {
  2400. struct wm8994_priv *wm8994 = data;
  2401. struct snd_soc_codec *codec = wm8994->codec;
  2402. int reg;
  2403. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2404. if (reg < 0) {
  2405. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2406. reg);
  2407. return IRQ_NONE;
  2408. }
  2409. if (!(reg & WM8958_MICD_VALID)) {
  2410. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2411. goto out;
  2412. }
  2413. if (wm8994->jack_cb)
  2414. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2415. else
  2416. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2417. out:
  2418. return IRQ_HANDLED;
  2419. }
  2420. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2421. {
  2422. struct wm8994 *control;
  2423. struct wm8994_priv *wm8994;
  2424. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2425. int ret, i;
  2426. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2427. control = codec->control_data;
  2428. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2429. if (wm8994 == NULL)
  2430. return -ENOMEM;
  2431. snd_soc_codec_set_drvdata(codec, wm8994);
  2432. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2433. wm8994->codec = codec;
  2434. pm_runtime_enable(codec->dev);
  2435. pm_runtime_resume(codec->dev);
  2436. /* Read our current status back from the chip - we don't want to
  2437. * reset as this may interfere with the GPIO or LDO operation. */
  2438. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2439. if (!wm8994_readable(i) || wm8994_volatile(i))
  2440. continue;
  2441. ret = wm8994_reg_read(codec->control_data, i);
  2442. if (ret <= 0)
  2443. continue;
  2444. ret = snd_soc_cache_write(codec, i, ret);
  2445. if (ret != 0) {
  2446. dev_err(codec->dev,
  2447. "Failed to initialise cache for 0x%x: %d\n",
  2448. i, ret);
  2449. goto err;
  2450. }
  2451. }
  2452. /* Set revision-specific configuration */
  2453. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2454. switch (control->type) {
  2455. case WM8994:
  2456. switch (wm8994->revision) {
  2457. case 2:
  2458. case 3:
  2459. wm8994->hubs.dcs_codes = -5;
  2460. wm8994->hubs.hp_startup_mode = 1;
  2461. wm8994->hubs.dcs_readback_mode = 1;
  2462. break;
  2463. default:
  2464. wm8994->hubs.dcs_readback_mode = 1;
  2465. break;
  2466. }
  2467. case WM8958:
  2468. wm8994->hubs.dcs_readback_mode = 1;
  2469. break;
  2470. default:
  2471. break;
  2472. }
  2473. switch (control->type) {
  2474. case WM8994:
  2475. ret = wm8994_request_irq(codec->control_data,
  2476. WM8994_IRQ_MIC1_DET,
  2477. wm8994_mic_irq, "Mic 1 detect",
  2478. wm8994);
  2479. if (ret != 0)
  2480. dev_warn(codec->dev,
  2481. "Failed to request Mic1 detect IRQ: %d\n",
  2482. ret);
  2483. ret = wm8994_request_irq(codec->control_data,
  2484. WM8994_IRQ_MIC1_SHRT,
  2485. wm8994_mic_irq, "Mic 1 short",
  2486. wm8994);
  2487. if (ret != 0)
  2488. dev_warn(codec->dev,
  2489. "Failed to request Mic1 short IRQ: %d\n",
  2490. ret);
  2491. ret = wm8994_request_irq(codec->control_data,
  2492. WM8994_IRQ_MIC2_DET,
  2493. wm8994_mic_irq, "Mic 2 detect",
  2494. wm8994);
  2495. if (ret != 0)
  2496. dev_warn(codec->dev,
  2497. "Failed to request Mic2 detect IRQ: %d\n",
  2498. ret);
  2499. ret = wm8994_request_irq(codec->control_data,
  2500. WM8994_IRQ_MIC2_SHRT,
  2501. wm8994_mic_irq, "Mic 2 short",
  2502. wm8994);
  2503. if (ret != 0)
  2504. dev_warn(codec->dev,
  2505. "Failed to request Mic2 short IRQ: %d\n",
  2506. ret);
  2507. break;
  2508. case WM8958:
  2509. ret = wm8994_request_irq(codec->control_data,
  2510. WM8994_IRQ_MIC1_DET,
  2511. wm8958_mic_irq, "Mic detect",
  2512. wm8994);
  2513. if (ret != 0)
  2514. dev_warn(codec->dev,
  2515. "Failed to request Mic detect IRQ: %d\n",
  2516. ret);
  2517. break;
  2518. }
  2519. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2520. * configured on init - if a system wants to do this dynamically
  2521. * at runtime we can deal with that then.
  2522. */
  2523. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2524. if (ret < 0) {
  2525. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2526. goto err_irq;
  2527. }
  2528. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2529. wm8994->lrclk_shared[0] = 1;
  2530. wm8994_dai[0].symmetric_rates = 1;
  2531. } else {
  2532. wm8994->lrclk_shared[0] = 0;
  2533. }
  2534. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2535. if (ret < 0) {
  2536. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2537. goto err_irq;
  2538. }
  2539. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2540. wm8994->lrclk_shared[1] = 1;
  2541. wm8994_dai[1].symmetric_rates = 1;
  2542. } else {
  2543. wm8994->lrclk_shared[1] = 0;
  2544. }
  2545. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2546. /* Latch volume updates (right only; we always do left then right). */
  2547. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2548. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2549. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2550. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2551. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2552. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2553. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2554. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2555. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2556. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2557. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2558. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2559. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2560. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2561. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2562. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2563. /* Set the low bit of the 3D stereo depth so TLV matches */
  2564. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2565. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2566. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2567. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2568. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2569. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2570. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2571. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2572. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2573. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2574. * behaviour on idle TDM clock cycles. */
  2575. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2576. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2577. wm8994_update_class_w(codec);
  2578. wm8994_handle_pdata(wm8994);
  2579. wm_hubs_add_analogue_controls(codec);
  2580. snd_soc_add_controls(codec, wm8994_snd_controls,
  2581. ARRAY_SIZE(wm8994_snd_controls));
  2582. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2583. ARRAY_SIZE(wm8994_dapm_widgets));
  2584. switch (control->type) {
  2585. case WM8994:
  2586. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2587. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2588. break;
  2589. case WM8958:
  2590. snd_soc_add_controls(codec, wm8958_snd_controls,
  2591. ARRAY_SIZE(wm8958_snd_controls));
  2592. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2593. ARRAY_SIZE(wm8958_dapm_widgets));
  2594. break;
  2595. }
  2596. wm_hubs_add_analogue_routes(codec, 0, 0);
  2597. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2598. switch (control->type) {
  2599. case WM8994:
  2600. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2601. ARRAY_SIZE(wm8994_intercon));
  2602. break;
  2603. case WM8958:
  2604. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2605. ARRAY_SIZE(wm8958_intercon));
  2606. break;
  2607. }
  2608. return 0;
  2609. err_irq:
  2610. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2611. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2612. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2613. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2614. err:
  2615. kfree(wm8994);
  2616. return ret;
  2617. }
  2618. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2619. {
  2620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2621. struct wm8994 *control = codec->control_data;
  2622. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2623. pm_runtime_disable(codec->dev);
  2624. switch (control->type) {
  2625. case WM8994:
  2626. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2627. wm8994);
  2628. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2629. wm8994);
  2630. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2631. wm8994);
  2632. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2633. wm8994);
  2634. break;
  2635. case WM8958:
  2636. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2637. wm8994);
  2638. break;
  2639. }
  2640. kfree(wm8994->retune_mobile_texts);
  2641. kfree(wm8994->drc_texts);
  2642. kfree(wm8994);
  2643. return 0;
  2644. }
  2645. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2646. .probe = wm8994_codec_probe,
  2647. .remove = wm8994_codec_remove,
  2648. .suspend = wm8994_suspend,
  2649. .resume = wm8994_resume,
  2650. .read = wm8994_read,
  2651. .write = wm8994_write,
  2652. .readable_register = wm8994_readable,
  2653. .volatile_register = wm8994_volatile,
  2654. .set_bias_level = wm8994_set_bias_level,
  2655. .reg_cache_size = WM8994_CACHE_SIZE,
  2656. .reg_cache_default = wm8994_reg_defaults,
  2657. .reg_word_size = 2,
  2658. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2659. };
  2660. static int __devinit wm8994_probe(struct platform_device *pdev)
  2661. {
  2662. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2663. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2664. }
  2665. static int __devexit wm8994_remove(struct platform_device *pdev)
  2666. {
  2667. snd_soc_unregister_codec(&pdev->dev);
  2668. return 0;
  2669. }
  2670. static struct platform_driver wm8994_codec_driver = {
  2671. .driver = {
  2672. .name = "wm8994-codec",
  2673. .owner = THIS_MODULE,
  2674. },
  2675. .probe = wm8994_probe,
  2676. .remove = __devexit_p(wm8994_remove),
  2677. };
  2678. static __init int wm8994_init(void)
  2679. {
  2680. return platform_driver_register(&wm8994_codec_driver);
  2681. }
  2682. module_init(wm8994_init);
  2683. static __exit void wm8994_exit(void)
  2684. {
  2685. platform_driver_unregister(&wm8994_codec_driver);
  2686. }
  2687. module_exit(wm8994_exit);
  2688. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2689. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2690. MODULE_LICENSE("GPL");
  2691. MODULE_ALIAS("platform:wm8994-codec");