pgtable.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * include/asm-s390/pgtable.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999,2000 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Hartmut Penner (hp@de.ibm.com)
  7. * Ulrich Weigand (weigand@de.ibm.com)
  8. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  9. *
  10. * Derived from "include/asm-i386/pgtable.h"
  11. */
  12. #ifndef _ASM_S390_PGTABLE_H
  13. #define _ASM_S390_PGTABLE_H
  14. /*
  15. * The Linux memory management assumes a three-level page table setup. For
  16. * s390 31 bit we "fold" the mid level into the top-level page table, so
  17. * that we physically have the same two-level page table as the s390 mmu
  18. * expects in 31 bit mode. For s390 64 bit we use three of the five levels
  19. * the hardware provides (region first and region second tables are not
  20. * used).
  21. *
  22. * The "pgd_xxx()" functions are trivial for a folded two-level
  23. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  24. * into the pgd entry)
  25. *
  26. * This file contains the functions and defines necessary to modify and use
  27. * the S390 page table tree.
  28. */
  29. #ifndef __ASSEMBLY__
  30. #include <linux/mm_types.h>
  31. #include <asm/bug.h>
  32. #include <asm/processor.h>
  33. extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
  34. extern void paging_init(void);
  35. extern void vmem_map_init(void);
  36. /*
  37. * The S390 doesn't have any external MMU info: the kernel page
  38. * tables contain all the necessary information.
  39. */
  40. #define update_mmu_cache(vma, address, pte) do { } while (0)
  41. /*
  42. * ZERO_PAGE is a global shared page that is always zero: used
  43. * for zero-mapped memory areas etc..
  44. */
  45. extern char empty_zero_page[PAGE_SIZE];
  46. #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
  47. #endif /* !__ASSEMBLY__ */
  48. /*
  49. * PMD_SHIFT determines the size of the area a second-level page
  50. * table can map
  51. * PGDIR_SHIFT determines what a third-level page table entry can map
  52. */
  53. #ifndef __s390x__
  54. # define PMD_SHIFT 20
  55. # define PUD_SHIFT 20
  56. # define PGDIR_SHIFT 20
  57. #else /* __s390x__ */
  58. # define PMD_SHIFT 20
  59. # define PUD_SHIFT 31
  60. # define PGDIR_SHIFT 31
  61. #endif /* __s390x__ */
  62. #define PMD_SIZE (1UL << PMD_SHIFT)
  63. #define PMD_MASK (~(PMD_SIZE-1))
  64. #define PUD_SIZE (1UL << PUD_SHIFT)
  65. #define PUD_MASK (~(PUD_SIZE-1))
  66. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  67. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  68. /*
  69. * entries per page directory level: the S390 is two-level, so
  70. * we don't really have any PMD directory physically.
  71. * for S390 segment-table entries are combined to one PGD
  72. * that leads to 1024 pte per pgd
  73. */
  74. #define PTRS_PER_PTE 256
  75. #ifndef __s390x__
  76. #define PTRS_PER_PMD 1
  77. #else /* __s390x__ */
  78. #define PTRS_PER_PMD 2048
  79. #endif /* __s390x__ */
  80. #define PTRS_PER_PUD 1
  81. #define PTRS_PER_PGD 2048
  82. #define FIRST_USER_ADDRESS 0
  83. #define pte_ERROR(e) \
  84. printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
  85. #define pmd_ERROR(e) \
  86. printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
  87. #define pud_ERROR(e) \
  88. printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
  89. #define pgd_ERROR(e) \
  90. printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
  91. #ifndef __ASSEMBLY__
  92. /*
  93. * The vmalloc area will always be on the topmost area of the kernel
  94. * mapping. We reserve 96MB (31bit) / 1GB (64bit) for vmalloc,
  95. * which should be enough for any sane case.
  96. * By putting vmalloc at the top, we maximise the gap between physical
  97. * memory and vmalloc to catch misplaced memory accesses. As a side
  98. * effect, this also makes sure that 64 bit module code cannot be used
  99. * as system call address.
  100. */
  101. #ifndef __s390x__
  102. #define VMALLOC_START 0x78000000UL
  103. #define VMALLOC_END 0x7e000000UL
  104. #define VMEM_MAP_END 0x80000000UL
  105. #else /* __s390x__ */
  106. #define VMALLOC_START 0x3e000000000UL
  107. #define VMALLOC_END 0x3e040000000UL
  108. #define VMEM_MAP_END 0x40000000000UL
  109. #endif /* __s390x__ */
  110. /*
  111. * VMEM_MAX_PHYS is the highest physical address that can be added to the 1:1
  112. * mapping. This needs to be calculated at compile time since the size of the
  113. * VMEM_MAP is static but the size of struct page can change.
  114. */
  115. #define VMEM_MAX_PAGES ((VMEM_MAP_END - VMALLOC_END) / sizeof(struct page))
  116. #define VMEM_MAX_PFN min(VMALLOC_START >> PAGE_SHIFT, VMEM_MAX_PAGES)
  117. #define VMEM_MAX_PHYS ((VMEM_MAX_PFN << PAGE_SHIFT) & ~((16 << 20) - 1))
  118. #define VMEM_MAP ((struct page *) VMALLOC_END)
  119. /*
  120. * A 31 bit pagetable entry of S390 has following format:
  121. * | PFRA | | OS |
  122. * 0 0IP0
  123. * 00000000001111111111222222222233
  124. * 01234567890123456789012345678901
  125. *
  126. * I Page-Invalid Bit: Page is not available for address-translation
  127. * P Page-Protection Bit: Store access not possible for page
  128. *
  129. * A 31 bit segmenttable entry of S390 has following format:
  130. * | P-table origin | |PTL
  131. * 0 IC
  132. * 00000000001111111111222222222233
  133. * 01234567890123456789012345678901
  134. *
  135. * I Segment-Invalid Bit: Segment is not available for address-translation
  136. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  137. * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
  138. *
  139. * The 31 bit segmenttable origin of S390 has following format:
  140. *
  141. * |S-table origin | | STL |
  142. * X **GPS
  143. * 00000000001111111111222222222233
  144. * 01234567890123456789012345678901
  145. *
  146. * X Space-Switch event:
  147. * G Segment-Invalid Bit: *
  148. * P Private-Space Bit: Segment is not private (PoP 3-30)
  149. * S Storage-Alteration:
  150. * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
  151. *
  152. * A 64 bit pagetable entry of S390 has following format:
  153. * | PFRA |0IP0| OS |
  154. * 0000000000111111111122222222223333333333444444444455555555556666
  155. * 0123456789012345678901234567890123456789012345678901234567890123
  156. *
  157. * I Page-Invalid Bit: Page is not available for address-translation
  158. * P Page-Protection Bit: Store access not possible for page
  159. *
  160. * A 64 bit segmenttable entry of S390 has following format:
  161. * | P-table origin | TT
  162. * 0000000000111111111122222222223333333333444444444455555555556666
  163. * 0123456789012345678901234567890123456789012345678901234567890123
  164. *
  165. * I Segment-Invalid Bit: Segment is not available for address-translation
  166. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  167. * P Page-Protection Bit: Store access not possible for page
  168. * TT Type 00
  169. *
  170. * A 64 bit region table entry of S390 has following format:
  171. * | S-table origin | TF TTTL
  172. * 0000000000111111111122222222223333333333444444444455555555556666
  173. * 0123456789012345678901234567890123456789012345678901234567890123
  174. *
  175. * I Segment-Invalid Bit: Segment is not available for address-translation
  176. * TT Type 01
  177. * TF
  178. * TL Table length
  179. *
  180. * The 64 bit regiontable origin of S390 has following format:
  181. * | region table origon | DTTL
  182. * 0000000000111111111122222222223333333333444444444455555555556666
  183. * 0123456789012345678901234567890123456789012345678901234567890123
  184. *
  185. * X Space-Switch event:
  186. * G Segment-Invalid Bit:
  187. * P Private-Space Bit:
  188. * S Storage-Alteration:
  189. * R Real space
  190. * TL Table-Length:
  191. *
  192. * A storage key has the following format:
  193. * | ACC |F|R|C|0|
  194. * 0 3 4 5 6 7
  195. * ACC: access key
  196. * F : fetch protection bit
  197. * R : referenced bit
  198. * C : changed bit
  199. */
  200. /* Hardware bits in the page table entry */
  201. #define _PAGE_RO 0x200 /* HW read-only bit */
  202. #define _PAGE_INVALID 0x400 /* HW invalid bit */
  203. /* Software bits in the page table entry */
  204. #define _PAGE_SWT 0x001 /* SW pte type bit t */
  205. #define _PAGE_SWX 0x002 /* SW pte type bit x */
  206. /* Six different types of pages. */
  207. #define _PAGE_TYPE_EMPTY 0x400
  208. #define _PAGE_TYPE_NONE 0x401
  209. #define _PAGE_TYPE_SWAP 0x403
  210. #define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
  211. #define _PAGE_TYPE_RO 0x200
  212. #define _PAGE_TYPE_RW 0x000
  213. #define _PAGE_TYPE_EX_RO 0x202
  214. #define _PAGE_TYPE_EX_RW 0x002
  215. /*
  216. * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
  217. * pte_none and pte_file to find out the pte type WITHOUT holding the page
  218. * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
  219. * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
  220. * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
  221. * This change is done while holding the lock, but the intermediate step
  222. * of a previously valid pte with the hw invalid bit set can be observed by
  223. * handle_pte_fault. That makes it necessary that all valid pte types with
  224. * the hw invalid bit set must be distinguishable from the four pte types
  225. * empty, none, swap and file.
  226. *
  227. * irxt ipte irxt
  228. * _PAGE_TYPE_EMPTY 1000 -> 1000
  229. * _PAGE_TYPE_NONE 1001 -> 1001
  230. * _PAGE_TYPE_SWAP 1011 -> 1011
  231. * _PAGE_TYPE_FILE 11?1 -> 11?1
  232. * _PAGE_TYPE_RO 0100 -> 1100
  233. * _PAGE_TYPE_RW 0000 -> 1000
  234. * _PAGE_TYPE_EX_RO 0110 -> 1110
  235. * _PAGE_TYPE_EX_RW 0010 -> 1010
  236. *
  237. * pte_none is true for bits combinations 1000, 1010, 1100, 1110
  238. * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
  239. * pte_file is true for bits combinations 1101, 1111
  240. * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
  241. */
  242. #ifndef __s390x__
  243. /* Bits in the segment table address-space-control-element */
  244. #define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
  245. #define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
  246. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  247. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  248. #define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
  249. /* Bits in the segment table entry */
  250. #define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
  251. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  252. #define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
  253. #define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
  254. #define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
  255. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  256. #else /* __s390x__ */
  257. /* Bits in the segment/region table address-space-control-element */
  258. #define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
  259. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  260. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  261. #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
  262. #define _ASCE_REAL_SPACE 0x20 /* real space control */
  263. #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
  264. #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
  265. #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
  266. #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
  267. #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
  268. #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
  269. /* Bits in the region table entry */
  270. #define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
  271. #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
  272. #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
  273. #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
  274. #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
  275. #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
  276. #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
  277. #define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
  278. #define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
  279. #define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
  280. #define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
  281. #define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
  282. #define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
  283. /* Bits in the segment table entry */
  284. #define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
  285. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  286. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  287. #define _SEGMENT_ENTRY (0)
  288. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  289. #endif /* __s390x__ */
  290. /*
  291. * A user page table pointer has the space-switch-event bit, the
  292. * private-space-control bit and the storage-alteration-event-control
  293. * bit set. A kernel page table pointer doesn't need them.
  294. */
  295. #define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
  296. _ASCE_ALT_EVENT)
  297. /* Bits int the storage key */
  298. #define _PAGE_CHANGED 0x02 /* HW changed bit */
  299. #define _PAGE_REFERENCED 0x04 /* HW referenced bit */
  300. /*
  301. * Page protection definitions.
  302. */
  303. #define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
  304. #define PAGE_RO __pgprot(_PAGE_TYPE_RO)
  305. #define PAGE_RW __pgprot(_PAGE_TYPE_RW)
  306. #define PAGE_EX_RO __pgprot(_PAGE_TYPE_EX_RO)
  307. #define PAGE_EX_RW __pgprot(_PAGE_TYPE_EX_RW)
  308. #define PAGE_KERNEL PAGE_RW
  309. #define PAGE_COPY PAGE_RO
  310. /*
  311. * Dependent on the EXEC_PROTECT option s390 can do execute protection.
  312. * Write permission always implies read permission. In theory with a
  313. * primary/secondary page table execute only can be implemented but
  314. * it would cost an additional bit in the pte to distinguish all the
  315. * different pte types. To avoid that execute permission currently
  316. * implies read permission as well.
  317. */
  318. /*xwr*/
  319. #define __P000 PAGE_NONE
  320. #define __P001 PAGE_RO
  321. #define __P010 PAGE_RO
  322. #define __P011 PAGE_RO
  323. #define __P100 PAGE_EX_RO
  324. #define __P101 PAGE_EX_RO
  325. #define __P110 PAGE_EX_RO
  326. #define __P111 PAGE_EX_RO
  327. #define __S000 PAGE_NONE
  328. #define __S001 PAGE_RO
  329. #define __S010 PAGE_RW
  330. #define __S011 PAGE_RW
  331. #define __S100 PAGE_EX_RO
  332. #define __S101 PAGE_EX_RO
  333. #define __S110 PAGE_EX_RW
  334. #define __S111 PAGE_EX_RW
  335. #ifndef __s390x__
  336. # define PxD_SHADOW_SHIFT 1
  337. #else /* __s390x__ */
  338. # define PxD_SHADOW_SHIFT 2
  339. #endif /* __s390x__ */
  340. static inline void *get_shadow_table(void *table)
  341. {
  342. unsigned long addr, offset;
  343. struct page *page;
  344. addr = (unsigned long) table;
  345. offset = addr & ((PAGE_SIZE << PxD_SHADOW_SHIFT) - 1);
  346. page = virt_to_page((void *)(addr ^ offset));
  347. return (void *)(addr_t)(page->index ? (page->index | offset) : 0UL);
  348. }
  349. /*
  350. * Certain architectures need to do special things when PTEs
  351. * within a page table are directly modified. Thus, the following
  352. * hook is made available.
  353. */
  354. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  355. pte_t *ptep, pte_t entry)
  356. {
  357. *ptep = entry;
  358. if (mm->context.noexec) {
  359. if (!(pte_val(entry) & _PAGE_INVALID) &&
  360. (pte_val(entry) & _PAGE_SWX))
  361. pte_val(entry) |= _PAGE_RO;
  362. else
  363. pte_val(entry) = _PAGE_TYPE_EMPTY;
  364. ptep[PTRS_PER_PTE] = entry;
  365. }
  366. }
  367. /*
  368. * pgd/pmd/pte query functions
  369. */
  370. #ifndef __s390x__
  371. static inline int pgd_present(pgd_t pgd) { return 1; }
  372. static inline int pgd_none(pgd_t pgd) { return 0; }
  373. static inline int pgd_bad(pgd_t pgd) { return 0; }
  374. static inline int pud_present(pud_t pud) { return 1; }
  375. static inline int pud_none(pud_t pud) { return 0; }
  376. static inline int pud_bad(pud_t pud) { return 0; }
  377. #else /* __s390x__ */
  378. static inline int pgd_present(pgd_t pgd) { return 1; }
  379. static inline int pgd_none(pgd_t pgd) { return 0; }
  380. static inline int pgd_bad(pgd_t pgd) { return 0; }
  381. static inline int pud_present(pud_t pud)
  382. {
  383. return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
  384. }
  385. static inline int pud_none(pud_t pud)
  386. {
  387. return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
  388. }
  389. static inline int pud_bad(pud_t pud)
  390. {
  391. unsigned long mask = ~_REGION_ENTRY_ORIGIN & ~_REGION_ENTRY_INV;
  392. return (pud_val(pud) & mask) != _REGION3_ENTRY;
  393. }
  394. #endif /* __s390x__ */
  395. static inline int pmd_present(pmd_t pmd)
  396. {
  397. return (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN) != 0UL;
  398. }
  399. static inline int pmd_none(pmd_t pmd)
  400. {
  401. return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) != 0UL;
  402. }
  403. static inline int pmd_bad(pmd_t pmd)
  404. {
  405. unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
  406. return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
  407. }
  408. static inline int pte_none(pte_t pte)
  409. {
  410. return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
  411. }
  412. static inline int pte_present(pte_t pte)
  413. {
  414. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
  415. return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
  416. (!(pte_val(pte) & _PAGE_INVALID) &&
  417. !(pte_val(pte) & _PAGE_SWT));
  418. }
  419. static inline int pte_file(pte_t pte)
  420. {
  421. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
  422. return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
  423. }
  424. #define __HAVE_ARCH_PTE_SAME
  425. #define pte_same(a,b) (pte_val(a) == pte_val(b))
  426. /*
  427. * query functions pte_write/pte_dirty/pte_young only work if
  428. * pte_present() is true. Undefined behaviour if not..
  429. */
  430. static inline int pte_write(pte_t pte)
  431. {
  432. return (pte_val(pte) & _PAGE_RO) == 0;
  433. }
  434. static inline int pte_dirty(pte_t pte)
  435. {
  436. /* A pte is neither clean nor dirty on s/390. The dirty bit
  437. * is in the storage key. See page_test_and_clear_dirty for
  438. * details.
  439. */
  440. return 0;
  441. }
  442. static inline int pte_young(pte_t pte)
  443. {
  444. /* A pte is neither young nor old on s/390. The young bit
  445. * is in the storage key. See page_test_and_clear_young for
  446. * details.
  447. */
  448. return 0;
  449. }
  450. /*
  451. * pgd/pmd/pte modification functions
  452. */
  453. #ifndef __s390x__
  454. #define pgd_clear(pgd) do { } while (0)
  455. #define pud_clear(pud) do { } while (0)
  456. #else /* __s390x__ */
  457. #define pgd_clear(pgd) do { } while (0)
  458. static inline void pud_clear_kernel(pud_t *pud)
  459. {
  460. pud_val(*pud) = _REGION3_ENTRY_EMPTY;
  461. }
  462. static inline void pud_clear(pud_t * pud)
  463. {
  464. pud_t *shadow = get_shadow_table(pud);
  465. pud_clear_kernel(pud);
  466. if (shadow)
  467. pud_clear_kernel(shadow);
  468. }
  469. #endif /* __s390x__ */
  470. static inline void pmd_clear_kernel(pmd_t * pmdp)
  471. {
  472. pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
  473. }
  474. static inline void pmd_clear(pmd_t *pmd)
  475. {
  476. pmd_t *shadow = get_shadow_table(pmd);
  477. pmd_clear_kernel(pmd);
  478. if (shadow)
  479. pmd_clear_kernel(shadow);
  480. }
  481. static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  482. {
  483. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  484. if (mm->context.noexec)
  485. pte_val(ptep[PTRS_PER_PTE]) = _PAGE_TYPE_EMPTY;
  486. }
  487. /*
  488. * The following pte modification functions only work if
  489. * pte_present() is true. Undefined behaviour if not..
  490. */
  491. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  492. {
  493. pte_val(pte) &= PAGE_MASK;
  494. pte_val(pte) |= pgprot_val(newprot);
  495. return pte;
  496. }
  497. static inline pte_t pte_wrprotect(pte_t pte)
  498. {
  499. /* Do not clobber _PAGE_TYPE_NONE pages! */
  500. if (!(pte_val(pte) & _PAGE_INVALID))
  501. pte_val(pte) |= _PAGE_RO;
  502. return pte;
  503. }
  504. static inline pte_t pte_mkwrite(pte_t pte)
  505. {
  506. pte_val(pte) &= ~_PAGE_RO;
  507. return pte;
  508. }
  509. static inline pte_t pte_mkclean(pte_t pte)
  510. {
  511. /* The only user of pte_mkclean is the fork() code.
  512. We must *not* clear the *physical* page dirty bit
  513. just because fork() wants to clear the dirty bit in
  514. *one* of the page's mappings. So we just do nothing. */
  515. return pte;
  516. }
  517. static inline pte_t pte_mkdirty(pte_t pte)
  518. {
  519. /* We do not explicitly set the dirty bit because the
  520. * sske instruction is slow. It is faster to let the
  521. * next instruction set the dirty bit.
  522. */
  523. return pte;
  524. }
  525. static inline pte_t pte_mkold(pte_t pte)
  526. {
  527. /* S/390 doesn't keep its dirty/referenced bit in the pte.
  528. * There is no point in clearing the real referenced bit.
  529. */
  530. return pte;
  531. }
  532. static inline pte_t pte_mkyoung(pte_t pte)
  533. {
  534. /* S/390 doesn't keep its dirty/referenced bit in the pte.
  535. * There is no point in setting the real referenced bit.
  536. */
  537. return pte;
  538. }
  539. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  540. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  541. unsigned long addr, pte_t *ptep)
  542. {
  543. return 0;
  544. }
  545. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  546. static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
  547. unsigned long address, pte_t *ptep)
  548. {
  549. /* No need to flush TLB; bits are in storage key */
  550. return 0;
  551. }
  552. static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
  553. {
  554. if (!(pte_val(*ptep) & _PAGE_INVALID)) {
  555. #ifndef __s390x__
  556. /* pto must point to the start of the segment table */
  557. pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
  558. #else
  559. /* ipte in zarch mode can do the math */
  560. pte_t *pto = ptep;
  561. #endif
  562. asm volatile(
  563. " ipte %2,%3"
  564. : "=m" (*ptep) : "m" (*ptep),
  565. "a" (pto), "a" (address));
  566. }
  567. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  568. }
  569. static inline void ptep_invalidate(struct mm_struct *mm,
  570. unsigned long address, pte_t *ptep)
  571. {
  572. __ptep_ipte(address, ptep);
  573. if (mm->context.noexec)
  574. __ptep_ipte(address, ptep + PTRS_PER_PTE);
  575. }
  576. /*
  577. * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
  578. * both clear the TLB for the unmapped pte. The reason is that
  579. * ptep_get_and_clear is used in common code (e.g. change_pte_range)
  580. * to modify an active pte. The sequence is
  581. * 1) ptep_get_and_clear
  582. * 2) set_pte_at
  583. * 3) flush_tlb_range
  584. * On s390 the tlb needs to get flushed with the modification of the pte
  585. * if the pte is active. The only way how this can be implemented is to
  586. * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
  587. * is a nop.
  588. */
  589. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  590. #define ptep_get_and_clear(__mm, __address, __ptep) \
  591. ({ \
  592. pte_t __pte = *(__ptep); \
  593. if (atomic_read(&(__mm)->mm_users) > 1 || \
  594. (__mm) != current->active_mm) \
  595. ptep_invalidate(__mm, __address, __ptep); \
  596. else \
  597. pte_clear((__mm), (__address), (__ptep)); \
  598. __pte; \
  599. })
  600. #define __HAVE_ARCH_PTEP_CLEAR_FLUSH
  601. static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
  602. unsigned long address, pte_t *ptep)
  603. {
  604. pte_t pte = *ptep;
  605. ptep_invalidate(vma->vm_mm, address, ptep);
  606. return pte;
  607. }
  608. /*
  609. * The batched pte unmap code uses ptep_get_and_clear_full to clear the
  610. * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
  611. * tlbs of an mm if it can guarantee that the ptes of the mm_struct
  612. * cannot be accessed while the batched unmap is running. In this case
  613. * full==1 and a simple pte_clear is enough. See tlb.h.
  614. */
  615. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
  616. static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
  617. unsigned long addr,
  618. pte_t *ptep, int full)
  619. {
  620. pte_t pte = *ptep;
  621. if (full)
  622. pte_clear(mm, addr, ptep);
  623. else
  624. ptep_invalidate(mm, addr, ptep);
  625. return pte;
  626. }
  627. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  628. #define ptep_set_wrprotect(__mm, __addr, __ptep) \
  629. ({ \
  630. pte_t __pte = *(__ptep); \
  631. if (pte_write(__pte)) { \
  632. if (atomic_read(&(__mm)->mm_users) > 1 || \
  633. (__mm) != current->active_mm) \
  634. ptep_invalidate(__mm, __addr, __ptep); \
  635. set_pte_at(__mm, __addr, __ptep, pte_wrprotect(__pte)); \
  636. } \
  637. })
  638. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  639. #define ptep_set_access_flags(__vma, __addr, __ptep, __entry, __dirty) \
  640. ({ \
  641. int __changed = !pte_same(*(__ptep), __entry); \
  642. if (__changed) { \
  643. ptep_invalidate((__vma)->vm_mm, __addr, __ptep); \
  644. set_pte_at((__vma)->vm_mm, __addr, __ptep, __entry); \
  645. } \
  646. __changed; \
  647. })
  648. /*
  649. * Test and clear dirty bit in storage key.
  650. * We can't clear the changed bit atomically. This is a potential
  651. * race against modification of the referenced bit. This function
  652. * should therefore only be called if it is not mapped in any
  653. * address space.
  654. */
  655. #define __HAVE_ARCH_PAGE_TEST_DIRTY
  656. static inline int page_test_dirty(struct page *page)
  657. {
  658. return (page_get_storage_key(page_to_phys(page)) & _PAGE_CHANGED) != 0;
  659. }
  660. #define __HAVE_ARCH_PAGE_CLEAR_DIRTY
  661. static inline void page_clear_dirty(struct page *page)
  662. {
  663. page_set_storage_key(page_to_phys(page), PAGE_DEFAULT_KEY);
  664. }
  665. /*
  666. * Test and clear referenced bit in storage key.
  667. */
  668. #define __HAVE_ARCH_PAGE_TEST_AND_CLEAR_YOUNG
  669. static inline int page_test_and_clear_young(struct page *page)
  670. {
  671. unsigned long physpage = page_to_phys(page);
  672. int ccode;
  673. asm volatile(
  674. " rrbe 0,%1\n"
  675. " ipm %0\n"
  676. " srl %0,28\n"
  677. : "=d" (ccode) : "a" (physpage) : "cc" );
  678. return ccode & 2;
  679. }
  680. /*
  681. * Conversion functions: convert a page and protection to a page entry,
  682. * and a page entry and page directory to the page they refer to.
  683. */
  684. static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
  685. {
  686. pte_t __pte;
  687. pte_val(__pte) = physpage + pgprot_val(pgprot);
  688. return __pte;
  689. }
  690. static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
  691. {
  692. unsigned long physpage = page_to_phys(page);
  693. return mk_pte_phys(physpage, pgprot);
  694. }
  695. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  696. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  697. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  698. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  699. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  700. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  701. #ifndef __s390x__
  702. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  703. #define pud_deref(pmd) ({ BUG(); 0UL; })
  704. #define pgd_deref(pmd) ({ BUG(); 0UL; })
  705. #define pud_offset(pgd, address) ((pud_t *) pgd)
  706. #define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
  707. #else /* __s390x__ */
  708. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  709. #define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
  710. #define pgd_deref(pgd) ({ BUG(); 0UL; })
  711. #define pud_offset(pgd, address) ((pud_t *) pgd)
  712. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
  713. {
  714. pmd_t *pmd = (pmd_t *) pud_deref(*pud);
  715. return pmd + pmd_index(address);
  716. }
  717. #endif /* __s390x__ */
  718. #define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
  719. #define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
  720. #define pte_page(x) pfn_to_page(pte_pfn(x))
  721. #define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
  722. /* Find an entry in the lowest level page table.. */
  723. #define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
  724. #define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
  725. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  726. #define pte_offset_map_nested(pmd, address) pte_offset_kernel(pmd, address)
  727. #define pte_unmap(pte) do { } while (0)
  728. #define pte_unmap_nested(pte) do { } while (0)
  729. /*
  730. * 31 bit swap entry format:
  731. * A page-table entry has some bits we have to treat in a special way.
  732. * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
  733. * exception will occur instead of a page translation exception. The
  734. * specifiation exception has the bad habit not to store necessary
  735. * information in the lowcore.
  736. * Bit 21 and bit 22 are the page invalid bit and the page protection
  737. * bit. We set both to indicate a swapped page.
  738. * Bit 30 and 31 are used to distinguish the different page types. For
  739. * a swapped page these bits need to be zero.
  740. * This leaves the bits 1-19 and bits 24-29 to store type and offset.
  741. * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
  742. * plus 24 for the offset.
  743. * 0| offset |0110|o|type |00|
  744. * 0 0000000001111111111 2222 2 22222 33
  745. * 0 1234567890123456789 0123 4 56789 01
  746. *
  747. * 64 bit swap entry format:
  748. * A page-table entry has some bits we have to treat in a special way.
  749. * Bits 52 and bit 55 have to be zero, otherwise an specification
  750. * exception will occur instead of a page translation exception. The
  751. * specifiation exception has the bad habit not to store necessary
  752. * information in the lowcore.
  753. * Bit 53 and bit 54 are the page invalid bit and the page protection
  754. * bit. We set both to indicate a swapped page.
  755. * Bit 62 and 63 are used to distinguish the different page types. For
  756. * a swapped page these bits need to be zero.
  757. * This leaves the bits 0-51 and bits 56-61 to store type and offset.
  758. * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
  759. * plus 56 for the offset.
  760. * | offset |0110|o|type |00|
  761. * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
  762. * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
  763. */
  764. #ifndef __s390x__
  765. #define __SWP_OFFSET_MASK (~0UL >> 12)
  766. #else
  767. #define __SWP_OFFSET_MASK (~0UL >> 11)
  768. #endif
  769. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  770. {
  771. pte_t pte;
  772. offset &= __SWP_OFFSET_MASK;
  773. pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
  774. ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
  775. return pte;
  776. }
  777. #define __swp_type(entry) (((entry).val >> 2) & 0x1f)
  778. #define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
  779. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  780. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  781. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  782. #ifndef __s390x__
  783. # define PTE_FILE_MAX_BITS 26
  784. #else /* __s390x__ */
  785. # define PTE_FILE_MAX_BITS 59
  786. #endif /* __s390x__ */
  787. #define pte_to_pgoff(__pte) \
  788. ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
  789. #define pgoff_to_pte(__off) \
  790. ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
  791. | _PAGE_TYPE_FILE })
  792. #endif /* !__ASSEMBLY__ */
  793. #define kern_addr_valid(addr) (1)
  794. extern int add_shared_memory(unsigned long start, unsigned long size);
  795. extern int remove_shared_memory(unsigned long start, unsigned long size);
  796. /*
  797. * No page table caches to initialise
  798. */
  799. #define pgtable_cache_init() do { } while (0)
  800. #define __HAVE_ARCH_MEMMAP_INIT
  801. extern void memmap_init(unsigned long, int, unsigned long, unsigned long);
  802. #include <asm-generic/pgtable.h>
  803. #endif /* _S390_PAGE_H */