rt2800lib.c 175 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. ERROR(rt2x00dev, "Unstable hardware.\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. ERROR(rt2x00dev, "PBF system register not ready.\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev))
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. msleep(1);
  445. return 0;
  446. }
  447. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  448. void rt2800_write_tx_data(struct queue_entry *entry,
  449. struct txentry_desc *txdesc)
  450. {
  451. __le32 *txwi = rt2800_drv_get_txwi(entry);
  452. u32 word;
  453. /*
  454. * Initialize TX Info descriptor
  455. */
  456. rt2x00_desc_read(txwi, 0, &word);
  457. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  458. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  459. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  460. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  462. rt2x00_set_field32(&word, TXWI_W0_TS,
  463. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  464. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  465. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  466. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  467. txdesc->u.ht.mpdu_density);
  468. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  469. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  470. rt2x00_set_field32(&word, TXWI_W0_BW,
  471. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  472. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  473. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  474. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  475. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  476. rt2x00_desc_write(txwi, 0, word);
  477. rt2x00_desc_read(txwi, 1, &word);
  478. rt2x00_set_field32(&word, TXWI_W1_ACK,
  479. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  480. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  481. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  482. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  483. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  484. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  485. txdesc->key_idx : txdesc->u.ht.wcid);
  486. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  487. txdesc->length);
  488. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  489. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  490. rt2x00_desc_write(txwi, 1, word);
  491. /*
  492. * Always write 0 to IV/EIV fields, hardware will insert the IV
  493. * from the IVEIV register when TXD_W3_WIV is set to 0.
  494. * When TXD_W3_WIV is set to 1 it will use the IV data
  495. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  496. * crypto entry in the registers should be used to encrypt the frame.
  497. */
  498. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  499. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  500. }
  501. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  502. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  503. {
  504. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  505. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  506. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  507. u16 eeprom;
  508. u8 offset0;
  509. u8 offset1;
  510. u8 offset2;
  511. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  512. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  513. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  514. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  515. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  516. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  517. } else {
  518. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  519. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  520. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  521. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  522. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  523. }
  524. /*
  525. * Convert the value from the descriptor into the RSSI value
  526. * If the value in the descriptor is 0, it is considered invalid
  527. * and the default (extremely low) rssi value is assumed
  528. */
  529. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  530. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  531. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  532. /*
  533. * mac80211 only accepts a single RSSI value. Calculating the
  534. * average doesn't deliver a fair answer either since -60:-60 would
  535. * be considered equally good as -50:-70 while the second is the one
  536. * which gives less energy...
  537. */
  538. rssi0 = max(rssi0, rssi1);
  539. return (int)max(rssi0, rssi2);
  540. }
  541. void rt2800_process_rxwi(struct queue_entry *entry,
  542. struct rxdone_entry_desc *rxdesc)
  543. {
  544. __le32 *rxwi = (__le32 *) entry->skb->data;
  545. u32 word;
  546. rt2x00_desc_read(rxwi, 0, &word);
  547. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  548. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  549. rt2x00_desc_read(rxwi, 1, &word);
  550. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  551. rxdesc->flags |= RX_FLAG_SHORT_GI;
  552. if (rt2x00_get_field32(word, RXWI_W1_BW))
  553. rxdesc->flags |= RX_FLAG_40MHZ;
  554. /*
  555. * Detect RX rate, always use MCS as signal type.
  556. */
  557. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  558. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  559. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  560. /*
  561. * Mask of 0x8 bit to remove the short preamble flag.
  562. */
  563. if (rxdesc->rate_mode == RATE_MODE_CCK)
  564. rxdesc->signal &= ~0x8;
  565. rt2x00_desc_read(rxwi, 2, &word);
  566. /*
  567. * Convert descriptor AGC value to RSSI value.
  568. */
  569. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  570. /*
  571. * Remove RXWI descriptor from start of buffer.
  572. */
  573. skb_pull(entry->skb, RXWI_DESC_SIZE);
  574. }
  575. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  576. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  577. {
  578. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  579. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  580. struct txdone_entry_desc txdesc;
  581. u32 word;
  582. u16 mcs, real_mcs;
  583. int aggr, ampdu;
  584. /*
  585. * Obtain the status about this packet.
  586. */
  587. txdesc.flags = 0;
  588. rt2x00_desc_read(txwi, 0, &word);
  589. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  590. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  591. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  592. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  593. /*
  594. * If a frame was meant to be sent as a single non-aggregated MPDU
  595. * but ended up in an aggregate the used tx rate doesn't correlate
  596. * with the one specified in the TXWI as the whole aggregate is sent
  597. * with the same rate.
  598. *
  599. * For example: two frames are sent to rt2x00, the first one sets
  600. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  601. * and requests MCS15. If the hw aggregates both frames into one
  602. * AMDPU the tx status for both frames will contain MCS7 although
  603. * the frame was sent successfully.
  604. *
  605. * Hence, replace the requested rate with the real tx rate to not
  606. * confuse the rate control algortihm by providing clearly wrong
  607. * data.
  608. */
  609. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  610. skbdesc->tx_rate_idx = real_mcs;
  611. mcs = real_mcs;
  612. }
  613. if (aggr == 1 || ampdu == 1)
  614. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  615. /*
  616. * Ralink has a retry mechanism using a global fallback
  617. * table. We setup this fallback table to try the immediate
  618. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  619. * always contains the MCS used for the last transmission, be
  620. * it successful or not.
  621. */
  622. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  623. /*
  624. * Transmission succeeded. The number of retries is
  625. * mcs - real_mcs
  626. */
  627. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  628. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  629. } else {
  630. /*
  631. * Transmission failed. The number of retries is
  632. * always 7 in this case (for a total number of 8
  633. * frames sent).
  634. */
  635. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  636. txdesc.retry = rt2x00dev->long_retry;
  637. }
  638. /*
  639. * the frame was retried at least once
  640. * -> hw used fallback rates
  641. */
  642. if (txdesc.retry)
  643. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  644. rt2x00lib_txdone(entry, &txdesc);
  645. }
  646. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  647. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  648. {
  649. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  650. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  651. unsigned int beacon_base;
  652. unsigned int padding_len;
  653. u32 orig_reg, reg;
  654. /*
  655. * Disable beaconing while we are reloading the beacon data,
  656. * otherwise we might be sending out invalid data.
  657. */
  658. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  659. orig_reg = reg;
  660. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  661. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  662. /*
  663. * Add space for the TXWI in front of the skb.
  664. */
  665. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  666. /*
  667. * Register descriptor details in skb frame descriptor.
  668. */
  669. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  670. skbdesc->desc = entry->skb->data;
  671. skbdesc->desc_len = TXWI_DESC_SIZE;
  672. /*
  673. * Add the TXWI for the beacon to the skb.
  674. */
  675. rt2800_write_tx_data(entry, txdesc);
  676. /*
  677. * Dump beacon to userspace through debugfs.
  678. */
  679. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  680. /*
  681. * Write entire beacon with TXWI and padding to register.
  682. */
  683. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  684. if (padding_len && skb_pad(entry->skb, padding_len)) {
  685. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  686. /* skb freed by skb_pad() on failure */
  687. entry->skb = NULL;
  688. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  689. return;
  690. }
  691. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  692. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  693. entry->skb->len + padding_len);
  694. /*
  695. * Enable beaconing again.
  696. */
  697. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  698. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  699. /*
  700. * Clean up beacon skb.
  701. */
  702. dev_kfree_skb_any(entry->skb);
  703. entry->skb = NULL;
  704. }
  705. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  706. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  707. unsigned int beacon_base)
  708. {
  709. int i;
  710. /*
  711. * For the Beacon base registers we only need to clear
  712. * the whole TXWI which (when set to 0) will invalidate
  713. * the entire beacon.
  714. */
  715. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  716. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  717. }
  718. void rt2800_clear_beacon(struct queue_entry *entry)
  719. {
  720. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  721. u32 reg;
  722. /*
  723. * Disable beaconing while we are reloading the beacon data,
  724. * otherwise we might be sending out invalid data.
  725. */
  726. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  727. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  728. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  729. /*
  730. * Clear beacon.
  731. */
  732. rt2800_clear_beacon_register(rt2x00dev,
  733. HW_BEACON_OFFSET(entry->entry_idx));
  734. /*
  735. * Enabled beaconing again.
  736. */
  737. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  738. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  739. }
  740. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  741. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  742. const struct rt2x00debug rt2800_rt2x00debug = {
  743. .owner = THIS_MODULE,
  744. .csr = {
  745. .read = rt2800_register_read,
  746. .write = rt2800_register_write,
  747. .flags = RT2X00DEBUGFS_OFFSET,
  748. .word_base = CSR_REG_BASE,
  749. .word_size = sizeof(u32),
  750. .word_count = CSR_REG_SIZE / sizeof(u32),
  751. },
  752. .eeprom = {
  753. .read = rt2x00_eeprom_read,
  754. .write = rt2x00_eeprom_write,
  755. .word_base = EEPROM_BASE,
  756. .word_size = sizeof(u16),
  757. .word_count = EEPROM_SIZE / sizeof(u16),
  758. },
  759. .bbp = {
  760. .read = rt2800_bbp_read,
  761. .write = rt2800_bbp_write,
  762. .word_base = BBP_BASE,
  763. .word_size = sizeof(u8),
  764. .word_count = BBP_SIZE / sizeof(u8),
  765. },
  766. .rf = {
  767. .read = rt2x00_rf_read,
  768. .write = rt2800_rf_write,
  769. .word_base = RF_BASE,
  770. .word_size = sizeof(u32),
  771. .word_count = RF_SIZE / sizeof(u32),
  772. },
  773. .rfcsr = {
  774. .read = rt2800_rfcsr_read,
  775. .write = rt2800_rfcsr_write,
  776. .word_base = RFCSR_BASE,
  777. .word_size = sizeof(u8),
  778. .word_count = RFCSR_SIZE / sizeof(u8),
  779. },
  780. };
  781. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  782. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  783. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  784. {
  785. u32 reg;
  786. if (rt2x00_rt(rt2x00dev, RT3290)) {
  787. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  788. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  789. } else {
  790. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  791. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  792. }
  793. }
  794. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  795. #ifdef CONFIG_RT2X00_LIB_LEDS
  796. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  797. enum led_brightness brightness)
  798. {
  799. struct rt2x00_led *led =
  800. container_of(led_cdev, struct rt2x00_led, led_dev);
  801. unsigned int enabled = brightness != LED_OFF;
  802. unsigned int bg_mode =
  803. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  804. unsigned int polarity =
  805. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  806. EEPROM_FREQ_LED_POLARITY);
  807. unsigned int ledmode =
  808. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  809. EEPROM_FREQ_LED_MODE);
  810. u32 reg;
  811. /* Check for SoC (SOC devices don't support MCU requests) */
  812. if (rt2x00_is_soc(led->rt2x00dev)) {
  813. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  814. /* Set LED Polarity */
  815. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  816. /* Set LED Mode */
  817. if (led->type == LED_TYPE_RADIO) {
  818. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  819. enabled ? 3 : 0);
  820. } else if (led->type == LED_TYPE_ASSOC) {
  821. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  822. enabled ? 3 : 0);
  823. } else if (led->type == LED_TYPE_QUALITY) {
  824. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  825. enabled ? 3 : 0);
  826. }
  827. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  828. } else {
  829. if (led->type == LED_TYPE_RADIO) {
  830. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  831. enabled ? 0x20 : 0);
  832. } else if (led->type == LED_TYPE_ASSOC) {
  833. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  834. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  835. } else if (led->type == LED_TYPE_QUALITY) {
  836. /*
  837. * The brightness is divided into 6 levels (0 - 5),
  838. * The specs tell us the following levels:
  839. * 0, 1 ,3, 7, 15, 31
  840. * to determine the level in a simple way we can simply
  841. * work with bitshifting:
  842. * (1 << level) - 1
  843. */
  844. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  845. (1 << brightness / (LED_FULL / 6)) - 1,
  846. polarity);
  847. }
  848. }
  849. }
  850. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  851. struct rt2x00_led *led, enum led_type type)
  852. {
  853. led->rt2x00dev = rt2x00dev;
  854. led->type = type;
  855. led->led_dev.brightness_set = rt2800_brightness_set;
  856. led->flags = LED_INITIALIZED;
  857. }
  858. #endif /* CONFIG_RT2X00_LIB_LEDS */
  859. /*
  860. * Configuration handlers.
  861. */
  862. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  863. const u8 *address,
  864. int wcid)
  865. {
  866. struct mac_wcid_entry wcid_entry;
  867. u32 offset;
  868. offset = MAC_WCID_ENTRY(wcid);
  869. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  870. if (address)
  871. memcpy(wcid_entry.mac, address, ETH_ALEN);
  872. rt2800_register_multiwrite(rt2x00dev, offset,
  873. &wcid_entry, sizeof(wcid_entry));
  874. }
  875. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  876. {
  877. u32 offset;
  878. offset = MAC_WCID_ATTR_ENTRY(wcid);
  879. rt2800_register_write(rt2x00dev, offset, 0);
  880. }
  881. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  882. int wcid, u32 bssidx)
  883. {
  884. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  885. u32 reg;
  886. /*
  887. * The BSS Idx numbers is split in a main value of 3 bits,
  888. * and a extended field for adding one additional bit to the value.
  889. */
  890. rt2800_register_read(rt2x00dev, offset, &reg);
  891. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  892. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  893. (bssidx & 0x8) >> 3);
  894. rt2800_register_write(rt2x00dev, offset, reg);
  895. }
  896. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  897. struct rt2x00lib_crypto *crypto,
  898. struct ieee80211_key_conf *key)
  899. {
  900. struct mac_iveiv_entry iveiv_entry;
  901. u32 offset;
  902. u32 reg;
  903. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  904. if (crypto->cmd == SET_KEY) {
  905. rt2800_register_read(rt2x00dev, offset, &reg);
  906. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  907. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  908. /*
  909. * Both the cipher as the BSS Idx numbers are split in a main
  910. * value of 3 bits, and a extended field for adding one additional
  911. * bit to the value.
  912. */
  913. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  914. (crypto->cipher & 0x7));
  915. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  916. (crypto->cipher & 0x8) >> 3);
  917. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  918. rt2800_register_write(rt2x00dev, offset, reg);
  919. } else {
  920. /* Delete the cipher without touching the bssidx */
  921. rt2800_register_read(rt2x00dev, offset, &reg);
  922. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  923. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  924. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  925. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  926. rt2800_register_write(rt2x00dev, offset, reg);
  927. }
  928. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  929. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  930. if ((crypto->cipher == CIPHER_TKIP) ||
  931. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  932. (crypto->cipher == CIPHER_AES))
  933. iveiv_entry.iv[3] |= 0x20;
  934. iveiv_entry.iv[3] |= key->keyidx << 6;
  935. rt2800_register_multiwrite(rt2x00dev, offset,
  936. &iveiv_entry, sizeof(iveiv_entry));
  937. }
  938. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  939. struct rt2x00lib_crypto *crypto,
  940. struct ieee80211_key_conf *key)
  941. {
  942. struct hw_key_entry key_entry;
  943. struct rt2x00_field32 field;
  944. u32 offset;
  945. u32 reg;
  946. if (crypto->cmd == SET_KEY) {
  947. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  948. memcpy(key_entry.key, crypto->key,
  949. sizeof(key_entry.key));
  950. memcpy(key_entry.tx_mic, crypto->tx_mic,
  951. sizeof(key_entry.tx_mic));
  952. memcpy(key_entry.rx_mic, crypto->rx_mic,
  953. sizeof(key_entry.rx_mic));
  954. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  955. rt2800_register_multiwrite(rt2x00dev, offset,
  956. &key_entry, sizeof(key_entry));
  957. }
  958. /*
  959. * The cipher types are stored over multiple registers
  960. * starting with SHARED_KEY_MODE_BASE each word will have
  961. * 32 bits and contains the cipher types for 2 bssidx each.
  962. * Using the correct defines correctly will cause overhead,
  963. * so just calculate the correct offset.
  964. */
  965. field.bit_offset = 4 * (key->hw_key_idx % 8);
  966. field.bit_mask = 0x7 << field.bit_offset;
  967. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  968. rt2800_register_read(rt2x00dev, offset, &reg);
  969. rt2x00_set_field32(&reg, field,
  970. (crypto->cmd == SET_KEY) * crypto->cipher);
  971. rt2800_register_write(rt2x00dev, offset, reg);
  972. /*
  973. * Update WCID information
  974. */
  975. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  976. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  977. crypto->bssidx);
  978. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  979. return 0;
  980. }
  981. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  982. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  983. {
  984. struct mac_wcid_entry wcid_entry;
  985. int idx;
  986. u32 offset;
  987. /*
  988. * Search for the first free WCID entry and return the corresponding
  989. * index.
  990. *
  991. * Make sure the WCID starts _after_ the last possible shared key
  992. * entry (>32).
  993. *
  994. * Since parts of the pairwise key table might be shared with
  995. * the beacon frame buffers 6 & 7 we should only write into the
  996. * first 222 entries.
  997. */
  998. for (idx = 33; idx <= 222; idx++) {
  999. offset = MAC_WCID_ENTRY(idx);
  1000. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1001. sizeof(wcid_entry));
  1002. if (is_broadcast_ether_addr(wcid_entry.mac))
  1003. return idx;
  1004. }
  1005. /*
  1006. * Use -1 to indicate that we don't have any more space in the WCID
  1007. * table.
  1008. */
  1009. return -1;
  1010. }
  1011. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1012. struct rt2x00lib_crypto *crypto,
  1013. struct ieee80211_key_conf *key)
  1014. {
  1015. struct hw_key_entry key_entry;
  1016. u32 offset;
  1017. if (crypto->cmd == SET_KEY) {
  1018. /*
  1019. * Allow key configuration only for STAs that are
  1020. * known by the hw.
  1021. */
  1022. if (crypto->wcid < 0)
  1023. return -ENOSPC;
  1024. key->hw_key_idx = crypto->wcid;
  1025. memcpy(key_entry.key, crypto->key,
  1026. sizeof(key_entry.key));
  1027. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1028. sizeof(key_entry.tx_mic));
  1029. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1030. sizeof(key_entry.rx_mic));
  1031. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1032. rt2800_register_multiwrite(rt2x00dev, offset,
  1033. &key_entry, sizeof(key_entry));
  1034. }
  1035. /*
  1036. * Update WCID information
  1037. */
  1038. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1039. return 0;
  1040. }
  1041. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1042. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1043. struct ieee80211_sta *sta)
  1044. {
  1045. int wcid;
  1046. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1047. /*
  1048. * Find next free WCID.
  1049. */
  1050. wcid = rt2800_find_wcid(rt2x00dev);
  1051. /*
  1052. * Store selected wcid even if it is invalid so that we can
  1053. * later decide if the STA is uploaded into the hw.
  1054. */
  1055. sta_priv->wcid = wcid;
  1056. /*
  1057. * No space left in the device, however, we can still communicate
  1058. * with the STA -> No error.
  1059. */
  1060. if (wcid < 0)
  1061. return 0;
  1062. /*
  1063. * Clean up WCID attributes and write STA address to the device.
  1064. */
  1065. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1066. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1067. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1068. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1069. return 0;
  1070. }
  1071. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1072. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1073. {
  1074. /*
  1075. * Remove WCID entry, no need to clean the attributes as they will
  1076. * get renewed when the WCID is reused.
  1077. */
  1078. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1079. return 0;
  1080. }
  1081. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1082. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1083. const unsigned int filter_flags)
  1084. {
  1085. u32 reg;
  1086. /*
  1087. * Start configuration steps.
  1088. * Note that the version error will always be dropped
  1089. * and broadcast frames will always be accepted since
  1090. * there is no filter for it at this time.
  1091. */
  1092. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1093. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1094. !(filter_flags & FIF_FCSFAIL));
  1095. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1096. !(filter_flags & FIF_PLCPFAIL));
  1097. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1098. !(filter_flags & FIF_PROMISC_IN_BSS));
  1099. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1100. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1101. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1102. !(filter_flags & FIF_ALLMULTI));
  1103. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1104. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1105. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1106. !(filter_flags & FIF_CONTROL));
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1108. !(filter_flags & FIF_CONTROL));
  1109. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1110. !(filter_flags & FIF_CONTROL));
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1112. !(filter_flags & FIF_CONTROL));
  1113. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1114. !(filter_flags & FIF_CONTROL));
  1115. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1116. !(filter_flags & FIF_PSPOLL));
  1117. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA,
  1118. !(filter_flags & FIF_CONTROL));
  1119. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1120. !(filter_flags & FIF_CONTROL));
  1121. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1122. !(filter_flags & FIF_CONTROL));
  1123. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1124. }
  1125. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1126. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1127. struct rt2x00intf_conf *conf, const unsigned int flags)
  1128. {
  1129. u32 reg;
  1130. bool update_bssid = false;
  1131. if (flags & CONFIG_UPDATE_TYPE) {
  1132. /*
  1133. * Enable synchronisation.
  1134. */
  1135. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1136. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1137. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1138. if (conf->sync == TSF_SYNC_AP_NONE) {
  1139. /*
  1140. * Tune beacon queue transmit parameters for AP mode
  1141. */
  1142. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1143. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1144. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1145. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1146. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1147. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1148. } else {
  1149. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1150. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1151. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1152. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1153. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1154. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1155. }
  1156. }
  1157. if (flags & CONFIG_UPDATE_MAC) {
  1158. if (flags & CONFIG_UPDATE_TYPE &&
  1159. conf->sync == TSF_SYNC_AP_NONE) {
  1160. /*
  1161. * The BSSID register has to be set to our own mac
  1162. * address in AP mode.
  1163. */
  1164. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1165. update_bssid = true;
  1166. }
  1167. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1168. reg = le32_to_cpu(conf->mac[1]);
  1169. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1170. conf->mac[1] = cpu_to_le32(reg);
  1171. }
  1172. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1173. conf->mac, sizeof(conf->mac));
  1174. }
  1175. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1176. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1177. reg = le32_to_cpu(conf->bssid[1]);
  1178. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1179. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1180. conf->bssid[1] = cpu_to_le32(reg);
  1181. }
  1182. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1183. conf->bssid, sizeof(conf->bssid));
  1184. }
  1185. }
  1186. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1187. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1188. struct rt2x00lib_erp *erp)
  1189. {
  1190. bool any_sta_nongf = !!(erp->ht_opmode &
  1191. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1192. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1193. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1194. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1195. u32 reg;
  1196. /* default protection rate for HT20: OFDM 24M */
  1197. mm20_rate = gf20_rate = 0x4004;
  1198. /* default protection rate for HT40: duplicate OFDM 24M */
  1199. mm40_rate = gf40_rate = 0x4084;
  1200. switch (protection) {
  1201. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1202. /*
  1203. * All STAs in this BSS are HT20/40 but there might be
  1204. * STAs not supporting greenfield mode.
  1205. * => Disable protection for HT transmissions.
  1206. */
  1207. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1208. break;
  1209. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1210. /*
  1211. * All STAs in this BSS are HT20 or HT20/40 but there
  1212. * might be STAs not supporting greenfield mode.
  1213. * => Protect all HT40 transmissions.
  1214. */
  1215. mm20_mode = gf20_mode = 0;
  1216. mm40_mode = gf40_mode = 2;
  1217. break;
  1218. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1219. /*
  1220. * Nonmember protection:
  1221. * According to 802.11n we _should_ protect all
  1222. * HT transmissions (but we don't have to).
  1223. *
  1224. * But if cts_protection is enabled we _shall_ protect
  1225. * all HT transmissions using a CCK rate.
  1226. *
  1227. * And if any station is non GF we _shall_ protect
  1228. * GF transmissions.
  1229. *
  1230. * We decide to protect everything
  1231. * -> fall through to mixed mode.
  1232. */
  1233. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1234. /*
  1235. * Legacy STAs are present
  1236. * => Protect all HT transmissions.
  1237. */
  1238. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1239. /*
  1240. * If erp protection is needed we have to protect HT
  1241. * transmissions with CCK 11M long preamble.
  1242. */
  1243. if (erp->cts_protection) {
  1244. /* don't duplicate RTS/CTS in CCK mode */
  1245. mm20_rate = mm40_rate = 0x0003;
  1246. gf20_rate = gf40_rate = 0x0003;
  1247. }
  1248. break;
  1249. }
  1250. /* check for STAs not supporting greenfield mode */
  1251. if (any_sta_nongf)
  1252. gf20_mode = gf40_mode = 2;
  1253. /* Update HT protection config */
  1254. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1255. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1256. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1257. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1258. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1259. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1260. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1261. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1262. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1263. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1264. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1265. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1266. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1267. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1268. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1269. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1270. }
  1271. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1272. u32 changed)
  1273. {
  1274. u32 reg;
  1275. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1276. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1277. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1278. !!erp->short_preamble);
  1279. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1280. !!erp->short_preamble);
  1281. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1282. }
  1283. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1284. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1285. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1286. erp->cts_protection ? 2 : 0);
  1287. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1288. }
  1289. if (changed & BSS_CHANGED_BASIC_RATES) {
  1290. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1291. erp->basic_rates);
  1292. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1293. }
  1294. if (changed & BSS_CHANGED_ERP_SLOT) {
  1295. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1296. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1297. erp->slot_time);
  1298. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1299. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1300. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1301. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1302. }
  1303. if (changed & BSS_CHANGED_BEACON_INT) {
  1304. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1305. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1306. erp->beacon_int * 16);
  1307. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1308. }
  1309. if (changed & BSS_CHANGED_HT)
  1310. rt2800_config_ht_opmode(rt2x00dev, erp);
  1311. }
  1312. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1313. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1314. {
  1315. u32 reg;
  1316. u16 eeprom;
  1317. u8 led_ctrl, led_g_mode, led_r_mode;
  1318. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1319. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1320. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1321. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1322. } else {
  1323. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1324. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1325. }
  1326. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1327. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1328. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1329. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1330. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1331. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1332. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1333. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1334. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1335. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1336. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1337. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1338. } else {
  1339. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1340. (led_g_mode << 2) | led_r_mode, 1);
  1341. }
  1342. }
  1343. }
  1344. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1345. enum antenna ant)
  1346. {
  1347. u32 reg;
  1348. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1349. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1350. if (rt2x00_is_pci(rt2x00dev)) {
  1351. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1352. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1353. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1354. } else if (rt2x00_is_usb(rt2x00dev))
  1355. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1356. eesk_pin, 0);
  1357. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1358. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1359. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1360. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1361. }
  1362. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1363. {
  1364. u8 r1;
  1365. u8 r3;
  1366. u16 eeprom;
  1367. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1368. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1369. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1370. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1371. rt2800_config_3572bt_ant(rt2x00dev);
  1372. /*
  1373. * Configure the TX antenna.
  1374. */
  1375. switch (ant->tx_chain_num) {
  1376. case 1:
  1377. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1378. break;
  1379. case 2:
  1380. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1381. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1382. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1383. else
  1384. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1385. break;
  1386. case 3:
  1387. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1388. break;
  1389. }
  1390. /*
  1391. * Configure the RX antenna.
  1392. */
  1393. switch (ant->rx_chain_num) {
  1394. case 1:
  1395. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1396. rt2x00_rt(rt2x00dev, RT3090) ||
  1397. rt2x00_rt(rt2x00dev, RT3352) ||
  1398. rt2x00_rt(rt2x00dev, RT3390)) {
  1399. rt2x00_eeprom_read(rt2x00dev,
  1400. EEPROM_NIC_CONF1, &eeprom);
  1401. if (rt2x00_get_field16(eeprom,
  1402. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1403. rt2800_set_ant_diversity(rt2x00dev,
  1404. rt2x00dev->default_ant.rx);
  1405. }
  1406. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1407. break;
  1408. case 2:
  1409. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1410. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1411. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1412. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1413. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1414. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1415. } else {
  1416. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1417. }
  1418. break;
  1419. case 3:
  1420. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1421. break;
  1422. }
  1423. rt2800_bbp_write(rt2x00dev, 3, r3);
  1424. rt2800_bbp_write(rt2x00dev, 1, r1);
  1425. }
  1426. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1427. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1428. struct rt2x00lib_conf *libconf)
  1429. {
  1430. u16 eeprom;
  1431. short lna_gain;
  1432. if (libconf->rf.channel <= 14) {
  1433. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1434. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1435. } else if (libconf->rf.channel <= 64) {
  1436. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1437. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1438. } else if (libconf->rf.channel <= 128) {
  1439. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1440. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1441. } else {
  1442. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1443. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1444. }
  1445. rt2x00dev->lna_gain = lna_gain;
  1446. }
  1447. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1448. struct ieee80211_conf *conf,
  1449. struct rf_channel *rf,
  1450. struct channel_info *info)
  1451. {
  1452. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1453. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1454. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1455. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1456. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1457. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1458. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1459. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1460. if (rf->channel > 14) {
  1461. /*
  1462. * When TX power is below 0, we should increase it by 7 to
  1463. * make it a positive value (Minimum value is -7).
  1464. * However this means that values between 0 and 7 have
  1465. * double meaning, and we should set a 7DBm boost flag.
  1466. */
  1467. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1468. (info->default_power1 >= 0));
  1469. if (info->default_power1 < 0)
  1470. info->default_power1 += 7;
  1471. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1472. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1473. (info->default_power2 >= 0));
  1474. if (info->default_power2 < 0)
  1475. info->default_power2 += 7;
  1476. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1477. } else {
  1478. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1479. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1480. }
  1481. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1482. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1483. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1484. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1485. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1486. udelay(200);
  1487. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1488. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1489. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1490. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1491. udelay(200);
  1492. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1493. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1494. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1495. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1496. }
  1497. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1498. struct ieee80211_conf *conf,
  1499. struct rf_channel *rf,
  1500. struct channel_info *info)
  1501. {
  1502. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1503. u8 rfcsr, calib_tx, calib_rx;
  1504. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1505. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1506. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1507. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1508. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1509. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1510. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1511. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1513. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1516. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1517. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1518. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1519. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1520. rt2x00dev->default_ant.rx_chain_num <= 1);
  1521. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1522. rt2x00dev->default_ant.rx_chain_num <= 2);
  1523. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1524. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1525. rt2x00dev->default_ant.tx_chain_num <= 1);
  1526. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1527. rt2x00dev->default_ant.tx_chain_num <= 2);
  1528. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1529. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1530. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1531. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1532. msleep(1);
  1533. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1534. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1535. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1536. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1537. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1538. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1539. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1540. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1541. } else {
  1542. if (conf_is_ht40(conf)) {
  1543. calib_tx = drv_data->calibration_bw40;
  1544. calib_rx = drv_data->calibration_bw40;
  1545. } else {
  1546. calib_tx = drv_data->calibration_bw20;
  1547. calib_rx = drv_data->calibration_bw20;
  1548. }
  1549. }
  1550. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1551. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1552. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1553. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1554. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1555. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1556. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1557. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1558. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1559. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1560. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1561. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1562. msleep(1);
  1563. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1564. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1565. }
  1566. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1567. struct ieee80211_conf *conf,
  1568. struct rf_channel *rf,
  1569. struct channel_info *info)
  1570. {
  1571. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1572. u8 rfcsr;
  1573. u32 reg;
  1574. if (rf->channel <= 14) {
  1575. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1576. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1577. } else {
  1578. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1579. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1580. }
  1581. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1582. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1583. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1584. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1585. if (rf->channel <= 14)
  1586. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1587. else
  1588. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1589. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1590. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1591. if (rf->channel <= 14)
  1592. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1593. else
  1594. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1595. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1596. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1597. if (rf->channel <= 14) {
  1598. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1599. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1600. info->default_power1);
  1601. } else {
  1602. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1603. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1604. (info->default_power1 & 0x3) |
  1605. ((info->default_power1 & 0xC) << 1));
  1606. }
  1607. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1608. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1609. if (rf->channel <= 14) {
  1610. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1611. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1612. info->default_power2);
  1613. } else {
  1614. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1615. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1616. (info->default_power2 & 0x3) |
  1617. ((info->default_power2 & 0xC) << 1));
  1618. }
  1619. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1620. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1621. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1622. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1623. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1624. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1625. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1626. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1627. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1628. if (rf->channel <= 14) {
  1629. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1630. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1631. }
  1632. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1633. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1634. } else {
  1635. switch (rt2x00dev->default_ant.tx_chain_num) {
  1636. case 1:
  1637. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1638. case 2:
  1639. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1640. break;
  1641. }
  1642. switch (rt2x00dev->default_ant.rx_chain_num) {
  1643. case 1:
  1644. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1645. case 2:
  1646. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1647. break;
  1648. }
  1649. }
  1650. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1651. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1652. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1653. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1654. if (conf_is_ht40(conf)) {
  1655. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1656. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1657. } else {
  1658. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1659. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1660. }
  1661. if (rf->channel <= 14) {
  1662. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1663. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1664. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1665. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1666. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1667. rfcsr = 0x4c;
  1668. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1669. drv_data->txmixer_gain_24g);
  1670. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1671. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1672. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1673. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1674. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1675. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1676. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1677. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1678. } else {
  1679. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1680. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1681. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1682. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1683. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1684. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1685. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1686. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1687. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1688. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1689. rfcsr = 0x7a;
  1690. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1691. drv_data->txmixer_gain_5g);
  1692. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1693. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1694. if (rf->channel <= 64) {
  1695. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1696. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1697. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1698. } else if (rf->channel <= 128) {
  1699. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1700. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1701. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1702. } else {
  1703. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1704. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1705. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1706. }
  1707. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1708. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1709. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1710. }
  1711. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1712. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1713. if (rf->channel <= 14)
  1714. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1715. else
  1716. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1717. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1718. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1719. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1720. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1721. }
  1722. #define POWER_BOUND 0x27
  1723. #define FREQ_OFFSET_BOUND 0x5f
  1724. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1725. struct ieee80211_conf *conf,
  1726. struct rf_channel *rf,
  1727. struct channel_info *info)
  1728. {
  1729. u8 rfcsr;
  1730. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1731. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1732. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1733. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1734. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1735. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1736. if (info->default_power1 > POWER_BOUND)
  1737. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1738. else
  1739. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1740. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1741. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1742. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1743. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1744. else
  1745. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1746. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1747. if (rf->channel <= 14) {
  1748. if (rf->channel == 6)
  1749. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1750. else
  1751. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1752. if (rf->channel >= 1 && rf->channel <= 6)
  1753. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1754. else if (rf->channel >= 7 && rf->channel <= 11)
  1755. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1756. else if (rf->channel >= 12 && rf->channel <= 14)
  1757. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1758. }
  1759. }
  1760. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1761. struct ieee80211_conf *conf,
  1762. struct rf_channel *rf,
  1763. struct channel_info *info)
  1764. {
  1765. u8 rfcsr;
  1766. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1767. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1768. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1769. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1770. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1771. if (info->default_power1 > POWER_BOUND)
  1772. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1773. else
  1774. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1775. if (info->default_power2 > POWER_BOUND)
  1776. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1777. else
  1778. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1779. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1780. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1781. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1782. else
  1783. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1784. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1785. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1786. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1787. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1788. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1789. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1790. else
  1791. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1792. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1793. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1794. else
  1795. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1796. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1797. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1798. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1799. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1800. }
  1801. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1802. struct ieee80211_conf *conf,
  1803. struct rf_channel *rf,
  1804. struct channel_info *info)
  1805. {
  1806. u8 rfcsr;
  1807. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1808. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1809. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1810. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1811. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1812. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1813. if (info->default_power1 > POWER_BOUND)
  1814. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1815. else
  1816. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1817. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1818. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1819. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1820. if (info->default_power1 > POWER_BOUND)
  1821. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1822. else
  1823. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1824. info->default_power2);
  1825. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1826. }
  1827. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1828. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1829. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1830. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1831. }
  1832. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1833. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1834. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1835. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1836. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1837. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1838. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1839. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1840. else
  1841. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1842. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1843. if (rf->channel <= 14) {
  1844. int idx = rf->channel-1;
  1845. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1846. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1847. /* r55/r59 value array of channel 1~14 */
  1848. static const char r55_bt_rev[] = {0x83, 0x83,
  1849. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1850. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1851. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1852. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1853. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1854. rt2800_rfcsr_write(rt2x00dev, 55,
  1855. r55_bt_rev[idx]);
  1856. rt2800_rfcsr_write(rt2x00dev, 59,
  1857. r59_bt_rev[idx]);
  1858. } else {
  1859. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1860. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1861. 0x88, 0x88, 0x86, 0x85, 0x84};
  1862. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1863. }
  1864. } else {
  1865. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1866. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1867. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1868. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1869. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1870. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1871. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1872. rt2800_rfcsr_write(rt2x00dev, 55,
  1873. r55_nonbt_rev[idx]);
  1874. rt2800_rfcsr_write(rt2x00dev, 59,
  1875. r59_nonbt_rev[idx]);
  1876. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1877. rt2x00_rt(rt2x00dev, RT5392)) {
  1878. static const char r59_non_bt[] = {0x8f, 0x8f,
  1879. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1880. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1881. rt2800_rfcsr_write(rt2x00dev, 59,
  1882. r59_non_bt[idx]);
  1883. }
  1884. }
  1885. }
  1886. }
  1887. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1888. struct ieee80211_conf *conf,
  1889. struct rf_channel *rf,
  1890. struct channel_info *info)
  1891. {
  1892. u32 reg;
  1893. unsigned int tx_pin;
  1894. u8 bbp, rfcsr;
  1895. if (rf->channel <= 14) {
  1896. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1897. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1898. } else {
  1899. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1900. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1901. }
  1902. switch (rt2x00dev->chip.rf) {
  1903. case RF2020:
  1904. case RF3020:
  1905. case RF3021:
  1906. case RF3022:
  1907. case RF3320:
  1908. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1909. break;
  1910. case RF3052:
  1911. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  1912. break;
  1913. case RF3290:
  1914. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  1915. break;
  1916. case RF3322:
  1917. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  1918. break;
  1919. case RF5360:
  1920. case RF5370:
  1921. case RF5372:
  1922. case RF5390:
  1923. case RF5392:
  1924. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1925. break;
  1926. default:
  1927. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1928. }
  1929. if (rt2x00_rf(rt2x00dev, RF3290) ||
  1930. rt2x00_rf(rt2x00dev, RF3322) ||
  1931. rt2x00_rf(rt2x00dev, RF5360) ||
  1932. rt2x00_rf(rt2x00dev, RF5370) ||
  1933. rt2x00_rf(rt2x00dev, RF5372) ||
  1934. rt2x00_rf(rt2x00dev, RF5390) ||
  1935. rt2x00_rf(rt2x00dev, RF5392)) {
  1936. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1937. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1938. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1939. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1940. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1941. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1942. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1943. }
  1944. /*
  1945. * Change BBP settings
  1946. */
  1947. if (rt2x00_rt(rt2x00dev, RT3352)) {
  1948. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  1949. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  1950. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  1951. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  1952. } else {
  1953. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1954. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1955. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1956. rt2800_bbp_write(rt2x00dev, 86, 0);
  1957. }
  1958. if (rf->channel <= 14) {
  1959. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  1960. !rt2x00_rt(rt2x00dev, RT5392)) {
  1961. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  1962. &rt2x00dev->cap_flags)) {
  1963. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1964. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1965. } else {
  1966. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1967. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1968. }
  1969. }
  1970. } else {
  1971. if (rt2x00_rt(rt2x00dev, RT3572))
  1972. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  1973. else
  1974. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1975. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  1976. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1977. else
  1978. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1979. }
  1980. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1981. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1982. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1983. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1984. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1985. if (rt2x00_rt(rt2x00dev, RT3572))
  1986. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  1987. tx_pin = 0;
  1988. /* Turn on unused PA or LNA when not using 1T or 1R */
  1989. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1990. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  1991. rf->channel > 14);
  1992. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  1993. rf->channel <= 14);
  1994. }
  1995. /* Turn on unused PA or LNA when not using 1T or 1R */
  1996. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1997. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1998. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1999. }
  2000. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2001. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2002. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2003. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2004. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2005. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2006. else
  2007. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2008. rf->channel <= 14);
  2009. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  2010. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2011. if (rt2x00_rt(rt2x00dev, RT3572))
  2012. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2013. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2014. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2015. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2016. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2017. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2018. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2019. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2020. if (conf_is_ht40(conf)) {
  2021. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2022. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2023. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2024. } else {
  2025. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2026. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2027. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2028. }
  2029. }
  2030. msleep(1);
  2031. /*
  2032. * Clear channel statistic counters
  2033. */
  2034. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2035. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2036. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2037. /*
  2038. * Clear update flag
  2039. */
  2040. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2041. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2042. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2043. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2044. }
  2045. }
  2046. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2047. {
  2048. u8 tssi_bounds[9];
  2049. u8 current_tssi;
  2050. u16 eeprom;
  2051. u8 step;
  2052. int i;
  2053. /*
  2054. * Read TSSI boundaries for temperature compensation from
  2055. * the EEPROM.
  2056. *
  2057. * Array idx 0 1 2 3 4 5 6 7 8
  2058. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2059. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2060. */
  2061. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2062. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2063. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2064. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2065. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2066. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2067. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2068. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2069. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2070. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2071. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2072. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2073. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2074. EEPROM_TSSI_BOUND_BG3_REF);
  2075. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2076. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2077. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2078. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2079. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2080. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2081. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2082. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2083. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2084. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2085. step = rt2x00_get_field16(eeprom,
  2086. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2087. } else {
  2088. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2089. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2090. EEPROM_TSSI_BOUND_A1_MINUS4);
  2091. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2092. EEPROM_TSSI_BOUND_A1_MINUS3);
  2093. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2094. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2095. EEPROM_TSSI_BOUND_A2_MINUS2);
  2096. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2097. EEPROM_TSSI_BOUND_A2_MINUS1);
  2098. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2099. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2100. EEPROM_TSSI_BOUND_A3_REF);
  2101. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2102. EEPROM_TSSI_BOUND_A3_PLUS1);
  2103. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2104. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2105. EEPROM_TSSI_BOUND_A4_PLUS2);
  2106. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2107. EEPROM_TSSI_BOUND_A4_PLUS3);
  2108. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2109. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2110. EEPROM_TSSI_BOUND_A5_PLUS4);
  2111. step = rt2x00_get_field16(eeprom,
  2112. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2113. }
  2114. /*
  2115. * Check if temperature compensation is supported.
  2116. */
  2117. if (tssi_bounds[4] == 0xff)
  2118. return 0;
  2119. /*
  2120. * Read current TSSI (BBP 49).
  2121. */
  2122. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2123. /*
  2124. * Compare TSSI value (BBP49) with the compensation boundaries
  2125. * from the EEPROM and increase or decrease tx power.
  2126. */
  2127. for (i = 0; i <= 3; i++) {
  2128. if (current_tssi > tssi_bounds[i])
  2129. break;
  2130. }
  2131. if (i == 4) {
  2132. for (i = 8; i >= 5; i--) {
  2133. if (current_tssi < tssi_bounds[i])
  2134. break;
  2135. }
  2136. }
  2137. return (i - 4) * step;
  2138. }
  2139. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2140. enum ieee80211_band band)
  2141. {
  2142. u16 eeprom;
  2143. u8 comp_en;
  2144. u8 comp_type;
  2145. int comp_value = 0;
  2146. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2147. /*
  2148. * HT40 compensation not required.
  2149. */
  2150. if (eeprom == 0xffff ||
  2151. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2152. return 0;
  2153. if (band == IEEE80211_BAND_2GHZ) {
  2154. comp_en = rt2x00_get_field16(eeprom,
  2155. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2156. if (comp_en) {
  2157. comp_type = rt2x00_get_field16(eeprom,
  2158. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2159. comp_value = rt2x00_get_field16(eeprom,
  2160. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2161. if (!comp_type)
  2162. comp_value = -comp_value;
  2163. }
  2164. } else {
  2165. comp_en = rt2x00_get_field16(eeprom,
  2166. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2167. if (comp_en) {
  2168. comp_type = rt2x00_get_field16(eeprom,
  2169. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2170. comp_value = rt2x00_get_field16(eeprom,
  2171. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2172. if (!comp_type)
  2173. comp_value = -comp_value;
  2174. }
  2175. }
  2176. return comp_value;
  2177. }
  2178. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2179. enum ieee80211_band band, int power_level,
  2180. u8 txpower, int delta)
  2181. {
  2182. u16 eeprom;
  2183. u8 criterion;
  2184. u8 eirp_txpower;
  2185. u8 eirp_txpower_criterion;
  2186. u8 reg_limit;
  2187. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2188. /*
  2189. * Check if eirp txpower exceed txpower_limit.
  2190. * We use OFDM 6M as criterion and its eirp txpower
  2191. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2192. * .11b data rate need add additional 4dbm
  2193. * when calculating eirp txpower.
  2194. */
  2195. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
  2196. &eeprom);
  2197. criterion = rt2x00_get_field16(eeprom,
  2198. EEPROM_TXPOWER_BYRATE_RATE0);
  2199. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2200. &eeprom);
  2201. if (band == IEEE80211_BAND_2GHZ)
  2202. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2203. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2204. else
  2205. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2206. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2207. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2208. (is_rate_b ? 4 : 0) + delta;
  2209. reg_limit = (eirp_txpower > power_level) ?
  2210. (eirp_txpower - power_level) : 0;
  2211. } else
  2212. reg_limit = 0;
  2213. txpower = max(0, txpower + delta - reg_limit);
  2214. return min_t(u8, txpower, 0xc);
  2215. }
  2216. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2217. struct ieee80211_channel *chan,
  2218. int power_level)
  2219. {
  2220. u8 txpower, r1;
  2221. u16 eeprom;
  2222. u32 reg, offset;
  2223. int i, is_rate_b, delta, power_ctrl;
  2224. enum ieee80211_band band = chan->band;
  2225. /*
  2226. * Calculate HT40 compensation delta
  2227. */
  2228. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2229. /*
  2230. * calculate temperature compensation delta
  2231. */
  2232. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2233. /*
  2234. * BBP_R1 controls TX power for all rates, it allow to set the following
  2235. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  2236. *
  2237. * TODO: we do not use +6 dBm option to do not increase power beyond
  2238. * regulatory limit, however this could be utilized for devices with
  2239. * CAPABILITY_POWER_LIMIT.
  2240. */
  2241. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2242. if (delta <= -12) {
  2243. power_ctrl = 2;
  2244. delta += 12;
  2245. } else if (delta <= -6) {
  2246. power_ctrl = 1;
  2247. delta += 6;
  2248. } else {
  2249. power_ctrl = 0;
  2250. }
  2251. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  2252. rt2800_bbp_write(rt2x00dev, 1, r1);
  2253. offset = TX_PWR_CFG_0;
  2254. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2255. /* just to be safe */
  2256. if (offset > TX_PWR_CFG_4)
  2257. break;
  2258. rt2800_register_read(rt2x00dev, offset, &reg);
  2259. /* read the next four txpower values */
  2260. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2261. &eeprom);
  2262. is_rate_b = i ? 0 : 1;
  2263. /*
  2264. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2265. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2266. * TX_PWR_CFG_4: unknown
  2267. */
  2268. txpower = rt2x00_get_field16(eeprom,
  2269. EEPROM_TXPOWER_BYRATE_RATE0);
  2270. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2271. power_level, txpower, delta);
  2272. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2273. /*
  2274. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2275. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2276. * TX_PWR_CFG_4: unknown
  2277. */
  2278. txpower = rt2x00_get_field16(eeprom,
  2279. EEPROM_TXPOWER_BYRATE_RATE1);
  2280. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2281. power_level, txpower, delta);
  2282. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2283. /*
  2284. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2285. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2286. * TX_PWR_CFG_4: unknown
  2287. */
  2288. txpower = rt2x00_get_field16(eeprom,
  2289. EEPROM_TXPOWER_BYRATE_RATE2);
  2290. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2291. power_level, txpower, delta);
  2292. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2293. /*
  2294. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2295. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2296. * TX_PWR_CFG_4: unknown
  2297. */
  2298. txpower = rt2x00_get_field16(eeprom,
  2299. EEPROM_TXPOWER_BYRATE_RATE3);
  2300. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2301. power_level, txpower, delta);
  2302. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2303. /* read the next four txpower values */
  2304. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2305. &eeprom);
  2306. is_rate_b = 0;
  2307. /*
  2308. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2309. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2310. * TX_PWR_CFG_4: unknown
  2311. */
  2312. txpower = rt2x00_get_field16(eeprom,
  2313. EEPROM_TXPOWER_BYRATE_RATE0);
  2314. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2315. power_level, txpower, delta);
  2316. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2317. /*
  2318. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2319. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2320. * TX_PWR_CFG_4: unknown
  2321. */
  2322. txpower = rt2x00_get_field16(eeprom,
  2323. EEPROM_TXPOWER_BYRATE_RATE1);
  2324. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2325. power_level, txpower, delta);
  2326. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2327. /*
  2328. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2329. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2330. * TX_PWR_CFG_4: unknown
  2331. */
  2332. txpower = rt2x00_get_field16(eeprom,
  2333. EEPROM_TXPOWER_BYRATE_RATE2);
  2334. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2335. power_level, txpower, delta);
  2336. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2337. /*
  2338. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2339. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2340. * TX_PWR_CFG_4: unknown
  2341. */
  2342. txpower = rt2x00_get_field16(eeprom,
  2343. EEPROM_TXPOWER_BYRATE_RATE3);
  2344. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2345. power_level, txpower, delta);
  2346. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2347. rt2800_register_write(rt2x00dev, offset, reg);
  2348. /* next TX_PWR_CFG register */
  2349. offset += 4;
  2350. }
  2351. }
  2352. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2353. {
  2354. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.channel,
  2355. rt2x00dev->tx_power);
  2356. }
  2357. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2358. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2359. {
  2360. u32 tx_pin;
  2361. u8 rfcsr;
  2362. /*
  2363. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2364. * designed to be controlled in oscillation frequency by a voltage
  2365. * input. Maybe the temperature will affect the frequency of
  2366. * oscillation to be shifted. The VCO calibration will be called
  2367. * periodically to adjust the frequency to be precision.
  2368. */
  2369. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2370. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2371. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2372. switch (rt2x00dev->chip.rf) {
  2373. case RF2020:
  2374. case RF3020:
  2375. case RF3021:
  2376. case RF3022:
  2377. case RF3320:
  2378. case RF3052:
  2379. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2380. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2381. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2382. break;
  2383. case RF3290:
  2384. case RF5360:
  2385. case RF5370:
  2386. case RF5372:
  2387. case RF5390:
  2388. case RF5392:
  2389. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2390. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2391. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2392. break;
  2393. default:
  2394. return;
  2395. }
  2396. mdelay(1);
  2397. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2398. if (rt2x00dev->rf_channel <= 14) {
  2399. switch (rt2x00dev->default_ant.tx_chain_num) {
  2400. case 3:
  2401. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2402. /* fall through */
  2403. case 2:
  2404. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2405. /* fall through */
  2406. case 1:
  2407. default:
  2408. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2409. break;
  2410. }
  2411. } else {
  2412. switch (rt2x00dev->default_ant.tx_chain_num) {
  2413. case 3:
  2414. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2415. /* fall through */
  2416. case 2:
  2417. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2418. /* fall through */
  2419. case 1:
  2420. default:
  2421. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2422. break;
  2423. }
  2424. }
  2425. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2426. }
  2427. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2428. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2429. struct rt2x00lib_conf *libconf)
  2430. {
  2431. u32 reg;
  2432. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2433. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2434. libconf->conf->short_frame_max_tx_count);
  2435. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2436. libconf->conf->long_frame_max_tx_count);
  2437. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2438. }
  2439. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2440. struct rt2x00lib_conf *libconf)
  2441. {
  2442. enum dev_state state =
  2443. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2444. STATE_SLEEP : STATE_AWAKE;
  2445. u32 reg;
  2446. if (state == STATE_SLEEP) {
  2447. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2448. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2449. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2450. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2451. libconf->conf->listen_interval - 1);
  2452. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2453. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2454. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2455. } else {
  2456. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2457. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2458. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2459. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2460. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2461. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2462. }
  2463. }
  2464. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2465. struct rt2x00lib_conf *libconf,
  2466. const unsigned int flags)
  2467. {
  2468. /* Always recalculate LNA gain before changing configuration */
  2469. rt2800_config_lna_gain(rt2x00dev, libconf);
  2470. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2471. rt2800_config_channel(rt2x00dev, libconf->conf,
  2472. &libconf->rf, &libconf->channel);
  2473. rt2800_config_txpower(rt2x00dev, libconf->conf->channel,
  2474. libconf->conf->power_level);
  2475. }
  2476. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2477. rt2800_config_txpower(rt2x00dev, libconf->conf->channel,
  2478. libconf->conf->power_level);
  2479. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2480. rt2800_config_retry_limit(rt2x00dev, libconf);
  2481. if (flags & IEEE80211_CONF_CHANGE_PS)
  2482. rt2800_config_ps(rt2x00dev, libconf);
  2483. }
  2484. EXPORT_SYMBOL_GPL(rt2800_config);
  2485. /*
  2486. * Link tuning
  2487. */
  2488. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2489. {
  2490. u32 reg;
  2491. /*
  2492. * Update FCS error count from register.
  2493. */
  2494. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2495. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2496. }
  2497. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2498. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2499. {
  2500. u8 vgc;
  2501. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2502. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2503. rt2x00_rt(rt2x00dev, RT3071) ||
  2504. rt2x00_rt(rt2x00dev, RT3090) ||
  2505. rt2x00_rt(rt2x00dev, RT3290) ||
  2506. rt2x00_rt(rt2x00dev, RT3390) ||
  2507. rt2x00_rt(rt2x00dev, RT3572) ||
  2508. rt2x00_rt(rt2x00dev, RT5390) ||
  2509. rt2x00_rt(rt2x00dev, RT5392))
  2510. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  2511. else
  2512. vgc = 0x2e + rt2x00dev->lna_gain;
  2513. } else { /* 5GHZ band */
  2514. if (rt2x00_rt(rt2x00dev, RT3572))
  2515. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  2516. else {
  2517. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2518. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2519. else
  2520. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2521. }
  2522. }
  2523. return vgc;
  2524. }
  2525. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2526. struct link_qual *qual, u8 vgc_level)
  2527. {
  2528. if (qual->vgc_level != vgc_level) {
  2529. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2530. qual->vgc_level = vgc_level;
  2531. qual->vgc_level_reg = vgc_level;
  2532. }
  2533. }
  2534. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2535. {
  2536. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2537. }
  2538. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2539. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2540. const u32 count)
  2541. {
  2542. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2543. return;
  2544. /*
  2545. * When RSSI is better then -80 increase VGC level with 0x10
  2546. */
  2547. rt2800_set_vgc(rt2x00dev, qual,
  2548. rt2800_get_default_vgc(rt2x00dev) +
  2549. ((qual->rssi > -80) * 0x10));
  2550. }
  2551. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2552. /*
  2553. * Initialization functions.
  2554. */
  2555. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2556. {
  2557. u32 reg;
  2558. u16 eeprom;
  2559. unsigned int i;
  2560. int ret;
  2561. rt2800_disable_wpdma(rt2x00dev);
  2562. ret = rt2800_drv_init_registers(rt2x00dev);
  2563. if (ret)
  2564. return ret;
  2565. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2566. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2567. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2568. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2569. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2570. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2571. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2572. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2573. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2574. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2575. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2576. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2577. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2578. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2579. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2580. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2581. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2582. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2583. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2584. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2585. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2586. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2587. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2588. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2589. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2590. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2591. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2592. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2593. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2594. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2595. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2596. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2597. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2598. }
  2599. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2600. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2601. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2602. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2603. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2604. }
  2605. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  2606. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  2607. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  2608. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  2609. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  2610. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  2611. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  2612. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  2613. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  2614. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  2615. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  2616. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  2617. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  2618. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  2619. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  2620. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  2621. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  2622. }
  2623. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2624. rt2x00_rt(rt2x00dev, RT3090) ||
  2625. rt2x00_rt(rt2x00dev, RT3290) ||
  2626. rt2x00_rt(rt2x00dev, RT3390)) {
  2627. if (rt2x00_rt(rt2x00dev, RT3290))
  2628. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2629. 0x00000404);
  2630. else
  2631. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2632. 0x00000400);
  2633. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2634. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2635. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2636. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2637. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2638. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2639. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2640. 0x0000002c);
  2641. else
  2642. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2643. 0x0000000f);
  2644. } else {
  2645. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2646. }
  2647. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  2648. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2649. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2650. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2651. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  2652. } else {
  2653. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2654. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2655. }
  2656. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2657. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2658. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2659. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  2660. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  2661. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  2662. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2663. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2664. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2665. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2666. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2667. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2668. rt2x00_rt(rt2x00dev, RT5392)) {
  2669. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  2670. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2671. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2672. } else {
  2673. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  2674. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2675. }
  2676. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  2677. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  2678. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  2679. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  2680. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  2681. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  2682. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  2683. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  2684. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  2685. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  2686. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  2687. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  2688. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  2689. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  2690. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  2691. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  2692. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  2693. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  2694. rt2x00_rt(rt2x00dev, RT2883) ||
  2695. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  2696. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  2697. else
  2698. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  2699. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  2700. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  2701. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  2702. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  2703. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  2704. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  2705. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  2706. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  2707. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  2708. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  2709. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  2710. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  2711. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  2712. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2713. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  2714. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  2715. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  2716. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  2717. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  2718. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  2719. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2720. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  2721. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  2722. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  2723. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  2724. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  2725. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  2726. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  2727. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  2728. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  2729. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2730. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  2731. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  2732. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2733. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2734. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2735. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2736. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2737. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2738. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2739. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  2740. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2741. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2742. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  2743. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  2744. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2745. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2746. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2747. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2748. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2749. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2750. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2751. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  2752. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2753. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2754. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2755. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2756. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2757. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2758. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2759. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2760. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2761. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2762. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2763. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2764. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2765. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2766. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2767. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2768. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2769. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2770. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2771. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2772. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2773. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2774. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2775. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2776. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2777. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2778. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2779. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2780. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2781. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2782. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2783. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2784. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2785. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2786. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2787. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2788. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2789. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2790. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2791. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2792. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2793. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2794. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2795. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2796. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2797. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2798. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2799. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2800. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2801. if (rt2x00_is_usb(rt2x00dev)) {
  2802. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2803. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2804. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2805. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2806. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2807. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2808. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2809. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2810. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2811. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2812. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2813. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2814. }
  2815. /*
  2816. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2817. * although it is reserved.
  2818. */
  2819. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2820. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2821. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2822. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2823. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2824. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2825. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2826. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2827. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2828. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2829. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2830. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2831. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2832. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2833. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2834. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2835. IEEE80211_MAX_RTS_THRESHOLD);
  2836. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2837. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2838. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2839. /*
  2840. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2841. * time should be set to 16. However, the original Ralink driver uses
  2842. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2843. * connection problems with 11g + CTS protection. Hence, use the same
  2844. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2845. */
  2846. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2847. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2848. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2849. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2850. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2851. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2852. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2853. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2854. /*
  2855. * ASIC will keep garbage value after boot, clear encryption keys.
  2856. */
  2857. for (i = 0; i < 4; i++)
  2858. rt2800_register_write(rt2x00dev,
  2859. SHARED_KEY_MODE_ENTRY(i), 0);
  2860. for (i = 0; i < 256; i++) {
  2861. rt2800_config_wcid(rt2x00dev, NULL, i);
  2862. rt2800_delete_wcid_attr(rt2x00dev, i);
  2863. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2864. }
  2865. /*
  2866. * Clear all beacons
  2867. */
  2868. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2869. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2870. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2871. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2872. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2873. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2874. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2875. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2876. if (rt2x00_is_usb(rt2x00dev)) {
  2877. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2878. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2879. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2880. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2881. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2882. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2883. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2884. }
  2885. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2886. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2887. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2888. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2889. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2890. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2891. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2892. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2893. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2894. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2895. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2896. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2897. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2898. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2899. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2900. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2901. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2902. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2903. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2904. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2905. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2906. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2907. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2908. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2909. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2910. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2911. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2912. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2913. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2914. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2915. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2916. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2917. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2918. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2919. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2920. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2921. /*
  2922. * Do not force the BA window size, we use the TXWI to set it
  2923. */
  2924. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2925. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2926. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2927. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2928. /*
  2929. * We must clear the error counters.
  2930. * These registers are cleared on read,
  2931. * so we may pass a useless variable to store the value.
  2932. */
  2933. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2934. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2935. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2936. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2937. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2938. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2939. /*
  2940. * Setup leadtime for pre tbtt interrupt to 6ms
  2941. */
  2942. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2943. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2944. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2945. /*
  2946. * Set up channel statistics timer
  2947. */
  2948. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2949. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2950. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2951. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2952. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2953. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2954. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2955. return 0;
  2956. }
  2957. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2958. {
  2959. unsigned int i;
  2960. u32 reg;
  2961. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2962. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2963. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2964. return 0;
  2965. udelay(REGISTER_BUSY_DELAY);
  2966. }
  2967. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2968. return -EACCES;
  2969. }
  2970. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2971. {
  2972. unsigned int i;
  2973. u8 value;
  2974. /*
  2975. * BBP was enabled after firmware was loaded,
  2976. * but we need to reactivate it now.
  2977. */
  2978. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2979. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2980. msleep(1);
  2981. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2982. rt2800_bbp_read(rt2x00dev, 0, &value);
  2983. if ((value != 0xff) && (value != 0x00))
  2984. return 0;
  2985. udelay(REGISTER_BUSY_DELAY);
  2986. }
  2987. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2988. return -EACCES;
  2989. }
  2990. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2991. {
  2992. unsigned int i;
  2993. u16 eeprom;
  2994. u8 reg_id;
  2995. u8 value;
  2996. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2997. rt2800_wait_bbp_ready(rt2x00dev)))
  2998. return -EACCES;
  2999. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3000. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  3001. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  3002. }
  3003. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3004. rt2x00_rt(rt2x00dev, RT5390) ||
  3005. rt2x00_rt(rt2x00dev, RT5392)) {
  3006. rt2800_bbp_read(rt2x00dev, 4, &value);
  3007. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3008. rt2800_bbp_write(rt2x00dev, 4, value);
  3009. }
  3010. if (rt2800_is_305x_soc(rt2x00dev) ||
  3011. rt2x00_rt(rt2x00dev, RT3290) ||
  3012. rt2x00_rt(rt2x00dev, RT3352) ||
  3013. rt2x00_rt(rt2x00dev, RT3572) ||
  3014. rt2x00_rt(rt2x00dev, RT5390) ||
  3015. rt2x00_rt(rt2x00dev, RT5392))
  3016. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3017. if (rt2x00_rt(rt2x00dev, RT3352))
  3018. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  3019. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3020. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3021. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3022. rt2x00_rt(rt2x00dev, RT3352) ||
  3023. rt2x00_rt(rt2x00dev, RT5390) ||
  3024. rt2x00_rt(rt2x00dev, RT5392))
  3025. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3026. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3027. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3028. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  3029. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3030. rt2x00_rt(rt2x00dev, RT3352) ||
  3031. rt2x00_rt(rt2x00dev, RT5390) ||
  3032. rt2x00_rt(rt2x00dev, RT5392)) {
  3033. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3034. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3035. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3036. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3037. if (rt2x00_rt(rt2x00dev, RT3290))
  3038. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  3039. else
  3040. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3041. } else {
  3042. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3043. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3044. }
  3045. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3046. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3047. rt2x00_rt(rt2x00dev, RT3071) ||
  3048. rt2x00_rt(rt2x00dev, RT3090) ||
  3049. rt2x00_rt(rt2x00dev, RT3390) ||
  3050. rt2x00_rt(rt2x00dev, RT3572) ||
  3051. rt2x00_rt(rt2x00dev, RT5390) ||
  3052. rt2x00_rt(rt2x00dev, RT5392)) {
  3053. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3054. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3055. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3056. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3057. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3058. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3059. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3060. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  3061. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  3062. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  3063. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3064. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3065. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3066. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3067. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3068. } else {
  3069. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3070. }
  3071. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3072. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3073. rt2x00_rt(rt2x00dev, RT5390) ||
  3074. rt2x00_rt(rt2x00dev, RT5392))
  3075. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  3076. else
  3077. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3078. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3079. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3080. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3081. rt2x00_rt(rt2x00dev, RT5390) ||
  3082. rt2x00_rt(rt2x00dev, RT5392))
  3083. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3084. else
  3085. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3086. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3087. rt2x00_rt(rt2x00dev, RT3352) ||
  3088. rt2x00_rt(rt2x00dev, RT5390) ||
  3089. rt2x00_rt(rt2x00dev, RT5392))
  3090. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3091. else
  3092. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3093. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3094. rt2x00_rt(rt2x00dev, RT5392))
  3095. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3096. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3097. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3098. rt2x00_rt(rt2x00dev, RT3352) ||
  3099. rt2x00_rt(rt2x00dev, RT5390) ||
  3100. rt2x00_rt(rt2x00dev, RT5392))
  3101. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3102. else
  3103. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3104. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3105. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3106. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3107. }
  3108. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3109. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3110. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3111. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3112. rt2x00_rt(rt2x00dev, RT3290) ||
  3113. rt2x00_rt(rt2x00dev, RT3352) ||
  3114. rt2x00_rt(rt2x00dev, RT3572) ||
  3115. rt2x00_rt(rt2x00dev, RT5390) ||
  3116. rt2x00_rt(rt2x00dev, RT5392) ||
  3117. rt2800_is_305x_soc(rt2x00dev))
  3118. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3119. else
  3120. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3121. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3122. rt2x00_rt(rt2x00dev, RT3352) ||
  3123. rt2x00_rt(rt2x00dev, RT5390) ||
  3124. rt2x00_rt(rt2x00dev, RT5392))
  3125. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3126. if (rt2800_is_305x_soc(rt2x00dev))
  3127. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3128. else if (rt2x00_rt(rt2x00dev, RT3290))
  3129. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3130. else if (rt2x00_rt(rt2x00dev, RT3352))
  3131. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3132. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3133. rt2x00_rt(rt2x00dev, RT5392))
  3134. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3135. else
  3136. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3137. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3138. rt2x00_rt(rt2x00dev, RT5390))
  3139. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3140. else if (rt2x00_rt(rt2x00dev, RT3352))
  3141. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  3142. else if (rt2x00_rt(rt2x00dev, RT5392))
  3143. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3144. else
  3145. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3146. if (rt2x00_rt(rt2x00dev, RT3352))
  3147. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  3148. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3149. rt2x00_rt(rt2x00dev, RT5390) ||
  3150. rt2x00_rt(rt2x00dev, RT5392))
  3151. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3152. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3153. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3154. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3155. }
  3156. if (rt2x00_rt(rt2x00dev, RT3352))
  3157. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  3158. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3159. rt2x00_rt(rt2x00dev, RT3090) ||
  3160. rt2x00_rt(rt2x00dev, RT3390) ||
  3161. rt2x00_rt(rt2x00dev, RT3572) ||
  3162. rt2x00_rt(rt2x00dev, RT5390) ||
  3163. rt2x00_rt(rt2x00dev, RT5392)) {
  3164. rt2800_bbp_read(rt2x00dev, 138, &value);
  3165. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3166. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3167. value |= 0x20;
  3168. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3169. value &= ~0x02;
  3170. rt2800_bbp_write(rt2x00dev, 138, value);
  3171. }
  3172. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3173. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3174. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3175. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3176. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3177. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3178. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3179. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3180. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3181. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3182. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3183. rt2800_bbp_read(rt2x00dev, 47, &value);
  3184. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3185. rt2800_bbp_write(rt2x00dev, 47, value);
  3186. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3187. rt2800_bbp_read(rt2x00dev, 3, &value);
  3188. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3189. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3190. rt2800_bbp_write(rt2x00dev, 3, value);
  3191. }
  3192. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3193. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  3194. /* Set ITxBF timeout to 0x9c40=1000msec */
  3195. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  3196. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  3197. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  3198. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  3199. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  3200. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  3201. /* Reprogram the inband interface to put right values in RXWI */
  3202. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  3203. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  3204. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  3205. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  3206. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  3207. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  3208. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  3209. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  3210. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  3211. }
  3212. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3213. rt2x00_rt(rt2x00dev, RT5392)) {
  3214. int ant, div_mode;
  3215. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3216. div_mode = rt2x00_get_field16(eeprom,
  3217. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3218. ant = (div_mode == 3) ? 1 : 0;
  3219. /* check if this is a Bluetooth combo card */
  3220. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3221. u32 reg;
  3222. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3223. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3224. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3225. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3226. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3227. if (ant == 0)
  3228. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3229. else if (ant == 1)
  3230. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3231. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3232. }
  3233. /* This chip has hardware antenna diversity*/
  3234. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3235. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3236. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3237. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3238. }
  3239. rt2800_bbp_read(rt2x00dev, 152, &value);
  3240. if (ant == 0)
  3241. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3242. else
  3243. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3244. rt2800_bbp_write(rt2x00dev, 152, value);
  3245. /* Init frequency calibration */
  3246. rt2800_bbp_write(rt2x00dev, 142, 1);
  3247. rt2800_bbp_write(rt2x00dev, 143, 57);
  3248. }
  3249. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3250. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3251. if (eeprom != 0xffff && eeprom != 0x0000) {
  3252. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3253. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3254. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3255. }
  3256. }
  3257. return 0;
  3258. }
  3259. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  3260. bool bw40, u8 rfcsr24, u8 filter_target)
  3261. {
  3262. unsigned int i;
  3263. u8 bbp;
  3264. u8 rfcsr;
  3265. u8 passband;
  3266. u8 stopband;
  3267. u8 overtuned = 0;
  3268. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3269. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3270. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3271. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3272. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3273. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3274. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3275. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3276. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3277. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3278. /*
  3279. * Set power & frequency of passband test tone
  3280. */
  3281. rt2800_bbp_write(rt2x00dev, 24, 0);
  3282. for (i = 0; i < 100; i++) {
  3283. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3284. msleep(1);
  3285. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3286. if (passband)
  3287. break;
  3288. }
  3289. /*
  3290. * Set power & frequency of stopband test tone
  3291. */
  3292. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3293. for (i = 0; i < 100; i++) {
  3294. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3295. msleep(1);
  3296. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3297. if ((passband - stopband) <= filter_target) {
  3298. rfcsr24++;
  3299. overtuned += ((passband - stopband) == filter_target);
  3300. } else
  3301. break;
  3302. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3303. }
  3304. rfcsr24 -= !!overtuned;
  3305. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3306. return rfcsr24;
  3307. }
  3308. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  3309. {
  3310. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3311. u8 rfcsr;
  3312. u8 bbp;
  3313. u32 reg;
  3314. u16 eeprom;
  3315. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  3316. !rt2x00_rt(rt2x00dev, RT3071) &&
  3317. !rt2x00_rt(rt2x00dev, RT3090) &&
  3318. !rt2x00_rt(rt2x00dev, RT3290) &&
  3319. !rt2x00_rt(rt2x00dev, RT3352) &&
  3320. !rt2x00_rt(rt2x00dev, RT3390) &&
  3321. !rt2x00_rt(rt2x00dev, RT3572) &&
  3322. !rt2x00_rt(rt2x00dev, RT5390) &&
  3323. !rt2x00_rt(rt2x00dev, RT5392) &&
  3324. !rt2800_is_305x_soc(rt2x00dev))
  3325. return 0;
  3326. /*
  3327. * Init RF calibration.
  3328. */
  3329. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3330. rt2x00_rt(rt2x00dev, RT5390) ||
  3331. rt2x00_rt(rt2x00dev, RT5392)) {
  3332. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  3333. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  3334. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3335. msleep(1);
  3336. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  3337. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3338. } else {
  3339. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3340. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  3341. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3342. msleep(1);
  3343. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  3344. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3345. }
  3346. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3347. rt2x00_rt(rt2x00dev, RT3071) ||
  3348. rt2x00_rt(rt2x00dev, RT3090)) {
  3349. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3350. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3351. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3352. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  3353. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3354. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  3355. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3356. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  3357. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3358. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3359. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3360. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3361. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3362. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3363. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3364. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3365. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3366. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3367. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  3368. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3369. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3370. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3371. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  3372. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3373. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3374. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  3375. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3376. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3377. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3378. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3379. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3380. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  3381. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3382. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  3383. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3384. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3385. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3386. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3387. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3388. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3389. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3390. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  3391. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3392. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3393. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3394. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3395. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3396. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3397. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3398. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  3399. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3400. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3401. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3402. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3403. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3404. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  3405. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3406. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3407. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3408. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3409. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  3410. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3411. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3412. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  3413. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3414. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  3415. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3416. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  3417. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  3418. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3419. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  3420. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3421. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  3422. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  3423. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  3424. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  3425. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  3426. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  3427. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3428. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  3429. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  3430. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3431. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3432. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  3433. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  3434. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  3435. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  3436. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  3437. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  3438. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3439. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  3440. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3441. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  3442. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3443. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3444. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  3445. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  3446. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  3447. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  3448. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3449. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  3450. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  3451. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3452. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  3453. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  3454. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  3455. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  3456. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  3457. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  3458. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  3459. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  3460. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  3461. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  3462. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  3463. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3464. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  3465. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  3466. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  3467. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  3468. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  3469. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  3470. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3471. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  3472. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3473. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  3474. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3475. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3476. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3477. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  3478. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  3479. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  3480. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3481. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3482. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3483. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3484. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3485. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3486. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3487. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3488. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3489. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3490. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3491. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3492. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3493. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3494. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3495. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3496. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3497. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3498. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3499. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3500. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3501. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3502. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3503. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3504. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3505. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3506. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3507. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3508. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3509. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3510. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3511. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3512. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3513. return 0;
  3514. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3515. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  3516. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  3517. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  3518. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  3519. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3520. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  3521. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  3522. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3523. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  3524. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3525. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  3526. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  3527. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  3528. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  3529. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  3530. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3531. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  3532. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  3533. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3534. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3535. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3536. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3537. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3538. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3539. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3540. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3541. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3542. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  3543. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  3544. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3545. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3546. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3547. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3548. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  3549. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  3550. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  3551. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  3552. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  3553. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  3554. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  3555. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  3556. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  3557. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  3558. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  3559. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  3560. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  3561. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  3562. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  3563. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  3564. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  3565. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  3566. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  3567. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  3568. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  3569. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  3570. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  3571. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  3572. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  3573. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  3574. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  3575. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  3576. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3577. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3578. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  3579. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3580. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3581. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3582. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3583. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3584. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3585. else
  3586. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3587. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3588. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3589. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3590. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  3591. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3592. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3593. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3594. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3595. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3596. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  3597. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3598. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3599. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3600. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3601. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3602. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3603. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3604. else
  3605. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  3606. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3607. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3608. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3609. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3610. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3611. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3612. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3613. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3614. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3615. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3616. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3617. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3618. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3619. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3620. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3621. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3622. else
  3623. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  3624. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3625. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  3626. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  3627. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3628. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3629. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3630. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3631. else
  3632. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  3633. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3634. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3635. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3636. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3637. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3638. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3639. else
  3640. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  3641. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3642. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  3643. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  3644. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3645. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3646. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  3647. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3648. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3649. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  3650. else
  3651. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  3652. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3653. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3654. } else if (rt2x00_rt(rt2x00dev, RT5392)) {
  3655. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  3656. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3657. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3658. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3659. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3660. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3661. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3662. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3663. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3664. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3665. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3666. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3667. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3668. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3669. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  3670. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3671. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  3672. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3673. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  3674. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  3675. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3676. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3677. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3678. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3679. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3680. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3681. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3682. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  3683. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  3684. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3685. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3686. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3687. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3688. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  3689. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3690. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  3691. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3692. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3693. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  3694. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3695. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3696. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3697. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  3698. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3699. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3700. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  3701. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  3702. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  3703. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  3704. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  3705. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3706. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  3707. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  3708. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  3709. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  3710. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3711. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  3712. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  3713. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  3714. }
  3715. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3716. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3717. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3718. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3719. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3720. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3721. rt2x00_rt(rt2x00dev, RT3090)) {
  3722. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  3723. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3724. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3725. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3726. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3727. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3728. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3729. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  3730. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3731. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3732. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3733. else
  3734. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3735. }
  3736. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3737. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3738. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3739. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3740. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3741. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3742. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3743. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3744. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3745. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3746. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3747. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3748. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3749. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3750. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3751. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3752. msleep(1);
  3753. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3754. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3755. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3756. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3757. }
  3758. /*
  3759. * Set RX Filter calibration for 20MHz and 40MHz
  3760. */
  3761. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3762. drv_data->calibration_bw20 =
  3763. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  3764. drv_data->calibration_bw40 =
  3765. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  3766. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3767. rt2x00_rt(rt2x00dev, RT3090) ||
  3768. rt2x00_rt(rt2x00dev, RT3352) ||
  3769. rt2x00_rt(rt2x00dev, RT3390) ||
  3770. rt2x00_rt(rt2x00dev, RT3572)) {
  3771. drv_data->calibration_bw20 =
  3772. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  3773. drv_data->calibration_bw40 =
  3774. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  3775. }
  3776. /*
  3777. * Save BBP 25 & 26 values for later use in channel switching
  3778. */
  3779. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3780. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3781. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3782. !rt2x00_rt(rt2x00dev, RT5392)) {
  3783. /*
  3784. * Set back to initial state
  3785. */
  3786. rt2800_bbp_write(rt2x00dev, 24, 0);
  3787. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3788. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3789. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3790. /*
  3791. * Set BBP back to BW20
  3792. */
  3793. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3794. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3795. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3796. }
  3797. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  3798. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3799. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3800. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  3801. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3802. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3803. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3804. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3805. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3806. !rt2x00_rt(rt2x00dev, RT5392)) {
  3807. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3808. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3809. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3810. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3811. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3812. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3813. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  3814. &rt2x00dev->cap_flags))
  3815. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3816. }
  3817. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3818. drv_data->txmixer_gain_24g);
  3819. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3820. }
  3821. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3822. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3823. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3824. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3825. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3826. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3827. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3828. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3829. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3830. }
  3831. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3832. rt2x00_rt(rt2x00dev, RT3090) ||
  3833. rt2x00_rt(rt2x00dev, RT3390)) {
  3834. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3835. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3836. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3837. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3838. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3839. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3840. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3841. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3842. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3843. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3844. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3845. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3846. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3847. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3848. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3849. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3850. }
  3851. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3852. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3853. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3854. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3855. else
  3856. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3857. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3858. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3859. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3860. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3861. }
  3862. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3863. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  3864. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  3865. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  3866. }
  3867. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3868. rt2x00_rt(rt2x00dev, RT5392)) {
  3869. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  3870. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  3871. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  3872. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  3873. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  3874. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  3875. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3876. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  3877. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3878. }
  3879. return 0;
  3880. }
  3881. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  3882. {
  3883. u32 reg;
  3884. u16 word;
  3885. /*
  3886. * Initialize all registers.
  3887. */
  3888. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  3889. rt2800_init_registers(rt2x00dev) ||
  3890. rt2800_init_bbp(rt2x00dev) ||
  3891. rt2800_init_rfcsr(rt2x00dev)))
  3892. return -EIO;
  3893. /*
  3894. * Send signal to firmware during boot time.
  3895. */
  3896. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  3897. if (rt2x00_is_usb(rt2x00dev) &&
  3898. (rt2x00_rt(rt2x00dev, RT3070) ||
  3899. rt2x00_rt(rt2x00dev, RT3071) ||
  3900. rt2x00_rt(rt2x00dev, RT3572))) {
  3901. udelay(200);
  3902. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  3903. udelay(10);
  3904. }
  3905. /*
  3906. * Enable RX.
  3907. */
  3908. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3909. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3910. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3911. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3912. udelay(50);
  3913. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3914. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  3915. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  3916. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  3917. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  3918. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3919. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3920. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3921. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  3922. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3923. /*
  3924. * Initialize LED control
  3925. */
  3926. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  3927. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  3928. word & 0xff, (word >> 8) & 0xff);
  3929. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  3930. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  3931. word & 0xff, (word >> 8) & 0xff);
  3932. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  3933. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  3934. word & 0xff, (word >> 8) & 0xff);
  3935. return 0;
  3936. }
  3937. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  3938. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  3939. {
  3940. u32 reg;
  3941. rt2800_disable_wpdma(rt2x00dev);
  3942. /* Wait for DMA, ignore error */
  3943. rt2800_wait_wpdma_ready(rt2x00dev);
  3944. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3945. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  3946. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3947. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3948. }
  3949. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  3950. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  3951. {
  3952. u32 reg;
  3953. u16 efuse_ctrl_reg;
  3954. if (rt2x00_rt(rt2x00dev, RT3290))
  3955. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3956. else
  3957. efuse_ctrl_reg = EFUSE_CTRL;
  3958. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  3959. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  3960. }
  3961. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  3962. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  3963. {
  3964. u32 reg;
  3965. u16 efuse_ctrl_reg;
  3966. u16 efuse_data0_reg;
  3967. u16 efuse_data1_reg;
  3968. u16 efuse_data2_reg;
  3969. u16 efuse_data3_reg;
  3970. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3971. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3972. efuse_data0_reg = EFUSE_DATA0_3290;
  3973. efuse_data1_reg = EFUSE_DATA1_3290;
  3974. efuse_data2_reg = EFUSE_DATA2_3290;
  3975. efuse_data3_reg = EFUSE_DATA3_3290;
  3976. } else {
  3977. efuse_ctrl_reg = EFUSE_CTRL;
  3978. efuse_data0_reg = EFUSE_DATA0;
  3979. efuse_data1_reg = EFUSE_DATA1;
  3980. efuse_data2_reg = EFUSE_DATA2;
  3981. efuse_data3_reg = EFUSE_DATA3;
  3982. }
  3983. mutex_lock(&rt2x00dev->csr_mutex);
  3984. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  3985. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  3986. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  3987. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  3988. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  3989. /* Wait until the EEPROM has been loaded */
  3990. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  3991. /* Apparently the data is read from end to start */
  3992. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  3993. /* The returned value is in CPU order, but eeprom is le */
  3994. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  3995. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  3996. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  3997. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  3998. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  3999. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  4000. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  4001. mutex_unlock(&rt2x00dev->csr_mutex);
  4002. }
  4003. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  4004. {
  4005. unsigned int i;
  4006. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  4007. rt2800_efuse_read(rt2x00dev, i);
  4008. }
  4009. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  4010. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  4011. {
  4012. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4013. u16 word;
  4014. u8 *mac;
  4015. u8 default_lna_gain;
  4016. /*
  4017. * Read the EEPROM.
  4018. */
  4019. rt2800_read_eeprom(rt2x00dev);
  4020. /*
  4021. * Start validation of the data that has been read.
  4022. */
  4023. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  4024. if (!is_valid_ether_addr(mac)) {
  4025. eth_random_addr(mac);
  4026. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  4027. }
  4028. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  4029. if (word == 0xffff) {
  4030. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4031. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  4032. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  4033. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4034. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  4035. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  4036. rt2x00_rt(rt2x00dev, RT2872)) {
  4037. /*
  4038. * There is a max of 2 RX streams for RT28x0 series
  4039. */
  4040. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  4041. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4042. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4043. }
  4044. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  4045. if (word == 0xffff) {
  4046. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  4047. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  4048. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  4049. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  4050. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  4051. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  4052. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  4053. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  4054. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  4055. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  4056. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  4057. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  4058. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  4059. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  4060. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  4061. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  4062. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  4063. }
  4064. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  4065. if ((word & 0x00ff) == 0x00ff) {
  4066. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  4067. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4068. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  4069. }
  4070. if ((word & 0xff00) == 0xff00) {
  4071. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  4072. LED_MODE_TXRX_ACTIVITY);
  4073. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  4074. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4075. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  4076. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  4077. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  4078. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  4079. }
  4080. /*
  4081. * During the LNA validation we are going to use
  4082. * lna0 as correct value. Note that EEPROM_LNA
  4083. * is never validated.
  4084. */
  4085. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  4086. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  4087. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  4088. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  4089. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  4090. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  4091. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  4092. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  4093. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  4094. if ((word & 0x00ff) != 0x00ff) {
  4095. drv_data->txmixer_gain_24g =
  4096. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  4097. } else {
  4098. drv_data->txmixer_gain_24g = 0;
  4099. }
  4100. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  4101. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  4102. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  4103. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  4104. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  4105. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  4106. default_lna_gain);
  4107. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  4108. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  4109. if ((word & 0x00ff) != 0x00ff) {
  4110. drv_data->txmixer_gain_5g =
  4111. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  4112. } else {
  4113. drv_data->txmixer_gain_5g = 0;
  4114. }
  4115. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  4116. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  4117. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  4118. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  4119. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  4120. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  4121. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  4122. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  4123. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  4124. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  4125. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  4126. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  4127. default_lna_gain);
  4128. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  4129. return 0;
  4130. }
  4131. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  4132. {
  4133. u32 reg;
  4134. u16 value;
  4135. u16 eeprom;
  4136. /*
  4137. * Read EEPROM word for configuration.
  4138. */
  4139. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4140. /*
  4141. * Identify RF chipset by EEPROM value
  4142. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  4143. * RT53xx: defined in "EEPROM_CHIP_ID" field
  4144. */
  4145. if (rt2x00_rt(rt2x00dev, RT3290))
  4146. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  4147. else
  4148. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  4149. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT3290 ||
  4150. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390 ||
  4151. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5392)
  4152. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  4153. else
  4154. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  4155. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  4156. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  4157. switch (rt2x00dev->chip.rt) {
  4158. case RT2860:
  4159. case RT2872:
  4160. case RT2883:
  4161. case RT3070:
  4162. case RT3071:
  4163. case RT3090:
  4164. case RT3290:
  4165. case RT3352:
  4166. case RT3390:
  4167. case RT3572:
  4168. case RT5390:
  4169. case RT5392:
  4170. break;
  4171. default:
  4172. ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
  4173. return -ENODEV;
  4174. }
  4175. switch (rt2x00dev->chip.rf) {
  4176. case RF2820:
  4177. case RF2850:
  4178. case RF2720:
  4179. case RF2750:
  4180. case RF3020:
  4181. case RF2020:
  4182. case RF3021:
  4183. case RF3022:
  4184. case RF3052:
  4185. case RF3290:
  4186. case RF3320:
  4187. case RF3322:
  4188. case RF5360:
  4189. case RF5370:
  4190. case RF5372:
  4191. case RF5390:
  4192. case RF5392:
  4193. break;
  4194. default:
  4195. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
  4196. rt2x00dev->chip.rf);
  4197. return -ENODEV;
  4198. }
  4199. /*
  4200. * Identify default antenna configuration.
  4201. */
  4202. rt2x00dev->default_ant.tx_chain_num =
  4203. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4204. rt2x00dev->default_ant.rx_chain_num =
  4205. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4206. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4207. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4208. rt2x00_rt(rt2x00dev, RT3090) ||
  4209. rt2x00_rt(rt2x00dev, RT3352) ||
  4210. rt2x00_rt(rt2x00dev, RT3390)) {
  4211. value = rt2x00_get_field16(eeprom,
  4212. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4213. switch (value) {
  4214. case 0:
  4215. case 1:
  4216. case 2:
  4217. rt2x00dev->default_ant.tx = ANTENNA_A;
  4218. rt2x00dev->default_ant.rx = ANTENNA_A;
  4219. break;
  4220. case 3:
  4221. rt2x00dev->default_ant.tx = ANTENNA_A;
  4222. rt2x00dev->default_ant.rx = ANTENNA_B;
  4223. break;
  4224. }
  4225. } else {
  4226. rt2x00dev->default_ant.tx = ANTENNA_A;
  4227. rt2x00dev->default_ant.rx = ANTENNA_A;
  4228. }
  4229. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4230. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4231. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4232. }
  4233. /*
  4234. * Determine external LNA informations.
  4235. */
  4236. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4237. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4238. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4239. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4240. /*
  4241. * Detect if this device has an hardware controlled radio.
  4242. */
  4243. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4244. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4245. /*
  4246. * Detect if this device has Bluetooth co-existence.
  4247. */
  4248. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4249. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4250. /*
  4251. * Read frequency offset and RF programming sequence.
  4252. */
  4253. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4254. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4255. /*
  4256. * Store led settings, for correct led behaviour.
  4257. */
  4258. #ifdef CONFIG_RT2X00_LIB_LEDS
  4259. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4260. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4261. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4262. rt2x00dev->led_mcu_reg = eeprom;
  4263. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4264. /*
  4265. * Check if support EIRP tx power limit feature.
  4266. */
  4267. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4268. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4269. EIRP_MAX_TX_POWER_LIMIT)
  4270. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4271. return 0;
  4272. }
  4273. /*
  4274. * RF value list for rt28xx
  4275. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4276. */
  4277. static const struct rf_channel rf_vals[] = {
  4278. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4279. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4280. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4281. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4282. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4283. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4284. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4285. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4286. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4287. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4288. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4289. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4290. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4291. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4292. /* 802.11 UNI / HyperLan 2 */
  4293. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4294. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4295. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4296. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4297. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4298. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4299. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4300. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4301. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4302. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4303. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4304. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4305. /* 802.11 HyperLan 2 */
  4306. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4307. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4308. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4309. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4310. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4311. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4312. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4313. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4314. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4315. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4316. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4317. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4318. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4319. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4320. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4321. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4322. /* 802.11 UNII */
  4323. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4324. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4325. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4326. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4327. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4328. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4329. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4330. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4331. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4332. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4333. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4334. /* 802.11 Japan */
  4335. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4336. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4337. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4338. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4339. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4340. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4341. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4342. };
  4343. /*
  4344. * RF value list for rt3xxx
  4345. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4346. */
  4347. static const struct rf_channel rf_vals_3x[] = {
  4348. {1, 241, 2, 2 },
  4349. {2, 241, 2, 7 },
  4350. {3, 242, 2, 2 },
  4351. {4, 242, 2, 7 },
  4352. {5, 243, 2, 2 },
  4353. {6, 243, 2, 7 },
  4354. {7, 244, 2, 2 },
  4355. {8, 244, 2, 7 },
  4356. {9, 245, 2, 2 },
  4357. {10, 245, 2, 7 },
  4358. {11, 246, 2, 2 },
  4359. {12, 246, 2, 7 },
  4360. {13, 247, 2, 2 },
  4361. {14, 248, 2, 4 },
  4362. /* 802.11 UNI / HyperLan 2 */
  4363. {36, 0x56, 0, 4},
  4364. {38, 0x56, 0, 6},
  4365. {40, 0x56, 0, 8},
  4366. {44, 0x57, 0, 0},
  4367. {46, 0x57, 0, 2},
  4368. {48, 0x57, 0, 4},
  4369. {52, 0x57, 0, 8},
  4370. {54, 0x57, 0, 10},
  4371. {56, 0x58, 0, 0},
  4372. {60, 0x58, 0, 4},
  4373. {62, 0x58, 0, 6},
  4374. {64, 0x58, 0, 8},
  4375. /* 802.11 HyperLan 2 */
  4376. {100, 0x5b, 0, 8},
  4377. {102, 0x5b, 0, 10},
  4378. {104, 0x5c, 0, 0},
  4379. {108, 0x5c, 0, 4},
  4380. {110, 0x5c, 0, 6},
  4381. {112, 0x5c, 0, 8},
  4382. {116, 0x5d, 0, 0},
  4383. {118, 0x5d, 0, 2},
  4384. {120, 0x5d, 0, 4},
  4385. {124, 0x5d, 0, 8},
  4386. {126, 0x5d, 0, 10},
  4387. {128, 0x5e, 0, 0},
  4388. {132, 0x5e, 0, 4},
  4389. {134, 0x5e, 0, 6},
  4390. {136, 0x5e, 0, 8},
  4391. {140, 0x5f, 0, 0},
  4392. /* 802.11 UNII */
  4393. {149, 0x5f, 0, 9},
  4394. {151, 0x5f, 0, 11},
  4395. {153, 0x60, 0, 1},
  4396. {157, 0x60, 0, 5},
  4397. {159, 0x60, 0, 7},
  4398. {161, 0x60, 0, 9},
  4399. {165, 0x61, 0, 1},
  4400. {167, 0x61, 0, 3},
  4401. {169, 0x61, 0, 5},
  4402. {171, 0x61, 0, 7},
  4403. {173, 0x61, 0, 9},
  4404. };
  4405. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  4406. {
  4407. struct hw_mode_spec *spec = &rt2x00dev->spec;
  4408. struct channel_info *info;
  4409. char *default_power1;
  4410. char *default_power2;
  4411. unsigned int i;
  4412. u16 eeprom;
  4413. /*
  4414. * Disable powersaving as default on PCI devices.
  4415. */
  4416. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  4417. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4418. /*
  4419. * Initialize all hw fields.
  4420. */
  4421. rt2x00dev->hw->flags =
  4422. IEEE80211_HW_SIGNAL_DBM |
  4423. IEEE80211_HW_SUPPORTS_PS |
  4424. IEEE80211_HW_PS_NULLFUNC_STACK |
  4425. IEEE80211_HW_AMPDU_AGGREGATION |
  4426. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4427. /*
  4428. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  4429. * unless we are capable of sending the buffered frames out after the
  4430. * DTIM transmission using rt2x00lib_beacondone. This will send out
  4431. * multicast and broadcast traffic immediately instead of buffering it
  4432. * infinitly and thus dropping it after some time.
  4433. */
  4434. if (!rt2x00_is_usb(rt2x00dev))
  4435. rt2x00dev->hw->flags |=
  4436. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  4437. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  4438. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  4439. rt2x00_eeprom_addr(rt2x00dev,
  4440. EEPROM_MAC_ADDR_0));
  4441. /*
  4442. * As rt2800 has a global fallback table we cannot specify
  4443. * more then one tx rate per frame but since the hw will
  4444. * try several rates (based on the fallback table) we should
  4445. * initialize max_report_rates to the maximum number of rates
  4446. * we are going to try. Otherwise mac80211 will truncate our
  4447. * reported tx rates and the rc algortihm will end up with
  4448. * incorrect data.
  4449. */
  4450. rt2x00dev->hw->max_rates = 1;
  4451. rt2x00dev->hw->max_report_rates = 7;
  4452. rt2x00dev->hw->max_rate_tries = 1;
  4453. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4454. /*
  4455. * Initialize hw_mode information.
  4456. */
  4457. spec->supported_bands = SUPPORT_BAND_2GHZ;
  4458. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  4459. if (rt2x00_rf(rt2x00dev, RF2820) ||
  4460. rt2x00_rf(rt2x00dev, RF2720)) {
  4461. spec->num_channels = 14;
  4462. spec->channels = rf_vals;
  4463. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  4464. rt2x00_rf(rt2x00dev, RF2750)) {
  4465. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4466. spec->num_channels = ARRAY_SIZE(rf_vals);
  4467. spec->channels = rf_vals;
  4468. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  4469. rt2x00_rf(rt2x00dev, RF2020) ||
  4470. rt2x00_rf(rt2x00dev, RF3021) ||
  4471. rt2x00_rf(rt2x00dev, RF3022) ||
  4472. rt2x00_rf(rt2x00dev, RF3290) ||
  4473. rt2x00_rf(rt2x00dev, RF3320) ||
  4474. rt2x00_rf(rt2x00dev, RF3322) ||
  4475. rt2x00_rf(rt2x00dev, RF5360) ||
  4476. rt2x00_rf(rt2x00dev, RF5370) ||
  4477. rt2x00_rf(rt2x00dev, RF5372) ||
  4478. rt2x00_rf(rt2x00dev, RF5390) ||
  4479. rt2x00_rf(rt2x00dev, RF5392)) {
  4480. spec->num_channels = 14;
  4481. spec->channels = rf_vals_3x;
  4482. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  4483. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4484. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  4485. spec->channels = rf_vals_3x;
  4486. }
  4487. /*
  4488. * Initialize HT information.
  4489. */
  4490. if (!rt2x00_rf(rt2x00dev, RF2020))
  4491. spec->ht.ht_supported = true;
  4492. else
  4493. spec->ht.ht_supported = false;
  4494. spec->ht.cap =
  4495. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  4496. IEEE80211_HT_CAP_GRN_FLD |
  4497. IEEE80211_HT_CAP_SGI_20 |
  4498. IEEE80211_HT_CAP_SGI_40;
  4499. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  4500. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  4501. spec->ht.cap |=
  4502. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  4503. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  4504. spec->ht.ampdu_factor = 3;
  4505. spec->ht.ampdu_density = 4;
  4506. spec->ht.mcs.tx_params =
  4507. IEEE80211_HT_MCS_TX_DEFINED |
  4508. IEEE80211_HT_MCS_TX_RX_DIFF |
  4509. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  4510. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  4511. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  4512. case 3:
  4513. spec->ht.mcs.rx_mask[2] = 0xff;
  4514. case 2:
  4515. spec->ht.mcs.rx_mask[1] = 0xff;
  4516. case 1:
  4517. spec->ht.mcs.rx_mask[0] = 0xff;
  4518. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  4519. break;
  4520. }
  4521. /*
  4522. * Create channel information array
  4523. */
  4524. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  4525. if (!info)
  4526. return -ENOMEM;
  4527. spec->channels_info = info;
  4528. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  4529. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  4530. for (i = 0; i < 14; i++) {
  4531. info[i].default_power1 = default_power1[i];
  4532. info[i].default_power2 = default_power2[i];
  4533. }
  4534. if (spec->num_channels > 14) {
  4535. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  4536. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  4537. for (i = 14; i < spec->num_channels; i++) {
  4538. info[i].default_power1 = default_power1[i];
  4539. info[i].default_power2 = default_power2[i];
  4540. }
  4541. }
  4542. switch (rt2x00dev->chip.rf) {
  4543. case RF2020:
  4544. case RF3020:
  4545. case RF3021:
  4546. case RF3022:
  4547. case RF3320:
  4548. case RF3052:
  4549. case RF3290:
  4550. case RF5360:
  4551. case RF5370:
  4552. case RF5372:
  4553. case RF5390:
  4554. case RF5392:
  4555. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  4556. break;
  4557. }
  4558. return 0;
  4559. }
  4560. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  4561. {
  4562. int retval;
  4563. u32 reg;
  4564. /*
  4565. * Allocate eeprom data.
  4566. */
  4567. retval = rt2800_validate_eeprom(rt2x00dev);
  4568. if (retval)
  4569. return retval;
  4570. retval = rt2800_init_eeprom(rt2x00dev);
  4571. if (retval)
  4572. return retval;
  4573. /*
  4574. * Enable rfkill polling by setting GPIO direction of the
  4575. * rfkill switch GPIO pin correctly.
  4576. */
  4577. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4578. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  4579. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4580. /*
  4581. * Initialize hw specifications.
  4582. */
  4583. retval = rt2800_probe_hw_mode(rt2x00dev);
  4584. if (retval)
  4585. return retval;
  4586. /*
  4587. * Set device capabilities.
  4588. */
  4589. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  4590. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  4591. if (!rt2x00_is_usb(rt2x00dev))
  4592. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  4593. /*
  4594. * Set device requirements.
  4595. */
  4596. if (!rt2x00_is_soc(rt2x00dev))
  4597. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  4598. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  4599. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  4600. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  4601. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  4602. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  4603. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  4604. if (rt2x00_is_usb(rt2x00dev))
  4605. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  4606. else {
  4607. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  4608. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  4609. }
  4610. /*
  4611. * Set the rssi offset.
  4612. */
  4613. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  4614. return 0;
  4615. }
  4616. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  4617. /*
  4618. * IEEE80211 stack callback functions.
  4619. */
  4620. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  4621. u16 *iv16)
  4622. {
  4623. struct rt2x00_dev *rt2x00dev = hw->priv;
  4624. struct mac_iveiv_entry iveiv_entry;
  4625. u32 offset;
  4626. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  4627. rt2800_register_multiread(rt2x00dev, offset,
  4628. &iveiv_entry, sizeof(iveiv_entry));
  4629. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  4630. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  4631. }
  4632. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  4633. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  4634. {
  4635. struct rt2x00_dev *rt2x00dev = hw->priv;
  4636. u32 reg;
  4637. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  4638. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4639. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  4640. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4641. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4642. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  4643. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4644. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4645. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  4646. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4647. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4648. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  4649. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4650. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4651. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  4652. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4653. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4654. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  4655. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4656. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4657. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  4658. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4659. return 0;
  4660. }
  4661. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  4662. int rt2800_conf_tx(struct ieee80211_hw *hw,
  4663. struct ieee80211_vif *vif, u16 queue_idx,
  4664. const struct ieee80211_tx_queue_params *params)
  4665. {
  4666. struct rt2x00_dev *rt2x00dev = hw->priv;
  4667. struct data_queue *queue;
  4668. struct rt2x00_field32 field;
  4669. int retval;
  4670. u32 reg;
  4671. u32 offset;
  4672. /*
  4673. * First pass the configuration through rt2x00lib, that will
  4674. * update the queue settings and validate the input. After that
  4675. * we are free to update the registers based on the value
  4676. * in the queue parameter.
  4677. */
  4678. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  4679. if (retval)
  4680. return retval;
  4681. /*
  4682. * We only need to perform additional register initialization
  4683. * for WMM queues/
  4684. */
  4685. if (queue_idx >= 4)
  4686. return 0;
  4687. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  4688. /* Update WMM TXOP register */
  4689. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  4690. field.bit_offset = (queue_idx & 1) * 16;
  4691. field.bit_mask = 0xffff << field.bit_offset;
  4692. rt2800_register_read(rt2x00dev, offset, &reg);
  4693. rt2x00_set_field32(&reg, field, queue->txop);
  4694. rt2800_register_write(rt2x00dev, offset, reg);
  4695. /* Update WMM registers */
  4696. field.bit_offset = queue_idx * 4;
  4697. field.bit_mask = 0xf << field.bit_offset;
  4698. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  4699. rt2x00_set_field32(&reg, field, queue->aifs);
  4700. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  4701. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  4702. rt2x00_set_field32(&reg, field, queue->cw_min);
  4703. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  4704. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  4705. rt2x00_set_field32(&reg, field, queue->cw_max);
  4706. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  4707. /* Update EDCA registers */
  4708. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  4709. rt2800_register_read(rt2x00dev, offset, &reg);
  4710. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  4711. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  4712. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  4713. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  4714. rt2800_register_write(rt2x00dev, offset, reg);
  4715. return 0;
  4716. }
  4717. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  4718. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4719. {
  4720. struct rt2x00_dev *rt2x00dev = hw->priv;
  4721. u64 tsf;
  4722. u32 reg;
  4723. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  4724. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  4725. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  4726. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  4727. return tsf;
  4728. }
  4729. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  4730. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4731. enum ieee80211_ampdu_mlme_action action,
  4732. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  4733. u8 buf_size)
  4734. {
  4735. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  4736. int ret = 0;
  4737. /*
  4738. * Don't allow aggregation for stations the hardware isn't aware
  4739. * of because tx status reports for frames to an unknown station
  4740. * always contain wcid=255 and thus we can't distinguish between
  4741. * multiple stations which leads to unwanted situations when the
  4742. * hw reorders frames due to aggregation.
  4743. */
  4744. if (sta_priv->wcid < 0)
  4745. return 1;
  4746. switch (action) {
  4747. case IEEE80211_AMPDU_RX_START:
  4748. case IEEE80211_AMPDU_RX_STOP:
  4749. /*
  4750. * The hw itself takes care of setting up BlockAck mechanisms.
  4751. * So, we only have to allow mac80211 to nagotiate a BlockAck
  4752. * agreement. Once that is done, the hw will BlockAck incoming
  4753. * AMPDUs without further setup.
  4754. */
  4755. break;
  4756. case IEEE80211_AMPDU_TX_START:
  4757. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4758. break;
  4759. case IEEE80211_AMPDU_TX_STOP:
  4760. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4761. break;
  4762. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4763. break;
  4764. default:
  4765. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  4766. }
  4767. return ret;
  4768. }
  4769. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  4770. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  4771. struct survey_info *survey)
  4772. {
  4773. struct rt2x00_dev *rt2x00dev = hw->priv;
  4774. struct ieee80211_conf *conf = &hw->conf;
  4775. u32 idle, busy, busy_ext;
  4776. if (idx != 0)
  4777. return -ENOENT;
  4778. survey->channel = conf->channel;
  4779. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  4780. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  4781. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  4782. if (idle || busy) {
  4783. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  4784. SURVEY_INFO_CHANNEL_TIME_BUSY |
  4785. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  4786. survey->channel_time = (idle + busy) / 1000;
  4787. survey->channel_time_busy = busy / 1000;
  4788. survey->channel_time_ext_busy = busy_ext / 1000;
  4789. }
  4790. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  4791. survey->filled |= SURVEY_INFO_IN_USE;
  4792. return 0;
  4793. }
  4794. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  4795. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  4796. MODULE_VERSION(DRV_VERSION);
  4797. MODULE_DESCRIPTION("Ralink RT2800 library");
  4798. MODULE_LICENSE("GPL");