iwl-4965-hw.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #ifndef __iwl_4965_hw_h__
  64. #define __iwl_4965_hw_h__
  65. /*
  66. * uCode queue management definitions ...
  67. * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
  68. * The first queue used for block-ack aggregation is #7 (4965 only).
  69. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  70. */
  71. #define IWL_CMD_QUEUE_NUM 4
  72. #define IWL_CMD_FIFO_NUM 4
  73. #define IWL_BACK_QUEUE_FIRST_ID 7
  74. /* Tx rates */
  75. #define IWL_CCK_RATES 4
  76. #define IWL_OFDM_RATES 8
  77. #define IWL_HT_RATES 16
  78. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  79. /* Time constants */
  80. #define SHORT_SLOT_TIME 9
  81. #define LONG_SLOT_TIME 20
  82. /* RSSI to dBm */
  83. #define IWL_RSSI_OFFSET 44
  84. /*
  85. * EEPROM related constants, enums, and structures.
  86. */
  87. /*
  88. * EEPROM access time values:
  89. *
  90. * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
  91. * then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
  92. * CSR_EEPROM_REG_BIT_CMD (0x2).
  93. * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
  94. * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
  95. * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
  96. */
  97. #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
  98. #define IWL_EEPROM_ACCESS_DELAY 10 /* uSec */
  99. /*
  100. * Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
  101. *
  102. * IBSS and/or AP operation is allowed *only* on those channels with
  103. * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
  104. * RADAR detection is not supported by the 4965 driver, but is a
  105. * requirement for establishing a new network for legal operation on channels
  106. * requiring RADAR detection or restricting ACTIVE scanning.
  107. *
  108. * NOTE: "WIDE" flag does not indicate anything about "FAT" 40 MHz channels.
  109. * It only indicates that 20 MHz channel use is supported; FAT channel
  110. * usage is indicated by a separate set of regulatory flags for each
  111. * FAT channel pair.
  112. *
  113. * NOTE: Using a channel inappropriately will result in a uCode error!
  114. */
  115. enum {
  116. EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
  117. EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
  118. /* Bit 2 Reserved */
  119. EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
  120. EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
  121. EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
  122. EEPROM_CHANNEL_NARROW = (1 << 6), /* 10 MHz channel (not used) */
  123. EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
  124. };
  125. /* SKU Capabilities */
  126. #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
  127. #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
  128. /* *regulatory* channel data format in eeprom, one for each channel.
  129. * There are separate entries for FAT (40 MHz) vs. normal (20 MHz) channels. */
  130. struct iwl4965_eeprom_channel {
  131. u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
  132. s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
  133. } __attribute__ ((packed));
  134. /* 4965 has two radio transmitters (and 3 radio receivers) */
  135. #define EEPROM_TX_POWER_TX_CHAINS (2)
  136. /* 4965 has room for up to 8 sets of txpower calibration data */
  137. #define EEPROM_TX_POWER_BANDS (8)
  138. /* 4965 factory calibration measures txpower gain settings for
  139. * each of 3 target output levels */
  140. #define EEPROM_TX_POWER_MEASUREMENTS (3)
  141. /* 4965 driver does not work with txpower calibration version < 5.
  142. * Look for this in calib_version member of struct iwl4965_eeprom. */
  143. #define EEPROM_TX_POWER_VERSION_NEW (5)
  144. /*
  145. * 4965 factory calibration data for one txpower level, on one channel,
  146. * measured on one of the 2 tx chains (radio transmitter and associated
  147. * antenna). EEPROM contains:
  148. *
  149. * 1) Temperature (degrees Celsius) of device when measurement was made.
  150. *
  151. * 2) Gain table index used to achieve the target measurement power.
  152. * This refers to the "well-known" gain tables (see iwl-4965-hw.h).
  153. *
  154. * 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
  155. *
  156. * 4) RF power amplifier detector level measurement (not used).
  157. */
  158. struct iwl4965_eeprom_calib_measure {
  159. u8 temperature; /* Device temperature (Celsius) */
  160. u8 gain_idx; /* Index into gain table */
  161. u8 actual_pow; /* Measured RF output power, half-dBm */
  162. s8 pa_det; /* Power amp detector level (not used) */
  163. } __attribute__ ((packed));
  164. /*
  165. * 4965 measurement set for one channel. EEPROM contains:
  166. *
  167. * 1) Channel number measured
  168. *
  169. * 2) Measurements for each of 3 power levels for each of 2 radio transmitters
  170. * (a.k.a. "tx chains") (6 measurements altogether)
  171. */
  172. struct iwl4965_eeprom_calib_ch_info {
  173. u8 ch_num;
  174. struct iwl4965_eeprom_calib_measure measurements[EEPROM_TX_POWER_TX_CHAINS]
  175. [EEPROM_TX_POWER_MEASUREMENTS];
  176. } __attribute__ ((packed));
  177. /*
  178. * 4965 txpower subband info.
  179. *
  180. * For each frequency subband, EEPROM contains the following:
  181. *
  182. * 1) First and last channels within range of the subband. "0" values
  183. * indicate that this sample set is not being used.
  184. *
  185. * 2) Sample measurement sets for 2 channels close to the range endpoints.
  186. */
  187. struct iwl4965_eeprom_calib_subband_info {
  188. u8 ch_from; /* channel number of lowest channel in subband */
  189. u8 ch_to; /* channel number of highest channel in subband */
  190. struct iwl4965_eeprom_calib_ch_info ch1;
  191. struct iwl4965_eeprom_calib_ch_info ch2;
  192. } __attribute__ ((packed));
  193. /*
  194. * 4965 txpower calibration info. EEPROM contains:
  195. *
  196. * 1) Factory-measured saturation power levels (maximum levels at which
  197. * tx power amplifier can output a signal without too much distortion).
  198. * There is one level for 2.4 GHz band and one for 5 GHz band. These
  199. * values apply to all channels within each of the bands.
  200. *
  201. * 2) Factory-measured power supply voltage level. This is assumed to be
  202. * constant (i.e. same value applies to all channels/bands) while the
  203. * factory measurements are being made.
  204. *
  205. * 3) Up to 8 sets of factory-measured txpower calibration values.
  206. * These are for different frequency ranges, since txpower gain
  207. * characteristics of the analog radio circuitry vary with frequency.
  208. *
  209. * Not all sets need to be filled with data;
  210. * struct iwl4965_eeprom_calib_subband_info contains range of channels
  211. * (0 if unused) for each set of data.
  212. */
  213. struct iwl4965_eeprom_calib_info {
  214. u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
  215. u8 saturation_power52; /* half-dBm */
  216. s16 voltage; /* signed */
  217. struct iwl4965_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
  218. } __attribute__ ((packed));
  219. /*
  220. * 4965 EEPROM map
  221. */
  222. struct iwl4965_eeprom {
  223. u8 reserved0[16];
  224. #define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
  225. u16 device_id; /* abs.ofs: 16 */
  226. u8 reserved1[2];
  227. #define EEPROM_PMC (2*0x0A) /* 2 bytes */
  228. u16 pmc; /* abs.ofs: 20 */
  229. u8 reserved2[20];
  230. #define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
  231. u8 mac_address[6]; /* abs.ofs: 42 */
  232. u8 reserved3[58];
  233. #define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
  234. u16 board_revision; /* abs.ofs: 106 */
  235. u8 reserved4[11];
  236. #define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
  237. u8 board_pba_number[9]; /* abs.ofs: 119 */
  238. u8 reserved5[8];
  239. #define EEPROM_VERSION (2*0x44) /* 2 bytes */
  240. u16 version; /* abs.ofs: 136 */
  241. #define EEPROM_SKU_CAP (2*0x45) /* 1 bytes */
  242. u8 sku_cap; /* abs.ofs: 138 */
  243. #define EEPROM_LEDS_MODE (2*0x45+1) /* 1 bytes */
  244. u8 leds_mode; /* abs.ofs: 139 */
  245. #define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
  246. u16 oem_mode;
  247. #define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
  248. u16 wowlan_mode; /* abs.ofs: 142 */
  249. #define EEPROM_LEDS_TIME_INTERVAL (2*0x48) /* 2 bytes */
  250. u16 leds_time_interval; /* abs.ofs: 144 */
  251. #define EEPROM_LEDS_OFF_TIME (2*0x49) /* 1 bytes */
  252. u8 leds_off_time; /* abs.ofs: 146 */
  253. #define EEPROM_LEDS_ON_TIME (2*0x49+1) /* 1 bytes */
  254. u8 leds_on_time; /* abs.ofs: 147 */
  255. #define EEPROM_ALMGOR_M_VERSION (2*0x4A) /* 1 bytes */
  256. u8 almgor_m_version; /* abs.ofs: 148 */
  257. #define EEPROM_ANTENNA_SWITCH_TYPE (2*0x4A+1) /* 1 bytes */
  258. u8 antenna_switch_type; /* abs.ofs: 149 */
  259. u8 reserved6[8];
  260. #define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
  261. u16 board_revision_4965; /* abs.ofs: 158 */
  262. u8 reserved7[13];
  263. #define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
  264. u8 board_pba_number_4965[9]; /* abs.ofs: 173 */
  265. u8 reserved8[10];
  266. #define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
  267. u8 sku_id[4]; /* abs.ofs: 192 */
  268. /*
  269. * Per-channel regulatory data.
  270. *
  271. * Each channel that *might* be supported by 3945 or 4965 has a fixed location
  272. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  273. * txpower (MSB).
  274. *
  275. * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
  276. * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
  277. *
  278. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  279. */
  280. #define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
  281. u16 band_1_count; /* abs.ofs: 196 */
  282. #define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
  283. struct iwl4965_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
  284. /*
  285. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  286. * 5.0 GHz channels 7, 8, 11, 12, 16
  287. * (4915-5080MHz) (none of these is ever supported)
  288. */
  289. #define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
  290. u16 band_2_count; /* abs.ofs: 226 */
  291. #define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
  292. struct iwl4965_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  293. /*
  294. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  295. * (5170-5320MHz)
  296. */
  297. #define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
  298. u16 band_3_count; /* abs.ofs: 254 */
  299. #define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
  300. struct iwl4965_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  301. /*
  302. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  303. * (5500-5700MHz)
  304. */
  305. #define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
  306. u16 band_4_count; /* abs.ofs: 280 */
  307. #define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
  308. struct iwl4965_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  309. /*
  310. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  311. * (5725-5825MHz)
  312. */
  313. #define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
  314. u16 band_5_count; /* abs.ofs: 304 */
  315. #define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
  316. struct iwl4965_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  317. u8 reserved10[2];
  318. /*
  319. * 2.4 GHz FAT channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
  320. *
  321. * The channel listed is the center of the lower 20 MHz half of the channel.
  322. * The overall center frequency is actually 2 channels (10 MHz) above that,
  323. * and the upper half of each FAT channel is centered 4 channels (20 MHz) away
  324. * from the lower half; e.g. the upper half of FAT channel 1 is channel 5,
  325. * and the overall FAT channel width centers on channel 3.
  326. *
  327. * NOTE: The RXON command uses 20 MHz channel numbers to specify the
  328. * control channel to which to tune. RXON also specifies whether the
  329. * control channel is the upper or lower half of a FAT channel.
  330. *
  331. * NOTE: 4965 does not support FAT channels on 2.4 GHz.
  332. */
  333. #define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS (2*0xA0) /* 14 bytes */
  334. struct iwl4965_eeprom_channel band_24_channels[7]; /* abs.ofs: 320 */
  335. u8 reserved11[2];
  336. /*
  337. * 5.2 GHz FAT channels 36 (40), 44 (48), 52 (56), 60 (64),
  338. * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
  339. */
  340. #define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS (2*0xA8) /* 22 bytes */
  341. struct iwl4965_eeprom_channel band_52_channels[11]; /* abs.ofs: 336 */
  342. u8 reserved12[6];
  343. /*
  344. * 4965 driver requires txpower calibration format version 5 or greater.
  345. * Driver does not work with txpower calibration version < 5.
  346. * This value is simply a 16-bit number, no major/minor versions here.
  347. */
  348. #define EEPROM_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
  349. u16 calib_version; /* abs.ofs: 364 */
  350. u8 reserved13[2];
  351. u8 reserved14[96]; /* abs.ofs: 368 */
  352. /*
  353. * 4965 Txpower calibration data.
  354. */
  355. #define EEPROM_IWL_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
  356. struct iwl4965_eeprom_calib_info calib_info; /* abs.ofs: 464 */
  357. u8 reserved16[140]; /* fill out to full 1024 byte block */
  358. } __attribute__ ((packed));
  359. #define IWL_EEPROM_IMAGE_SIZE 1024
  360. /* End of EEPROM */
  361. #include "iwl-4965-commands.h"
  362. #define PCI_LINK_CTRL 0x0F0
  363. #define PCI_POWER_SOURCE 0x0C8
  364. #define PCI_REG_WUM8 0x0E8
  365. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  366. /*=== CSR (control and status registers) ===*/
  367. #define CSR_BASE (0x000)
  368. #define CSR_SW_VER (CSR_BASE+0x000)
  369. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  370. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  371. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  372. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  373. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  374. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  375. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  376. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  377. /*
  378. * Hardware revision info
  379. * Bit fields:
  380. * 31-8: Reserved
  381. * 7-4: Type of device: 0x0 = 4965, 0xd = 3945
  382. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  383. * 1-0: "Dash" value, as in A-1, etc.
  384. *
  385. * NOTE: Revision step affects calculation of CCK txpower for 4965.
  386. */
  387. #define CSR_HW_REV (CSR_BASE+0x028)
  388. /* EEPROM reads */
  389. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  390. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  391. #define CSR_GP_UCODE (CSR_BASE+0x044)
  392. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  393. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  394. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  395. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  396. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  397. /*
  398. * Indicates hardware rev, to determine CCK backoff for txpower calculation.
  399. * Bit fields:
  400. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  401. */
  402. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  403. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  404. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  405. * acknowledged (reset) by host writing "1" to flagged bits. */
  406. #define CSR_INT_BIT_FH_RX (1<<31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  407. #define CSR_INT_BIT_HW_ERR (1<<29) /* DMA hardware error FH_INT[31] */
  408. #define CSR_INT_BIT_DNLD (1<<28) /* uCode Download */
  409. #define CSR_INT_BIT_FH_TX (1<<27) /* Tx DMA FH_INT[1:0] */
  410. #define CSR_INT_BIT_MAC_CLK_ACTV (1<<26) /* NIC controller's clock toggled on/off */
  411. #define CSR_INT_BIT_SW_ERR (1<<25) /* uCode error */
  412. #define CSR_INT_BIT_RF_KILL (1<<7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  413. #define CSR_INT_BIT_CT_KILL (1<<6) /* Critical temp (chip too hot) rfkill */
  414. #define CSR_INT_BIT_SW_RX (1<<3) /* Rx, command responses, 3945 */
  415. #define CSR_INT_BIT_WAKEUP (1<<1) /* NIC controller waking up (pwr mgmt) */
  416. #define CSR_INT_BIT_ALIVE (1<<0) /* uCode interrupts once it initializes */
  417. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  418. CSR_INT_BIT_HW_ERR | \
  419. CSR_INT_BIT_FH_TX | \
  420. CSR_INT_BIT_SW_ERR | \
  421. CSR_INT_BIT_RF_KILL | \
  422. CSR_INT_BIT_SW_RX | \
  423. CSR_INT_BIT_WAKEUP | \
  424. CSR_INT_BIT_ALIVE)
  425. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  426. #define CSR_FH_INT_BIT_ERR (1<<31) /* Error */
  427. #define CSR_FH_INT_BIT_HI_PRIOR (1<<30) /* High priority Rx, bypass coalescing */
  428. #define CSR_FH_INT_BIT_RX_CHNL1 (1<<17) /* Rx channel 1 */
  429. #define CSR_FH_INT_BIT_RX_CHNL0 (1<<16) /* Rx channel 0 */
  430. #define CSR_FH_INT_BIT_TX_CHNL1 (1<<1) /* Tx channel 1 */
  431. #define CSR_FH_INT_BIT_TX_CHNL0 (1<<0) /* Tx channel 0 */
  432. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  433. CSR_FH_INT_BIT_RX_CHNL1 | \
  434. CSR_FH_INT_BIT_RX_CHNL0)
  435. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  436. CSR_FH_INT_BIT_TX_CHNL0)
  437. /* RESET */
  438. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  439. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  440. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  441. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  442. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  443. /* GP (general purpose) CONTROL */
  444. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  445. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  446. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  447. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  448. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  449. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  450. #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
  451. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  452. /* EEPROM REG */
  453. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  454. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  455. /* EEPROM GP */
  456. #define CSR_EEPROM_GP_VALID_MSK (0x00000006)
  457. #define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
  458. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  459. /* UCODE DRV GP */
  460. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  461. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  462. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  463. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  464. /* GPIO */
  465. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  466. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  467. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER
  468. /* GI Chicken Bits */
  469. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  470. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  471. /*=== HBUS (Host-side Bus) ===*/
  472. #define HBUS_BASE (0x400)
  473. /*
  474. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  475. * structures, error log, event log, verifying uCode load).
  476. * First write to address register, then read from or write to data register
  477. * to complete the job. Once the address register is set up, accesses to
  478. * data registers auto-increment the address by one dword.
  479. * Bit usage for address registers (read or write):
  480. * 0-31: memory address within device
  481. */
  482. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  483. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  484. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  485. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  486. /*
  487. * Registers for accessing device's internal peripheral registers
  488. * (e.g. SCD, BSM, etc.). First write to address register,
  489. * then read from or write to data register to complete the job.
  490. * Bit usage for address registers (read or write):
  491. * 0-15: register address (offset) within device
  492. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  493. */
  494. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  495. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  496. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  497. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  498. /*
  499. * Per-Tx-queue write pointer (index, really!) (3945 and 4965).
  500. * Indicates index to next TFD that driver will fill (1 past latest filled).
  501. * Bit usage:
  502. * 0-7: queue write index (0-255)
  503. * 11-8: queue selector (0-15)
  504. */
  505. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  506. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  507. /*=== FH (data Flow Handler) ===*/
  508. #define FH_BASE (0x800)
  509. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  510. /* RSSR */
  511. #define FH_RSSR_CTRL (FH_RSSR_TABLE+0x000)
  512. #define FH_RSSR_STATUS (FH_RSSR_TABLE+0x004)
  513. /* TCSR */
  514. #define FH_TCSR(_channel) (FH_TCSR_TABLE+(_channel)*0x20)
  515. #define FH_TCSR_CONFIG(_channel) (FH_TCSR(_channel)+0x00)
  516. #define FH_TCSR_CREDIT(_channel) (FH_TCSR(_channel)+0x04)
  517. #define FH_TCSR_BUFF_STTS(_channel) (FH_TCSR(_channel)+0x08)
  518. /* TSSR */
  519. #define FH_TSSR_CBB_BASE (FH_TSSR_TABLE+0x000)
  520. #define FH_TSSR_MSG_CONFIG (FH_TSSR_TABLE+0x008)
  521. #define FH_TSSR_TX_STATUS (FH_TSSR_TABLE+0x010)
  522. /* 18 - reserved */
  523. /* card static random access memory (SRAM) for processor data and instructs */
  524. #define RTC_INST_LOWER_BOUND (0x000000)
  525. #define RTC_DATA_LOWER_BOUND (0x800000)
  526. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  527. #define TFD_QUEUE_SIZE_MAX (256)
  528. /* spectrum and channel data structures */
  529. #define IWL_NUM_SCAN_RATES (2)
  530. #define IWL_DEFAULT_TX_RETRY 15
  531. #define RX_QUEUE_SIZE 256
  532. #define RX_QUEUE_MASK 255
  533. #define RX_QUEUE_SIZE_LOG 8
  534. #define TFD_TX_CMD_SLOTS 256
  535. #define TFD_CMD_SLOTS 32
  536. #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
  537. sizeof(struct iwl4965_cmd_meta))
  538. /*
  539. * RX related structures and functions
  540. */
  541. #define RX_FREE_BUFFERS 64
  542. #define RX_LOW_WATERMARK 8
  543. #define IWL_RX_BUF_SIZE (4 * 1024)
  544. #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
  545. #define KDR_RTC_INST_UPPER_BOUND (0x018000)
  546. #define KDR_RTC_DATA_UPPER_BOUND (0x80A000)
  547. #define KDR_RTC_INST_SIZE (KDR_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  548. #define KDR_RTC_DATA_SIZE (KDR_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  549. #define IWL_MAX_INST_SIZE KDR_RTC_INST_SIZE
  550. #define IWL_MAX_DATA_SIZE KDR_RTC_DATA_SIZE
  551. static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
  552. {
  553. return (addr >= RTC_DATA_LOWER_BOUND) &&
  554. (addr < KDR_RTC_DATA_UPPER_BOUND);
  555. }
  556. /********************* START TXPOWER *****************************************/
  557. enum {
  558. HT_IE_EXT_CHANNEL_NONE = 0,
  559. HT_IE_EXT_CHANNEL_ABOVE,
  560. HT_IE_EXT_CHANNEL_INVALID,
  561. HT_IE_EXT_CHANNEL_BELOW,
  562. HT_IE_EXT_CHANNEL_MAX
  563. };
  564. enum {
  565. CALIB_CH_GROUP_1 = 0,
  566. CALIB_CH_GROUP_2 = 1,
  567. CALIB_CH_GROUP_3 = 2,
  568. CALIB_CH_GROUP_4 = 3,
  569. CALIB_CH_GROUP_5 = 4,
  570. CALIB_CH_GROUP_MAX
  571. };
  572. /* Temperature calibration offset is 3% 0C in Kelvin */
  573. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  574. #define TEMPERATURE_CALIB_A_VAL 259
  575. #define IWL_TX_POWER_TEMPERATURE_MIN (263)
  576. #define IWL_TX_POWER_TEMPERATURE_MAX (410)
  577. #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  578. (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
  579. ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
  580. #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  581. #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
  582. #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
  583. #define MIN_TX_GAIN_INDEX (0)
  584. #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9)
  585. #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  586. #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  587. #define IWL_TX_POWER_REGULATORY_MIN (0)
  588. #define IWL_TX_POWER_REGULATORY_MAX (34)
  589. #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
  590. #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
  591. #define IWL_TX_POWER_SATURATION_MIN (20)
  592. #define IWL_TX_POWER_SATURATION_MAX (50)
  593. /* First and last channels of all groups */
  594. #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
  595. #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
  596. #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
  597. #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
  598. #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
  599. #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
  600. #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
  601. #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
  602. #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
  603. #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
  604. /********************* END TXPOWER *****************************************/
  605. /* Flow Handler Definitions */
  606. /**********************/
  607. /* Addresses */
  608. /**********************/
  609. #define FH_MEM_LOWER_BOUND (0x1000)
  610. #define FH_MEM_UPPER_BOUND (0x1EF0)
  611. #define IWL_FH_REGS_LOWER_BOUND (0x1000)
  612. #define IWL_FH_REGS_UPPER_BOUND (0x2000)
  613. #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  614. /* CBBC Area - Circular buffers base address cache pointers table */
  615. #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  616. #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  617. /* queues 0 - 15 */
  618. #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  619. /* RSCSR Area */
  620. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  621. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  622. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  623. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  624. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  625. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  626. /* RCSR Area - Registers address map */
  627. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  628. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  629. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  630. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  631. /* RSSR Area - Rx shared ctrl & status registers */
  632. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  633. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  634. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  635. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  636. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  637. /* TCSR */
  638. #define IWL_FH_TCSR_LOWER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xD00)
  639. #define IWL_FH_TCSR_UPPER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xE60)
  640. #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  641. (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
  642. /* TSSR Area - Tx shared status registers */
  643. /* TSSR */
  644. #define IWL_FH_TSSR_LOWER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xEA0)
  645. #define IWL_FH_TSSR_UPPER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xEC0)
  646. #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
  647. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
  648. ((1 << (_chnl)) << 24)
  649. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
  650. ((1 << (_chnl)) << 16)
  651. #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
  652. (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
  653. IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
  654. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  655. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  656. /* RCSR: channel 0 rx_config register defines */
  657. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
  658. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  659. #define IWL_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  660. /* RCSR channel 0 config register values */
  661. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  662. #define SCD_WIN_SIZE 64
  663. #define SCD_FRAME_LIMIT 64
  664. /* SRAM structures */
  665. #define SCD_CONTEXT_DATA_OFFSET 0x380
  666. #define SCD_TX_STTS_BITMAP_OFFSET 0x400
  667. #define SCD_TRANSLATE_TBL_OFFSET 0x500
  668. #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  669. #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  670. ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
  671. #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
  672. ((1<<(hi))|((1<<(hi))-(1<<(lo))))
  673. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
  674. #define SCD_QUEUE_STTS_REG_POS_TXF (1)
  675. #define SCD_QUEUE_STTS_REG_POS_WSL (5)
  676. #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
  677. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
  678. #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
  679. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
  680. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
  681. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  682. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  683. #define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010)
  684. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
  685. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  686. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  687. static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
  688. {
  689. return le32_to_cpu(rate_n_flags) & 0xFF;
  690. }
  691. static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
  692. {
  693. return le32_to_cpu(rate_n_flags) & 0xFFFF;
  694. }
  695. static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
  696. {
  697. return cpu_to_le32(flags|(u16)rate);
  698. }
  699. struct iwl4965_tfd_frame_data {
  700. __le32 tb1_addr;
  701. __le32 val1;
  702. /* __le32 ptb1_32_35:4; */
  703. #define IWL_tb1_addr_hi_POS 0
  704. #define IWL_tb1_addr_hi_LEN 4
  705. #define IWL_tb1_addr_hi_SYM val1
  706. /* __le32 tb_len1:12; */
  707. #define IWL_tb1_len_POS 4
  708. #define IWL_tb1_len_LEN 12
  709. #define IWL_tb1_len_SYM val1
  710. /* __le32 ptb2_0_15:16; */
  711. #define IWL_tb2_addr_lo16_POS 16
  712. #define IWL_tb2_addr_lo16_LEN 16
  713. #define IWL_tb2_addr_lo16_SYM val1
  714. __le32 val2;
  715. /* __le32 ptb2_16_35:20; */
  716. #define IWL_tb2_addr_hi20_POS 0
  717. #define IWL_tb2_addr_hi20_LEN 20
  718. #define IWL_tb2_addr_hi20_SYM val2
  719. /* __le32 tb_len2:12; */
  720. #define IWL_tb2_len_POS 20
  721. #define IWL_tb2_len_LEN 12
  722. #define IWL_tb2_len_SYM val2
  723. } __attribute__ ((packed));
  724. struct iwl4965_tfd_frame {
  725. __le32 val0;
  726. /* __le32 rsvd1:24; */
  727. /* __le32 num_tbs:5; */
  728. #define IWL_num_tbs_POS 24
  729. #define IWL_num_tbs_LEN 5
  730. #define IWL_num_tbs_SYM val0
  731. /* __le32 rsvd2:1; */
  732. /* __le32 padding:2; */
  733. struct iwl4965_tfd_frame_data pa[10];
  734. __le32 reserved;
  735. } __attribute__ ((packed));
  736. #define IWL4965_MAX_WIN_SIZE 64
  737. #define IWL4965_QUEUE_SIZE 256
  738. #define IWL4965_NUM_FIFOS 7
  739. #define IWL_MAX_NUM_QUEUES 16
  740. struct iwl4965_queue_byte_cnt_entry {
  741. __le16 val;
  742. /* __le16 byte_cnt:12; */
  743. #define IWL_byte_cnt_POS 0
  744. #define IWL_byte_cnt_LEN 12
  745. #define IWL_byte_cnt_SYM val
  746. /* __le16 rsvd:4; */
  747. } __attribute__ ((packed));
  748. struct iwl4965_sched_queue_byte_cnt_tbl {
  749. struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
  750. IWL4965_MAX_WIN_SIZE];
  751. u8 dont_care[1024 -
  752. (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
  753. sizeof(__le16)];
  754. } __attribute__ ((packed));
  755. /* Base physical address of iwl4965_shared is provided to KDR_SCD_DRAM_BASE_ADDR
  756. * and &iwl4965_shared.val0 is provided to FH_RSCSR_CHNL0_STTS_WPTR_REG */
  757. struct iwl4965_shared {
  758. struct iwl4965_sched_queue_byte_cnt_tbl
  759. queues_byte_cnt_tbls[IWL_MAX_NUM_QUEUES];
  760. __le32 val0;
  761. /* __le32 rb_closed_stts_rb_num:12; */
  762. #define IWL_rb_closed_stts_rb_num_POS 0
  763. #define IWL_rb_closed_stts_rb_num_LEN 12
  764. #define IWL_rb_closed_stts_rb_num_SYM val0
  765. /* __le32 rsrv1:4; */
  766. /* __le32 rb_closed_stts_rx_frame_num:12; */
  767. #define IWL_rb_closed_stts_rx_frame_num_POS 16
  768. #define IWL_rb_closed_stts_rx_frame_num_LEN 12
  769. #define IWL_rb_closed_stts_rx_frame_num_SYM val0
  770. /* __le32 rsrv2:4; */
  771. __le32 val1;
  772. /* __le32 frame_finished_stts_rb_num:12; */
  773. #define IWL_frame_finished_stts_rb_num_POS 0
  774. #define IWL_frame_finished_stts_rb_num_LEN 12
  775. #define IWL_frame_finished_stts_rb_num_SYM val1
  776. /* __le32 rsrv3:4; */
  777. /* __le32 frame_finished_stts_rx_frame_num:12; */
  778. #define IWL_frame_finished_stts_rx_frame_num_POS 16
  779. #define IWL_frame_finished_stts_rx_frame_num_LEN 12
  780. #define IWL_frame_finished_stts_rx_frame_num_SYM val1
  781. /* __le32 rsrv4:4; */
  782. __le32 padding1; /* so that allocation will be aligned to 16B */
  783. __le32 padding2;
  784. } __attribute__ ((packed));
  785. #endif /* __iwl4965_4965_hw_h__ */