rt2800lib.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  230. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  231. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  232. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  233. return 0;
  234. msleep(1);
  235. }
  236. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  237. return -EACCES;
  238. }
  239. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  240. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  241. {
  242. u16 fw_crc;
  243. u16 crc;
  244. /*
  245. * The last 2 bytes in the firmware array are the crc checksum itself,
  246. * this means that we should never pass those 2 bytes to the crc
  247. * algorithm.
  248. */
  249. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  250. /*
  251. * Use the crc ccitt algorithm.
  252. * This will return the same value as the legacy driver which
  253. * used bit ordering reversion on the both the firmware bytes
  254. * before input input as well as on the final output.
  255. * Obviously using crc ccitt directly is much more efficient.
  256. */
  257. crc = crc_ccitt(~0, data, len - 2);
  258. /*
  259. * There is a small difference between the crc-itu-t + bitrev and
  260. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  261. * will be swapped, use swab16 to convert the crc to the correct
  262. * value.
  263. */
  264. crc = swab16(crc);
  265. return fw_crc == crc;
  266. }
  267. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  268. const u8 *data, const size_t len)
  269. {
  270. size_t offset = 0;
  271. size_t fw_len;
  272. bool multiple;
  273. /*
  274. * PCI(e) & SOC devices require firmware with a length
  275. * of 8kb. USB devices require firmware files with a length
  276. * of 4kb. Certain USB chipsets however require different firmware,
  277. * which Ralink only provides attached to the original firmware
  278. * file. Thus for USB devices, firmware files have a length
  279. * which is a multiple of 4kb.
  280. */
  281. if (rt2x00_is_usb(rt2x00dev)) {
  282. fw_len = 4096;
  283. multiple = true;
  284. } else {
  285. fw_len = 8192;
  286. multiple = true;
  287. }
  288. /*
  289. * Validate the firmware length
  290. */
  291. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  292. return FW_BAD_LENGTH;
  293. /*
  294. * Check if the chipset requires one of the upper parts
  295. * of the firmware.
  296. */
  297. if (rt2x00_is_usb(rt2x00dev) &&
  298. !rt2x00_rt(rt2x00dev, RT2860) &&
  299. !rt2x00_rt(rt2x00dev, RT2872) &&
  300. !rt2x00_rt(rt2x00dev, RT3070) &&
  301. ((len / fw_len) == 1))
  302. return FW_BAD_VERSION;
  303. /*
  304. * 8kb firmware files must be checked as if it were
  305. * 2 separate firmware files.
  306. */
  307. while (offset < len) {
  308. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  309. return FW_BAD_CRC;
  310. offset += fw_len;
  311. }
  312. return FW_OK;
  313. }
  314. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  315. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  316. const u8 *data, const size_t len)
  317. {
  318. unsigned int i;
  319. u32 reg;
  320. /*
  321. * If driver doesn't wake up firmware here,
  322. * rt2800_load_firmware will hang forever when interface is up again.
  323. */
  324. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  325. /*
  326. * Wait for stable hardware.
  327. */
  328. if (rt2800_wait_csr_ready(rt2x00dev))
  329. return -EBUSY;
  330. if (rt2x00_is_pci(rt2x00dev))
  331. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  332. /*
  333. * Disable DMA, will be reenabled later when enabling
  334. * the radio.
  335. */
  336. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  337. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  338. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  339. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  340. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  341. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  342. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  343. /*
  344. * Write firmware to the device.
  345. */
  346. rt2800_drv_write_firmware(rt2x00dev, data, len);
  347. /*
  348. * Wait for device to stabilize.
  349. */
  350. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  351. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  352. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  353. break;
  354. msleep(1);
  355. }
  356. if (i == REGISTER_BUSY_COUNT) {
  357. ERROR(rt2x00dev, "PBF system register not ready.\n");
  358. return -EBUSY;
  359. }
  360. /*
  361. * Initialize firmware.
  362. */
  363. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  364. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  365. msleep(1);
  366. return 0;
  367. }
  368. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  369. void rt2800_write_tx_data(struct queue_entry *entry,
  370. struct txentry_desc *txdesc)
  371. {
  372. __le32 *txwi = rt2800_drv_get_txwi(entry);
  373. u32 word;
  374. /*
  375. * Initialize TX Info descriptor
  376. */
  377. rt2x00_desc_read(txwi, 0, &word);
  378. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  379. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  380. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  381. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  382. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  383. rt2x00_set_field32(&word, TXWI_W0_TS,
  384. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  385. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  386. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  387. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  388. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  389. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  390. rt2x00_set_field32(&word, TXWI_W0_BW,
  391. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  392. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  393. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  394. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  395. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  396. rt2x00_desc_write(txwi, 0, word);
  397. rt2x00_desc_read(txwi, 1, &word);
  398. rt2x00_set_field32(&word, TXWI_W1_ACK,
  399. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  400. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  401. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  402. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  403. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  404. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  405. txdesc->key_idx : 0xff);
  406. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  407. txdesc->length);
  408. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->qid + 1);
  409. rt2x00_desc_write(txwi, 1, word);
  410. /*
  411. * Always write 0 to IV/EIV fields, hardware will insert the IV
  412. * from the IVEIV register when TXD_W3_WIV is set to 0.
  413. * When TXD_W3_WIV is set to 1 it will use the IV data
  414. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  415. * crypto entry in the registers should be used to encrypt the frame.
  416. */
  417. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  418. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  419. }
  420. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  421. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  422. {
  423. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  424. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  425. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  426. u16 eeprom;
  427. u8 offset0;
  428. u8 offset1;
  429. u8 offset2;
  430. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  431. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  432. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  433. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  434. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  435. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  436. } else {
  437. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  438. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  439. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  440. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  441. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  442. }
  443. /*
  444. * Convert the value from the descriptor into the RSSI value
  445. * If the value in the descriptor is 0, it is considered invalid
  446. * and the default (extremely low) rssi value is assumed
  447. */
  448. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  449. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  450. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  451. /*
  452. * mac80211 only accepts a single RSSI value. Calculating the
  453. * average doesn't deliver a fair answer either since -60:-60 would
  454. * be considered equally good as -50:-70 while the second is the one
  455. * which gives less energy...
  456. */
  457. rssi0 = max(rssi0, rssi1);
  458. return max(rssi0, rssi2);
  459. }
  460. void rt2800_process_rxwi(struct queue_entry *entry,
  461. struct rxdone_entry_desc *rxdesc)
  462. {
  463. __le32 *rxwi = (__le32 *) entry->skb->data;
  464. u32 word;
  465. rt2x00_desc_read(rxwi, 0, &word);
  466. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  467. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  468. rt2x00_desc_read(rxwi, 1, &word);
  469. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  470. rxdesc->flags |= RX_FLAG_SHORT_GI;
  471. if (rt2x00_get_field32(word, RXWI_W1_BW))
  472. rxdesc->flags |= RX_FLAG_40MHZ;
  473. /*
  474. * Detect RX rate, always use MCS as signal type.
  475. */
  476. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  477. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  478. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  479. /*
  480. * Mask of 0x8 bit to remove the short preamble flag.
  481. */
  482. if (rxdesc->rate_mode == RATE_MODE_CCK)
  483. rxdesc->signal &= ~0x8;
  484. rt2x00_desc_read(rxwi, 2, &word);
  485. /*
  486. * Convert descriptor AGC value to RSSI value.
  487. */
  488. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  489. /*
  490. * Remove RXWI descriptor from start of buffer.
  491. */
  492. skb_pull(entry->skb, RXWI_DESC_SIZE);
  493. }
  494. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  495. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  496. {
  497. __le32 *txwi;
  498. u32 word;
  499. int wcid, ack, pid;
  500. int tx_wcid, tx_ack, tx_pid;
  501. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  502. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  503. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  504. /*
  505. * This frames has returned with an IO error,
  506. * so the status report is not intended for this
  507. * frame.
  508. */
  509. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
  510. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  511. return false;
  512. }
  513. /*
  514. * Validate if this TX status report is intended for
  515. * this entry by comparing the WCID/ACK/PID fields.
  516. */
  517. txwi = rt2800_drv_get_txwi(entry);
  518. rt2x00_desc_read(txwi, 1, &word);
  519. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  520. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  521. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  522. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
  523. WARNING(entry->queue->rt2x00dev,
  524. "TX status report missed for queue %d entry %d\n",
  525. entry->queue->qid, entry->entry_idx);
  526. rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
  527. return false;
  528. }
  529. return true;
  530. }
  531. void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
  532. {
  533. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  534. struct txdone_entry_desc txdesc;
  535. u32 word;
  536. u16 mcs, real_mcs;
  537. __le32 *txwi;
  538. /*
  539. * Obtain the status about this packet.
  540. */
  541. txdesc.flags = 0;
  542. txwi = rt2800_drv_get_txwi(entry);
  543. rt2x00_desc_read(txwi, 0, &word);
  544. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  545. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  546. /*
  547. * Ralink has a retry mechanism using a global fallback
  548. * table. We setup this fallback table to try the immediate
  549. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  550. * always contains the MCS used for the last transmission, be
  551. * it successful or not.
  552. */
  553. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  554. /*
  555. * Transmission succeeded. The number of retries is
  556. * mcs - real_mcs
  557. */
  558. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  559. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  560. } else {
  561. /*
  562. * Transmission failed. The number of retries is
  563. * always 7 in this case (for a total number of 8
  564. * frames sent).
  565. */
  566. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  567. txdesc.retry = rt2x00dev->long_retry;
  568. }
  569. /*
  570. * the frame was retried at least once
  571. * -> hw used fallback rates
  572. */
  573. if (txdesc.retry)
  574. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  575. rt2x00lib_txdone(entry, &txdesc);
  576. }
  577. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  578. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  579. {
  580. struct data_queue *queue;
  581. struct queue_entry *entry;
  582. u32 reg;
  583. u8 pid;
  584. int i;
  585. /*
  586. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  587. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  588. * flag is not set anymore.
  589. *
  590. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  591. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  592. * tx ring size for now.
  593. */
  594. for (i = 0; i < TX_ENTRIES; i++) {
  595. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  596. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  597. break;
  598. /*
  599. * Skip this entry when it contains an invalid
  600. * queue identication number.
  601. */
  602. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
  603. if (pid >= QID_RX)
  604. continue;
  605. queue = rt2x00queue_get_queue(rt2x00dev, pid);
  606. if (unlikely(!queue))
  607. continue;
  608. /*
  609. * Inside each queue, we process each entry in a chronological
  610. * order. We first check that the queue is not empty.
  611. */
  612. entry = NULL;
  613. while (!rt2x00queue_empty(queue)) {
  614. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  615. if (rt2800_txdone_entry_check(entry, reg))
  616. break;
  617. }
  618. if (!entry || rt2x00queue_empty(queue))
  619. break;
  620. rt2800_txdone_entry(entry, reg);
  621. }
  622. }
  623. EXPORT_SYMBOL_GPL(rt2800_txdone);
  624. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  625. {
  626. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  627. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  628. unsigned int beacon_base;
  629. u32 reg;
  630. /*
  631. * Disable beaconing while we are reloading the beacon data,
  632. * otherwise we might be sending out invalid data.
  633. */
  634. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  635. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  636. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  637. /*
  638. * Add space for the TXWI in front of the skb.
  639. */
  640. skb_push(entry->skb, TXWI_DESC_SIZE);
  641. memset(entry->skb, 0, TXWI_DESC_SIZE);
  642. /*
  643. * Register descriptor details in skb frame descriptor.
  644. */
  645. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  646. skbdesc->desc = entry->skb->data;
  647. skbdesc->desc_len = TXWI_DESC_SIZE;
  648. /*
  649. * Add the TXWI for the beacon to the skb.
  650. */
  651. rt2800_write_tx_data(entry, txdesc);
  652. /*
  653. * Dump beacon to userspace through debugfs.
  654. */
  655. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  656. /*
  657. * Write entire beacon with TXWI to register.
  658. */
  659. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  660. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  661. entry->skb->data, entry->skb->len);
  662. /*
  663. * Enable beaconing again.
  664. */
  665. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  666. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  667. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  668. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  669. /*
  670. * Clean up beacon skb.
  671. */
  672. dev_kfree_skb_any(entry->skb);
  673. entry->skb = NULL;
  674. }
  675. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  676. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  677. unsigned int beacon_base)
  678. {
  679. int i;
  680. /*
  681. * For the Beacon base registers we only need to clear
  682. * the whole TXWI which (when set to 0) will invalidate
  683. * the entire beacon.
  684. */
  685. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  686. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  687. }
  688. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  689. const struct rt2x00debug rt2800_rt2x00debug = {
  690. .owner = THIS_MODULE,
  691. .csr = {
  692. .read = rt2800_register_read,
  693. .write = rt2800_register_write,
  694. .flags = RT2X00DEBUGFS_OFFSET,
  695. .word_base = CSR_REG_BASE,
  696. .word_size = sizeof(u32),
  697. .word_count = CSR_REG_SIZE / sizeof(u32),
  698. },
  699. .eeprom = {
  700. .read = rt2x00_eeprom_read,
  701. .write = rt2x00_eeprom_write,
  702. .word_base = EEPROM_BASE,
  703. .word_size = sizeof(u16),
  704. .word_count = EEPROM_SIZE / sizeof(u16),
  705. },
  706. .bbp = {
  707. .read = rt2800_bbp_read,
  708. .write = rt2800_bbp_write,
  709. .word_base = BBP_BASE,
  710. .word_size = sizeof(u8),
  711. .word_count = BBP_SIZE / sizeof(u8),
  712. },
  713. .rf = {
  714. .read = rt2x00_rf_read,
  715. .write = rt2800_rf_write,
  716. .word_base = RF_BASE,
  717. .word_size = sizeof(u32),
  718. .word_count = RF_SIZE / sizeof(u32),
  719. },
  720. };
  721. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  722. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  723. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  724. {
  725. u32 reg;
  726. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  727. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  728. }
  729. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  730. #ifdef CONFIG_RT2X00_LIB_LEDS
  731. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  732. enum led_brightness brightness)
  733. {
  734. struct rt2x00_led *led =
  735. container_of(led_cdev, struct rt2x00_led, led_dev);
  736. unsigned int enabled = brightness != LED_OFF;
  737. unsigned int bg_mode =
  738. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  739. unsigned int polarity =
  740. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  741. EEPROM_FREQ_LED_POLARITY);
  742. unsigned int ledmode =
  743. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  744. EEPROM_FREQ_LED_MODE);
  745. if (led->type == LED_TYPE_RADIO) {
  746. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  747. enabled ? 0x20 : 0);
  748. } else if (led->type == LED_TYPE_ASSOC) {
  749. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  750. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  751. } else if (led->type == LED_TYPE_QUALITY) {
  752. /*
  753. * The brightness is divided into 6 levels (0 - 5),
  754. * The specs tell us the following levels:
  755. * 0, 1 ,3, 7, 15, 31
  756. * to determine the level in a simple way we can simply
  757. * work with bitshifting:
  758. * (1 << level) - 1
  759. */
  760. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  761. (1 << brightness / (LED_FULL / 6)) - 1,
  762. polarity);
  763. }
  764. }
  765. static int rt2800_blink_set(struct led_classdev *led_cdev,
  766. unsigned long *delay_on, unsigned long *delay_off)
  767. {
  768. struct rt2x00_led *led =
  769. container_of(led_cdev, struct rt2x00_led, led_dev);
  770. u32 reg;
  771. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  772. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  773. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  774. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  775. return 0;
  776. }
  777. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  778. struct rt2x00_led *led, enum led_type type)
  779. {
  780. led->rt2x00dev = rt2x00dev;
  781. led->type = type;
  782. led->led_dev.brightness_set = rt2800_brightness_set;
  783. led->led_dev.blink_set = rt2800_blink_set;
  784. led->flags = LED_INITIALIZED;
  785. }
  786. #endif /* CONFIG_RT2X00_LIB_LEDS */
  787. /*
  788. * Configuration handlers.
  789. */
  790. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  791. struct rt2x00lib_crypto *crypto,
  792. struct ieee80211_key_conf *key)
  793. {
  794. struct mac_wcid_entry wcid_entry;
  795. struct mac_iveiv_entry iveiv_entry;
  796. u32 offset;
  797. u32 reg;
  798. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  799. if (crypto->cmd == SET_KEY) {
  800. rt2800_register_read(rt2x00dev, offset, &reg);
  801. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  802. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  803. /*
  804. * Both the cipher as the BSS Idx numbers are split in a main
  805. * value of 3 bits, and a extended field for adding one additional
  806. * bit to the value.
  807. */
  808. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  809. (crypto->cipher & 0x7));
  810. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  811. (crypto->cipher & 0x8) >> 3);
  812. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  813. (crypto->bssidx & 0x7));
  814. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  815. (crypto->bssidx & 0x8) >> 3);
  816. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  817. rt2800_register_write(rt2x00dev, offset, reg);
  818. } else {
  819. rt2800_register_write(rt2x00dev, offset, 0);
  820. }
  821. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  822. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  823. if ((crypto->cipher == CIPHER_TKIP) ||
  824. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  825. (crypto->cipher == CIPHER_AES))
  826. iveiv_entry.iv[3] |= 0x20;
  827. iveiv_entry.iv[3] |= key->keyidx << 6;
  828. rt2800_register_multiwrite(rt2x00dev, offset,
  829. &iveiv_entry, sizeof(iveiv_entry));
  830. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  831. memset(&wcid_entry, 0, sizeof(wcid_entry));
  832. if (crypto->cmd == SET_KEY)
  833. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  834. rt2800_register_multiwrite(rt2x00dev, offset,
  835. &wcid_entry, sizeof(wcid_entry));
  836. }
  837. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  838. struct rt2x00lib_crypto *crypto,
  839. struct ieee80211_key_conf *key)
  840. {
  841. struct hw_key_entry key_entry;
  842. struct rt2x00_field32 field;
  843. u32 offset;
  844. u32 reg;
  845. if (crypto->cmd == SET_KEY) {
  846. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  847. memcpy(key_entry.key, crypto->key,
  848. sizeof(key_entry.key));
  849. memcpy(key_entry.tx_mic, crypto->tx_mic,
  850. sizeof(key_entry.tx_mic));
  851. memcpy(key_entry.rx_mic, crypto->rx_mic,
  852. sizeof(key_entry.rx_mic));
  853. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  854. rt2800_register_multiwrite(rt2x00dev, offset,
  855. &key_entry, sizeof(key_entry));
  856. }
  857. /*
  858. * The cipher types are stored over multiple registers
  859. * starting with SHARED_KEY_MODE_BASE each word will have
  860. * 32 bits and contains the cipher types for 2 bssidx each.
  861. * Using the correct defines correctly will cause overhead,
  862. * so just calculate the correct offset.
  863. */
  864. field.bit_offset = 4 * (key->hw_key_idx % 8);
  865. field.bit_mask = 0x7 << field.bit_offset;
  866. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  867. rt2800_register_read(rt2x00dev, offset, &reg);
  868. rt2x00_set_field32(&reg, field,
  869. (crypto->cmd == SET_KEY) * crypto->cipher);
  870. rt2800_register_write(rt2x00dev, offset, reg);
  871. /*
  872. * Update WCID information
  873. */
  874. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  875. return 0;
  876. }
  877. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  878. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  879. struct rt2x00lib_crypto *crypto,
  880. struct ieee80211_key_conf *key)
  881. {
  882. struct hw_key_entry key_entry;
  883. u32 offset;
  884. if (crypto->cmd == SET_KEY) {
  885. /*
  886. * 1 pairwise key is possible per AID, this means that the AID
  887. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  888. * last possible shared key entry.
  889. *
  890. * Since parts of the pairwise key table might be shared with
  891. * the beacon frame buffers 6 & 7 we should only write into the
  892. * first 222 entries.
  893. */
  894. if (crypto->aid > (222 - 32))
  895. return -ENOSPC;
  896. key->hw_key_idx = 32 + crypto->aid;
  897. memcpy(key_entry.key, crypto->key,
  898. sizeof(key_entry.key));
  899. memcpy(key_entry.tx_mic, crypto->tx_mic,
  900. sizeof(key_entry.tx_mic));
  901. memcpy(key_entry.rx_mic, crypto->rx_mic,
  902. sizeof(key_entry.rx_mic));
  903. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  904. rt2800_register_multiwrite(rt2x00dev, offset,
  905. &key_entry, sizeof(key_entry));
  906. }
  907. /*
  908. * Update WCID information
  909. */
  910. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  911. return 0;
  912. }
  913. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  914. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  915. const unsigned int filter_flags)
  916. {
  917. u32 reg;
  918. /*
  919. * Start configuration steps.
  920. * Note that the version error will always be dropped
  921. * and broadcast frames will always be accepted since
  922. * there is no filter for it at this time.
  923. */
  924. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  925. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  926. !(filter_flags & FIF_FCSFAIL));
  927. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  928. !(filter_flags & FIF_PLCPFAIL));
  929. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  930. !(filter_flags & FIF_PROMISC_IN_BSS));
  931. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  932. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  933. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  934. !(filter_flags & FIF_ALLMULTI));
  935. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  936. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  937. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  938. !(filter_flags & FIF_CONTROL));
  939. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  940. !(filter_flags & FIF_CONTROL));
  941. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  942. !(filter_flags & FIF_CONTROL));
  943. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  944. !(filter_flags & FIF_CONTROL));
  945. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  946. !(filter_flags & FIF_CONTROL));
  947. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  948. !(filter_flags & FIF_PSPOLL));
  949. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  950. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  951. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  952. !(filter_flags & FIF_CONTROL));
  953. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  954. }
  955. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  956. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  957. struct rt2x00intf_conf *conf, const unsigned int flags)
  958. {
  959. u32 reg;
  960. if (flags & CONFIG_UPDATE_TYPE) {
  961. /*
  962. * Clear current synchronisation setup.
  963. */
  964. rt2800_clear_beacon(rt2x00dev,
  965. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  966. /*
  967. * Enable synchronisation.
  968. */
  969. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  970. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  971. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  972. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  973. (conf->sync == TSF_SYNC_ADHOC ||
  974. conf->sync == TSF_SYNC_AP_NONE));
  975. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  976. /*
  977. * Enable pre tbtt interrupt for beaconing modes
  978. */
  979. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  980. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  981. (conf->sync == TSF_SYNC_AP_NONE));
  982. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  983. }
  984. if (flags & CONFIG_UPDATE_MAC) {
  985. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  986. reg = le32_to_cpu(conf->mac[1]);
  987. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  988. conf->mac[1] = cpu_to_le32(reg);
  989. }
  990. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  991. conf->mac, sizeof(conf->mac));
  992. }
  993. if (flags & CONFIG_UPDATE_BSSID) {
  994. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  995. reg = le32_to_cpu(conf->bssid[1]);
  996. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  997. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  998. conf->bssid[1] = cpu_to_le32(reg);
  999. }
  1000. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1001. conf->bssid, sizeof(conf->bssid));
  1002. }
  1003. }
  1004. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1005. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1006. u32 changed)
  1007. {
  1008. u32 reg;
  1009. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1010. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1011. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1012. !!erp->short_preamble);
  1013. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1014. !!erp->short_preamble);
  1015. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1016. }
  1017. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1018. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1019. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1020. erp->cts_protection ? 2 : 0);
  1021. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1022. }
  1023. if (changed & BSS_CHANGED_BASIC_RATES) {
  1024. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1025. erp->basic_rates);
  1026. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1027. }
  1028. if (changed & BSS_CHANGED_ERP_SLOT) {
  1029. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1030. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1031. erp->slot_time);
  1032. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1033. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1034. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1035. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1036. }
  1037. if (changed & BSS_CHANGED_BEACON_INT) {
  1038. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1039. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1040. erp->beacon_int * 16);
  1041. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1042. }
  1043. }
  1044. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1045. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1046. {
  1047. u8 r1;
  1048. u8 r3;
  1049. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1050. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1051. /*
  1052. * Configure the TX antenna.
  1053. */
  1054. switch ((int)ant->tx) {
  1055. case 1:
  1056. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1057. break;
  1058. case 2:
  1059. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1060. break;
  1061. case 3:
  1062. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1063. break;
  1064. }
  1065. /*
  1066. * Configure the RX antenna.
  1067. */
  1068. switch ((int)ant->rx) {
  1069. case 1:
  1070. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1071. break;
  1072. case 2:
  1073. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1074. break;
  1075. case 3:
  1076. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1077. break;
  1078. }
  1079. rt2800_bbp_write(rt2x00dev, 3, r3);
  1080. rt2800_bbp_write(rt2x00dev, 1, r1);
  1081. }
  1082. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1083. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1084. struct rt2x00lib_conf *libconf)
  1085. {
  1086. u16 eeprom;
  1087. short lna_gain;
  1088. if (libconf->rf.channel <= 14) {
  1089. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1090. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1091. } else if (libconf->rf.channel <= 64) {
  1092. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1093. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1094. } else if (libconf->rf.channel <= 128) {
  1095. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1096. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1097. } else {
  1098. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1099. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1100. }
  1101. rt2x00dev->lna_gain = lna_gain;
  1102. }
  1103. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1104. struct ieee80211_conf *conf,
  1105. struct rf_channel *rf,
  1106. struct channel_info *info)
  1107. {
  1108. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1109. if (rt2x00dev->default_ant.tx == 1)
  1110. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1111. if (rt2x00dev->default_ant.rx == 1) {
  1112. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1113. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1114. } else if (rt2x00dev->default_ant.rx == 2)
  1115. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1116. if (rf->channel > 14) {
  1117. /*
  1118. * When TX power is below 0, we should increase it by 7 to
  1119. * make it a positive value (Minumum value is -7).
  1120. * However this means that values between 0 and 7 have
  1121. * double meaning, and we should set a 7DBm boost flag.
  1122. */
  1123. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1124. (info->default_power1 >= 0));
  1125. if (info->default_power1 < 0)
  1126. info->default_power1 += 7;
  1127. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1128. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1129. (info->default_power2 >= 0));
  1130. if (info->default_power2 < 0)
  1131. info->default_power2 += 7;
  1132. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1133. } else {
  1134. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1135. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1136. }
  1137. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1138. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1139. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1140. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1141. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1142. udelay(200);
  1143. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1144. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1145. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1146. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1147. udelay(200);
  1148. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1149. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1150. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1151. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1152. }
  1153. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1154. struct ieee80211_conf *conf,
  1155. struct rf_channel *rf,
  1156. struct channel_info *info)
  1157. {
  1158. u8 rfcsr;
  1159. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1160. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1161. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1162. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1163. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1164. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1165. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1166. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1167. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1168. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1169. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1170. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1171. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1172. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1173. rt2800_rfcsr_write(rt2x00dev, 24,
  1174. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1175. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1176. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1177. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1178. }
  1179. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1180. struct ieee80211_conf *conf,
  1181. struct rf_channel *rf,
  1182. struct channel_info *info)
  1183. {
  1184. u32 reg;
  1185. unsigned int tx_pin;
  1186. u8 bbp;
  1187. if (rf->channel <= 14) {
  1188. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1189. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1190. } else {
  1191. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1192. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1193. }
  1194. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1195. rt2x00_rf(rt2x00dev, RF3020) ||
  1196. rt2x00_rf(rt2x00dev, RF3021) ||
  1197. rt2x00_rf(rt2x00dev, RF3022) ||
  1198. rt2x00_rf(rt2x00dev, RF3052))
  1199. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1200. else
  1201. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1202. /*
  1203. * Change BBP settings
  1204. */
  1205. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1206. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1207. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1208. rt2800_bbp_write(rt2x00dev, 86, 0);
  1209. if (rf->channel <= 14) {
  1210. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1211. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1212. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1213. } else {
  1214. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1215. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1216. }
  1217. } else {
  1218. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1219. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1220. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1221. else
  1222. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1223. }
  1224. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1225. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1226. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1227. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1228. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1229. tx_pin = 0;
  1230. /* Turn on unused PA or LNA when not using 1T or 1R */
  1231. if (rt2x00dev->default_ant.tx != 1) {
  1232. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1233. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1234. }
  1235. /* Turn on unused PA or LNA when not using 1T or 1R */
  1236. if (rt2x00dev->default_ant.rx != 1) {
  1237. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1238. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1239. }
  1240. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1241. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1242. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1243. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1244. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1245. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1246. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1247. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1248. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1249. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1250. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1251. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1252. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1253. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1254. if (conf_is_ht40(conf)) {
  1255. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1256. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1257. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1258. } else {
  1259. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1260. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1261. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1262. }
  1263. }
  1264. msleep(1);
  1265. }
  1266. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1267. const int max_txpower)
  1268. {
  1269. u8 txpower;
  1270. u8 max_value = (u8)max_txpower;
  1271. u16 eeprom;
  1272. int i;
  1273. u32 reg;
  1274. u8 r1;
  1275. u32 offset;
  1276. /*
  1277. * set to normal tx power mode: +/- 0dBm
  1278. */
  1279. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1280. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1281. rt2800_bbp_write(rt2x00dev, 1, r1);
  1282. /*
  1283. * The eeprom contains the tx power values for each rate. These
  1284. * values map to 100% tx power. Each 16bit word contains four tx
  1285. * power values and the order is the same as used in the TX_PWR_CFG
  1286. * registers.
  1287. */
  1288. offset = TX_PWR_CFG_0;
  1289. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1290. /* just to be safe */
  1291. if (offset > TX_PWR_CFG_4)
  1292. break;
  1293. rt2800_register_read(rt2x00dev, offset, &reg);
  1294. /* read the next four txpower values */
  1295. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1296. &eeprom);
  1297. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1298. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1299. * TX_PWR_CFG_4: unknown */
  1300. txpower = rt2x00_get_field16(eeprom,
  1301. EEPROM_TXPOWER_BYRATE_RATE0);
  1302. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1303. min(txpower, max_value));
  1304. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1305. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1306. * TX_PWR_CFG_4: unknown */
  1307. txpower = rt2x00_get_field16(eeprom,
  1308. EEPROM_TXPOWER_BYRATE_RATE1);
  1309. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1310. min(txpower, max_value));
  1311. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1312. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1313. * TX_PWR_CFG_4: unknown */
  1314. txpower = rt2x00_get_field16(eeprom,
  1315. EEPROM_TXPOWER_BYRATE_RATE2);
  1316. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1317. min(txpower, max_value));
  1318. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1319. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1320. * TX_PWR_CFG_4: unknown */
  1321. txpower = rt2x00_get_field16(eeprom,
  1322. EEPROM_TXPOWER_BYRATE_RATE3);
  1323. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1324. min(txpower, max_value));
  1325. /* read the next four txpower values */
  1326. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1327. &eeprom);
  1328. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1329. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1330. * TX_PWR_CFG_4: unknown */
  1331. txpower = rt2x00_get_field16(eeprom,
  1332. EEPROM_TXPOWER_BYRATE_RATE0);
  1333. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1334. min(txpower, max_value));
  1335. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1336. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1337. * TX_PWR_CFG_4: unknown */
  1338. txpower = rt2x00_get_field16(eeprom,
  1339. EEPROM_TXPOWER_BYRATE_RATE1);
  1340. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1341. min(txpower, max_value));
  1342. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1343. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1344. * TX_PWR_CFG_4: unknown */
  1345. txpower = rt2x00_get_field16(eeprom,
  1346. EEPROM_TXPOWER_BYRATE_RATE2);
  1347. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1348. min(txpower, max_value));
  1349. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1350. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1351. * TX_PWR_CFG_4: unknown */
  1352. txpower = rt2x00_get_field16(eeprom,
  1353. EEPROM_TXPOWER_BYRATE_RATE3);
  1354. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1355. min(txpower, max_value));
  1356. rt2800_register_write(rt2x00dev, offset, reg);
  1357. /* next TX_PWR_CFG register */
  1358. offset += 4;
  1359. }
  1360. }
  1361. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1362. struct rt2x00lib_conf *libconf)
  1363. {
  1364. u32 reg;
  1365. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1366. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1367. libconf->conf->short_frame_max_tx_count);
  1368. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1369. libconf->conf->long_frame_max_tx_count);
  1370. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1371. }
  1372. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1373. struct rt2x00lib_conf *libconf)
  1374. {
  1375. enum dev_state state =
  1376. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1377. STATE_SLEEP : STATE_AWAKE;
  1378. u32 reg;
  1379. if (state == STATE_SLEEP) {
  1380. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1381. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1382. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1383. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1384. libconf->conf->listen_interval - 1);
  1385. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1386. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1387. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1388. } else {
  1389. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1390. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1391. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1392. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1393. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1394. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1395. }
  1396. }
  1397. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1398. struct rt2x00lib_conf *libconf,
  1399. const unsigned int flags)
  1400. {
  1401. /* Always recalculate LNA gain before changing configuration */
  1402. rt2800_config_lna_gain(rt2x00dev, libconf);
  1403. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1404. rt2800_config_channel(rt2x00dev, libconf->conf,
  1405. &libconf->rf, &libconf->channel);
  1406. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1407. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1408. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1409. rt2800_config_retry_limit(rt2x00dev, libconf);
  1410. if (flags & IEEE80211_CONF_CHANGE_PS)
  1411. rt2800_config_ps(rt2x00dev, libconf);
  1412. }
  1413. EXPORT_SYMBOL_GPL(rt2800_config);
  1414. /*
  1415. * Link tuning
  1416. */
  1417. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1418. {
  1419. u32 reg;
  1420. /*
  1421. * Update FCS error count from register.
  1422. */
  1423. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1424. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1425. }
  1426. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1427. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1428. {
  1429. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1430. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1431. rt2x00_rt(rt2x00dev, RT3071) ||
  1432. rt2x00_rt(rt2x00dev, RT3090) ||
  1433. rt2x00_rt(rt2x00dev, RT3390))
  1434. return 0x1c + (2 * rt2x00dev->lna_gain);
  1435. else
  1436. return 0x2e + rt2x00dev->lna_gain;
  1437. }
  1438. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1439. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1440. else
  1441. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1442. }
  1443. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1444. struct link_qual *qual, u8 vgc_level)
  1445. {
  1446. if (qual->vgc_level != vgc_level) {
  1447. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1448. qual->vgc_level = vgc_level;
  1449. qual->vgc_level_reg = vgc_level;
  1450. }
  1451. }
  1452. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1453. {
  1454. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1455. }
  1456. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1457. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1458. const u32 count)
  1459. {
  1460. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1461. return;
  1462. /*
  1463. * When RSSI is better then -80 increase VGC level with 0x10
  1464. */
  1465. rt2800_set_vgc(rt2x00dev, qual,
  1466. rt2800_get_default_vgc(rt2x00dev) +
  1467. ((qual->rssi > -80) * 0x10));
  1468. }
  1469. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1470. /*
  1471. * Initialization functions.
  1472. */
  1473. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1474. {
  1475. u32 reg;
  1476. u16 eeprom;
  1477. unsigned int i;
  1478. int ret;
  1479. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1480. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1481. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1482. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1483. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1484. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1485. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1486. ret = rt2800_drv_init_registers(rt2x00dev);
  1487. if (ret)
  1488. return ret;
  1489. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1490. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1491. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1492. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1493. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1494. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1495. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1496. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1497. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1498. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1499. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1500. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1501. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1502. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1503. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1504. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1505. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1506. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1507. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1508. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1509. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1510. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1511. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1512. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1513. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1514. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1515. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1516. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1517. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1518. rt2x00_rt(rt2x00dev, RT3090) ||
  1519. rt2x00_rt(rt2x00dev, RT3390)) {
  1520. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1521. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1522. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1523. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1524. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1525. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1526. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1527. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1528. 0x0000002c);
  1529. else
  1530. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1531. 0x0000000f);
  1532. } else {
  1533. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1534. }
  1535. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1536. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1537. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1538. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1539. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1540. } else {
  1541. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1542. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1543. }
  1544. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1545. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1546. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1547. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1548. } else {
  1549. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1550. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1551. }
  1552. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1553. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1554. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1555. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1556. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1557. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1558. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1559. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1560. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1561. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1562. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1563. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1564. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1565. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1566. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1567. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1568. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1569. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1570. rt2x00_rt(rt2x00dev, RT2883) ||
  1571. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1572. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1573. else
  1574. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1575. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1576. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1577. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1578. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1579. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1580. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1581. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1582. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1583. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1584. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1585. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1586. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1587. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1588. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1589. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1590. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1591. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1592. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1593. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1594. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1595. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1596. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1597. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1598. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1599. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1600. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1601. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1602. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1603. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1604. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1605. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1606. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1607. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1608. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1609. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1610. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1611. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1612. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1613. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1614. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1615. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1616. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1617. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1618. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1619. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1620. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1621. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1622. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1623. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1624. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1625. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1626. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1627. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1628. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1629. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1630. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1631. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1632. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1633. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1634. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1635. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1636. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1637. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1638. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1639. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1640. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1641. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1642. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1643. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1644. !rt2x00_is_usb(rt2x00dev));
  1645. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1646. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1647. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1648. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1649. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1650. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1651. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1652. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1653. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1654. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1655. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1656. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1657. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1658. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1659. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1660. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1661. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1662. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1663. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1664. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1665. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1666. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1667. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1668. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1669. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1670. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1671. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1672. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1673. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1674. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1675. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1676. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1677. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1678. if (rt2x00_is_usb(rt2x00dev)) {
  1679. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1680. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1681. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1682. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1683. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1684. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1685. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1686. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1687. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1688. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1689. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1690. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1691. }
  1692. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1693. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1694. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1695. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1696. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1697. IEEE80211_MAX_RTS_THRESHOLD);
  1698. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1699. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1700. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1701. /*
  1702. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1703. * time should be set to 16. However, the original Ralink driver uses
  1704. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1705. * connection problems with 11g + CTS protection. Hence, use the same
  1706. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1707. */
  1708. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1709. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1710. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1711. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1712. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1713. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1714. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1715. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1716. /*
  1717. * ASIC will keep garbage value after boot, clear encryption keys.
  1718. */
  1719. for (i = 0; i < 4; i++)
  1720. rt2800_register_write(rt2x00dev,
  1721. SHARED_KEY_MODE_ENTRY(i), 0);
  1722. for (i = 0; i < 256; i++) {
  1723. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1724. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1725. wcid, sizeof(wcid));
  1726. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1727. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1728. }
  1729. /*
  1730. * Clear all beacons
  1731. */
  1732. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1733. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1734. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1735. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1736. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1737. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1738. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1739. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1740. if (rt2x00_is_usb(rt2x00dev)) {
  1741. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1742. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1743. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1744. }
  1745. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1746. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1747. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1748. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1749. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1750. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1751. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1752. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1753. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1754. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1755. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1756. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1757. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1758. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1759. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1760. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1761. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1762. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1763. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1764. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1765. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1766. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1767. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1768. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1769. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1770. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1771. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1772. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1773. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1774. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1775. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1776. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1777. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1778. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1779. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1780. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1781. /*
  1782. * Do not force the BA window size, we use the TXWI to set it
  1783. */
  1784. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  1785. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  1786. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  1787. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  1788. /*
  1789. * We must clear the error counters.
  1790. * These registers are cleared on read,
  1791. * so we may pass a useless variable to store the value.
  1792. */
  1793. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1794. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1795. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1796. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1797. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1798. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1799. /*
  1800. * Setup leadtime for pre tbtt interrupt to 6ms
  1801. */
  1802. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1803. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1804. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1805. return 0;
  1806. }
  1807. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1808. {
  1809. unsigned int i;
  1810. u32 reg;
  1811. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1812. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1813. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1814. return 0;
  1815. udelay(REGISTER_BUSY_DELAY);
  1816. }
  1817. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1818. return -EACCES;
  1819. }
  1820. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1821. {
  1822. unsigned int i;
  1823. u8 value;
  1824. /*
  1825. * BBP was enabled after firmware was loaded,
  1826. * but we need to reactivate it now.
  1827. */
  1828. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1829. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1830. msleep(1);
  1831. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1832. rt2800_bbp_read(rt2x00dev, 0, &value);
  1833. if ((value != 0xff) && (value != 0x00))
  1834. return 0;
  1835. udelay(REGISTER_BUSY_DELAY);
  1836. }
  1837. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1838. return -EACCES;
  1839. }
  1840. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1841. {
  1842. unsigned int i;
  1843. u16 eeprom;
  1844. u8 reg_id;
  1845. u8 value;
  1846. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1847. rt2800_wait_bbp_ready(rt2x00dev)))
  1848. return -EACCES;
  1849. if (rt2800_is_305x_soc(rt2x00dev))
  1850. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1851. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1852. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1853. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1854. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1855. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1856. } else {
  1857. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1858. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1859. }
  1860. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1861. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1862. rt2x00_rt(rt2x00dev, RT3071) ||
  1863. rt2x00_rt(rt2x00dev, RT3090) ||
  1864. rt2x00_rt(rt2x00dev, RT3390)) {
  1865. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1866. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1867. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1868. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1869. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1870. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1871. } else {
  1872. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1873. }
  1874. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1875. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1876. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1877. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1878. else
  1879. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1880. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1881. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1882. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1883. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1884. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1885. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1886. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1887. rt2800_is_305x_soc(rt2x00dev))
  1888. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1889. else
  1890. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1891. if (rt2800_is_305x_soc(rt2x00dev))
  1892. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1893. else
  1894. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1895. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1896. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1897. rt2x00_rt(rt2x00dev, RT3090) ||
  1898. rt2x00_rt(rt2x00dev, RT3390)) {
  1899. rt2800_bbp_read(rt2x00dev, 138, &value);
  1900. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1901. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1902. value |= 0x20;
  1903. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1904. value &= ~0x02;
  1905. rt2800_bbp_write(rt2x00dev, 138, value);
  1906. }
  1907. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1908. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1909. if (eeprom != 0xffff && eeprom != 0x0000) {
  1910. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1911. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1912. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1913. }
  1914. }
  1915. return 0;
  1916. }
  1917. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1918. bool bw40, u8 rfcsr24, u8 filter_target)
  1919. {
  1920. unsigned int i;
  1921. u8 bbp;
  1922. u8 rfcsr;
  1923. u8 passband;
  1924. u8 stopband;
  1925. u8 overtuned = 0;
  1926. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1927. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1928. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1929. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1930. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1931. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1932. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1933. /*
  1934. * Set power & frequency of passband test tone
  1935. */
  1936. rt2800_bbp_write(rt2x00dev, 24, 0);
  1937. for (i = 0; i < 100; i++) {
  1938. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1939. msleep(1);
  1940. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1941. if (passband)
  1942. break;
  1943. }
  1944. /*
  1945. * Set power & frequency of stopband test tone
  1946. */
  1947. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1948. for (i = 0; i < 100; i++) {
  1949. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1950. msleep(1);
  1951. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1952. if ((passband - stopband) <= filter_target) {
  1953. rfcsr24++;
  1954. overtuned += ((passband - stopband) == filter_target);
  1955. } else
  1956. break;
  1957. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1958. }
  1959. rfcsr24 -= !!overtuned;
  1960. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1961. return rfcsr24;
  1962. }
  1963. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1964. {
  1965. u8 rfcsr;
  1966. u8 bbp;
  1967. u32 reg;
  1968. u16 eeprom;
  1969. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1970. !rt2x00_rt(rt2x00dev, RT3071) &&
  1971. !rt2x00_rt(rt2x00dev, RT3090) &&
  1972. !rt2x00_rt(rt2x00dev, RT3390) &&
  1973. !rt2800_is_305x_soc(rt2x00dev))
  1974. return 0;
  1975. /*
  1976. * Init RF calibration.
  1977. */
  1978. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1979. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1980. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1981. msleep(1);
  1982. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1983. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1984. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1985. rt2x00_rt(rt2x00dev, RT3071) ||
  1986. rt2x00_rt(rt2x00dev, RT3090)) {
  1987. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1988. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1989. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1990. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1991. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1992. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1993. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1994. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1995. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1996. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1997. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1998. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1999. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2000. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2001. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2002. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2003. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2004. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2005. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  2006. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2007. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  2008. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  2009. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2010. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  2011. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2012. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  2013. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  2014. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  2015. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  2016. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2017. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  2018. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2019. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  2020. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  2021. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2022. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2023. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  2024. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  2025. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  2026. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  2027. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  2028. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  2029. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2030. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  2031. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2032. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2033. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2034. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2035. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2036. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2037. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2038. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2039. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2040. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2041. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2042. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2043. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2044. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2045. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2046. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2047. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2048. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2049. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2050. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2051. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2052. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2053. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2054. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2055. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2056. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2057. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2058. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2059. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2060. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2061. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2062. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2063. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2064. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2065. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2066. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2067. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2068. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2069. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2070. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2071. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2072. return 0;
  2073. }
  2074. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2075. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2076. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2077. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2078. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2079. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2080. rt2x00_rt(rt2x00dev, RT3090)) {
  2081. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2082. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2083. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2084. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2085. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2086. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2087. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2088. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2089. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2090. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  2091. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2092. else
  2093. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2094. }
  2095. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2096. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2097. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2098. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2099. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2100. }
  2101. /*
  2102. * Set RX Filter calibration for 20MHz and 40MHz
  2103. */
  2104. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2105. rt2x00dev->calibration[0] =
  2106. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2107. rt2x00dev->calibration[1] =
  2108. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2109. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2110. rt2x00_rt(rt2x00dev, RT3090) ||
  2111. rt2x00_rt(rt2x00dev, RT3390)) {
  2112. rt2x00dev->calibration[0] =
  2113. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2114. rt2x00dev->calibration[1] =
  2115. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2116. }
  2117. /*
  2118. * Set back to initial state
  2119. */
  2120. rt2800_bbp_write(rt2x00dev, 24, 0);
  2121. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2122. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2123. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2124. /*
  2125. * set BBP back to BW20
  2126. */
  2127. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2128. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2129. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2130. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2131. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2132. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2133. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2134. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2135. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2136. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2137. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2138. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2139. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2140. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2141. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2142. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2143. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2144. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2145. }
  2146. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2147. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2148. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2149. rt2x00_get_field16(eeprom,
  2150. EEPROM_TXMIXER_GAIN_BG_VAL));
  2151. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2152. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2153. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2154. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2155. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2156. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2157. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2158. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2159. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2160. }
  2161. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2162. rt2x00_rt(rt2x00dev, RT3090) ||
  2163. rt2x00_rt(rt2x00dev, RT3390)) {
  2164. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2165. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2166. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2167. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2168. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2169. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2170. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2171. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2172. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2173. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2174. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2175. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2176. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2177. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2178. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2179. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2180. }
  2181. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2182. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2183. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2184. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2185. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2186. else
  2187. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2188. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2189. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2190. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2191. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2192. }
  2193. return 0;
  2194. }
  2195. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2196. {
  2197. u32 reg;
  2198. u16 word;
  2199. /*
  2200. * Initialize all registers.
  2201. */
  2202. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2203. rt2800_init_registers(rt2x00dev) ||
  2204. rt2800_init_bbp(rt2x00dev) ||
  2205. rt2800_init_rfcsr(rt2x00dev)))
  2206. return -EIO;
  2207. /*
  2208. * Send signal to firmware during boot time.
  2209. */
  2210. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2211. if (rt2x00_is_usb(rt2x00dev) &&
  2212. (rt2x00_rt(rt2x00dev, RT3070) ||
  2213. rt2x00_rt(rt2x00dev, RT3071) ||
  2214. rt2x00_rt(rt2x00dev, RT3572))) {
  2215. udelay(200);
  2216. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2217. udelay(10);
  2218. }
  2219. /*
  2220. * Enable RX.
  2221. */
  2222. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2223. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2224. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2225. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2226. udelay(50);
  2227. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2228. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2229. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2230. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2231. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2232. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2233. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2234. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2235. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2236. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2237. /*
  2238. * Initialize LED control
  2239. */
  2240. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  2241. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  2242. word & 0xff, (word >> 8) & 0xff);
  2243. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  2244. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  2245. word & 0xff, (word >> 8) & 0xff);
  2246. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  2247. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  2248. word & 0xff, (word >> 8) & 0xff);
  2249. return 0;
  2250. }
  2251. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2252. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2253. {
  2254. u32 reg;
  2255. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2256. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2257. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2258. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2259. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2260. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2261. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2262. /* Wait for DMA, ignore error */
  2263. rt2800_wait_wpdma_ready(rt2x00dev);
  2264. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2265. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2266. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2267. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2268. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  2269. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  2270. }
  2271. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2272. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2273. {
  2274. u32 reg;
  2275. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2276. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2277. }
  2278. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2279. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2280. {
  2281. u32 reg;
  2282. mutex_lock(&rt2x00dev->csr_mutex);
  2283. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2284. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2285. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2286. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2287. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2288. /* Wait until the EEPROM has been loaded */
  2289. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2290. /* Apparently the data is read from end to start */
  2291. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2292. (u32 *)&rt2x00dev->eeprom[i]);
  2293. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2294. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2295. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2296. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2297. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2298. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2299. mutex_unlock(&rt2x00dev->csr_mutex);
  2300. }
  2301. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2302. {
  2303. unsigned int i;
  2304. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2305. rt2800_efuse_read(rt2x00dev, i);
  2306. }
  2307. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2308. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2309. {
  2310. u16 word;
  2311. u8 *mac;
  2312. u8 default_lna_gain;
  2313. /*
  2314. * Start validation of the data that has been read.
  2315. */
  2316. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2317. if (!is_valid_ether_addr(mac)) {
  2318. random_ether_addr(mac);
  2319. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2320. }
  2321. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2322. if (word == 0xffff) {
  2323. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2324. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2325. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2326. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2327. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2328. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2329. rt2x00_rt(rt2x00dev, RT2872)) {
  2330. /*
  2331. * There is a max of 2 RX streams for RT28x0 series
  2332. */
  2333. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2334. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2335. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2336. }
  2337. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2338. if (word == 0xffff) {
  2339. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2340. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2341. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2342. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2343. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2344. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2345. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2346. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2347. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2348. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2349. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2350. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2351. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2352. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2353. }
  2354. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2355. if ((word & 0x00ff) == 0x00ff) {
  2356. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2357. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2358. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2359. }
  2360. if ((word & 0xff00) == 0xff00) {
  2361. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2362. LED_MODE_TXRX_ACTIVITY);
  2363. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2364. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2365. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2366. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2367. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2368. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2369. }
  2370. /*
  2371. * During the LNA validation we are going to use
  2372. * lna0 as correct value. Note that EEPROM_LNA
  2373. * is never validated.
  2374. */
  2375. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2376. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2377. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2378. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2379. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2380. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2381. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2382. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2383. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2384. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2385. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2386. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2387. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2388. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2389. default_lna_gain);
  2390. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2391. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2392. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2393. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2394. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2395. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2396. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2397. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2398. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2399. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2400. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2401. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2402. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2403. default_lna_gain);
  2404. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2405. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
  2406. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
  2407. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
  2408. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
  2409. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
  2410. rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
  2411. return 0;
  2412. }
  2413. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2414. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2415. {
  2416. u32 reg;
  2417. u16 value;
  2418. u16 eeprom;
  2419. /*
  2420. * Read EEPROM word for configuration.
  2421. */
  2422. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2423. /*
  2424. * Identify RF chipset.
  2425. */
  2426. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2427. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2428. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2429. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2430. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2431. !rt2x00_rt(rt2x00dev, RT2872) &&
  2432. !rt2x00_rt(rt2x00dev, RT2883) &&
  2433. !rt2x00_rt(rt2x00dev, RT3070) &&
  2434. !rt2x00_rt(rt2x00dev, RT3071) &&
  2435. !rt2x00_rt(rt2x00dev, RT3090) &&
  2436. !rt2x00_rt(rt2x00dev, RT3390) &&
  2437. !rt2x00_rt(rt2x00dev, RT3572)) {
  2438. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2439. return -ENODEV;
  2440. }
  2441. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2442. !rt2x00_rf(rt2x00dev, RF2850) &&
  2443. !rt2x00_rf(rt2x00dev, RF2720) &&
  2444. !rt2x00_rf(rt2x00dev, RF2750) &&
  2445. !rt2x00_rf(rt2x00dev, RF3020) &&
  2446. !rt2x00_rf(rt2x00dev, RF2020) &&
  2447. !rt2x00_rf(rt2x00dev, RF3021) &&
  2448. !rt2x00_rf(rt2x00dev, RF3022) &&
  2449. !rt2x00_rf(rt2x00dev, RF3052)) {
  2450. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2451. return -ENODEV;
  2452. }
  2453. /*
  2454. * Identify default antenna configuration.
  2455. */
  2456. rt2x00dev->default_ant.tx =
  2457. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2458. rt2x00dev->default_ant.rx =
  2459. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2460. /*
  2461. * Read frequency offset and RF programming sequence.
  2462. */
  2463. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2464. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2465. /*
  2466. * Read external LNA informations.
  2467. */
  2468. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2469. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2470. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2471. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2472. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2473. /*
  2474. * Detect if this device has an hardware controlled radio.
  2475. */
  2476. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2477. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2478. /*
  2479. * Store led settings, for correct led behaviour.
  2480. */
  2481. #ifdef CONFIG_RT2X00_LIB_LEDS
  2482. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2483. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2484. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2485. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2486. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2487. return 0;
  2488. }
  2489. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2490. /*
  2491. * RF value list for rt28xx
  2492. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2493. */
  2494. static const struct rf_channel rf_vals[] = {
  2495. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2496. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2497. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2498. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2499. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2500. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2501. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2502. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2503. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2504. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2505. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2506. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2507. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2508. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2509. /* 802.11 UNI / HyperLan 2 */
  2510. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2511. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2512. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2513. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2514. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2515. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2516. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2517. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2518. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2519. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2520. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2521. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2522. /* 802.11 HyperLan 2 */
  2523. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2524. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2525. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2526. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2527. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2528. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2529. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2530. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2531. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2532. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2533. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2534. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2535. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2536. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2537. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2538. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2539. /* 802.11 UNII */
  2540. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2541. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2542. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2543. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2544. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2545. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2546. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2547. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2548. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2549. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2550. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2551. /* 802.11 Japan */
  2552. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2553. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2554. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2555. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2556. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2557. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2558. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2559. };
  2560. /*
  2561. * RF value list for rt3xxx
  2562. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2563. */
  2564. static const struct rf_channel rf_vals_3x[] = {
  2565. {1, 241, 2, 2 },
  2566. {2, 241, 2, 7 },
  2567. {3, 242, 2, 2 },
  2568. {4, 242, 2, 7 },
  2569. {5, 243, 2, 2 },
  2570. {6, 243, 2, 7 },
  2571. {7, 244, 2, 2 },
  2572. {8, 244, 2, 7 },
  2573. {9, 245, 2, 2 },
  2574. {10, 245, 2, 7 },
  2575. {11, 246, 2, 2 },
  2576. {12, 246, 2, 7 },
  2577. {13, 247, 2, 2 },
  2578. {14, 248, 2, 4 },
  2579. /* 802.11 UNI / HyperLan 2 */
  2580. {36, 0x56, 0, 4},
  2581. {38, 0x56, 0, 6},
  2582. {40, 0x56, 0, 8},
  2583. {44, 0x57, 0, 0},
  2584. {46, 0x57, 0, 2},
  2585. {48, 0x57, 0, 4},
  2586. {52, 0x57, 0, 8},
  2587. {54, 0x57, 0, 10},
  2588. {56, 0x58, 0, 0},
  2589. {60, 0x58, 0, 4},
  2590. {62, 0x58, 0, 6},
  2591. {64, 0x58, 0, 8},
  2592. /* 802.11 HyperLan 2 */
  2593. {100, 0x5b, 0, 8},
  2594. {102, 0x5b, 0, 10},
  2595. {104, 0x5c, 0, 0},
  2596. {108, 0x5c, 0, 4},
  2597. {110, 0x5c, 0, 6},
  2598. {112, 0x5c, 0, 8},
  2599. {116, 0x5d, 0, 0},
  2600. {118, 0x5d, 0, 2},
  2601. {120, 0x5d, 0, 4},
  2602. {124, 0x5d, 0, 8},
  2603. {126, 0x5d, 0, 10},
  2604. {128, 0x5e, 0, 0},
  2605. {132, 0x5e, 0, 4},
  2606. {134, 0x5e, 0, 6},
  2607. {136, 0x5e, 0, 8},
  2608. {140, 0x5f, 0, 0},
  2609. /* 802.11 UNII */
  2610. {149, 0x5f, 0, 9},
  2611. {151, 0x5f, 0, 11},
  2612. {153, 0x60, 0, 1},
  2613. {157, 0x60, 0, 5},
  2614. {159, 0x60, 0, 7},
  2615. {161, 0x60, 0, 9},
  2616. {165, 0x61, 0, 1},
  2617. {167, 0x61, 0, 3},
  2618. {169, 0x61, 0, 5},
  2619. {171, 0x61, 0, 7},
  2620. {173, 0x61, 0, 9},
  2621. };
  2622. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2623. {
  2624. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2625. struct channel_info *info;
  2626. char *default_power1;
  2627. char *default_power2;
  2628. unsigned int i;
  2629. unsigned short max_power;
  2630. u16 eeprom;
  2631. /*
  2632. * Disable powersaving as default on PCI devices.
  2633. */
  2634. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2635. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2636. /*
  2637. * Initialize all hw fields.
  2638. */
  2639. rt2x00dev->hw->flags =
  2640. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2641. IEEE80211_HW_SIGNAL_DBM |
  2642. IEEE80211_HW_SUPPORTS_PS |
  2643. IEEE80211_HW_PS_NULLFUNC_STACK |
  2644. IEEE80211_HW_AMPDU_AGGREGATION;
  2645. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2646. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2647. rt2x00_eeprom_addr(rt2x00dev,
  2648. EEPROM_MAC_ADDR_0));
  2649. /*
  2650. * As rt2800 has a global fallback table we cannot specify
  2651. * more then one tx rate per frame but since the hw will
  2652. * try several rates (based on the fallback table) we should
  2653. * still initialize max_rates to the maximum number of rates
  2654. * we are going to try. Otherwise mac80211 will truncate our
  2655. * reported tx rates and the rc algortihm will end up with
  2656. * incorrect data.
  2657. */
  2658. rt2x00dev->hw->max_rates = 7;
  2659. rt2x00dev->hw->max_rate_tries = 1;
  2660. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2661. /*
  2662. * Initialize hw_mode information.
  2663. */
  2664. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2665. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2666. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2667. rt2x00_rf(rt2x00dev, RF2720)) {
  2668. spec->num_channels = 14;
  2669. spec->channels = rf_vals;
  2670. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2671. rt2x00_rf(rt2x00dev, RF2750)) {
  2672. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2673. spec->num_channels = ARRAY_SIZE(rf_vals);
  2674. spec->channels = rf_vals;
  2675. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2676. rt2x00_rf(rt2x00dev, RF2020) ||
  2677. rt2x00_rf(rt2x00dev, RF3021) ||
  2678. rt2x00_rf(rt2x00dev, RF3022)) {
  2679. spec->num_channels = 14;
  2680. spec->channels = rf_vals_3x;
  2681. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2682. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2683. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2684. spec->channels = rf_vals_3x;
  2685. }
  2686. /*
  2687. * Initialize HT information.
  2688. */
  2689. if (!rt2x00_rf(rt2x00dev, RF2020))
  2690. spec->ht.ht_supported = true;
  2691. else
  2692. spec->ht.ht_supported = false;
  2693. spec->ht.cap =
  2694. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2695. IEEE80211_HT_CAP_GRN_FLD |
  2696. IEEE80211_HT_CAP_SGI_20 |
  2697. IEEE80211_HT_CAP_SGI_40;
  2698. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2699. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2700. spec->ht.cap |=
  2701. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2702. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2703. spec->ht.ampdu_factor = 3;
  2704. spec->ht.ampdu_density = 4;
  2705. spec->ht.mcs.tx_params =
  2706. IEEE80211_HT_MCS_TX_DEFINED |
  2707. IEEE80211_HT_MCS_TX_RX_DIFF |
  2708. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2709. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2710. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2711. case 3:
  2712. spec->ht.mcs.rx_mask[2] = 0xff;
  2713. case 2:
  2714. spec->ht.mcs.rx_mask[1] = 0xff;
  2715. case 1:
  2716. spec->ht.mcs.rx_mask[0] = 0xff;
  2717. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2718. break;
  2719. }
  2720. /*
  2721. * Create channel information array
  2722. */
  2723. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2724. if (!info)
  2725. return -ENOMEM;
  2726. spec->channels_info = info;
  2727. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
  2728. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
  2729. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2730. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2731. for (i = 0; i < 14; i++) {
  2732. info[i].max_power = max_power;
  2733. info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
  2734. info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
  2735. }
  2736. if (spec->num_channels > 14) {
  2737. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
  2738. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2739. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2740. for (i = 14; i < spec->num_channels; i++) {
  2741. info[i].max_power = max_power;
  2742. info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
  2743. info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
  2744. }
  2745. }
  2746. return 0;
  2747. }
  2748. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2749. /*
  2750. * IEEE80211 stack callback functions.
  2751. */
  2752. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2753. u16 *iv16)
  2754. {
  2755. struct rt2x00_dev *rt2x00dev = hw->priv;
  2756. struct mac_iveiv_entry iveiv_entry;
  2757. u32 offset;
  2758. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2759. rt2800_register_multiread(rt2x00dev, offset,
  2760. &iveiv_entry, sizeof(iveiv_entry));
  2761. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2762. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2763. }
  2764. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2765. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2766. {
  2767. struct rt2x00_dev *rt2x00dev = hw->priv;
  2768. u32 reg;
  2769. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2770. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2771. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2772. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2773. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2774. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2775. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2776. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2777. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2778. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2779. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2780. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2781. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2782. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2783. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2784. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2785. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2786. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2787. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2788. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2789. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2790. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2791. return 0;
  2792. }
  2793. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2794. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2795. const struct ieee80211_tx_queue_params *params)
  2796. {
  2797. struct rt2x00_dev *rt2x00dev = hw->priv;
  2798. struct data_queue *queue;
  2799. struct rt2x00_field32 field;
  2800. int retval;
  2801. u32 reg;
  2802. u32 offset;
  2803. /*
  2804. * First pass the configuration through rt2x00lib, that will
  2805. * update the queue settings and validate the input. After that
  2806. * we are free to update the registers based on the value
  2807. * in the queue parameter.
  2808. */
  2809. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2810. if (retval)
  2811. return retval;
  2812. /*
  2813. * We only need to perform additional register initialization
  2814. * for WMM queues/
  2815. */
  2816. if (queue_idx >= 4)
  2817. return 0;
  2818. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2819. /* Update WMM TXOP register */
  2820. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2821. field.bit_offset = (queue_idx & 1) * 16;
  2822. field.bit_mask = 0xffff << field.bit_offset;
  2823. rt2800_register_read(rt2x00dev, offset, &reg);
  2824. rt2x00_set_field32(&reg, field, queue->txop);
  2825. rt2800_register_write(rt2x00dev, offset, reg);
  2826. /* Update WMM registers */
  2827. field.bit_offset = queue_idx * 4;
  2828. field.bit_mask = 0xf << field.bit_offset;
  2829. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2830. rt2x00_set_field32(&reg, field, queue->aifs);
  2831. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2832. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2833. rt2x00_set_field32(&reg, field, queue->cw_min);
  2834. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2835. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2836. rt2x00_set_field32(&reg, field, queue->cw_max);
  2837. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2838. /* Update EDCA registers */
  2839. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2840. rt2800_register_read(rt2x00dev, offset, &reg);
  2841. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2842. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2843. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2844. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2845. rt2800_register_write(rt2x00dev, offset, reg);
  2846. return 0;
  2847. }
  2848. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2849. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2850. {
  2851. struct rt2x00_dev *rt2x00dev = hw->priv;
  2852. u64 tsf;
  2853. u32 reg;
  2854. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2855. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2856. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2857. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2858. return tsf;
  2859. }
  2860. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2861. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2862. enum ieee80211_ampdu_mlme_action action,
  2863. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2864. {
  2865. int ret = 0;
  2866. switch (action) {
  2867. case IEEE80211_AMPDU_RX_START:
  2868. case IEEE80211_AMPDU_RX_STOP:
  2869. /* we don't support RX aggregation yet */
  2870. ret = -ENOTSUPP;
  2871. break;
  2872. case IEEE80211_AMPDU_TX_START:
  2873. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2874. break;
  2875. case IEEE80211_AMPDU_TX_STOP:
  2876. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2877. break;
  2878. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2879. break;
  2880. default:
  2881. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2882. }
  2883. return ret;
  2884. }
  2885. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2886. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2887. MODULE_VERSION(DRV_VERSION);
  2888. MODULE_DESCRIPTION("Ralink RT2800 library");
  2889. MODULE_LICENSE("GPL");