tg3.h 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006
  1. /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
  2. * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2007-2010 Broadcom Corporation.
  8. */
  9. #ifndef _T3_H
  10. #define _T3_H
  11. #define TG3_64BIT_REG_HIGH 0x00UL
  12. #define TG3_64BIT_REG_LOW 0x04UL
  13. /* Descriptor block info. */
  14. #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
  15. #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
  16. #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
  17. #define BDINFO_FLAGS_DISABLED 0x00000002
  18. #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
  19. #define BDINFO_FLAGS_MAXLEN_SHIFT 16
  20. #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
  21. #define TG3_BDINFO_SIZE 0x10UL
  22. #define RX_COPY_THRESHOLD 256
  23. #define TG3_RX_INTERNAL_RING_SZ_5906 32
  24. #define RX_STD_MAX_SIZE 1536
  25. #define RX_STD_MAX_SIZE_5705 512
  26. #define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
  27. /* First 256 bytes are a mirror of PCI config space. */
  28. #define TG3PCI_VENDOR 0x00000000
  29. #define TG3PCI_VENDOR_BROADCOM 0x14e4
  30. #define TG3PCI_DEVICE 0x00000002
  31. #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
  32. #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
  33. #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
  34. #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
  35. #define TG3PCI_DEVICE_TIGON3_5761S 0x1688
  36. #define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
  37. #define TG3PCI_DEVICE_TIGON3_57780 0x1692
  38. #define TG3PCI_DEVICE_TIGON3_57760 0x1690
  39. #define TG3PCI_DEVICE_TIGON3_57790 0x1694
  40. #define TG3PCI_DEVICE_TIGON3_57788 0x1691
  41. #define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
  42. #define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
  43. #define TG3PCI_DEVICE_TIGON3_5717 0x1655
  44. #define TG3PCI_DEVICE_TIGON3_5718 0x1656
  45. #define TG3PCI_DEVICE_TIGON3_5724 0x165c
  46. #define TG3PCI_DEVICE_TIGON3_57781 0x16b1
  47. #define TG3PCI_DEVICE_TIGON3_57785 0x16b5
  48. #define TG3PCI_DEVICE_TIGON3_57761 0x16b0
  49. #define TG3PCI_DEVICE_TIGON3_57765 0x16b4
  50. #define TG3PCI_DEVICE_TIGON3_57791 0x16b2
  51. #define TG3PCI_DEVICE_TIGON3_57795 0x16b6
  52. /* 0x04 --> 0x64 unused */
  53. #define TG3PCI_MSI_DATA 0x00000064
  54. /* 0x66 --> 0x68 unused */
  55. #define TG3PCI_MISC_HOST_CTRL 0x00000068
  56. #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
  57. #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
  58. #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
  59. #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
  60. #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
  61. #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
  62. #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
  63. #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
  64. #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
  65. #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
  66. #define MISC_HOST_CTRL_CHIPREV 0xffff0000
  67. #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
  68. #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
  69. (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
  70. MISC_HOST_CTRL_CHIPREV_SHIFT)
  71. #define CHIPREV_ID_5700_A0 0x7000
  72. #define CHIPREV_ID_5700_A1 0x7001
  73. #define CHIPREV_ID_5700_B0 0x7100
  74. #define CHIPREV_ID_5700_B1 0x7101
  75. #define CHIPREV_ID_5700_B3 0x7102
  76. #define CHIPREV_ID_5700_ALTIMA 0x7104
  77. #define CHIPREV_ID_5700_C0 0x7200
  78. #define CHIPREV_ID_5701_A0 0x0000
  79. #define CHIPREV_ID_5701_B0 0x0100
  80. #define CHIPREV_ID_5701_B2 0x0102
  81. #define CHIPREV_ID_5701_B5 0x0105
  82. #define CHIPREV_ID_5703_A0 0x1000
  83. #define CHIPREV_ID_5703_A1 0x1001
  84. #define CHIPREV_ID_5703_A2 0x1002
  85. #define CHIPREV_ID_5703_A3 0x1003
  86. #define CHIPREV_ID_5704_A0 0x2000
  87. #define CHIPREV_ID_5704_A1 0x2001
  88. #define CHIPREV_ID_5704_A2 0x2002
  89. #define CHIPREV_ID_5704_A3 0x2003
  90. #define CHIPREV_ID_5705_A0 0x3000
  91. #define CHIPREV_ID_5705_A1 0x3001
  92. #define CHIPREV_ID_5705_A2 0x3002
  93. #define CHIPREV_ID_5705_A3 0x3003
  94. #define CHIPREV_ID_5750_A0 0x4000
  95. #define CHIPREV_ID_5750_A1 0x4001
  96. #define CHIPREV_ID_5750_A3 0x4003
  97. #define CHIPREV_ID_5750_C2 0x4202
  98. #define CHIPREV_ID_5752_A0_HW 0x5000
  99. #define CHIPREV_ID_5752_A0 0x6000
  100. #define CHIPREV_ID_5752_A1 0x6001
  101. #define CHIPREV_ID_5714_A2 0x9002
  102. #define CHIPREV_ID_5906_A1 0xc001
  103. #define CHIPREV_ID_57780_A0 0x57780000
  104. #define CHIPREV_ID_57780_A1 0x57780001
  105. #define CHIPREV_ID_5717_A0 0x05717000
  106. #define CHIPREV_ID_57765_A0 0x57785000
  107. #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
  108. #define ASIC_REV_5700 0x07
  109. #define ASIC_REV_5701 0x00
  110. #define ASIC_REV_5703 0x01
  111. #define ASIC_REV_5704 0x02
  112. #define ASIC_REV_5705 0x03
  113. #define ASIC_REV_5750 0x04
  114. #define ASIC_REV_5752 0x06
  115. #define ASIC_REV_5780 0x08
  116. #define ASIC_REV_5714 0x09
  117. #define ASIC_REV_5755 0x0a
  118. #define ASIC_REV_5787 0x0b
  119. #define ASIC_REV_5906 0x0c
  120. #define ASIC_REV_USE_PROD_ID_REG 0x0f
  121. #define ASIC_REV_5784 0x5784
  122. #define ASIC_REV_5761 0x5761
  123. #define ASIC_REV_5785 0x5785
  124. #define ASIC_REV_57780 0x57780
  125. #define ASIC_REV_5717 0x5717
  126. #define ASIC_REV_57765 0x57785
  127. #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
  128. #define CHIPREV_5700_AX 0x70
  129. #define CHIPREV_5700_BX 0x71
  130. #define CHIPREV_5700_CX 0x72
  131. #define CHIPREV_5701_AX 0x00
  132. #define CHIPREV_5703_AX 0x10
  133. #define CHIPREV_5704_AX 0x20
  134. #define CHIPREV_5704_BX 0x21
  135. #define CHIPREV_5750_AX 0x40
  136. #define CHIPREV_5750_BX 0x41
  137. #define CHIPREV_5784_AX 0x57840
  138. #define CHIPREV_5761_AX 0x57610
  139. #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
  140. #define METAL_REV_A0 0x00
  141. #define METAL_REV_A1 0x01
  142. #define METAL_REV_B0 0x00
  143. #define METAL_REV_B1 0x01
  144. #define METAL_REV_B2 0x02
  145. #define TG3PCI_DMA_RW_CTRL 0x0000006c
  146. #define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001
  147. #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
  148. #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
  149. #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
  150. #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
  151. #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
  152. #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
  153. #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
  154. #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
  155. #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
  156. #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
  157. #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
  158. #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
  159. #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
  160. #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
  161. #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
  162. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
  163. #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
  164. #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
  165. #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
  166. #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
  167. #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
  168. #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
  169. #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
  170. #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
  171. #define DMA_RWCTRL_ONE_DMA 0x00004000
  172. #define DMA_RWCTRL_READ_WATER 0x00070000
  173. #define DMA_RWCTRL_READ_WATER_SHIFT 16
  174. #define DMA_RWCTRL_WRITE_WATER 0x00380000
  175. #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
  176. #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
  177. #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
  178. #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
  179. #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
  180. #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
  181. #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
  182. #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
  183. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
  184. #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
  185. #define TG3PCI_PCISTATE 0x00000070
  186. #define PCISTATE_FORCE_RESET 0x00000001
  187. #define PCISTATE_INT_NOT_ACTIVE 0x00000002
  188. #define PCISTATE_CONV_PCI_MODE 0x00000004
  189. #define PCISTATE_BUS_SPEED_HIGH 0x00000008
  190. #define PCISTATE_BUS_32BIT 0x00000010
  191. #define PCISTATE_ROM_ENABLE 0x00000020
  192. #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
  193. #define PCISTATE_FLAT_VIEW 0x00000100
  194. #define PCISTATE_RETRY_SAME_DMA 0x00002000
  195. #define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
  196. #define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
  197. #define TG3PCI_CLOCK_CTRL 0x00000074
  198. #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
  199. #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
  200. #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
  201. #define CLOCK_CTRL_ALTCLK 0x00001000
  202. #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
  203. #define CLOCK_CTRL_44MHZ_CORE 0x00040000
  204. #define CLOCK_CTRL_625_CORE 0x00100000
  205. #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
  206. #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
  207. #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
  208. #define TG3PCI_REG_BASE_ADDR 0x00000078
  209. #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
  210. #define TG3PCI_REG_DATA 0x00000080
  211. #define TG3PCI_MEM_WIN_DATA 0x00000084
  212. #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
  213. /* 0x94 --> 0x98 unused */
  214. #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
  215. #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
  216. /* 0xa0 --> 0xb8 unused */
  217. #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
  218. #define DUAL_MAC_CTRL_CH_MASK 0x00000003
  219. #define DUAL_MAC_CTRL_ID 0x00000004
  220. #define TG3PCI_PRODID_ASICREV 0x000000bc
  221. #define PROD_ID_ASIC_REV_MASK 0x0fffffff
  222. /* 0xc0 --> 0xf4 unused */
  223. #define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4
  224. #define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc
  225. /* 0xf8 --> 0x200 unused */
  226. #define TG3_CORR_ERR_STAT 0x00000110
  227. #define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
  228. /* 0x114 --> 0x200 unused */
  229. /* Mailbox registers */
  230. #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
  231. #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
  232. #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
  233. #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
  234. #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
  235. #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
  236. #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
  237. #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
  238. #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
  239. #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
  240. #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
  241. #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
  242. #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
  243. #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
  244. #define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \
  245. TG3_64BIT_REG_LOW)
  246. #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
  247. #define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \
  248. TG3_64BIT_REG_LOW)
  249. #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
  250. #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
  251. #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
  252. #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
  253. #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
  254. #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
  255. #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
  256. #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
  257. #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
  258. #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
  259. #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
  260. #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
  261. #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
  262. #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
  263. #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
  264. #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
  265. #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
  266. #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
  267. #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
  268. #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
  269. #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
  270. #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
  271. #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
  272. #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
  273. #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
  274. #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
  275. #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
  276. #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
  277. #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
  278. #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
  279. #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
  280. #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
  281. #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
  282. #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
  283. #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
  284. #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
  285. #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
  286. #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
  287. #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
  288. #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
  289. #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
  290. #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
  291. #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
  292. #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
  293. #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
  294. #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
  295. #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
  296. #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
  297. #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
  298. /* MAC control registers */
  299. #define MAC_MODE 0x00000400
  300. #define MAC_MODE_RESET 0x00000001
  301. #define MAC_MODE_HALF_DUPLEX 0x00000002
  302. #define MAC_MODE_PORT_MODE_MASK 0x0000000c
  303. #define MAC_MODE_PORT_MODE_TBI 0x0000000c
  304. #define MAC_MODE_PORT_MODE_GMII 0x00000008
  305. #define MAC_MODE_PORT_MODE_MII 0x00000004
  306. #define MAC_MODE_PORT_MODE_NONE 0x00000000
  307. #define MAC_MODE_PORT_INT_LPBACK 0x00000010
  308. #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
  309. #define MAC_MODE_TX_BURSTING 0x00000100
  310. #define MAC_MODE_MAX_DEFER 0x00000200
  311. #define MAC_MODE_LINK_POLARITY 0x00000400
  312. #define MAC_MODE_RXSTAT_ENABLE 0x00000800
  313. #define MAC_MODE_RXSTAT_CLEAR 0x00001000
  314. #define MAC_MODE_RXSTAT_FLUSH 0x00002000
  315. #define MAC_MODE_TXSTAT_ENABLE 0x00004000
  316. #define MAC_MODE_TXSTAT_CLEAR 0x00008000
  317. #define MAC_MODE_TXSTAT_FLUSH 0x00010000
  318. #define MAC_MODE_SEND_CONFIGS 0x00020000
  319. #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
  320. #define MAC_MODE_ACPI_ENABLE 0x00080000
  321. #define MAC_MODE_MIP_ENABLE 0x00100000
  322. #define MAC_MODE_TDE_ENABLE 0x00200000
  323. #define MAC_MODE_RDE_ENABLE 0x00400000
  324. #define MAC_MODE_FHDE_ENABLE 0x00800000
  325. #define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
  326. #define MAC_MODE_APE_RX_EN 0x08000000
  327. #define MAC_MODE_APE_TX_EN 0x10000000
  328. #define MAC_STATUS 0x00000404
  329. #define MAC_STATUS_PCS_SYNCED 0x00000001
  330. #define MAC_STATUS_SIGNAL_DET 0x00000002
  331. #define MAC_STATUS_RCVD_CFG 0x00000004
  332. #define MAC_STATUS_CFG_CHANGED 0x00000008
  333. #define MAC_STATUS_SYNC_CHANGED 0x00000010
  334. #define MAC_STATUS_PORT_DEC_ERR 0x00000400
  335. #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
  336. #define MAC_STATUS_MI_COMPLETION 0x00400000
  337. #define MAC_STATUS_MI_INTERRUPT 0x00800000
  338. #define MAC_STATUS_AP_ERROR 0x01000000
  339. #define MAC_STATUS_ODI_ERROR 0x02000000
  340. #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
  341. #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
  342. #define MAC_EVENT 0x00000408
  343. #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
  344. #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
  345. #define MAC_EVENT_MI_COMPLETION 0x00400000
  346. #define MAC_EVENT_MI_INTERRUPT 0x00800000
  347. #define MAC_EVENT_AP_ERROR 0x01000000
  348. #define MAC_EVENT_ODI_ERROR 0x02000000
  349. #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
  350. #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
  351. #define MAC_LED_CTRL 0x0000040c
  352. #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
  353. #define LED_CTRL_1000MBPS_ON 0x00000002
  354. #define LED_CTRL_100MBPS_ON 0x00000004
  355. #define LED_CTRL_10MBPS_ON 0x00000008
  356. #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
  357. #define LED_CTRL_TRAFFIC_BLINK 0x00000020
  358. #define LED_CTRL_TRAFFIC_LED 0x00000040
  359. #define LED_CTRL_1000MBPS_STATUS 0x00000080
  360. #define LED_CTRL_100MBPS_STATUS 0x00000100
  361. #define LED_CTRL_10MBPS_STATUS 0x00000200
  362. #define LED_CTRL_TRAFFIC_STATUS 0x00000400
  363. #define LED_CTRL_MODE_MAC 0x00000000
  364. #define LED_CTRL_MODE_PHY_1 0x00000800
  365. #define LED_CTRL_MODE_PHY_2 0x00001000
  366. #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
  367. #define LED_CTRL_MODE_SHARED 0x00004000
  368. #define LED_CTRL_MODE_COMBO 0x00008000
  369. #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
  370. #define LED_CTRL_BLINK_RATE_SHIFT 19
  371. #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
  372. #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
  373. #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
  374. #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
  375. #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
  376. #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
  377. #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
  378. #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
  379. #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
  380. #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
  381. #define MAC_ACPI_MBUF_PTR 0x00000430
  382. #define MAC_ACPI_LEN_OFFSET 0x00000434
  383. #define ACPI_LENOFF_LEN_MASK 0x0000ffff
  384. #define ACPI_LENOFF_LEN_SHIFT 0
  385. #define ACPI_LENOFF_OFF_MASK 0x0fff0000
  386. #define ACPI_LENOFF_OFF_SHIFT 16
  387. #define MAC_TX_BACKOFF_SEED 0x00000438
  388. #define TX_BACKOFF_SEED_MASK 0x000003ff
  389. #define MAC_RX_MTU_SIZE 0x0000043c
  390. #define RX_MTU_SIZE_MASK 0x0000ffff
  391. #define MAC_PCS_TEST 0x00000440
  392. #define PCS_TEST_PATTERN_MASK 0x000fffff
  393. #define PCS_TEST_PATTERN_SHIFT 0
  394. #define PCS_TEST_ENABLE 0x00100000
  395. #define MAC_TX_AUTO_NEG 0x00000444
  396. #define TX_AUTO_NEG_MASK 0x0000ffff
  397. #define TX_AUTO_NEG_SHIFT 0
  398. #define MAC_RX_AUTO_NEG 0x00000448
  399. #define RX_AUTO_NEG_MASK 0x0000ffff
  400. #define RX_AUTO_NEG_SHIFT 0
  401. #define MAC_MI_COM 0x0000044c
  402. #define MI_COM_CMD_MASK 0x0c000000
  403. #define MI_COM_CMD_WRITE 0x04000000
  404. #define MI_COM_CMD_READ 0x08000000
  405. #define MI_COM_READ_FAILED 0x10000000
  406. #define MI_COM_START 0x20000000
  407. #define MI_COM_BUSY 0x20000000
  408. #define MI_COM_PHY_ADDR_MASK 0x03e00000
  409. #define MI_COM_PHY_ADDR_SHIFT 21
  410. #define MI_COM_REG_ADDR_MASK 0x001f0000
  411. #define MI_COM_REG_ADDR_SHIFT 16
  412. #define MI_COM_DATA_MASK 0x0000ffff
  413. #define MAC_MI_STAT 0x00000450
  414. #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
  415. #define MAC_MI_STAT_10MBPS_MODE 0x00000002
  416. #define MAC_MI_MODE 0x00000454
  417. #define MAC_MI_MODE_CLK_10MHZ 0x00000001
  418. #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
  419. #define MAC_MI_MODE_AUTO_POLL 0x00000010
  420. #define MAC_MI_MODE_500KHZ_CONST 0x00008000
  421. #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
  422. #define MAC_AUTO_POLL_STATUS 0x00000458
  423. #define MAC_AUTO_POLL_ERROR 0x00000001
  424. #define MAC_TX_MODE 0x0000045c
  425. #define TX_MODE_RESET 0x00000001
  426. #define TX_MODE_ENABLE 0x00000002
  427. #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
  428. #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
  429. #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
  430. #define MAC_TX_STATUS 0x00000460
  431. #define TX_STATUS_XOFFED 0x00000001
  432. #define TX_STATUS_SENT_XOFF 0x00000002
  433. #define TX_STATUS_SENT_XON 0x00000004
  434. #define TX_STATUS_LINK_UP 0x00000008
  435. #define TX_STATUS_ODI_UNDERRUN 0x00000010
  436. #define TX_STATUS_ODI_OVERRUN 0x00000020
  437. #define MAC_TX_LENGTHS 0x00000464
  438. #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
  439. #define TX_LENGTHS_SLOT_TIME_SHIFT 0
  440. #define TX_LENGTHS_IPG_MASK 0x00000f00
  441. #define TX_LENGTHS_IPG_SHIFT 8
  442. #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
  443. #define TX_LENGTHS_IPG_CRS_SHIFT 12
  444. #define MAC_RX_MODE 0x00000468
  445. #define RX_MODE_RESET 0x00000001
  446. #define RX_MODE_ENABLE 0x00000002
  447. #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
  448. #define RX_MODE_KEEP_MAC_CTRL 0x00000008
  449. #define RX_MODE_KEEP_PAUSE 0x00000010
  450. #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
  451. #define RX_MODE_ACCEPT_RUNTS 0x00000040
  452. #define RX_MODE_LEN_CHECK 0x00000080
  453. #define RX_MODE_PROMISC 0x00000100
  454. #define RX_MODE_NO_CRC_CHECK 0x00000200
  455. #define RX_MODE_KEEP_VLAN_TAG 0x00000400
  456. #define RX_MODE_RSS_IPV4_HASH_EN 0x00010000
  457. #define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000
  458. #define RX_MODE_RSS_IPV6_HASH_EN 0x00040000
  459. #define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000
  460. #define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000
  461. #define RX_MODE_RSS_ENABLE 0x00800000
  462. #define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
  463. #define MAC_RX_STATUS 0x0000046c
  464. #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
  465. #define RX_STATUS_XOFF_RCVD 0x00000002
  466. #define RX_STATUS_XON_RCVD 0x00000004
  467. #define MAC_HASH_REG_0 0x00000470
  468. #define MAC_HASH_REG_1 0x00000474
  469. #define MAC_HASH_REG_2 0x00000478
  470. #define MAC_HASH_REG_3 0x0000047c
  471. #define MAC_RCV_RULE_0 0x00000480
  472. #define MAC_RCV_VALUE_0 0x00000484
  473. #define MAC_RCV_RULE_1 0x00000488
  474. #define MAC_RCV_VALUE_1 0x0000048c
  475. #define MAC_RCV_RULE_2 0x00000490
  476. #define MAC_RCV_VALUE_2 0x00000494
  477. #define MAC_RCV_RULE_3 0x00000498
  478. #define MAC_RCV_VALUE_3 0x0000049c
  479. #define MAC_RCV_RULE_4 0x000004a0
  480. #define MAC_RCV_VALUE_4 0x000004a4
  481. #define MAC_RCV_RULE_5 0x000004a8
  482. #define MAC_RCV_VALUE_5 0x000004ac
  483. #define MAC_RCV_RULE_6 0x000004b0
  484. #define MAC_RCV_VALUE_6 0x000004b4
  485. #define MAC_RCV_RULE_7 0x000004b8
  486. #define MAC_RCV_VALUE_7 0x000004bc
  487. #define MAC_RCV_RULE_8 0x000004c0
  488. #define MAC_RCV_VALUE_8 0x000004c4
  489. #define MAC_RCV_RULE_9 0x000004c8
  490. #define MAC_RCV_VALUE_9 0x000004cc
  491. #define MAC_RCV_RULE_10 0x000004d0
  492. #define MAC_RCV_VALUE_10 0x000004d4
  493. #define MAC_RCV_RULE_11 0x000004d8
  494. #define MAC_RCV_VALUE_11 0x000004dc
  495. #define MAC_RCV_RULE_12 0x000004e0
  496. #define MAC_RCV_VALUE_12 0x000004e4
  497. #define MAC_RCV_RULE_13 0x000004e8
  498. #define MAC_RCV_VALUE_13 0x000004ec
  499. #define MAC_RCV_RULE_14 0x000004f0
  500. #define MAC_RCV_VALUE_14 0x000004f4
  501. #define MAC_RCV_RULE_15 0x000004f8
  502. #define MAC_RCV_VALUE_15 0x000004fc
  503. #define RCV_RULE_DISABLE_MASK 0x7fffffff
  504. #define MAC_RCV_RULE_CFG 0x00000500
  505. #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
  506. #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
  507. /* 0x508 --> 0x520 unused */
  508. #define MAC_HASHREGU_0 0x00000520
  509. #define MAC_HASHREGU_1 0x00000524
  510. #define MAC_HASHREGU_2 0x00000528
  511. #define MAC_HASHREGU_3 0x0000052c
  512. #define MAC_EXTADDR_0_HIGH 0x00000530
  513. #define MAC_EXTADDR_0_LOW 0x00000534
  514. #define MAC_EXTADDR_1_HIGH 0x00000538
  515. #define MAC_EXTADDR_1_LOW 0x0000053c
  516. #define MAC_EXTADDR_2_HIGH 0x00000540
  517. #define MAC_EXTADDR_2_LOW 0x00000544
  518. #define MAC_EXTADDR_3_HIGH 0x00000548
  519. #define MAC_EXTADDR_3_LOW 0x0000054c
  520. #define MAC_EXTADDR_4_HIGH 0x00000550
  521. #define MAC_EXTADDR_4_LOW 0x00000554
  522. #define MAC_EXTADDR_5_HIGH 0x00000558
  523. #define MAC_EXTADDR_5_LOW 0x0000055c
  524. #define MAC_EXTADDR_6_HIGH 0x00000560
  525. #define MAC_EXTADDR_6_LOW 0x00000564
  526. #define MAC_EXTADDR_7_HIGH 0x00000568
  527. #define MAC_EXTADDR_7_LOW 0x0000056c
  528. #define MAC_EXTADDR_8_HIGH 0x00000570
  529. #define MAC_EXTADDR_8_LOW 0x00000574
  530. #define MAC_EXTADDR_9_HIGH 0x00000578
  531. #define MAC_EXTADDR_9_LOW 0x0000057c
  532. #define MAC_EXTADDR_10_HIGH 0x00000580
  533. #define MAC_EXTADDR_10_LOW 0x00000584
  534. #define MAC_EXTADDR_11_HIGH 0x00000588
  535. #define MAC_EXTADDR_11_LOW 0x0000058c
  536. #define MAC_SERDES_CFG 0x00000590
  537. #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
  538. #define MAC_SERDES_STAT 0x00000594
  539. /* 0x598 --> 0x5a0 unused */
  540. #define MAC_PHYCFG1 0x000005a0
  541. #define MAC_PHYCFG1_RGMII_INT 0x00000001
  542. #define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
  543. #define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
  544. #define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
  545. #define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
  546. #define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
  547. #define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
  548. #define MAC_PHYCFG1_TXC_DRV 0x20000000
  549. #define MAC_PHYCFG2 0x000005a4
  550. #define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
  551. #define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
  552. #define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
  553. #define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
  554. #define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
  555. #define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
  556. #define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
  557. #define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
  558. #define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
  559. #define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
  560. #define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
  561. #define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
  562. #define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
  563. #define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
  564. #define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
  565. #define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
  566. #define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
  567. #define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
  568. #define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
  569. #define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
  570. #define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
  571. #define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
  572. #define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
  573. #define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
  574. #define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
  575. #define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
  576. #define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
  577. #define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
  578. #define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
  579. #define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
  580. #define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
  581. #define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
  582. #define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
  583. #define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
  584. #define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
  585. #define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
  586. #define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
  587. #define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
  588. #define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
  589. #define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
  590. #define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
  591. #define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
  592. #define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
  593. #define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
  594. #define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
  595. #define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
  596. #define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
  597. #define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
  598. #define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
  599. #define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
  600. #define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
  601. #define MAC_PHYCFG2_50610_LED_MODES \
  602. (MAC_PHYCFG2_EMODE_MASK_50610 | \
  603. MAC_PHYCFG2_EMODE_COMP_50610 | \
  604. MAC_PHYCFG2_FMODE_MASK_50610 | \
  605. MAC_PHYCFG2_FMODE_COMP_50610 | \
  606. MAC_PHYCFG2_GMODE_MASK_50610 | \
  607. MAC_PHYCFG2_GMODE_COMP_50610 | \
  608. MAC_PHYCFG2_ACT_MASK_50610 | \
  609. MAC_PHYCFG2_ACT_COMP_50610 | \
  610. MAC_PHYCFG2_QUAL_MASK_50610 | \
  611. MAC_PHYCFG2_QUAL_COMP_50610)
  612. #define MAC_PHYCFG2_AC131_LED_MODES \
  613. (MAC_PHYCFG2_EMODE_MASK_AC131 | \
  614. MAC_PHYCFG2_EMODE_COMP_AC131 | \
  615. MAC_PHYCFG2_FMODE_MASK_AC131 | \
  616. MAC_PHYCFG2_FMODE_COMP_AC131 | \
  617. MAC_PHYCFG2_GMODE_MASK_AC131 | \
  618. MAC_PHYCFG2_GMODE_COMP_AC131 | \
  619. MAC_PHYCFG2_ACT_MASK_AC131 | \
  620. MAC_PHYCFG2_ACT_COMP_AC131 | \
  621. MAC_PHYCFG2_QUAL_MASK_AC131 | \
  622. MAC_PHYCFG2_QUAL_COMP_AC131)
  623. #define MAC_PHYCFG2_RTL8211C_LED_MODES \
  624. (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
  625. MAC_PHYCFG2_EMODE_COMP_RT8211 | \
  626. MAC_PHYCFG2_FMODE_MASK_RT8211 | \
  627. MAC_PHYCFG2_FMODE_COMP_RT8211 | \
  628. MAC_PHYCFG2_GMODE_MASK_RT8211 | \
  629. MAC_PHYCFG2_GMODE_COMP_RT8211 | \
  630. MAC_PHYCFG2_ACT_MASK_RT8211 | \
  631. MAC_PHYCFG2_ACT_COMP_RT8211 | \
  632. MAC_PHYCFG2_QUAL_MASK_RT8211 | \
  633. MAC_PHYCFG2_QUAL_COMP_RT8211)
  634. #define MAC_PHYCFG2_RTL8201E_LED_MODES \
  635. (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
  636. MAC_PHYCFG2_EMODE_COMP_RT8201 | \
  637. MAC_PHYCFG2_FMODE_MASK_RT8201 | \
  638. MAC_PHYCFG2_FMODE_COMP_RT8201 | \
  639. MAC_PHYCFG2_GMODE_MASK_RT8201 | \
  640. MAC_PHYCFG2_GMODE_COMP_RT8201 | \
  641. MAC_PHYCFG2_ACT_MASK_RT8201 | \
  642. MAC_PHYCFG2_ACT_COMP_RT8201 | \
  643. MAC_PHYCFG2_QUAL_MASK_RT8201 | \
  644. MAC_PHYCFG2_QUAL_COMP_RT8201)
  645. #define MAC_EXT_RGMII_MODE 0x000005a8
  646. #define MAC_RGMII_MODE_TX_ENABLE 0x00000001
  647. #define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
  648. #define MAC_RGMII_MODE_TX_RESET 0x00000004
  649. #define MAC_RGMII_MODE_RX_INT_B 0x00000100
  650. #define MAC_RGMII_MODE_RX_QUALITY 0x00000200
  651. #define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
  652. #define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
  653. /* 0x5ac --> 0x5b0 unused */
  654. #define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
  655. #define SERDES_RX_SIG_DETECT 0x00000400
  656. #define SG_DIG_CTRL 0x000005b0
  657. #define SG_DIG_USING_HW_AUTONEG 0x80000000
  658. #define SG_DIG_SOFT_RESET 0x40000000
  659. #define SG_DIG_DISABLE_LINKRDY 0x20000000
  660. #define SG_DIG_CRC16_CLEAR_N 0x01000000
  661. #define SG_DIG_EN10B 0x00800000
  662. #define SG_DIG_CLEAR_STATUS 0x00400000
  663. #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
  664. #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
  665. #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
  666. #define SG_DIG_SPEED_STATUS_SHIFT 18
  667. #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
  668. #define SG_DIG_RESTART_AUTONEG 0x00010000
  669. #define SG_DIG_FIBER_MODE 0x00008000
  670. #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
  671. #define SG_DIG_PAUSE_MASK 0x00001800
  672. #define SG_DIG_PAUSE_CAP 0x00000800
  673. #define SG_DIG_ASYM_PAUSE 0x00001000
  674. #define SG_DIG_GBIC_ENABLE 0x00000400
  675. #define SG_DIG_CHECK_END_ENABLE 0x00000200
  676. #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
  677. #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
  678. #define SG_DIG_GMII_INPUT_SELECT 0x00000040
  679. #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
  680. #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
  681. #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
  682. #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
  683. #define SG_DIG_REMOTE_LOOPBACK 0x00000002
  684. #define SG_DIG_LOOPBACK 0x00000001
  685. #define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
  686. SG_DIG_LOCAL_DUPLEX_STATUS | \
  687. SG_DIG_LOCAL_LINK_STATUS | \
  688. (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
  689. SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
  690. #define SG_DIG_STATUS 0x000005b4
  691. #define SG_DIG_CRC16_BUS_MASK 0xffff0000
  692. #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
  693. #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
  694. #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
  695. #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
  696. #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
  697. #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
  698. #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
  699. #define SG_DIG_IS_SERDES 0x00000100
  700. #define SG_DIG_COMMA_DETECTOR 0x00000008
  701. #define SG_DIG_MAC_ACK_STATUS 0x00000004
  702. #define SG_DIG_AUTONEG_COMPLETE 0x00000002
  703. #define SG_DIG_AUTONEG_ERROR 0x00000001
  704. /* 0x5b8 --> 0x600 unused */
  705. #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
  706. #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
  707. /* 0x624 --> 0x670 unused */
  708. #define MAC_RSS_INDIR_TBL_0 0x00000630
  709. #define MAC_RSS_HASH_KEY_0 0x00000670
  710. #define MAC_RSS_HASH_KEY_1 0x00000674
  711. #define MAC_RSS_HASH_KEY_2 0x00000678
  712. #define MAC_RSS_HASH_KEY_3 0x0000067c
  713. #define MAC_RSS_HASH_KEY_4 0x00000680
  714. #define MAC_RSS_HASH_KEY_5 0x00000684
  715. #define MAC_RSS_HASH_KEY_6 0x00000688
  716. #define MAC_RSS_HASH_KEY_7 0x0000068c
  717. #define MAC_RSS_HASH_KEY_8 0x00000690
  718. #define MAC_RSS_HASH_KEY_9 0x00000694
  719. /* 0x698 --> 0x800 unused */
  720. #define MAC_TX_STATS_OCTETS 0x00000800
  721. #define MAC_TX_STATS_RESV1 0x00000804
  722. #define MAC_TX_STATS_COLLISIONS 0x00000808
  723. #define MAC_TX_STATS_XON_SENT 0x0000080c
  724. #define MAC_TX_STATS_XOFF_SENT 0x00000810
  725. #define MAC_TX_STATS_RESV2 0x00000814
  726. #define MAC_TX_STATS_MAC_ERRORS 0x00000818
  727. #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
  728. #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
  729. #define MAC_TX_STATS_DEFERRED 0x00000824
  730. #define MAC_TX_STATS_RESV3 0x00000828
  731. #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
  732. #define MAC_TX_STATS_LATE_COL 0x00000830
  733. #define MAC_TX_STATS_RESV4_1 0x00000834
  734. #define MAC_TX_STATS_RESV4_2 0x00000838
  735. #define MAC_TX_STATS_RESV4_3 0x0000083c
  736. #define MAC_TX_STATS_RESV4_4 0x00000840
  737. #define MAC_TX_STATS_RESV4_5 0x00000844
  738. #define MAC_TX_STATS_RESV4_6 0x00000848
  739. #define MAC_TX_STATS_RESV4_7 0x0000084c
  740. #define MAC_TX_STATS_RESV4_8 0x00000850
  741. #define MAC_TX_STATS_RESV4_9 0x00000854
  742. #define MAC_TX_STATS_RESV4_10 0x00000858
  743. #define MAC_TX_STATS_RESV4_11 0x0000085c
  744. #define MAC_TX_STATS_RESV4_12 0x00000860
  745. #define MAC_TX_STATS_RESV4_13 0x00000864
  746. #define MAC_TX_STATS_RESV4_14 0x00000868
  747. #define MAC_TX_STATS_UCAST 0x0000086c
  748. #define MAC_TX_STATS_MCAST 0x00000870
  749. #define MAC_TX_STATS_BCAST 0x00000874
  750. #define MAC_TX_STATS_RESV5_1 0x00000878
  751. #define MAC_TX_STATS_RESV5_2 0x0000087c
  752. #define MAC_RX_STATS_OCTETS 0x00000880
  753. #define MAC_RX_STATS_RESV1 0x00000884
  754. #define MAC_RX_STATS_FRAGMENTS 0x00000888
  755. #define MAC_RX_STATS_UCAST 0x0000088c
  756. #define MAC_RX_STATS_MCAST 0x00000890
  757. #define MAC_RX_STATS_BCAST 0x00000894
  758. #define MAC_RX_STATS_FCS_ERRORS 0x00000898
  759. #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
  760. #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
  761. #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
  762. #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
  763. #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
  764. #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
  765. #define MAC_RX_STATS_JABBERS 0x000008b4
  766. #define MAC_RX_STATS_UNDERSIZE 0x000008b8
  767. /* 0x8bc --> 0xc00 unused */
  768. /* Send data initiator control registers */
  769. #define SNDDATAI_MODE 0x00000c00
  770. #define SNDDATAI_MODE_RESET 0x00000001
  771. #define SNDDATAI_MODE_ENABLE 0x00000002
  772. #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
  773. #define SNDDATAI_STATUS 0x00000c04
  774. #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
  775. #define SNDDATAI_STATSCTRL 0x00000c08
  776. #define SNDDATAI_SCTRL_ENABLE 0x00000001
  777. #define SNDDATAI_SCTRL_FASTUPD 0x00000002
  778. #define SNDDATAI_SCTRL_CLEAR 0x00000004
  779. #define SNDDATAI_SCTRL_FLUSH 0x00000008
  780. #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
  781. #define SNDDATAI_STATSENAB 0x00000c0c
  782. #define SNDDATAI_STATSINCMASK 0x00000c10
  783. #define ISO_PKT_TX 0x00000c20
  784. /* 0xc24 --> 0xc80 unused */
  785. #define SNDDATAI_COS_CNT_0 0x00000c80
  786. #define SNDDATAI_COS_CNT_1 0x00000c84
  787. #define SNDDATAI_COS_CNT_2 0x00000c88
  788. #define SNDDATAI_COS_CNT_3 0x00000c8c
  789. #define SNDDATAI_COS_CNT_4 0x00000c90
  790. #define SNDDATAI_COS_CNT_5 0x00000c94
  791. #define SNDDATAI_COS_CNT_6 0x00000c98
  792. #define SNDDATAI_COS_CNT_7 0x00000c9c
  793. #define SNDDATAI_COS_CNT_8 0x00000ca0
  794. #define SNDDATAI_COS_CNT_9 0x00000ca4
  795. #define SNDDATAI_COS_CNT_10 0x00000ca8
  796. #define SNDDATAI_COS_CNT_11 0x00000cac
  797. #define SNDDATAI_COS_CNT_12 0x00000cb0
  798. #define SNDDATAI_COS_CNT_13 0x00000cb4
  799. #define SNDDATAI_COS_CNT_14 0x00000cb8
  800. #define SNDDATAI_COS_CNT_15 0x00000cbc
  801. #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
  802. #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
  803. #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
  804. #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
  805. #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
  806. #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
  807. #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
  808. #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
  809. /* 0xce0 --> 0x1000 unused */
  810. /* Send data completion control registers */
  811. #define SNDDATAC_MODE 0x00001000
  812. #define SNDDATAC_MODE_RESET 0x00000001
  813. #define SNDDATAC_MODE_ENABLE 0x00000002
  814. #define SNDDATAC_MODE_CDELAY 0x00000010
  815. /* 0x1004 --> 0x1400 unused */
  816. /* Send BD ring selector */
  817. #define SNDBDS_MODE 0x00001400
  818. #define SNDBDS_MODE_RESET 0x00000001
  819. #define SNDBDS_MODE_ENABLE 0x00000002
  820. #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
  821. #define SNDBDS_STATUS 0x00001404
  822. #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
  823. #define SNDBDS_HWDIAG 0x00001408
  824. /* 0x140c --> 0x1440 */
  825. #define SNDBDS_SEL_CON_IDX_0 0x00001440
  826. #define SNDBDS_SEL_CON_IDX_1 0x00001444
  827. #define SNDBDS_SEL_CON_IDX_2 0x00001448
  828. #define SNDBDS_SEL_CON_IDX_3 0x0000144c
  829. #define SNDBDS_SEL_CON_IDX_4 0x00001450
  830. #define SNDBDS_SEL_CON_IDX_5 0x00001454
  831. #define SNDBDS_SEL_CON_IDX_6 0x00001458
  832. #define SNDBDS_SEL_CON_IDX_7 0x0000145c
  833. #define SNDBDS_SEL_CON_IDX_8 0x00001460
  834. #define SNDBDS_SEL_CON_IDX_9 0x00001464
  835. #define SNDBDS_SEL_CON_IDX_10 0x00001468
  836. #define SNDBDS_SEL_CON_IDX_11 0x0000146c
  837. #define SNDBDS_SEL_CON_IDX_12 0x00001470
  838. #define SNDBDS_SEL_CON_IDX_13 0x00001474
  839. #define SNDBDS_SEL_CON_IDX_14 0x00001478
  840. #define SNDBDS_SEL_CON_IDX_15 0x0000147c
  841. /* 0x1480 --> 0x1800 unused */
  842. /* Send BD initiator control registers */
  843. #define SNDBDI_MODE 0x00001800
  844. #define SNDBDI_MODE_RESET 0x00000001
  845. #define SNDBDI_MODE_ENABLE 0x00000002
  846. #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
  847. #define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020
  848. #define SNDBDI_STATUS 0x00001804
  849. #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
  850. #define SNDBDI_IN_PROD_IDX_0 0x00001808
  851. #define SNDBDI_IN_PROD_IDX_1 0x0000180c
  852. #define SNDBDI_IN_PROD_IDX_2 0x00001810
  853. #define SNDBDI_IN_PROD_IDX_3 0x00001814
  854. #define SNDBDI_IN_PROD_IDX_4 0x00001818
  855. #define SNDBDI_IN_PROD_IDX_5 0x0000181c
  856. #define SNDBDI_IN_PROD_IDX_6 0x00001820
  857. #define SNDBDI_IN_PROD_IDX_7 0x00001824
  858. #define SNDBDI_IN_PROD_IDX_8 0x00001828
  859. #define SNDBDI_IN_PROD_IDX_9 0x0000182c
  860. #define SNDBDI_IN_PROD_IDX_10 0x00001830
  861. #define SNDBDI_IN_PROD_IDX_11 0x00001834
  862. #define SNDBDI_IN_PROD_IDX_12 0x00001838
  863. #define SNDBDI_IN_PROD_IDX_13 0x0000183c
  864. #define SNDBDI_IN_PROD_IDX_14 0x00001840
  865. #define SNDBDI_IN_PROD_IDX_15 0x00001844
  866. /* 0x1848 --> 0x1c00 unused */
  867. /* Send BD completion control registers */
  868. #define SNDBDC_MODE 0x00001c00
  869. #define SNDBDC_MODE_RESET 0x00000001
  870. #define SNDBDC_MODE_ENABLE 0x00000002
  871. #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
  872. /* 0x1c04 --> 0x2000 unused */
  873. /* Receive list placement control registers */
  874. #define RCVLPC_MODE 0x00002000
  875. #define RCVLPC_MODE_RESET 0x00000001
  876. #define RCVLPC_MODE_ENABLE 0x00000002
  877. #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
  878. #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
  879. #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
  880. #define RCVLPC_STATUS 0x00002004
  881. #define RCVLPC_STATUS_CLASS0 0x00000004
  882. #define RCVLPC_STATUS_MAPOOR 0x00000008
  883. #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
  884. #define RCVLPC_LOCK 0x00002008
  885. #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
  886. #define RCVLPC_LOCK_REQ_SHIFT 0
  887. #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
  888. #define RCVLPC_LOCK_GRANT_SHIFT 16
  889. #define RCVLPC_NON_EMPTY_BITS 0x0000200c
  890. #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
  891. #define RCVLPC_CONFIG 0x00002010
  892. #define RCVLPC_STATSCTRL 0x00002014
  893. #define RCVLPC_STATSCTRL_ENABLE 0x00000001
  894. #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
  895. #define RCVLPC_STATS_ENABLE 0x00002018
  896. #define RCVLPC_STATSENAB_ASF_FIX 0x00000002
  897. #define RCVLPC_STATSENAB_DACK_FIX 0x00040000
  898. #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
  899. #define RCVLPC_STATS_INCMASK 0x0000201c
  900. /* 0x2020 --> 0x2100 unused */
  901. #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
  902. #define SELLST_TAIL 0x00000004
  903. #define SELLST_CONT 0x00000008
  904. #define SELLST_UNUSED 0x0000000c
  905. #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
  906. #define RCVLPC_DROP_FILTER_CNT 0x00002240
  907. #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
  908. #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
  909. #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
  910. #define RCVLPC_IN_DISCARDS_CNT 0x00002250
  911. #define RCVLPC_IN_ERRORS_CNT 0x00002254
  912. #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
  913. /* 0x225c --> 0x2400 unused */
  914. /* Receive Data and Receive BD Initiator Control */
  915. #define RCVDBDI_MODE 0x00002400
  916. #define RCVDBDI_MODE_RESET 0x00000001
  917. #define RCVDBDI_MODE_ENABLE 0x00000002
  918. #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
  919. #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
  920. #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
  921. #define RCVDBDI_STATUS 0x00002404
  922. #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
  923. #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
  924. #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
  925. #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
  926. /* 0x240c --> 0x2440 unused */
  927. #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
  928. #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
  929. #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
  930. #define RCVDBDI_JUMBO_CON_IDX 0x00002470
  931. #define RCVDBDI_STD_CON_IDX 0x00002474
  932. #define RCVDBDI_MINI_CON_IDX 0x00002478
  933. /* 0x247c --> 0x2480 unused */
  934. #define RCVDBDI_BD_PROD_IDX_0 0x00002480
  935. #define RCVDBDI_BD_PROD_IDX_1 0x00002484
  936. #define RCVDBDI_BD_PROD_IDX_2 0x00002488
  937. #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
  938. #define RCVDBDI_BD_PROD_IDX_4 0x00002490
  939. #define RCVDBDI_BD_PROD_IDX_5 0x00002494
  940. #define RCVDBDI_BD_PROD_IDX_6 0x00002498
  941. #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
  942. #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
  943. #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
  944. #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
  945. #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
  946. #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
  947. #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
  948. #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
  949. #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
  950. #define RCVDBDI_HWDIAG 0x000024c0
  951. /* 0x24c4 --> 0x2800 unused */
  952. /* Receive Data Completion Control */
  953. #define RCVDCC_MODE 0x00002800
  954. #define RCVDCC_MODE_RESET 0x00000001
  955. #define RCVDCC_MODE_ENABLE 0x00000002
  956. #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
  957. /* 0x2804 --> 0x2c00 unused */
  958. /* Receive BD Initiator Control Registers */
  959. #define RCVBDI_MODE 0x00002c00
  960. #define RCVBDI_MODE_RESET 0x00000001
  961. #define RCVBDI_MODE_ENABLE 0x00000002
  962. #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
  963. #define RCVBDI_STATUS 0x00002c04
  964. #define RCVBDI_STATUS_RCB_ATTN 0x00000004
  965. #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
  966. #define RCVBDI_STD_PROD_IDX 0x00002c0c
  967. #define RCVBDI_MINI_PROD_IDX 0x00002c10
  968. #define RCVBDI_MINI_THRESH 0x00002c14
  969. #define RCVBDI_STD_THRESH 0x00002c18
  970. #define RCVBDI_JUMBO_THRESH 0x00002c1c
  971. /* 0x2c20 --> 0x2d00 unused */
  972. #define STD_REPLENISH_LWM 0x00002d00
  973. #define JMB_REPLENISH_LWM 0x00002d04
  974. /* 0x2d08 --> 0x3000 unused */
  975. /* Receive BD Completion Control Registers */
  976. #define RCVCC_MODE 0x00003000
  977. #define RCVCC_MODE_RESET 0x00000001
  978. #define RCVCC_MODE_ENABLE 0x00000002
  979. #define RCVCC_MODE_ATTN_ENABLE 0x00000004
  980. #define RCVCC_STATUS 0x00003004
  981. #define RCVCC_STATUS_ERROR_ATTN 0x00000004
  982. #define RCVCC_JUMP_PROD_IDX 0x00003008
  983. #define RCVCC_STD_PROD_IDX 0x0000300c
  984. #define RCVCC_MINI_PROD_IDX 0x00003010
  985. /* 0x3014 --> 0x3400 unused */
  986. /* Receive list selector control registers */
  987. #define RCVLSC_MODE 0x00003400
  988. #define RCVLSC_MODE_RESET 0x00000001
  989. #define RCVLSC_MODE_ENABLE 0x00000002
  990. #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
  991. #define RCVLSC_STATUS 0x00003404
  992. #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
  993. /* 0x3408 --> 0x3600 unused */
  994. /* CPMU registers */
  995. #define TG3_CPMU_CTRL 0x00003600
  996. #define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
  997. #define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
  998. #define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
  999. #define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
  1000. #define TG3_CPMU_LSPD_10MB_CLK 0x00003604
  1001. #define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
  1002. #define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
  1003. /* 0x3608 --> 0x360c unused */
  1004. #define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
  1005. #define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
  1006. #define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
  1007. #define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
  1008. #define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
  1009. #define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
  1010. #define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
  1011. /* 0x3614 --> 0x361c unused */
  1012. #define TG3_CPMU_HST_ACC 0x0000361c
  1013. #define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
  1014. #define CPMU_HST_ACC_MACCLK_6_25 0x00130000
  1015. /* 0x3620 --> 0x362c unused */
  1016. #define TG3_CPMU_STATUS 0x0000362c
  1017. #define TG3_CPMU_STATUS_PCIE_FUNC 0x20000000
  1018. #define TG3_CPMU_CLCK_STAT 0x00003630
  1019. #define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
  1020. #define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
  1021. #define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
  1022. #define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
  1023. /* 0x3634 --> 0x365c unused */
  1024. #define TG3_CPMU_MUTEX_REQ 0x0000365c
  1025. #define CPMU_MUTEX_REQ_DRIVER 0x00001000
  1026. #define TG3_CPMU_MUTEX_GNT 0x00003660
  1027. #define CPMU_MUTEX_GNT_DRIVER 0x00001000
  1028. #define TG3_CPMU_PHY_STRAP 0x00003664
  1029. #define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020
  1030. /* 0x3664 --> 0x3800 unused */
  1031. /* Mbuf cluster free registers */
  1032. #define MBFREE_MODE 0x00003800
  1033. #define MBFREE_MODE_RESET 0x00000001
  1034. #define MBFREE_MODE_ENABLE 0x00000002
  1035. #define MBFREE_STATUS 0x00003804
  1036. /* 0x3808 --> 0x3c00 unused */
  1037. /* Host coalescing control registers */
  1038. #define HOSTCC_MODE 0x00003c00
  1039. #define HOSTCC_MODE_RESET 0x00000001
  1040. #define HOSTCC_MODE_ENABLE 0x00000002
  1041. #define HOSTCC_MODE_ATTN 0x00000004
  1042. #define HOSTCC_MODE_NOW 0x00000008
  1043. #define HOSTCC_MODE_FULL_STATUS 0x00000000
  1044. #define HOSTCC_MODE_64BYTE 0x00000080
  1045. #define HOSTCC_MODE_32BYTE 0x00000100
  1046. #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
  1047. #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
  1048. #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
  1049. #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
  1050. #define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000
  1051. #define HOSTCC_STATUS 0x00003c04
  1052. #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
  1053. #define HOSTCC_RXCOL_TICKS 0x00003c08
  1054. #define LOW_RXCOL_TICKS 0x00000032
  1055. #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
  1056. #define DEFAULT_RXCOL_TICKS 0x00000048
  1057. #define HIGH_RXCOL_TICKS 0x00000096
  1058. #define MAX_RXCOL_TICKS 0x000003ff
  1059. #define HOSTCC_TXCOL_TICKS 0x00003c0c
  1060. #define LOW_TXCOL_TICKS 0x00000096
  1061. #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
  1062. #define DEFAULT_TXCOL_TICKS 0x0000012c
  1063. #define HIGH_TXCOL_TICKS 0x00000145
  1064. #define MAX_TXCOL_TICKS 0x000003ff
  1065. #define HOSTCC_RXMAX_FRAMES 0x00003c10
  1066. #define LOW_RXMAX_FRAMES 0x00000005
  1067. #define DEFAULT_RXMAX_FRAMES 0x00000008
  1068. #define HIGH_RXMAX_FRAMES 0x00000012
  1069. #define MAX_RXMAX_FRAMES 0x000000ff
  1070. #define HOSTCC_TXMAX_FRAMES 0x00003c14
  1071. #define LOW_TXMAX_FRAMES 0x00000035
  1072. #define DEFAULT_TXMAX_FRAMES 0x0000004b
  1073. #define HIGH_TXMAX_FRAMES 0x00000052
  1074. #define MAX_TXMAX_FRAMES 0x000000ff
  1075. #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
  1076. #define DEFAULT_RXCOAL_TICK_INT 0x00000019
  1077. #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
  1078. #define MAX_RXCOAL_TICK_INT 0x000003ff
  1079. #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
  1080. #define DEFAULT_TXCOAL_TICK_INT 0x00000019
  1081. #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
  1082. #define MAX_TXCOAL_TICK_INT 0x000003ff
  1083. #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
  1084. #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
  1085. #define MAX_RXCOAL_MAXF_INT 0x000000ff
  1086. #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
  1087. #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
  1088. #define MAX_TXCOAL_MAXF_INT 0x000000ff
  1089. #define HOSTCC_STAT_COAL_TICKS 0x00003c28
  1090. #define DEFAULT_STAT_COAL_TICKS 0x000f4240
  1091. #define MAX_STAT_COAL_TICKS 0xd693d400
  1092. #define MIN_STAT_COAL_TICKS 0x00000064
  1093. /* 0x3c2c --> 0x3c30 unused */
  1094. #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
  1095. #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
  1096. #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
  1097. #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
  1098. #define HOSTCC_FLOW_ATTN 0x00003c48
  1099. /* 0x3c4c --> 0x3c50 unused */
  1100. #define HOSTCC_JUMBO_CON_IDX 0x00003c50
  1101. #define HOSTCC_STD_CON_IDX 0x00003c54
  1102. #define HOSTCC_MINI_CON_IDX 0x00003c58
  1103. /* 0x3c5c --> 0x3c80 unused */
  1104. #define HOSTCC_RET_PROD_IDX_0 0x00003c80
  1105. #define HOSTCC_RET_PROD_IDX_1 0x00003c84
  1106. #define HOSTCC_RET_PROD_IDX_2 0x00003c88
  1107. #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
  1108. #define HOSTCC_RET_PROD_IDX_4 0x00003c90
  1109. #define HOSTCC_RET_PROD_IDX_5 0x00003c94
  1110. #define HOSTCC_RET_PROD_IDX_6 0x00003c98
  1111. #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
  1112. #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
  1113. #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
  1114. #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
  1115. #define HOSTCC_RET_PROD_IDX_11 0x00003cac
  1116. #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
  1117. #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
  1118. #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
  1119. #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
  1120. #define HOSTCC_SND_CON_IDX_0 0x00003cc0
  1121. #define HOSTCC_SND_CON_IDX_1 0x00003cc4
  1122. #define HOSTCC_SND_CON_IDX_2 0x00003cc8
  1123. #define HOSTCC_SND_CON_IDX_3 0x00003ccc
  1124. #define HOSTCC_SND_CON_IDX_4 0x00003cd0
  1125. #define HOSTCC_SND_CON_IDX_5 0x00003cd4
  1126. #define HOSTCC_SND_CON_IDX_6 0x00003cd8
  1127. #define HOSTCC_SND_CON_IDX_7 0x00003cdc
  1128. #define HOSTCC_SND_CON_IDX_8 0x00003ce0
  1129. #define HOSTCC_SND_CON_IDX_9 0x00003ce4
  1130. #define HOSTCC_SND_CON_IDX_10 0x00003ce8
  1131. #define HOSTCC_SND_CON_IDX_11 0x00003cec
  1132. #define HOSTCC_SND_CON_IDX_12 0x00003cf0
  1133. #define HOSTCC_SND_CON_IDX_13 0x00003cf4
  1134. #define HOSTCC_SND_CON_IDX_14 0x00003cf8
  1135. #define HOSTCC_SND_CON_IDX_15 0x00003cfc
  1136. #define HOSTCC_STATBLCK_RING1 0x00003d00
  1137. /* 0x3d00 --> 0x3d80 unused */
  1138. #define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80
  1139. #define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84
  1140. #define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88
  1141. #define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c
  1142. #define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90
  1143. #define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94
  1144. /* 0x3d98 --> 0x4000 unused */
  1145. /* Memory arbiter control registers */
  1146. #define MEMARB_MODE 0x00004000
  1147. #define MEMARB_MODE_RESET 0x00000001
  1148. #define MEMARB_MODE_ENABLE 0x00000002
  1149. #define MEMARB_STATUS 0x00004004
  1150. #define MEMARB_TRAP_ADDR_LOW 0x00004008
  1151. #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
  1152. /* 0x4010 --> 0x4400 unused */
  1153. /* Buffer manager control registers */
  1154. #define BUFMGR_MODE 0x00004400
  1155. #define BUFMGR_MODE_RESET 0x00000001
  1156. #define BUFMGR_MODE_ENABLE 0x00000002
  1157. #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
  1158. #define BUFMGR_MODE_BM_TEST 0x00000008
  1159. #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
  1160. #define BUFMGR_STATUS 0x00004404
  1161. #define BUFMGR_STATUS_ERROR 0x00000004
  1162. #define BUFMGR_STATUS_MBLOW 0x00000010
  1163. #define BUFMGR_MB_POOL_ADDR 0x00004408
  1164. #define BUFMGR_MB_POOL_SIZE 0x0000440c
  1165. #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
  1166. #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
  1167. #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
  1168. #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
  1169. #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
  1170. #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
  1171. #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
  1172. #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
  1173. #define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
  1174. #define DEFAULT_MB_MACRX_LOW_WATER_57765 0x0000002a
  1175. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
  1176. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
  1177. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765 0x0000007e
  1178. #define BUFMGR_MB_HIGH_WATER 0x00004418
  1179. #define DEFAULT_MB_HIGH_WATER 0x00000060
  1180. #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
  1181. #define DEFAULT_MB_HIGH_WATER_5906 0x00000010
  1182. #define DEFAULT_MB_HIGH_WATER_57765 0x000000a0
  1183. #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
  1184. #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
  1185. #define DEFAULT_MB_HIGH_WATER_JUMBO_57765 0x000000ea
  1186. #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
  1187. #define BUFMGR_MB_ALLOC_BIT 0x10000000
  1188. #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
  1189. #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
  1190. #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
  1191. #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
  1192. #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
  1193. #define BUFMGR_DMA_LOW_WATER 0x00004434
  1194. #define DEFAULT_DMA_LOW_WATER 0x00000005
  1195. #define BUFMGR_DMA_HIGH_WATER 0x00004438
  1196. #define DEFAULT_DMA_HIGH_WATER 0x0000000a
  1197. #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
  1198. #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
  1199. #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
  1200. #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
  1201. #define BUFMGR_HWDIAG_0 0x0000444c
  1202. #define BUFMGR_HWDIAG_1 0x00004450
  1203. #define BUFMGR_HWDIAG_2 0x00004454
  1204. /* 0x4458 --> 0x4800 unused */
  1205. /* Read DMA control registers */
  1206. #define RDMAC_MODE 0x00004800
  1207. #define RDMAC_MODE_RESET 0x00000001
  1208. #define RDMAC_MODE_ENABLE 0x00000002
  1209. #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
  1210. #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
  1211. #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
  1212. #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  1213. #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  1214. #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1215. #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1216. #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
  1217. #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
  1218. #define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
  1219. #define RDMAC_MODE_SPLIT_RESET 0x00001000
  1220. #define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
  1221. #define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
  1222. #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
  1223. #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
  1224. #define RDMAC_MODE_MULT_DMA_RD_DIS 0x01000000
  1225. #define RDMAC_MODE_IPV4_LSO_EN 0x08000000
  1226. #define RDMAC_MODE_IPV6_LSO_EN 0x10000000
  1227. #define RDMAC_STATUS 0x00004804
  1228. #define RDMAC_STATUS_TGTABORT 0x00000004
  1229. #define RDMAC_STATUS_MSTABORT 0x00000008
  1230. #define RDMAC_STATUS_PARITYERR 0x00000010
  1231. #define RDMAC_STATUS_ADDROFLOW 0x00000020
  1232. #define RDMAC_STATUS_FIFOOFLOW 0x00000040
  1233. #define RDMAC_STATUS_FIFOURUN 0x00000080
  1234. #define RDMAC_STATUS_FIFOOREAD 0x00000100
  1235. #define RDMAC_STATUS_LNGREAD 0x00000200
  1236. /* 0x4808 --> 0x4c00 unused */
  1237. /* Write DMA control registers */
  1238. #define WDMAC_MODE 0x00004c00
  1239. #define WDMAC_MODE_RESET 0x00000001
  1240. #define WDMAC_MODE_ENABLE 0x00000002
  1241. #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
  1242. #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
  1243. #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
  1244. #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  1245. #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  1246. #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1247. #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1248. #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
  1249. #define WDMAC_MODE_RX_ACCEL 0x00000400
  1250. #define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
  1251. #define WDMAC_MODE_BURST_ALL_DATA 0xc0000000
  1252. #define WDMAC_STATUS 0x00004c04
  1253. #define WDMAC_STATUS_TGTABORT 0x00000004
  1254. #define WDMAC_STATUS_MSTABORT 0x00000008
  1255. #define WDMAC_STATUS_PARITYERR 0x00000010
  1256. #define WDMAC_STATUS_ADDROFLOW 0x00000020
  1257. #define WDMAC_STATUS_FIFOOFLOW 0x00000040
  1258. #define WDMAC_STATUS_FIFOURUN 0x00000080
  1259. #define WDMAC_STATUS_FIFOOREAD 0x00000100
  1260. #define WDMAC_STATUS_LNGREAD 0x00000200
  1261. /* 0x4c08 --> 0x5000 unused */
  1262. /* Per-cpu register offsets (arm9) */
  1263. #define CPU_MODE 0x00000000
  1264. #define CPU_MODE_RESET 0x00000001
  1265. #define CPU_MODE_HALT 0x00000400
  1266. #define CPU_STATE 0x00000004
  1267. #define CPU_EVTMASK 0x00000008
  1268. /* 0xc --> 0x1c reserved */
  1269. #define CPU_PC 0x0000001c
  1270. #define CPU_INSN 0x00000020
  1271. #define CPU_SPAD_UFLOW 0x00000024
  1272. #define CPU_WDOG_CLEAR 0x00000028
  1273. #define CPU_WDOG_VECTOR 0x0000002c
  1274. #define CPU_WDOG_PC 0x00000030
  1275. #define CPU_HW_BP 0x00000034
  1276. /* 0x38 --> 0x44 unused */
  1277. #define CPU_WDOG_SAVED_STATE 0x00000044
  1278. #define CPU_LAST_BRANCH_ADDR 0x00000048
  1279. #define CPU_SPAD_UFLOW_SET 0x0000004c
  1280. /* 0x50 --> 0x200 unused */
  1281. #define CPU_R0 0x00000200
  1282. #define CPU_R1 0x00000204
  1283. #define CPU_R2 0x00000208
  1284. #define CPU_R3 0x0000020c
  1285. #define CPU_R4 0x00000210
  1286. #define CPU_R5 0x00000214
  1287. #define CPU_R6 0x00000218
  1288. #define CPU_R7 0x0000021c
  1289. #define CPU_R8 0x00000220
  1290. #define CPU_R9 0x00000224
  1291. #define CPU_R10 0x00000228
  1292. #define CPU_R11 0x0000022c
  1293. #define CPU_R12 0x00000230
  1294. #define CPU_R13 0x00000234
  1295. #define CPU_R14 0x00000238
  1296. #define CPU_R15 0x0000023c
  1297. #define CPU_R16 0x00000240
  1298. #define CPU_R17 0x00000244
  1299. #define CPU_R18 0x00000248
  1300. #define CPU_R19 0x0000024c
  1301. #define CPU_R20 0x00000250
  1302. #define CPU_R21 0x00000254
  1303. #define CPU_R22 0x00000258
  1304. #define CPU_R23 0x0000025c
  1305. #define CPU_R24 0x00000260
  1306. #define CPU_R25 0x00000264
  1307. #define CPU_R26 0x00000268
  1308. #define CPU_R27 0x0000026c
  1309. #define CPU_R28 0x00000270
  1310. #define CPU_R29 0x00000274
  1311. #define CPU_R30 0x00000278
  1312. #define CPU_R31 0x0000027c
  1313. /* 0x280 --> 0x400 unused */
  1314. #define RX_CPU_BASE 0x00005000
  1315. #define RX_CPU_MODE 0x00005000
  1316. #define RX_CPU_STATE 0x00005004
  1317. #define RX_CPU_PGMCTR 0x0000501c
  1318. #define RX_CPU_HWBKPT 0x00005034
  1319. #define TX_CPU_BASE 0x00005400
  1320. #define TX_CPU_MODE 0x00005400
  1321. #define TX_CPU_STATE 0x00005404
  1322. #define TX_CPU_PGMCTR 0x0000541c
  1323. #define VCPU_STATUS 0x00005100
  1324. #define VCPU_STATUS_INIT_DONE 0x04000000
  1325. #define VCPU_STATUS_DRV_RESET 0x08000000
  1326. #define VCPU_CFGSHDW 0x00005104
  1327. #define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
  1328. #define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
  1329. #define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
  1330. /* Mailboxes */
  1331. #define GRCMBOX_BASE 0x00005600
  1332. #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
  1333. #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
  1334. #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
  1335. #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
  1336. #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
  1337. #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
  1338. #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
  1339. #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
  1340. #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
  1341. #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
  1342. #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
  1343. #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
  1344. #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
  1345. #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
  1346. #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
  1347. #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
  1348. #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
  1349. #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
  1350. #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
  1351. #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
  1352. #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
  1353. #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
  1354. #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
  1355. #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
  1356. #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
  1357. #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
  1358. #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
  1359. #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
  1360. #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
  1361. #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
  1362. #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
  1363. #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
  1364. #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
  1365. #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
  1366. #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
  1367. #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
  1368. #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
  1369. #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
  1370. #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
  1371. #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
  1372. #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
  1373. #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
  1374. #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
  1375. #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
  1376. #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
  1377. #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
  1378. #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
  1379. #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
  1380. #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
  1381. #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
  1382. #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
  1383. #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
  1384. #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
  1385. #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
  1386. #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
  1387. #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
  1388. #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
  1389. #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
  1390. #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
  1391. #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
  1392. #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
  1393. #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
  1394. #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
  1395. #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
  1396. #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
  1397. #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
  1398. #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
  1399. #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
  1400. /* 0x5a10 --> 0x5c00 */
  1401. /* Flow Through queues */
  1402. #define FTQ_RESET 0x00005c00
  1403. /* 0x5c04 --> 0x5c10 unused */
  1404. #define FTQ_DMA_NORM_READ_CTL 0x00005c10
  1405. #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
  1406. #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
  1407. #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
  1408. #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
  1409. #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
  1410. #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
  1411. #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
  1412. #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
  1413. #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
  1414. #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
  1415. #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
  1416. #define FTQ_SEND_BD_COMP_CTL 0x00005c40
  1417. #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
  1418. #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
  1419. #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
  1420. #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
  1421. #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
  1422. #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
  1423. #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
  1424. #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
  1425. #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
  1426. #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
  1427. #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
  1428. #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
  1429. #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
  1430. #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
  1431. #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
  1432. #define FTQ_SWTYPE1_CTL 0x00005c80
  1433. #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
  1434. #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
  1435. #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
  1436. #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
  1437. #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
  1438. #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
  1439. #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
  1440. #define FTQ_HOST_COAL_CTL 0x00005ca0
  1441. #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
  1442. #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
  1443. #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
  1444. #define FTQ_MAC_TX_CTL 0x00005cb0
  1445. #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
  1446. #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
  1447. #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
  1448. #define FTQ_MB_FREE_CTL 0x00005cc0
  1449. #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
  1450. #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
  1451. #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
  1452. #define FTQ_RCVBD_COMP_CTL 0x00005cd0
  1453. #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
  1454. #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
  1455. #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
  1456. #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
  1457. #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
  1458. #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
  1459. #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
  1460. #define FTQ_RCVDATA_INI_CTL 0x00005cf0
  1461. #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
  1462. #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
  1463. #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
  1464. #define FTQ_RCVDATA_COMP_CTL 0x00005d00
  1465. #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
  1466. #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
  1467. #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
  1468. #define FTQ_SWTYPE2_CTL 0x00005d10
  1469. #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
  1470. #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
  1471. #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
  1472. /* 0x5d20 --> 0x6000 unused */
  1473. /* Message signaled interrupt registers */
  1474. #define MSGINT_MODE 0x00006000
  1475. #define MSGINT_MODE_RESET 0x00000001
  1476. #define MSGINT_MODE_ENABLE 0x00000002
  1477. #define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020
  1478. #define MSGINT_MODE_MULTIVEC_EN 0x00000080
  1479. #define MSGINT_STATUS 0x00006004
  1480. #define MSGINT_FIFO 0x00006008
  1481. /* 0x600c --> 0x6400 unused */
  1482. /* DMA completion registers */
  1483. #define DMAC_MODE 0x00006400
  1484. #define DMAC_MODE_RESET 0x00000001
  1485. #define DMAC_MODE_ENABLE 0x00000002
  1486. /* 0x6404 --> 0x6800 unused */
  1487. /* GRC registers */
  1488. #define GRC_MODE 0x00006800
  1489. #define GRC_MODE_UPD_ON_COAL 0x00000001
  1490. #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
  1491. #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
  1492. #define GRC_MODE_BSWAP_DATA 0x00000010
  1493. #define GRC_MODE_WSWAP_DATA 0x00000020
  1494. #define GRC_MODE_SPLITHDR 0x00000100
  1495. #define GRC_MODE_NOFRM_CRACKING 0x00000200
  1496. #define GRC_MODE_INCL_CRC 0x00000400
  1497. #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
  1498. #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
  1499. #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
  1500. #define GRC_MODE_FORCE_PCI32BIT 0x00008000
  1501. #define GRC_MODE_HOST_STACKUP 0x00010000
  1502. #define GRC_MODE_HOST_SENDBDS 0x00020000
  1503. #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
  1504. #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
  1505. #define GRC_MODE_PCIE_TL_SEL 0x00000000
  1506. #define GRC_MODE_PCIE_PL_SEL 0x00400000
  1507. #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
  1508. #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
  1509. #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
  1510. #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
  1511. #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
  1512. #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
  1513. #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
  1514. #define GRC_MODE_PCIE_DL_SEL 0x20000000
  1515. #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
  1516. #define GRC_MODE_PCIE_HI_1K_EN 0x80000000
  1517. #define GRC_MODE_PCIE_PORT_MASK (GRC_MODE_PCIE_TL_SEL | \
  1518. GRC_MODE_PCIE_PL_SEL | \
  1519. GRC_MODE_PCIE_DL_SEL | \
  1520. GRC_MODE_PCIE_HI_1K_EN)
  1521. #define GRC_MISC_CFG 0x00006804
  1522. #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
  1523. #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
  1524. #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
  1525. #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
  1526. #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
  1527. #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
  1528. #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
  1529. #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
  1530. #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
  1531. #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
  1532. #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
  1533. #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
  1534. #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
  1535. #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
  1536. #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
  1537. #define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
  1538. #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
  1539. #define GRC_LOCAL_CTRL 0x00006808
  1540. #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
  1541. #define GRC_LCLCTRL_CLEARINT 0x00000002
  1542. #define GRC_LCLCTRL_SETINT 0x00000004
  1543. #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
  1544. #define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
  1545. #define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
  1546. #define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
  1547. #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
  1548. #define GRC_LCLCTRL_GPIO_OE3 0x00000040
  1549. #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
  1550. #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
  1551. #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
  1552. #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
  1553. #define GRC_LCLCTRL_GPIO_OE0 0x00000800
  1554. #define GRC_LCLCTRL_GPIO_OE1 0x00001000
  1555. #define GRC_LCLCTRL_GPIO_OE2 0x00002000
  1556. #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
  1557. #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
  1558. #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
  1559. #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
  1560. #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
  1561. #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
  1562. #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
  1563. #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
  1564. #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
  1565. #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
  1566. #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
  1567. #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
  1568. #define GRC_LCLCTRL_BANK_SELECT 0x00200000
  1569. #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
  1570. #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
  1571. #define GRC_TIMER 0x0000680c
  1572. #define GRC_RX_CPU_EVENT 0x00006810
  1573. #define GRC_RX_CPU_DRIVER_EVENT 0x00004000
  1574. #define GRC_RX_TIMER_REF 0x00006814
  1575. #define GRC_RX_CPU_SEM 0x00006818
  1576. #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
  1577. #define GRC_TX_CPU_EVENT 0x00006820
  1578. #define GRC_TX_TIMER_REF 0x00006824
  1579. #define GRC_TX_CPU_SEM 0x00006828
  1580. #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
  1581. #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
  1582. #define GRC_EEPROM_ADDR 0x00006838
  1583. #define EEPROM_ADDR_WRITE 0x00000000
  1584. #define EEPROM_ADDR_READ 0x80000000
  1585. #define EEPROM_ADDR_COMPLETE 0x40000000
  1586. #define EEPROM_ADDR_FSM_RESET 0x20000000
  1587. #define EEPROM_ADDR_DEVID_MASK 0x1c000000
  1588. #define EEPROM_ADDR_DEVID_SHIFT 26
  1589. #define EEPROM_ADDR_START 0x02000000
  1590. #define EEPROM_ADDR_CLKPERD_SHIFT 16
  1591. #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
  1592. #define EEPROM_ADDR_ADDR_SHIFT 0
  1593. #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
  1594. #define EEPROM_CHIP_SIZE (64 * 1024)
  1595. #define GRC_EEPROM_DATA 0x0000683c
  1596. #define GRC_EEPROM_CTRL 0x00006840
  1597. #define GRC_MDI_CTRL 0x00006844
  1598. #define GRC_SEEPROM_DELAY 0x00006848
  1599. /* 0x684c --> 0x6890 unused */
  1600. #define GRC_VCPU_EXT_CTRL 0x00006890
  1601. #define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
  1602. #define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
  1603. #define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
  1604. /* 0x6c00 --> 0x7000 unused */
  1605. /* NVRAM Control registers */
  1606. #define NVRAM_CMD 0x00007000
  1607. #define NVRAM_CMD_RESET 0x00000001
  1608. #define NVRAM_CMD_DONE 0x00000008
  1609. #define NVRAM_CMD_GO 0x00000010
  1610. #define NVRAM_CMD_WR 0x00000020
  1611. #define NVRAM_CMD_RD 0x00000000
  1612. #define NVRAM_CMD_ERASE 0x00000040
  1613. #define NVRAM_CMD_FIRST 0x00000080
  1614. #define NVRAM_CMD_LAST 0x00000100
  1615. #define NVRAM_CMD_WREN 0x00010000
  1616. #define NVRAM_CMD_WRDI 0x00020000
  1617. #define NVRAM_STAT 0x00007004
  1618. #define NVRAM_WRDATA 0x00007008
  1619. #define NVRAM_ADDR 0x0000700c
  1620. #define NVRAM_ADDR_MSK 0x00ffffff
  1621. #define NVRAM_RDDATA 0x00007010
  1622. #define NVRAM_CFG1 0x00007014
  1623. #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
  1624. #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
  1625. #define NVRAM_CFG1_PASS_THRU 0x00000004
  1626. #define NVRAM_CFG1_STATUS_BITS 0x00000070
  1627. #define NVRAM_CFG1_BIT_BANG 0x00000008
  1628. #define NVRAM_CFG1_FLASH_SIZE 0x02000000
  1629. #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
  1630. #define NVRAM_CFG1_VENDOR_MASK 0x03000003
  1631. #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
  1632. #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1633. #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
  1634. #define FLASH_VENDOR_ST 0x03000001
  1635. #define FLASH_VENDOR_SAIFUN 0x01000003
  1636. #define FLASH_VENDOR_SST_SMALL 0x00000001
  1637. #define FLASH_VENDOR_SST_LARGE 0x02000001
  1638. #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
  1639. #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
  1640. #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
  1641. #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1642. #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
  1643. #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
  1644. #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
  1645. #define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
  1646. #define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
  1647. #define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
  1648. #define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
  1649. #define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
  1650. #define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
  1651. #define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
  1652. #define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
  1653. #define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
  1654. #define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
  1655. #define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
  1656. #define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
  1657. #define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
  1658. #define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
  1659. #define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
  1660. #define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
  1661. #define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
  1662. #define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
  1663. #define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
  1664. #define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
  1665. #define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
  1666. #define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
  1667. #define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
  1668. #define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
  1669. #define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
  1670. #define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
  1671. #define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
  1672. #define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
  1673. #define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
  1674. #define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
  1675. #define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
  1676. #define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
  1677. #define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
  1678. #define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001
  1679. #define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003
  1680. #define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001
  1681. #define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003
  1682. #define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000
  1683. #define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002
  1684. #define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001
  1685. #define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003
  1686. #define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000
  1687. #define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002
  1688. #define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001
  1689. #define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003
  1690. #define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000
  1691. #define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002
  1692. #define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001
  1693. #define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003
  1694. #define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000
  1695. #define FLASH_5717VENDOR_ST_25USPT 0x03400002
  1696. #define FLASH_5717VENDOR_ST_45USPT 0x03400001
  1697. #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
  1698. #define FLASH_5752PAGE_SIZE_256 0x00000000
  1699. #define FLASH_5752PAGE_SIZE_512 0x10000000
  1700. #define FLASH_5752PAGE_SIZE_1K 0x20000000
  1701. #define FLASH_5752PAGE_SIZE_2K 0x30000000
  1702. #define FLASH_5752PAGE_SIZE_4K 0x40000000
  1703. #define FLASH_5752PAGE_SIZE_264 0x50000000
  1704. #define FLASH_5752PAGE_SIZE_528 0x60000000
  1705. #define NVRAM_CFG2 0x00007018
  1706. #define NVRAM_CFG3 0x0000701c
  1707. #define NVRAM_SWARB 0x00007020
  1708. #define SWARB_REQ_SET0 0x00000001
  1709. #define SWARB_REQ_SET1 0x00000002
  1710. #define SWARB_REQ_SET2 0x00000004
  1711. #define SWARB_REQ_SET3 0x00000008
  1712. #define SWARB_REQ_CLR0 0x00000010
  1713. #define SWARB_REQ_CLR1 0x00000020
  1714. #define SWARB_REQ_CLR2 0x00000040
  1715. #define SWARB_REQ_CLR3 0x00000080
  1716. #define SWARB_GNT0 0x00000100
  1717. #define SWARB_GNT1 0x00000200
  1718. #define SWARB_GNT2 0x00000400
  1719. #define SWARB_GNT3 0x00000800
  1720. #define SWARB_REQ0 0x00001000
  1721. #define SWARB_REQ1 0x00002000
  1722. #define SWARB_REQ2 0x00004000
  1723. #define SWARB_REQ3 0x00008000
  1724. #define NVRAM_ACCESS 0x00007024
  1725. #define ACCESS_ENABLE 0x00000001
  1726. #define ACCESS_WR_ENABLE 0x00000002
  1727. #define NVRAM_WRITE1 0x00007028
  1728. /* 0x702c unused */
  1729. #define NVRAM_ADDR_LOCKOUT 0x00007030
  1730. /* 0x7034 --> 0x7500 unused */
  1731. #define OTP_MODE 0x00007500
  1732. #define OTP_MODE_OTP_THRU_GRC 0x00000001
  1733. #define OTP_CTRL 0x00007504
  1734. #define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
  1735. #define OTP_CTRL_OTP_CMD_READ 0x00000000
  1736. #define OTP_CTRL_OTP_CMD_INIT 0x00000008
  1737. #define OTP_CTRL_OTP_CMD_START 0x00000001
  1738. #define OTP_STATUS 0x00007508
  1739. #define OTP_STATUS_CMD_DONE 0x00000001
  1740. #define OTP_ADDRESS 0x0000750c
  1741. #define OTP_ADDRESS_MAGIC1 0x000000a0
  1742. #define OTP_ADDRESS_MAGIC2 0x00000080
  1743. /* 0x7510 unused */
  1744. #define OTP_READ_DATA 0x00007514
  1745. /* 0x7518 --> 0x7c04 unused */
  1746. #define PCIE_TRANSACTION_CFG 0x00007c04
  1747. #define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
  1748. #define PCIE_TRANS_CFG_LOM 0x00000020
  1749. /* 0x7c08 --> 0x7d28 unused */
  1750. #define PCIE_PWR_MGMT_THRESH 0x00007d28
  1751. #define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
  1752. #define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
  1753. #define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
  1754. /* 0x7d2c --> 0x7d54 unused */
  1755. #define TG3_PCIE_LNKCTL 0x00007d54
  1756. #define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
  1757. #define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
  1758. /* 0x7d58 --> 0x7e70 unused */
  1759. #define TG3_PCIE_EIDLE_DELAY 0x00007e70
  1760. #define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
  1761. #define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
  1762. /* 0x7e74 --> 0x8000 unused */
  1763. /* Alternate PCIE definitions */
  1764. #define TG3_PCIE_TLDLPL_PORT 0x00007c00
  1765. #define TG3_PCIE_PL_LO_PHYCTL1 0x00000004
  1766. #define TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN 0x00001000
  1767. /* OTP bit definitions */
  1768. #define TG3_OTP_AGCTGT_MASK 0x000000e0
  1769. #define TG3_OTP_AGCTGT_SHIFT 1
  1770. #define TG3_OTP_HPFFLTR_MASK 0x00000300
  1771. #define TG3_OTP_HPFFLTR_SHIFT 1
  1772. #define TG3_OTP_HPFOVER_MASK 0x00000400
  1773. #define TG3_OTP_HPFOVER_SHIFT 1
  1774. #define TG3_OTP_LPFDIS_MASK 0x00000800
  1775. #define TG3_OTP_LPFDIS_SHIFT 11
  1776. #define TG3_OTP_VDAC_MASK 0xff000000
  1777. #define TG3_OTP_VDAC_SHIFT 24
  1778. #define TG3_OTP_10BTAMP_MASK 0x0000f000
  1779. #define TG3_OTP_10BTAMP_SHIFT 8
  1780. #define TG3_OTP_ROFF_MASK 0x00e00000
  1781. #define TG3_OTP_ROFF_SHIFT 11
  1782. #define TG3_OTP_RCOFF_MASK 0x001c0000
  1783. #define TG3_OTP_RCOFF_SHIFT 16
  1784. #define TG3_OTP_DEFAULT 0x286c1640
  1785. /* Hardware Legacy NVRAM layout */
  1786. #define TG3_NVM_VPD_OFF 0x100
  1787. #define TG3_NVM_VPD_LEN 256
  1788. /* Hardware Selfboot NVRAM layout */
  1789. #define TG3_NVM_HWSB_CFG1 0x00000004
  1790. #define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
  1791. #define TG3_NVM_HWSB_CFG1_MAJSFT 27
  1792. #define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
  1793. #define TG3_NVM_HWSB_CFG1_MINSFT 22
  1794. #define TG3_EEPROM_MAGIC 0x669955aa
  1795. #define TG3_EEPROM_MAGIC_FW 0xa5000000
  1796. #define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
  1797. #define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
  1798. #define TG3_EEPROM_SB_FORMAT_1 0x00200000
  1799. #define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
  1800. #define TG3_EEPROM_SB_REVISION_0 0x00000000
  1801. #define TG3_EEPROM_SB_REVISION_2 0x00020000
  1802. #define TG3_EEPROM_SB_REVISION_3 0x00030000
  1803. #define TG3_EEPROM_SB_REVISION_4 0x00040000
  1804. #define TG3_EEPROM_SB_REVISION_5 0x00050000
  1805. #define TG3_EEPROM_MAGIC_HW 0xabcd
  1806. #define TG3_EEPROM_MAGIC_HW_MSK 0xffff
  1807. #define TG3_NVM_DIR_START 0x18
  1808. #define TG3_NVM_DIR_END 0x78
  1809. #define TG3_NVM_DIRENT_SIZE 0xc
  1810. #define TG3_NVM_DIRTYPE_SHIFT 24
  1811. #define TG3_NVM_DIRTYPE_ASFINI 1
  1812. #define TG3_NVM_PTREV_BCVER 0x94
  1813. #define TG3_NVM_BCVER_MAJMSK 0x0000ff00
  1814. #define TG3_NVM_BCVER_MAJSFT 8
  1815. #define TG3_NVM_BCVER_MINMSK 0x000000ff
  1816. #define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
  1817. #define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
  1818. #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
  1819. #define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
  1820. #define TG3_EEPROM_SB_F1R4_EDH_OFF 0x1c
  1821. #define TG3_EEPROM_SB_F1R5_EDH_OFF 0x20
  1822. #define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
  1823. #define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
  1824. #define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
  1825. #define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
  1826. #define TG3_EEPROM_SB_EDH_BLD_SHFT 11
  1827. /* 32K Window into NIC internal memory */
  1828. #define NIC_SRAM_WIN_BASE 0x00008000
  1829. /* Offsets into first 32k of NIC internal memory. */
  1830. #define NIC_SRAM_PAGE_ZERO 0x00000000
  1831. #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
  1832. #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
  1833. #define NIC_SRAM_STATS_BLK 0x00000300
  1834. #define NIC_SRAM_STATUS_BLK 0x00000b00
  1835. #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
  1836. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
  1837. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
  1838. #define NIC_SRAM_DATA_SIG 0x00000b54
  1839. #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
  1840. #define NIC_SRAM_DATA_CFG 0x00000b58
  1841. #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
  1842. #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
  1843. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
  1844. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
  1845. #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
  1846. #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
  1847. #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
  1848. #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
  1849. #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
  1850. #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
  1851. #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
  1852. #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
  1853. #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
  1854. #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
  1855. #define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
  1856. #define NIC_SRAM_DATA_VER 0x00000b5c
  1857. #define NIC_SRAM_DATA_VER_SHIFT 16
  1858. #define NIC_SRAM_DATA_PHY_ID 0x00000b74
  1859. #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
  1860. #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
  1861. #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
  1862. #define FWCMD_NICDRV_ALIVE 0x00000001
  1863. #define FWCMD_NICDRV_PAUSE_FW 0x00000002
  1864. #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
  1865. #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
  1866. #define FWCMD_NICDRV_FIX_DMAR 0x00000005
  1867. #define FWCMD_NICDRV_FIX_DMAW 0x00000006
  1868. #define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
  1869. #define FWCMD_NICDRV_ALIVE2 0x0000000d
  1870. #define FWCMD_NICDRV_ALIVE3 0x0000000e
  1871. #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
  1872. #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
  1873. #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
  1874. #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
  1875. #define DRV_STATE_START 0x00000001
  1876. #define DRV_STATE_START_DONE 0x80000001
  1877. #define DRV_STATE_UNLOAD 0x00000002
  1878. #define DRV_STATE_UNLOAD_DONE 0x80000002
  1879. #define DRV_STATE_WOL 0x00000003
  1880. #define DRV_STATE_SUSPEND 0x00000004
  1881. #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
  1882. #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
  1883. #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
  1884. #define NIC_SRAM_WOL_MBOX 0x00000d30
  1885. #define WOL_SIGNATURE 0x474c0000
  1886. #define WOL_DRV_STATE_SHUTDOWN 0x00000001
  1887. #define WOL_DRV_WOL 0x00000002
  1888. #define WOL_SET_MAGIC_PKT 0x00000004
  1889. #define NIC_SRAM_DATA_CFG_2 0x00000d38
  1890. #define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
  1891. #define SHASTA_EXT_LED_MODE_MASK 0x00018000
  1892. #define SHASTA_EXT_LED_LEGACY 0x00000000
  1893. #define SHASTA_EXT_LED_SHARED 0x00008000
  1894. #define SHASTA_EXT_LED_MAC 0x00010000
  1895. #define SHASTA_EXT_LED_COMBO 0x00018000
  1896. #define NIC_SRAM_DATA_CFG_3 0x00000d3c
  1897. #define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
  1898. #define NIC_SRAM_DATA_CFG_4 0x00000d60
  1899. #define NIC_SRAM_GMII_MODE 0x00000002
  1900. #define NIC_SRAM_RGMII_INBAND_DISABLE 0x00000004
  1901. #define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
  1902. #define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
  1903. #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
  1904. #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
  1905. #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
  1906. #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
  1907. #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
  1908. #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
  1909. #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
  1910. #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
  1911. #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
  1912. #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
  1913. #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
  1914. /* Currently this is fixed. */
  1915. #define TG3_PHY_PCIE_ADDR 0x00
  1916. #define TG3_PHY_MII_ADDR 0x01
  1917. /*** Tigon3 specific PHY PCIE registers. ***/
  1918. #define TG3_PCIEPHY_BLOCK_ADDR 0x1f
  1919. #define TG3_PCIEPHY_XGXS_BLK1 0x0801
  1920. #define TG3_PCIEPHY_TXB_BLK 0x0861
  1921. #define TG3_PCIEPHY_BLOCK_SHIFT 4
  1922. /* TG3_PCIEPHY_TXB_BLK */
  1923. #define TG3_PCIEPHY_TX0CTRL1 0x15
  1924. #define TG3_PCIEPHY_TX0CTRL1_TXOCM 0x0003
  1925. #define TG3_PCIEPHY_TX0CTRL1_RDCTL 0x0008
  1926. #define TG3_PCIEPHY_TX0CTRL1_TXCMV 0x0030
  1927. #define TG3_PCIEPHY_TX0CTRL1_TKSEL 0x0040
  1928. #define TG3_PCIEPHY_TX0CTRL1_NB_EN 0x0400
  1929. /* TG3_PCIEPHY_XGXS_BLK1 */
  1930. #define TG3_PCIEPHY_PWRMGMT4 0x1a
  1931. #define TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN 0x0038
  1932. #define TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN 0x4000
  1933. /*** Tigon3 specific PHY MII registers. ***/
  1934. #define TG3_BMCR_SPEED1000 0x0040
  1935. #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
  1936. #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
  1937. #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
  1938. #define MII_TG3_CTRL_AS_MASTER 0x0800
  1939. #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
  1940. #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
  1941. #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
  1942. #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
  1943. #define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
  1944. #define MII_TG3_EXT_CTRL_TBI 0x8000
  1945. #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
  1946. #define MII_TG3_EXT_STAT_LPASS 0x0100
  1947. #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
  1948. #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
  1949. #define MII_TG3_DSP_TAP1 0x0001
  1950. #define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
  1951. #define MII_TG3_DSP_AADJ1CH0 0x001f
  1952. #define MII_TG3_DSP_AADJ1CH3 0x601f
  1953. #define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
  1954. #define MII_TG3_DSP_EXP8 0x0708
  1955. #define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
  1956. #define MII_TG3_DSP_EXP8_AEDW 0x0200
  1957. #define MII_TG3_DSP_EXP75 0x0f75
  1958. #define MII_TG3_DSP_EXP96 0x0f96
  1959. #define MII_TG3_DSP_EXP97 0x0f97
  1960. #define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
  1961. #define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
  1962. #define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
  1963. #define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
  1964. #define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
  1965. #define MII_TG3_AUXCTL_MISC_WREN 0x8000
  1966. #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
  1967. #define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
  1968. #define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
  1969. #define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
  1970. #define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
  1971. #define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
  1972. #define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
  1973. #define MII_TG3_AUX_STAT_LPASS 0x0004
  1974. #define MII_TG3_AUX_STAT_SPDMASK 0x0700
  1975. #define MII_TG3_AUX_STAT_10HALF 0x0100
  1976. #define MII_TG3_AUX_STAT_10FULL 0x0200
  1977. #define MII_TG3_AUX_STAT_100HALF 0x0300
  1978. #define MII_TG3_AUX_STAT_100_4 0x0400
  1979. #define MII_TG3_AUX_STAT_100FULL 0x0500
  1980. #define MII_TG3_AUX_STAT_1000HALF 0x0600
  1981. #define MII_TG3_AUX_STAT_1000FULL 0x0700
  1982. #define MII_TG3_AUX_STAT_100 0x0008
  1983. #define MII_TG3_AUX_STAT_FULL 0x0001
  1984. #define MII_TG3_ISTAT 0x1a /* IRQ status register */
  1985. #define MII_TG3_IMASK 0x1b /* IRQ mask register */
  1986. /* ISTAT/IMASK event bits */
  1987. #define MII_TG3_INT_LINKCHG 0x0002
  1988. #define MII_TG3_INT_SPEEDCHG 0x0004
  1989. #define MII_TG3_INT_DUPLEXCHG 0x0008
  1990. #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
  1991. #define MII_TG3_MISC_SHDW 0x1c
  1992. #define MII_TG3_MISC_SHDW_WREN 0x8000
  1993. #define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
  1994. #define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
  1995. #define MII_TG3_MISC_SHDW_APD_SEL 0x2800
  1996. #define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
  1997. #define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
  1998. #define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
  1999. #define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
  2000. #define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
  2001. #define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
  2002. #define MII_TG3_TEST1 0x1e
  2003. #define MII_TG3_TEST1_TRIM_EN 0x0010
  2004. #define MII_TG3_TEST1_CRC_EN 0x8000
  2005. /* Fast Ethernet Tranceiver definitions */
  2006. #define MII_TG3_FET_PTEST 0x17
  2007. #define MII_TG3_FET_PTEST_FRC_TX_LINK 0x1000
  2008. #define MII_TG3_FET_PTEST_FRC_TX_LOCK 0x0800
  2009. #define MII_TG3_FET_TEST 0x1f
  2010. #define MII_TG3_FET_SHADOW_EN 0x0080
  2011. #define MII_TG3_FET_SHDW_MISCCTRL 0x10
  2012. #define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
  2013. #define MII_TG3_FET_SHDW_AUXMODE4 0x1a
  2014. #define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
  2015. #define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
  2016. #define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
  2017. /* APE registers. Accessible through BAR1 */
  2018. #define TG3_APE_EVENT 0x000c
  2019. #define APE_EVENT_1 0x00000001
  2020. #define TG3_APE_LOCK_REQ 0x002c
  2021. #define APE_LOCK_REQ_DRIVER 0x00001000
  2022. #define TG3_APE_LOCK_GRANT 0x004c
  2023. #define APE_LOCK_GRANT_DRIVER 0x00001000
  2024. #define TG3_APE_SEG_SIG 0x4000
  2025. #define APE_SEG_SIG_MAGIC 0x41504521
  2026. /* APE shared memory. Accessible through BAR1 */
  2027. #define TG3_APE_FW_STATUS 0x400c
  2028. #define APE_FW_STATUS_READY 0x00000100
  2029. #define TG3_APE_FW_VERSION 0x4018
  2030. #define APE_FW_VERSION_MAJMSK 0xff000000
  2031. #define APE_FW_VERSION_MAJSFT 24
  2032. #define APE_FW_VERSION_MINMSK 0x00ff0000
  2033. #define APE_FW_VERSION_MINSFT 16
  2034. #define APE_FW_VERSION_REVMSK 0x0000ff00
  2035. #define APE_FW_VERSION_REVSFT 8
  2036. #define APE_FW_VERSION_BLDMSK 0x000000ff
  2037. #define TG3_APE_HOST_SEG_SIG 0x4200
  2038. #define APE_HOST_SEG_SIG_MAGIC 0x484f5354
  2039. #define TG3_APE_HOST_SEG_LEN 0x4204
  2040. #define APE_HOST_SEG_LEN_MAGIC 0x0000001c
  2041. #define TG3_APE_HOST_INIT_COUNT 0x4208
  2042. #define TG3_APE_HOST_DRIVER_ID 0x420c
  2043. #define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
  2044. #define TG3_APE_HOST_BEHAVIOR 0x4210
  2045. #define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
  2046. #define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
  2047. #define APE_HOST_HEARTBEAT_INT_DISABLE 0
  2048. #define APE_HOST_HEARTBEAT_INT_5SEC 5000
  2049. #define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
  2050. #define TG3_APE_EVENT_STATUS 0x4300
  2051. #define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
  2052. #define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
  2053. #define APE_EVENT_STATUS_STATE_START 0x00010000
  2054. #define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
  2055. #define APE_EVENT_STATUS_STATE_WOL 0x00030000
  2056. #define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
  2057. #define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
  2058. /* APE convenience enumerations. */
  2059. #define TG3_APE_LOCK_GRC 1
  2060. #define TG3_APE_LOCK_MEM 4
  2061. #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
  2062. /* There are two ways to manage the TX descriptors on the tigon3.
  2063. * Either the descriptors are in host DMA'able memory, or they
  2064. * exist only in the cards on-chip SRAM. All 16 send bds are under
  2065. * the same mode, they may not be configured individually.
  2066. *
  2067. * This driver always uses host memory TX descriptors.
  2068. *
  2069. * To use host memory TX descriptors:
  2070. * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
  2071. * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
  2072. * 2) Allocate DMA'able memory.
  2073. * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  2074. * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
  2075. * obtained in step 2
  2076. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
  2077. * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
  2078. * of TX descriptors. Leave flags field clear.
  2079. * 4) Access TX descriptors via host memory. The chip
  2080. * will refetch into local SRAM as needed when producer
  2081. * index mailboxes are updated.
  2082. *
  2083. * To use on-chip TX descriptors:
  2084. * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
  2085. * Make sure GRC_MODE_HOST_SENDBDS is clear.
  2086. * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  2087. * a) Set TG3_BDINFO_HOST_ADDR to zero.
  2088. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
  2089. * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
  2090. * 3) Access TX descriptors directly in on-chip SRAM
  2091. * using normal {read,write}l(). (and not using
  2092. * pointer dereferencing of ioremap()'d memory like
  2093. * the broken Broadcom driver does)
  2094. *
  2095. * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
  2096. * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
  2097. */
  2098. struct tg3_tx_buffer_desc {
  2099. u32 addr_hi;
  2100. u32 addr_lo;
  2101. u32 len_flags;
  2102. #define TXD_FLAG_TCPUDP_CSUM 0x0001
  2103. #define TXD_FLAG_IP_CSUM 0x0002
  2104. #define TXD_FLAG_END 0x0004
  2105. #define TXD_FLAG_IP_FRAG 0x0008
  2106. #define TXD_FLAG_JMB_PKT 0x0008
  2107. #define TXD_FLAG_IP_FRAG_END 0x0010
  2108. #define TXD_FLAG_VLAN 0x0040
  2109. #define TXD_FLAG_COAL_NOW 0x0080
  2110. #define TXD_FLAG_CPU_PRE_DMA 0x0100
  2111. #define TXD_FLAG_CPU_POST_DMA 0x0200
  2112. #define TXD_FLAG_ADD_SRC_ADDR 0x1000
  2113. #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
  2114. #define TXD_FLAG_NO_CRC 0x8000
  2115. #define TXD_LEN_SHIFT 16
  2116. u32 vlan_tag;
  2117. #define TXD_VLAN_TAG_SHIFT 0
  2118. #define TXD_MSS_SHIFT 16
  2119. };
  2120. #define TXD_ADDR 0x00UL /* 64-bit */
  2121. #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
  2122. #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
  2123. #define TXD_SIZE 0x10UL
  2124. struct tg3_rx_buffer_desc {
  2125. u32 addr_hi;
  2126. u32 addr_lo;
  2127. u32 idx_len;
  2128. #define RXD_IDX_MASK 0xffff0000
  2129. #define RXD_IDX_SHIFT 16
  2130. #define RXD_LEN_MASK 0x0000ffff
  2131. #define RXD_LEN_SHIFT 0
  2132. u32 type_flags;
  2133. #define RXD_TYPE_SHIFT 16
  2134. #define RXD_FLAGS_SHIFT 0
  2135. #define RXD_FLAG_END 0x0004
  2136. #define RXD_FLAG_MINI 0x0800
  2137. #define RXD_FLAG_JUMBO 0x0020
  2138. #define RXD_FLAG_VLAN 0x0040
  2139. #define RXD_FLAG_ERROR 0x0400
  2140. #define RXD_FLAG_IP_CSUM 0x1000
  2141. #define RXD_FLAG_TCPUDP_CSUM 0x2000
  2142. #define RXD_FLAG_IS_TCP 0x4000
  2143. u32 ip_tcp_csum;
  2144. #define RXD_IPCSUM_MASK 0xffff0000
  2145. #define RXD_IPCSUM_SHIFT 16
  2146. #define RXD_TCPCSUM_MASK 0x0000ffff
  2147. #define RXD_TCPCSUM_SHIFT 0
  2148. u32 err_vlan;
  2149. #define RXD_VLAN_MASK 0x0000ffff
  2150. #define RXD_ERR_BAD_CRC 0x00010000
  2151. #define RXD_ERR_COLLISION 0x00020000
  2152. #define RXD_ERR_LINK_LOST 0x00040000
  2153. #define RXD_ERR_PHY_DECODE 0x00080000
  2154. #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
  2155. #define RXD_ERR_MAC_ABRT 0x00200000
  2156. #define RXD_ERR_TOO_SMALL 0x00400000
  2157. #define RXD_ERR_NO_RESOURCES 0x00800000
  2158. #define RXD_ERR_HUGE_FRAME 0x01000000
  2159. #define RXD_ERR_MASK 0xffff0000
  2160. u32 reserved;
  2161. u32 opaque;
  2162. #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
  2163. #define RXD_OPAQUE_INDEX_SHIFT 0
  2164. #define RXD_OPAQUE_RING_STD 0x00010000
  2165. #define RXD_OPAQUE_RING_JUMBO 0x00020000
  2166. #define RXD_OPAQUE_RING_MINI 0x00040000
  2167. #define RXD_OPAQUE_RING_MASK 0x00070000
  2168. };
  2169. struct tg3_ext_rx_buffer_desc {
  2170. struct {
  2171. u32 addr_hi;
  2172. u32 addr_lo;
  2173. } addrlist[3];
  2174. u32 len2_len1;
  2175. u32 resv_len3;
  2176. struct tg3_rx_buffer_desc std;
  2177. };
  2178. /* We only use this when testing out the DMA engine
  2179. * at probe time. This is the internal format of buffer
  2180. * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
  2181. */
  2182. struct tg3_internal_buffer_desc {
  2183. u32 addr_hi;
  2184. u32 addr_lo;
  2185. u32 nic_mbuf;
  2186. /* XXX FIX THIS */
  2187. #ifdef __BIG_ENDIAN
  2188. u16 cqid_sqid;
  2189. u16 len;
  2190. #else
  2191. u16 len;
  2192. u16 cqid_sqid;
  2193. #endif
  2194. u32 flags;
  2195. u32 __cookie1;
  2196. u32 __cookie2;
  2197. u32 __cookie3;
  2198. };
  2199. #define TG3_HW_STATUS_SIZE 0x50
  2200. struct tg3_hw_status {
  2201. u32 status;
  2202. #define SD_STATUS_UPDATED 0x00000001
  2203. #define SD_STATUS_LINK_CHG 0x00000002
  2204. #define SD_STATUS_ERROR 0x00000004
  2205. u32 status_tag;
  2206. #ifdef __BIG_ENDIAN
  2207. u16 rx_consumer;
  2208. u16 rx_jumbo_consumer;
  2209. #else
  2210. u16 rx_jumbo_consumer;
  2211. u16 rx_consumer;
  2212. #endif
  2213. #ifdef __BIG_ENDIAN
  2214. u16 reserved;
  2215. u16 rx_mini_consumer;
  2216. #else
  2217. u16 rx_mini_consumer;
  2218. u16 reserved;
  2219. #endif
  2220. struct {
  2221. #ifdef __BIG_ENDIAN
  2222. u16 tx_consumer;
  2223. u16 rx_producer;
  2224. #else
  2225. u16 rx_producer;
  2226. u16 tx_consumer;
  2227. #endif
  2228. } idx[16];
  2229. };
  2230. typedef struct {
  2231. u32 high, low;
  2232. } tg3_stat64_t;
  2233. struct tg3_hw_stats {
  2234. u8 __reserved0[0x400-0x300];
  2235. /* Statistics maintained by Receive MAC. */
  2236. tg3_stat64_t rx_octets;
  2237. u64 __reserved1;
  2238. tg3_stat64_t rx_fragments;
  2239. tg3_stat64_t rx_ucast_packets;
  2240. tg3_stat64_t rx_mcast_packets;
  2241. tg3_stat64_t rx_bcast_packets;
  2242. tg3_stat64_t rx_fcs_errors;
  2243. tg3_stat64_t rx_align_errors;
  2244. tg3_stat64_t rx_xon_pause_rcvd;
  2245. tg3_stat64_t rx_xoff_pause_rcvd;
  2246. tg3_stat64_t rx_mac_ctrl_rcvd;
  2247. tg3_stat64_t rx_xoff_entered;
  2248. tg3_stat64_t rx_frame_too_long_errors;
  2249. tg3_stat64_t rx_jabbers;
  2250. tg3_stat64_t rx_undersize_packets;
  2251. tg3_stat64_t rx_in_length_errors;
  2252. tg3_stat64_t rx_out_length_errors;
  2253. tg3_stat64_t rx_64_or_less_octet_packets;
  2254. tg3_stat64_t rx_65_to_127_octet_packets;
  2255. tg3_stat64_t rx_128_to_255_octet_packets;
  2256. tg3_stat64_t rx_256_to_511_octet_packets;
  2257. tg3_stat64_t rx_512_to_1023_octet_packets;
  2258. tg3_stat64_t rx_1024_to_1522_octet_packets;
  2259. tg3_stat64_t rx_1523_to_2047_octet_packets;
  2260. tg3_stat64_t rx_2048_to_4095_octet_packets;
  2261. tg3_stat64_t rx_4096_to_8191_octet_packets;
  2262. tg3_stat64_t rx_8192_to_9022_octet_packets;
  2263. u64 __unused0[37];
  2264. /* Statistics maintained by Transmit MAC. */
  2265. tg3_stat64_t tx_octets;
  2266. u64 __reserved2;
  2267. tg3_stat64_t tx_collisions;
  2268. tg3_stat64_t tx_xon_sent;
  2269. tg3_stat64_t tx_xoff_sent;
  2270. tg3_stat64_t tx_flow_control;
  2271. tg3_stat64_t tx_mac_errors;
  2272. tg3_stat64_t tx_single_collisions;
  2273. tg3_stat64_t tx_mult_collisions;
  2274. tg3_stat64_t tx_deferred;
  2275. u64 __reserved3;
  2276. tg3_stat64_t tx_excessive_collisions;
  2277. tg3_stat64_t tx_late_collisions;
  2278. tg3_stat64_t tx_collide_2times;
  2279. tg3_stat64_t tx_collide_3times;
  2280. tg3_stat64_t tx_collide_4times;
  2281. tg3_stat64_t tx_collide_5times;
  2282. tg3_stat64_t tx_collide_6times;
  2283. tg3_stat64_t tx_collide_7times;
  2284. tg3_stat64_t tx_collide_8times;
  2285. tg3_stat64_t tx_collide_9times;
  2286. tg3_stat64_t tx_collide_10times;
  2287. tg3_stat64_t tx_collide_11times;
  2288. tg3_stat64_t tx_collide_12times;
  2289. tg3_stat64_t tx_collide_13times;
  2290. tg3_stat64_t tx_collide_14times;
  2291. tg3_stat64_t tx_collide_15times;
  2292. tg3_stat64_t tx_ucast_packets;
  2293. tg3_stat64_t tx_mcast_packets;
  2294. tg3_stat64_t tx_bcast_packets;
  2295. tg3_stat64_t tx_carrier_sense_errors;
  2296. tg3_stat64_t tx_discards;
  2297. tg3_stat64_t tx_errors;
  2298. u64 __unused1[31];
  2299. /* Statistics maintained by Receive List Placement. */
  2300. tg3_stat64_t COS_rx_packets[16];
  2301. tg3_stat64_t COS_rx_filter_dropped;
  2302. tg3_stat64_t dma_writeq_full;
  2303. tg3_stat64_t dma_write_prioq_full;
  2304. tg3_stat64_t rxbds_empty;
  2305. tg3_stat64_t rx_discards;
  2306. tg3_stat64_t rx_errors;
  2307. tg3_stat64_t rx_threshold_hit;
  2308. u64 __unused2[9];
  2309. /* Statistics maintained by Send Data Initiator. */
  2310. tg3_stat64_t COS_out_packets[16];
  2311. tg3_stat64_t dma_readq_full;
  2312. tg3_stat64_t dma_read_prioq_full;
  2313. tg3_stat64_t tx_comp_queue_full;
  2314. /* Statistics maintained by Host Coalescing. */
  2315. tg3_stat64_t ring_set_send_prod_index;
  2316. tg3_stat64_t ring_status_update;
  2317. tg3_stat64_t nic_irqs;
  2318. tg3_stat64_t nic_avoided_irqs;
  2319. tg3_stat64_t nic_tx_threshold_hit;
  2320. u8 __reserved4[0xb00-0x9c0];
  2321. };
  2322. /* 'mapping' is superfluous as the chip does not write into
  2323. * the tx/rx post rings so we could just fetch it from there.
  2324. * But the cache behavior is better how we are doing it now.
  2325. */
  2326. struct ring_info {
  2327. struct sk_buff *skb;
  2328. DECLARE_PCI_UNMAP_ADDR(mapping)
  2329. };
  2330. struct tg3_config_info {
  2331. u32 flags;
  2332. };
  2333. struct tg3_link_config {
  2334. /* Describes what we're trying to get. */
  2335. u32 advertising;
  2336. u16 speed;
  2337. u8 duplex;
  2338. u8 autoneg;
  2339. u8 flowctrl;
  2340. /* Describes what we actually have. */
  2341. u8 active_flowctrl;
  2342. u8 active_duplex;
  2343. #define SPEED_INVALID 0xffff
  2344. #define DUPLEX_INVALID 0xff
  2345. #define AUTONEG_INVALID 0xff
  2346. u16 active_speed;
  2347. /* When we go in and out of low power mode we need
  2348. * to swap with this state.
  2349. */
  2350. int phy_is_low_power;
  2351. u16 orig_speed;
  2352. u8 orig_duplex;
  2353. u8 orig_autoneg;
  2354. u32 orig_advertising;
  2355. };
  2356. struct tg3_bufmgr_config {
  2357. u32 mbuf_read_dma_low_water;
  2358. u32 mbuf_mac_rx_low_water;
  2359. u32 mbuf_high_water;
  2360. u32 mbuf_read_dma_low_water_jumbo;
  2361. u32 mbuf_mac_rx_low_water_jumbo;
  2362. u32 mbuf_high_water_jumbo;
  2363. u32 dma_low_water;
  2364. u32 dma_high_water;
  2365. };
  2366. struct tg3_ethtool_stats {
  2367. /* Statistics maintained by Receive MAC. */
  2368. u64 rx_octets;
  2369. u64 rx_fragments;
  2370. u64 rx_ucast_packets;
  2371. u64 rx_mcast_packets;
  2372. u64 rx_bcast_packets;
  2373. u64 rx_fcs_errors;
  2374. u64 rx_align_errors;
  2375. u64 rx_xon_pause_rcvd;
  2376. u64 rx_xoff_pause_rcvd;
  2377. u64 rx_mac_ctrl_rcvd;
  2378. u64 rx_xoff_entered;
  2379. u64 rx_frame_too_long_errors;
  2380. u64 rx_jabbers;
  2381. u64 rx_undersize_packets;
  2382. u64 rx_in_length_errors;
  2383. u64 rx_out_length_errors;
  2384. u64 rx_64_or_less_octet_packets;
  2385. u64 rx_65_to_127_octet_packets;
  2386. u64 rx_128_to_255_octet_packets;
  2387. u64 rx_256_to_511_octet_packets;
  2388. u64 rx_512_to_1023_octet_packets;
  2389. u64 rx_1024_to_1522_octet_packets;
  2390. u64 rx_1523_to_2047_octet_packets;
  2391. u64 rx_2048_to_4095_octet_packets;
  2392. u64 rx_4096_to_8191_octet_packets;
  2393. u64 rx_8192_to_9022_octet_packets;
  2394. /* Statistics maintained by Transmit MAC. */
  2395. u64 tx_octets;
  2396. u64 tx_collisions;
  2397. u64 tx_xon_sent;
  2398. u64 tx_xoff_sent;
  2399. u64 tx_flow_control;
  2400. u64 tx_mac_errors;
  2401. u64 tx_single_collisions;
  2402. u64 tx_mult_collisions;
  2403. u64 tx_deferred;
  2404. u64 tx_excessive_collisions;
  2405. u64 tx_late_collisions;
  2406. u64 tx_collide_2times;
  2407. u64 tx_collide_3times;
  2408. u64 tx_collide_4times;
  2409. u64 tx_collide_5times;
  2410. u64 tx_collide_6times;
  2411. u64 tx_collide_7times;
  2412. u64 tx_collide_8times;
  2413. u64 tx_collide_9times;
  2414. u64 tx_collide_10times;
  2415. u64 tx_collide_11times;
  2416. u64 tx_collide_12times;
  2417. u64 tx_collide_13times;
  2418. u64 tx_collide_14times;
  2419. u64 tx_collide_15times;
  2420. u64 tx_ucast_packets;
  2421. u64 tx_mcast_packets;
  2422. u64 tx_bcast_packets;
  2423. u64 tx_carrier_sense_errors;
  2424. u64 tx_discards;
  2425. u64 tx_errors;
  2426. /* Statistics maintained by Receive List Placement. */
  2427. u64 dma_writeq_full;
  2428. u64 dma_write_prioq_full;
  2429. u64 rxbds_empty;
  2430. u64 rx_discards;
  2431. u64 rx_errors;
  2432. u64 rx_threshold_hit;
  2433. /* Statistics maintained by Send Data Initiator. */
  2434. u64 dma_readq_full;
  2435. u64 dma_read_prioq_full;
  2436. u64 tx_comp_queue_full;
  2437. /* Statistics maintained by Host Coalescing. */
  2438. u64 ring_set_send_prod_index;
  2439. u64 ring_status_update;
  2440. u64 nic_irqs;
  2441. u64 nic_avoided_irqs;
  2442. u64 nic_tx_threshold_hit;
  2443. };
  2444. struct tg3_rx_prodring_set {
  2445. u32 rx_std_prod_idx;
  2446. u32 rx_std_cons_idx;
  2447. u32 rx_jmb_prod_idx;
  2448. u32 rx_jmb_cons_idx;
  2449. struct tg3_rx_buffer_desc *rx_std;
  2450. struct tg3_ext_rx_buffer_desc *rx_jmb;
  2451. struct ring_info *rx_std_buffers;
  2452. struct ring_info *rx_jmb_buffers;
  2453. dma_addr_t rx_std_mapping;
  2454. dma_addr_t rx_jmb_mapping;
  2455. };
  2456. #define TG3_IRQ_MAX_VECS 5
  2457. struct tg3_napi {
  2458. struct napi_struct napi ____cacheline_aligned;
  2459. struct tg3 *tp;
  2460. struct tg3_hw_status *hw_status;
  2461. u32 last_tag;
  2462. u32 last_irq_tag;
  2463. u32 int_mbox;
  2464. u32 coal_now;
  2465. u32 tx_prod;
  2466. u32 tx_cons;
  2467. u32 tx_pending;
  2468. u32 prodmbox;
  2469. u32 consmbox;
  2470. u32 rx_rcb_ptr;
  2471. u16 *rx_rcb_prod_idx;
  2472. struct tg3_rx_prodring_set *prodring;
  2473. struct tg3_rx_buffer_desc *rx_rcb;
  2474. struct tg3_tx_buffer_desc *tx_ring;
  2475. struct ring_info *tx_buffers;
  2476. dma_addr_t status_mapping;
  2477. dma_addr_t rx_rcb_mapping;
  2478. dma_addr_t tx_desc_mapping;
  2479. char irq_lbl[IFNAMSIZ];
  2480. unsigned int irq_vec;
  2481. };
  2482. struct tg3 {
  2483. /* begin "general, frequently-used members" cacheline section */
  2484. /* If the IRQ handler (which runs lockless) needs to be
  2485. * quiesced, the following bitmask state is used. The
  2486. * SYNC flag is set by non-IRQ context code to initiate
  2487. * the quiescence.
  2488. *
  2489. * When the IRQ handler notices that SYNC is set, it
  2490. * disables interrupts and returns.
  2491. *
  2492. * When all outstanding IRQ handlers have returned after
  2493. * the SYNC flag has been set, the setter can be assured
  2494. * that interrupts will no longer get run.
  2495. *
  2496. * In this way all SMP driver locks are never acquired
  2497. * in hw IRQ context, only sw IRQ context or lower.
  2498. */
  2499. unsigned int irq_sync;
  2500. /* SMP locking strategy:
  2501. *
  2502. * lock: Held during reset, PHY access, timer, and when
  2503. * updating tg3_flags and tg3_flags2.
  2504. *
  2505. * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
  2506. * netif_tx_lock when it needs to call
  2507. * netif_wake_queue.
  2508. *
  2509. * Both of these locks are to be held with BH safety.
  2510. *
  2511. * Because the IRQ handler, tg3_poll, and tg3_start_xmit
  2512. * are running lockless, it is necessary to completely
  2513. * quiesce the chip with tg3_netif_stop and tg3_full_lock
  2514. * before reconfiguring the device.
  2515. *
  2516. * indirect_lock: Held when accessing registers indirectly
  2517. * with IRQ disabling.
  2518. */
  2519. spinlock_t lock;
  2520. spinlock_t indirect_lock;
  2521. u32 (*read32) (struct tg3 *, u32);
  2522. void (*write32) (struct tg3 *, u32, u32);
  2523. u32 (*read32_mbox) (struct tg3 *, u32);
  2524. void (*write32_mbox) (struct tg3 *, u32,
  2525. u32);
  2526. void __iomem *regs;
  2527. void __iomem *aperegs;
  2528. struct net_device *dev;
  2529. struct pci_dev *pdev;
  2530. u32 coal_now;
  2531. u32 msg_enable;
  2532. /* begin "tx thread" cacheline section */
  2533. void (*write32_tx_mbox) (struct tg3 *, u32,
  2534. u32);
  2535. /* begin "rx thread" cacheline section */
  2536. struct tg3_napi napi[TG3_IRQ_MAX_VECS];
  2537. void (*write32_rx_mbox) (struct tg3 *, u32,
  2538. u32);
  2539. u32 rx_pending;
  2540. u32 rx_jumbo_pending;
  2541. u32 rx_std_max_post;
  2542. u32 rx_pkt_map_sz;
  2543. #if TG3_VLAN_TAG_USED
  2544. struct vlan_group *vlgrp;
  2545. #endif
  2546. struct tg3_rx_prodring_set prodring[TG3_IRQ_MAX_VECS];
  2547. /* begin "everything else" cacheline(s) section */
  2548. struct net_device_stats net_stats;
  2549. struct net_device_stats net_stats_prev;
  2550. struct tg3_ethtool_stats estats;
  2551. struct tg3_ethtool_stats estats_prev;
  2552. union {
  2553. unsigned long phy_crc_errors;
  2554. unsigned long last_event_jiffies;
  2555. };
  2556. u32 rx_offset;
  2557. u32 tg3_flags;
  2558. #define TG3_FLAG_TAGGED_STATUS 0x00000001
  2559. #define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
  2560. #define TG3_FLAG_RX_CHECKSUMS 0x00000004
  2561. #define TG3_FLAG_USE_LINKCHG_REG 0x00000008
  2562. #define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
  2563. #define TG3_FLAG_ENABLE_ASF 0x00000020
  2564. #define TG3_FLAG_ASPM_WORKAROUND 0x00000040
  2565. #define TG3_FLAG_POLL_SERDES 0x00000080
  2566. #define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
  2567. #define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
  2568. #define TG3_FLAG_WOL_SPEED_100MB 0x00000400
  2569. #define TG3_FLAG_WOL_ENABLE 0x00000800
  2570. #define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
  2571. #define TG3_FLAG_NVRAM 0x00002000
  2572. #define TG3_FLAG_NVRAM_BUFFERED 0x00004000
  2573. #define TG3_FLAG_SUPPORT_MSI 0x00008000
  2574. #define TG3_FLAG_SUPPORT_MSIX 0x00010000
  2575. #define TG3_FLAG_SUPPORT_MSI_OR_MSIX (TG3_FLAG_SUPPORT_MSI | \
  2576. TG3_FLAG_SUPPORT_MSIX)
  2577. #define TG3_FLAG_PCIX_MODE 0x00020000
  2578. #define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
  2579. #define TG3_FLAG_PCI_32BIT 0x00080000
  2580. #define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
  2581. #define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
  2582. #define TG3_FLAG_WOL_CAP 0x00400000
  2583. #define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
  2584. #define TG3_FLAG_10_100_ONLY 0x01000000
  2585. #define TG3_FLAG_PAUSE_AUTONEG 0x02000000
  2586. #define TG3_FLAG_CPMU_PRESENT 0x04000000
  2587. #define TG3_FLAG_40BIT_DMA_BUG 0x08000000
  2588. #define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
  2589. #define TG3_FLAG_JUMBO_CAPABLE 0x20000000
  2590. #define TG3_FLAG_CHIP_RESETTING 0x40000000
  2591. #define TG3_FLAG_INIT_COMPLETE 0x80000000
  2592. u32 tg3_flags2;
  2593. #define TG3_FLG2_RESTART_TIMER 0x00000001
  2594. #define TG3_FLG2_TSO_BUG 0x00000002
  2595. #define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
  2596. #define TG3_FLG2_IS_5788 0x00000008
  2597. #define TG3_FLG2_MAX_RXPEND_64 0x00000010
  2598. #define TG3_FLG2_TSO_CAPABLE 0x00000020
  2599. #define TG3_FLG2_PHY_ADC_BUG 0x00000040
  2600. #define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
  2601. #define TG3_FLG2_PHY_BER_BUG 0x00000100
  2602. #define TG3_FLG2_PCI_EXPRESS 0x00000200
  2603. #define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
  2604. #define TG3_FLG2_HW_AUTONEG 0x00000800
  2605. #define TG3_FLG2_IS_NIC 0x00001000
  2606. #define TG3_FLG2_PHY_SERDES 0x00002000
  2607. #define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
  2608. #define TG3_FLG2_FLASH 0x00008000
  2609. #define TG3_FLG2_HW_TSO_1 0x00010000
  2610. #define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
  2611. #define TG3_FLG2_5705_PLUS 0x00040000
  2612. #define TG3_FLG2_5750_PLUS 0x00080000
  2613. #define TG3_FLG2_HW_TSO_3 0x00100000
  2614. #define TG3_FLG2_USING_MSI 0x00200000
  2615. #define TG3_FLG2_USING_MSIX 0x00400000
  2616. #define TG3_FLG2_USING_MSI_OR_MSIX (TG3_FLG2_USING_MSI | \
  2617. TG3_FLG2_USING_MSIX)
  2618. #define TG3_FLG2_MII_SERDES 0x00800000
  2619. #define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
  2620. TG3_FLG2_MII_SERDES)
  2621. #define TG3_FLG2_PARALLEL_DETECT 0x01000000
  2622. #define TG3_FLG2_ICH_WORKAROUND 0x02000000
  2623. #define TG3_FLG2_5780_CLASS 0x04000000
  2624. #define TG3_FLG2_HW_TSO_2 0x08000000
  2625. #define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | \
  2626. TG3_FLG2_HW_TSO_2 | \
  2627. TG3_FLG2_HW_TSO_3)
  2628. #define TG3_FLG2_1SHOT_MSI 0x10000000
  2629. #define TG3_FLG2_PHY_JITTER_BUG 0x20000000
  2630. #define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
  2631. #define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
  2632. u32 tg3_flags3;
  2633. #define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
  2634. #define TG3_FLG3_ENABLE_APE 0x00000002
  2635. #define TG3_FLG3_PROTECTED_NVRAM 0x00000004
  2636. #define TG3_FLG3_5701_DMA_BUG 0x00000008
  2637. #define TG3_FLG3_USE_PHYLIB 0x00000010
  2638. #define TG3_FLG3_MDIOBUS_INITED 0x00000020
  2639. #define TG3_FLG3_PHY_CONNECTED 0x00000080
  2640. #define TG3_FLG3_RGMII_INBAND_DISABLE 0x00000100
  2641. #define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
  2642. #define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
  2643. #define TG3_FLG3_CLKREQ_BUG 0x00000800
  2644. #define TG3_FLG3_PHY_ENABLE_APD 0x00001000
  2645. #define TG3_FLG3_5755_PLUS 0x00002000
  2646. #define TG3_FLG3_NO_NVRAM 0x00004000
  2647. #define TG3_FLG3_PHY_IS_FET 0x00010000
  2648. #define TG3_FLG3_ENABLE_RSS 0x00020000
  2649. #define TG3_FLG3_ENABLE_TSS 0x00040000
  2650. #define TG3_FLG3_4G_DMA_BNDRY_BUG 0x00080000
  2651. #define TG3_FLG3_40BIT_DMA_LIMIT_BUG 0x00100000
  2652. #define TG3_FLG3_SHORT_DMA_BUG 0x00200000
  2653. #define TG3_FLG3_USE_JUMBO_BDFLAG 0x00400000
  2654. #define TG3_FLG3_L1PLLPD_EN 0x00800000
  2655. struct timer_list timer;
  2656. u16 timer_counter;
  2657. u16 timer_multiplier;
  2658. u32 timer_offset;
  2659. u16 asf_counter;
  2660. u16 asf_multiplier;
  2661. /* 1 second counter for transient serdes link events */
  2662. u32 serdes_counter;
  2663. #define SERDES_AN_TIMEOUT_5704S 2
  2664. #define SERDES_PARALLEL_DET_TIMEOUT 1
  2665. #define SERDES_AN_TIMEOUT_5714S 1
  2666. struct tg3_link_config link_config;
  2667. struct tg3_bufmgr_config bufmgr_config;
  2668. /* cache h/w values, often passed straight to h/w */
  2669. u32 rx_mode;
  2670. u32 tx_mode;
  2671. u32 mac_mode;
  2672. u32 mi_mode;
  2673. u32 misc_host_ctrl;
  2674. u32 grc_mode;
  2675. u32 grc_local_ctrl;
  2676. u32 dma_rwctrl;
  2677. u32 coalesce_mode;
  2678. u32 pwrmgmt_thresh;
  2679. /* PCI block */
  2680. u32 pci_chip_rev_id;
  2681. u16 pci_cmd;
  2682. u8 pci_cacheline_sz;
  2683. u8 pci_lat_timer;
  2684. int pm_cap;
  2685. int msi_cap;
  2686. union {
  2687. int pcix_cap;
  2688. int pcie_cap;
  2689. };
  2690. struct mii_bus *mdio_bus;
  2691. int mdio_irq[PHY_MAX_ADDR];
  2692. u8 phy_addr;
  2693. /* PHY info */
  2694. u32 phy_id;
  2695. #define PHY_ID_MASK 0xfffffff0
  2696. #define PHY_ID_BCM5400 0x60008040
  2697. #define PHY_ID_BCM5401 0x60008050
  2698. #define PHY_ID_BCM5411 0x60008070
  2699. #define PHY_ID_BCM5701 0x60008110
  2700. #define PHY_ID_BCM5703 0x60008160
  2701. #define PHY_ID_BCM5704 0x60008190
  2702. #define PHY_ID_BCM5705 0x600081a0
  2703. #define PHY_ID_BCM5750 0x60008180
  2704. #define PHY_ID_BCM5752 0x60008100
  2705. #define PHY_ID_BCM5714 0x60008340
  2706. #define PHY_ID_BCM5780 0x60008350
  2707. #define PHY_ID_BCM5755 0xbc050cc0
  2708. #define PHY_ID_BCM5787 0xbc050ce0
  2709. #define PHY_ID_BCM5756 0xbc050ed0
  2710. #define PHY_ID_BCM5784 0xbc050fa0
  2711. #define PHY_ID_BCM5761 0xbc050fd0
  2712. #define PHY_ID_BCM5718C 0x5c0d8a00
  2713. #define PHY_ID_BCM5718S 0xbc050ff0
  2714. #define PHY_ID_BCM57765 0x5c0d8a40
  2715. #define PHY_ID_BCM5906 0xdc00ac40
  2716. #define PHY_ID_BCM8002 0x60010140
  2717. #define PHY_ID_INVALID 0xffffffff
  2718. #define PHY_ID_REV_MASK 0x0000000f
  2719. #define PHY_REV_BCM5401_B0 0x1
  2720. #define PHY_REV_BCM5401_B2 0x3
  2721. #define PHY_REV_BCM5401_C0 0x6
  2722. #define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
  2723. #define TG3_PHY_ID_BCM50610 0x143bd60
  2724. #define TG3_PHY_ID_BCM50610M 0x143bd70
  2725. #define TG3_PHY_ID_BCMAC131 0x143bc70
  2726. #define TG3_PHY_ID_RTL8211C 0x001cc910
  2727. #define TG3_PHY_ID_RTL8201E 0x00008200
  2728. #define TG3_PHY_ID_BCM57780 0x03625d90
  2729. #define TG3_PHY_OUI_MASK 0xfffffc00
  2730. #define TG3_PHY_OUI_1 0x00206000
  2731. #define TG3_PHY_OUI_2 0x0143bc00
  2732. #define TG3_PHY_OUI_3 0x03625c00
  2733. u32 led_ctrl;
  2734. u32 phy_otp;
  2735. #define TG3_BPN_SIZE 24
  2736. char board_part_number[TG3_BPN_SIZE];
  2737. #define TG3_VER_SIZE ETHTOOL_FWVERS_LEN
  2738. char fw_ver[TG3_VER_SIZE];
  2739. u32 nic_sram_data_cfg;
  2740. u32 pci_clock_ctrl;
  2741. struct pci_dev *pdev_peer;
  2742. /* This macro assumes the passed PHY ID is already masked
  2743. * with PHY_ID_MASK.
  2744. */
  2745. #define KNOWN_PHY_ID(X) \
  2746. ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
  2747. (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
  2748. (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
  2749. (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
  2750. (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
  2751. (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
  2752. (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
  2753. (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
  2754. (X) == PHY_ID_BCM5718C || (X) == PHY_ID_BCM5718S || \
  2755. (X) == PHY_ID_BCM57765 || (X) == PHY_ID_BCM8002)
  2756. struct tg3_hw_stats *hw_stats;
  2757. dma_addr_t stats_mapping;
  2758. struct work_struct reset_task;
  2759. int nvram_lock_cnt;
  2760. u32 nvram_size;
  2761. #define TG3_NVRAM_SIZE_64KB 0x00010000
  2762. #define TG3_NVRAM_SIZE_128KB 0x00020000
  2763. #define TG3_NVRAM_SIZE_256KB 0x00040000
  2764. #define TG3_NVRAM_SIZE_512KB 0x00080000
  2765. #define TG3_NVRAM_SIZE_1MB 0x00100000
  2766. #define TG3_NVRAM_SIZE_2MB 0x00200000
  2767. u32 nvram_pagesize;
  2768. u32 nvram_jedecnum;
  2769. #define JEDEC_ATMEL 0x1f
  2770. #define JEDEC_ST 0x20
  2771. #define JEDEC_SAIFUN 0x4f
  2772. #define JEDEC_SST 0xbf
  2773. #define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
  2774. #define ATMEL_AT24C64_PAGE_SIZE (32)
  2775. #define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
  2776. #define ATMEL_AT24C512_PAGE_SIZE (128)
  2777. #define ATMEL_AT45DB0X1B_PAGE_POS 9
  2778. #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
  2779. #define ATMEL_AT25F512_PAGE_SIZE 256
  2780. #define ST_M45PEX0_PAGE_SIZE 256
  2781. #define SAIFUN_SA25F0XX_PAGE_SIZE 256
  2782. #define SST_25VF0X0_PAGE_SIZE 4098
  2783. unsigned int irq_max;
  2784. unsigned int irq_cnt;
  2785. struct ethtool_coalesce coal;
  2786. /* firmware info */
  2787. const char *fw_needed;
  2788. const struct firmware *fw;
  2789. u32 fw_len; /* includes BSS */
  2790. };
  2791. #endif /* !(_T3_H) */