phy_g.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11g PHY driver
  4. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  5. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  6. Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
  7. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  8. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  9. This program is free software; you can redistribute it and/or modify
  10. it under the terms of the GNU General Public License as published by
  11. the Free Software Foundation; either version 2 of the License, or
  12. (at your option) any later version.
  13. This program is distributed in the hope that it will be useful,
  14. but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. GNU General Public License for more details.
  17. You should have received a copy of the GNU General Public License
  18. along with this program; see the file COPYING. If not, write to
  19. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  20. Boston, MA 02110-1301, USA.
  21. */
  22. #include "b43.h"
  23. #include "phy_g.h"
  24. #include "phy_common.h"
  25. #include "lo.h"
  26. #include "main.h"
  27. #include <linux/bitrev.h>
  28. static const s8 b43_tssi2dbm_g_table[] = {
  29. 77, 77, 77, 76,
  30. 76, 76, 75, 75,
  31. 74, 74, 73, 73,
  32. 73, 72, 72, 71,
  33. 71, 70, 70, 69,
  34. 68, 68, 67, 67,
  35. 66, 65, 65, 64,
  36. 63, 63, 62, 61,
  37. 60, 59, 58, 57,
  38. 56, 55, 54, 53,
  39. 52, 50, 49, 47,
  40. 45, 43, 40, 37,
  41. 33, 28, 22, 14,
  42. 5, -7, -20, -20,
  43. -20, -20, -20, -20,
  44. -20, -20, -20, -20,
  45. };
  46. const u8 b43_radio_channel_codes_bg[] = {
  47. 12, 17, 22, 27,
  48. 32, 37, 42, 47,
  49. 52, 57, 62, 67,
  50. 72, 84,
  51. };
  52. static void b43_calc_nrssi_threshold(struct b43_wldev *dev);
  53. #define bitrev4(tmp) (bitrev8(tmp) >> 4)
  54. /* Get the freq, as it has to be written to the device. */
  55. static inline u16 channel2freq_bg(u8 channel)
  56. {
  57. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  58. return b43_radio_channel_codes_bg[channel - 1];
  59. }
  60. static void generate_rfatt_list(struct b43_wldev *dev,
  61. struct b43_rfatt_list *list)
  62. {
  63. struct b43_phy *phy = &dev->phy;
  64. /* APHY.rev < 5 || GPHY.rev < 6 */
  65. static const struct b43_rfatt rfatt_0[] = {
  66. {.att = 3,.with_padmix = 0,},
  67. {.att = 1,.with_padmix = 0,},
  68. {.att = 5,.with_padmix = 0,},
  69. {.att = 7,.with_padmix = 0,},
  70. {.att = 9,.with_padmix = 0,},
  71. {.att = 2,.with_padmix = 0,},
  72. {.att = 0,.with_padmix = 0,},
  73. {.att = 4,.with_padmix = 0,},
  74. {.att = 6,.with_padmix = 0,},
  75. {.att = 8,.with_padmix = 0,},
  76. {.att = 1,.with_padmix = 1,},
  77. {.att = 2,.with_padmix = 1,},
  78. {.att = 3,.with_padmix = 1,},
  79. {.att = 4,.with_padmix = 1,},
  80. };
  81. /* Radio.rev == 8 && Radio.version == 0x2050 */
  82. static const struct b43_rfatt rfatt_1[] = {
  83. {.att = 2,.with_padmix = 1,},
  84. {.att = 4,.with_padmix = 1,},
  85. {.att = 6,.with_padmix = 1,},
  86. {.att = 8,.with_padmix = 1,},
  87. {.att = 10,.with_padmix = 1,},
  88. {.att = 12,.with_padmix = 1,},
  89. {.att = 14,.with_padmix = 1,},
  90. };
  91. /* Otherwise */
  92. static const struct b43_rfatt rfatt_2[] = {
  93. {.att = 0,.with_padmix = 1,},
  94. {.att = 2,.with_padmix = 1,},
  95. {.att = 4,.with_padmix = 1,},
  96. {.att = 6,.with_padmix = 1,},
  97. {.att = 8,.with_padmix = 1,},
  98. {.att = 9,.with_padmix = 1,},
  99. {.att = 9,.with_padmix = 1,},
  100. };
  101. if (!b43_has_hardware_pctl(dev)) {
  102. /* Software pctl */
  103. list->list = rfatt_0;
  104. list->len = ARRAY_SIZE(rfatt_0);
  105. list->min_val = 0;
  106. list->max_val = 9;
  107. return;
  108. }
  109. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  110. /* Hardware pctl */
  111. list->list = rfatt_1;
  112. list->len = ARRAY_SIZE(rfatt_1);
  113. list->min_val = 0;
  114. list->max_val = 14;
  115. return;
  116. }
  117. /* Hardware pctl */
  118. list->list = rfatt_2;
  119. list->len = ARRAY_SIZE(rfatt_2);
  120. list->min_val = 0;
  121. list->max_val = 9;
  122. }
  123. static void generate_bbatt_list(struct b43_wldev *dev,
  124. struct b43_bbatt_list *list)
  125. {
  126. static const struct b43_bbatt bbatt_0[] = {
  127. {.att = 0,},
  128. {.att = 1,},
  129. {.att = 2,},
  130. {.att = 3,},
  131. {.att = 4,},
  132. {.att = 5,},
  133. {.att = 6,},
  134. {.att = 7,},
  135. {.att = 8,},
  136. };
  137. list->list = bbatt_0;
  138. list->len = ARRAY_SIZE(bbatt_0);
  139. list->min_val = 0;
  140. list->max_val = 8;
  141. }
  142. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  143. {
  144. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  145. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  146. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  147. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  148. }
  149. /* Synthetic PU workaround */
  150. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  151. {
  152. struct b43_phy *phy = &dev->phy;
  153. might_sleep();
  154. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  155. /* We do not need the workaround. */
  156. return;
  157. }
  158. if (channel <= 10) {
  159. b43_write16(dev, B43_MMIO_CHANNEL,
  160. channel2freq_bg(channel + 4));
  161. } else {
  162. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  163. }
  164. msleep(1);
  165. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  166. }
  167. /* Set the baseband attenuation value on chip. */
  168. void b43_gphy_set_baseband_attenuation(struct b43_wldev *dev,
  169. u16 baseband_attenuation)
  170. {
  171. struct b43_phy *phy = &dev->phy;
  172. if (phy->analog == 0) {
  173. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  174. & 0xFFF0) |
  175. baseband_attenuation);
  176. } else if (phy->analog > 1) {
  177. b43_phy_write(dev, B43_PHY_DACCTL,
  178. (b43_phy_read(dev, B43_PHY_DACCTL)
  179. & 0xFFC3) | (baseband_attenuation << 2));
  180. } else {
  181. b43_phy_write(dev, B43_PHY_DACCTL,
  182. (b43_phy_read(dev, B43_PHY_DACCTL)
  183. & 0xFF87) | (baseband_attenuation << 3));
  184. }
  185. }
  186. /* Adjust the transmission power output (G-PHY) */
  187. void b43_set_txpower_g(struct b43_wldev *dev,
  188. const struct b43_bbatt *bbatt,
  189. const struct b43_rfatt *rfatt, u8 tx_control)
  190. {
  191. struct b43_phy *phy = &dev->phy;
  192. struct b43_phy_g *gphy = phy->g;
  193. struct b43_txpower_lo_control *lo = gphy->lo_control;
  194. u16 bb, rf;
  195. u16 tx_bias, tx_magn;
  196. bb = bbatt->att;
  197. rf = rfatt->att;
  198. tx_bias = lo->tx_bias;
  199. tx_magn = lo->tx_magn;
  200. if (unlikely(tx_bias == 0xFF))
  201. tx_bias = 0;
  202. /* Save the values for later */
  203. gphy->tx_control = tx_control;
  204. memcpy(&gphy->rfatt, rfatt, sizeof(*rfatt));
  205. gphy->rfatt.with_padmix = !!(tx_control & B43_TXCTL_TXMIX);
  206. memcpy(&gphy->bbatt, bbatt, sizeof(*bbatt));
  207. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  208. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  209. "rfatt(%u), tx_control(0x%02X), "
  210. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  211. bb, rf, tx_control, tx_bias, tx_magn);
  212. }
  213. b43_gphy_set_baseband_attenuation(dev, bb);
  214. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  215. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  216. b43_radio_write16(dev, 0x43,
  217. (rf & 0x000F) | (tx_control & 0x0070));
  218. } else {
  219. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  220. & 0xFFF0) | (rf & 0x000F));
  221. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  222. & ~0x0070) | (tx_control &
  223. 0x0070));
  224. }
  225. if (has_tx_magnification(phy)) {
  226. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  227. } else {
  228. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  229. & 0xFFF0) | (tx_bias & 0x000F));
  230. }
  231. b43_lo_g_adjust(dev);
  232. }
  233. /* GPHY_TSSI_Power_Lookup_Table_Init */
  234. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  235. {
  236. struct b43_phy_g *gphy = dev->phy.g;
  237. int i;
  238. u16 value;
  239. for (i = 0; i < 32; i++)
  240. b43_ofdmtab_write16(dev, 0x3C20, i, gphy->tssi2dbm[i]);
  241. for (i = 32; i < 64; i++)
  242. b43_ofdmtab_write16(dev, 0x3C00, i - 32, gphy->tssi2dbm[i]);
  243. for (i = 0; i < 64; i += 2) {
  244. value = (u16) gphy->tssi2dbm[i];
  245. value |= ((u16) gphy->tssi2dbm[i + 1]) << 8;
  246. b43_phy_write(dev, 0x380 + (i / 2), value);
  247. }
  248. }
  249. /* GPHY_Gain_Lookup_Table_Init */
  250. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  251. {
  252. struct b43_phy *phy = &dev->phy;
  253. struct b43_phy_g *gphy = phy->g;
  254. struct b43_txpower_lo_control *lo = gphy->lo_control;
  255. u16 nr_written = 0;
  256. u16 tmp;
  257. u8 rf, bb;
  258. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  259. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  260. if (nr_written >= 0x40)
  261. return;
  262. tmp = lo->bbatt_list.list[bb].att;
  263. tmp <<= 8;
  264. if (phy->radio_rev == 8)
  265. tmp |= 0x50;
  266. else
  267. tmp |= 0x40;
  268. tmp |= lo->rfatt_list.list[rf].att;
  269. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  270. nr_written++;
  271. }
  272. }
  273. }
  274. static void b43_set_all_gains(struct b43_wldev *dev,
  275. s16 first, s16 second, s16 third)
  276. {
  277. struct b43_phy *phy = &dev->phy;
  278. u16 i;
  279. u16 start = 0x08, end = 0x18;
  280. u16 tmp;
  281. u16 table;
  282. if (phy->rev <= 1) {
  283. start = 0x10;
  284. end = 0x20;
  285. }
  286. table = B43_OFDMTAB_GAINX;
  287. if (phy->rev <= 1)
  288. table = B43_OFDMTAB_GAINX_R1;
  289. for (i = 0; i < 4; i++)
  290. b43_ofdmtab_write16(dev, table, i, first);
  291. for (i = start; i < end; i++)
  292. b43_ofdmtab_write16(dev, table, i, second);
  293. if (third != -1) {
  294. tmp = ((u16) third << 14) | ((u16) third << 6);
  295. b43_phy_write(dev, 0x04A0,
  296. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  297. b43_phy_write(dev, 0x04A1,
  298. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  299. b43_phy_write(dev, 0x04A2,
  300. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  301. }
  302. b43_dummy_transmission(dev);
  303. }
  304. static void b43_set_original_gains(struct b43_wldev *dev)
  305. {
  306. struct b43_phy *phy = &dev->phy;
  307. u16 i, tmp;
  308. u16 table;
  309. u16 start = 0x0008, end = 0x0018;
  310. if (phy->rev <= 1) {
  311. start = 0x0010;
  312. end = 0x0020;
  313. }
  314. table = B43_OFDMTAB_GAINX;
  315. if (phy->rev <= 1)
  316. table = B43_OFDMTAB_GAINX_R1;
  317. for (i = 0; i < 4; i++) {
  318. tmp = (i & 0xFFFC);
  319. tmp |= (i & 0x0001) << 1;
  320. tmp |= (i & 0x0002) >> 1;
  321. b43_ofdmtab_write16(dev, table, i, tmp);
  322. }
  323. for (i = start; i < end; i++)
  324. b43_ofdmtab_write16(dev, table, i, i - start);
  325. b43_phy_write(dev, 0x04A0,
  326. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  327. b43_phy_write(dev, 0x04A1,
  328. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  329. b43_phy_write(dev, 0x04A2,
  330. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  331. b43_dummy_transmission(dev);
  332. }
  333. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  334. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  335. {
  336. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  337. mmiowb();
  338. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  339. }
  340. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  341. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  342. {
  343. u16 val;
  344. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  345. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  346. return (s16) val;
  347. }
  348. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  349. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  350. {
  351. u16 i;
  352. s16 tmp;
  353. for (i = 0; i < 64; i++) {
  354. tmp = b43_nrssi_hw_read(dev, i);
  355. tmp -= val;
  356. tmp = clamp_val(tmp, -32, 31);
  357. b43_nrssi_hw_write(dev, i, tmp);
  358. }
  359. }
  360. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  361. void b43_nrssi_mem_update(struct b43_wldev *dev)
  362. {
  363. struct b43_phy_g *gphy = dev->phy.g;
  364. s16 i, delta;
  365. s32 tmp;
  366. delta = 0x1F - gphy->nrssi[0];
  367. for (i = 0; i < 64; i++) {
  368. tmp = (i - delta) * gphy->nrssislope;
  369. tmp /= 0x10000;
  370. tmp += 0x3A;
  371. tmp = clamp_val(tmp, 0, 0x3F);
  372. gphy->nrssi_lt[i] = tmp;
  373. }
  374. }
  375. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  376. {
  377. struct b43_phy *phy = &dev->phy;
  378. u16 backup[20] = { 0 };
  379. s16 v47F;
  380. u16 i;
  381. u16 saved = 0xFFFF;
  382. backup[0] = b43_phy_read(dev, 0x0001);
  383. backup[1] = b43_phy_read(dev, 0x0811);
  384. backup[2] = b43_phy_read(dev, 0x0812);
  385. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  386. backup[3] = b43_phy_read(dev, 0x0814);
  387. backup[4] = b43_phy_read(dev, 0x0815);
  388. }
  389. backup[5] = b43_phy_read(dev, 0x005A);
  390. backup[6] = b43_phy_read(dev, 0x0059);
  391. backup[7] = b43_phy_read(dev, 0x0058);
  392. backup[8] = b43_phy_read(dev, 0x000A);
  393. backup[9] = b43_phy_read(dev, 0x0003);
  394. backup[10] = b43_radio_read16(dev, 0x007A);
  395. backup[11] = b43_radio_read16(dev, 0x0043);
  396. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  397. b43_phy_write(dev, 0x0001,
  398. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  399. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  400. b43_phy_write(dev, 0x0812,
  401. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  402. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  403. if (phy->rev >= 6) {
  404. backup[12] = b43_phy_read(dev, 0x002E);
  405. backup[13] = b43_phy_read(dev, 0x002F);
  406. backup[14] = b43_phy_read(dev, 0x080F);
  407. backup[15] = b43_phy_read(dev, 0x0810);
  408. backup[16] = b43_phy_read(dev, 0x0801);
  409. backup[17] = b43_phy_read(dev, 0x0060);
  410. backup[18] = b43_phy_read(dev, 0x0014);
  411. backup[19] = b43_phy_read(dev, 0x0478);
  412. b43_phy_write(dev, 0x002E, 0);
  413. b43_phy_write(dev, 0x002F, 0);
  414. b43_phy_write(dev, 0x080F, 0);
  415. b43_phy_write(dev, 0x0810, 0);
  416. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  417. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  418. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  419. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  420. }
  421. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  422. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  423. udelay(30);
  424. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  425. if (v47F >= 0x20)
  426. v47F -= 0x40;
  427. if (v47F == 31) {
  428. for (i = 7; i >= 4; i--) {
  429. b43_radio_write16(dev, 0x007B, i);
  430. udelay(20);
  431. v47F =
  432. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  433. if (v47F >= 0x20)
  434. v47F -= 0x40;
  435. if (v47F < 31 && saved == 0xFFFF)
  436. saved = i;
  437. }
  438. if (saved == 0xFFFF)
  439. saved = 4;
  440. } else {
  441. b43_radio_write16(dev, 0x007A,
  442. b43_radio_read16(dev, 0x007A) & 0x007F);
  443. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  444. b43_phy_write(dev, 0x0814,
  445. b43_phy_read(dev, 0x0814) | 0x0001);
  446. b43_phy_write(dev, 0x0815,
  447. b43_phy_read(dev, 0x0815) & 0xFFFE);
  448. }
  449. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  450. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  451. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  452. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  453. b43_phy_write(dev, 0x005A, 0x0480);
  454. b43_phy_write(dev, 0x0059, 0x0810);
  455. b43_phy_write(dev, 0x0058, 0x000D);
  456. if (phy->rev == 0) {
  457. b43_phy_write(dev, 0x0003, 0x0122);
  458. } else {
  459. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  460. | 0x2000);
  461. }
  462. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  463. b43_phy_write(dev, 0x0814,
  464. b43_phy_read(dev, 0x0814) | 0x0004);
  465. b43_phy_write(dev, 0x0815,
  466. b43_phy_read(dev, 0x0815) & 0xFFFB);
  467. }
  468. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  469. | 0x0040);
  470. b43_radio_write16(dev, 0x007A,
  471. b43_radio_read16(dev, 0x007A) | 0x000F);
  472. b43_set_all_gains(dev, 3, 0, 1);
  473. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  474. & 0x00F0) | 0x000F);
  475. udelay(30);
  476. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  477. if (v47F >= 0x20)
  478. v47F -= 0x40;
  479. if (v47F == -32) {
  480. for (i = 0; i < 4; i++) {
  481. b43_radio_write16(dev, 0x007B, i);
  482. udelay(20);
  483. v47F =
  484. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  485. 0x003F);
  486. if (v47F >= 0x20)
  487. v47F -= 0x40;
  488. if (v47F > -31 && saved == 0xFFFF)
  489. saved = i;
  490. }
  491. if (saved == 0xFFFF)
  492. saved = 3;
  493. } else
  494. saved = 0;
  495. }
  496. b43_radio_write16(dev, 0x007B, saved);
  497. if (phy->rev >= 6) {
  498. b43_phy_write(dev, 0x002E, backup[12]);
  499. b43_phy_write(dev, 0x002F, backup[13]);
  500. b43_phy_write(dev, 0x080F, backup[14]);
  501. b43_phy_write(dev, 0x0810, backup[15]);
  502. }
  503. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  504. b43_phy_write(dev, 0x0814, backup[3]);
  505. b43_phy_write(dev, 0x0815, backup[4]);
  506. }
  507. b43_phy_write(dev, 0x005A, backup[5]);
  508. b43_phy_write(dev, 0x0059, backup[6]);
  509. b43_phy_write(dev, 0x0058, backup[7]);
  510. b43_phy_write(dev, 0x000A, backup[8]);
  511. b43_phy_write(dev, 0x0003, backup[9]);
  512. b43_radio_write16(dev, 0x0043, backup[11]);
  513. b43_radio_write16(dev, 0x007A, backup[10]);
  514. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  515. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  516. b43_set_original_gains(dev);
  517. if (phy->rev >= 6) {
  518. b43_phy_write(dev, 0x0801, backup[16]);
  519. b43_phy_write(dev, 0x0060, backup[17]);
  520. b43_phy_write(dev, 0x0014, backup[18]);
  521. b43_phy_write(dev, 0x0478, backup[19]);
  522. }
  523. b43_phy_write(dev, 0x0001, backup[0]);
  524. b43_phy_write(dev, 0x0812, backup[2]);
  525. b43_phy_write(dev, 0x0811, backup[1]);
  526. }
  527. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  528. {
  529. struct b43_phy *phy = &dev->phy;
  530. struct b43_phy_g *gphy = phy->g;
  531. u16 backup[18] = { 0 };
  532. u16 tmp;
  533. s16 nrssi0, nrssi1;
  534. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  535. if (phy->radio_rev >= 9)
  536. return;
  537. if (phy->radio_rev == 8)
  538. b43_calc_nrssi_offset(dev);
  539. b43_phy_write(dev, B43_PHY_G_CRS,
  540. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  541. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  542. backup[7] = b43_read16(dev, 0x03E2);
  543. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  544. backup[0] = b43_radio_read16(dev, 0x007A);
  545. backup[1] = b43_radio_read16(dev, 0x0052);
  546. backup[2] = b43_radio_read16(dev, 0x0043);
  547. backup[3] = b43_phy_read(dev, 0x0015);
  548. backup[4] = b43_phy_read(dev, 0x005A);
  549. backup[5] = b43_phy_read(dev, 0x0059);
  550. backup[6] = b43_phy_read(dev, 0x0058);
  551. backup[8] = b43_read16(dev, 0x03E6);
  552. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  553. if (phy->rev >= 3) {
  554. backup[10] = b43_phy_read(dev, 0x002E);
  555. backup[11] = b43_phy_read(dev, 0x002F);
  556. backup[12] = b43_phy_read(dev, 0x080F);
  557. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  558. backup[14] = b43_phy_read(dev, 0x0801);
  559. backup[15] = b43_phy_read(dev, 0x0060);
  560. backup[16] = b43_phy_read(dev, 0x0014);
  561. backup[17] = b43_phy_read(dev, 0x0478);
  562. b43_phy_write(dev, 0x002E, 0);
  563. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  564. switch (phy->rev) {
  565. case 4:
  566. case 6:
  567. case 7:
  568. b43_phy_write(dev, 0x0478,
  569. b43_phy_read(dev, 0x0478)
  570. | 0x0100);
  571. b43_phy_write(dev, 0x0801,
  572. b43_phy_read(dev, 0x0801)
  573. | 0x0040);
  574. break;
  575. case 3:
  576. case 5:
  577. b43_phy_write(dev, 0x0801,
  578. b43_phy_read(dev, 0x0801)
  579. & 0xFFBF);
  580. break;
  581. }
  582. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  583. | 0x0040);
  584. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  585. | 0x0200);
  586. }
  587. b43_radio_write16(dev, 0x007A,
  588. b43_radio_read16(dev, 0x007A) | 0x0070);
  589. b43_set_all_gains(dev, 0, 8, 0);
  590. b43_radio_write16(dev, 0x007A,
  591. b43_radio_read16(dev, 0x007A) & 0x00F7);
  592. if (phy->rev >= 2) {
  593. b43_phy_write(dev, 0x0811,
  594. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  595. 0x0030);
  596. b43_phy_write(dev, 0x0812,
  597. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  598. 0x0010);
  599. }
  600. b43_radio_write16(dev, 0x007A,
  601. b43_radio_read16(dev, 0x007A) | 0x0080);
  602. udelay(20);
  603. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  604. if (nrssi0 >= 0x0020)
  605. nrssi0 -= 0x0040;
  606. b43_radio_write16(dev, 0x007A,
  607. b43_radio_read16(dev, 0x007A) & 0x007F);
  608. if (phy->rev >= 2) {
  609. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  610. & 0xFF9F) | 0x0040);
  611. }
  612. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  613. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  614. | 0x2000);
  615. b43_radio_write16(dev, 0x007A,
  616. b43_radio_read16(dev, 0x007A) | 0x000F);
  617. b43_phy_write(dev, 0x0015, 0xF330);
  618. if (phy->rev >= 2) {
  619. b43_phy_write(dev, 0x0812,
  620. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  621. 0x0020);
  622. b43_phy_write(dev, 0x0811,
  623. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  624. 0x0020);
  625. }
  626. b43_set_all_gains(dev, 3, 0, 1);
  627. if (phy->radio_rev == 8) {
  628. b43_radio_write16(dev, 0x0043, 0x001F);
  629. } else {
  630. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  631. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  632. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  633. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  634. }
  635. b43_phy_write(dev, 0x005A, 0x0480);
  636. b43_phy_write(dev, 0x0059, 0x0810);
  637. b43_phy_write(dev, 0x0058, 0x000D);
  638. udelay(20);
  639. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  640. if (nrssi1 >= 0x0020)
  641. nrssi1 -= 0x0040;
  642. if (nrssi0 == nrssi1)
  643. gphy->nrssislope = 0x00010000;
  644. else
  645. gphy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  646. if (nrssi0 >= -4) {
  647. gphy->nrssi[0] = nrssi1;
  648. gphy->nrssi[1] = nrssi0;
  649. }
  650. if (phy->rev >= 3) {
  651. b43_phy_write(dev, 0x002E, backup[10]);
  652. b43_phy_write(dev, 0x002F, backup[11]);
  653. b43_phy_write(dev, 0x080F, backup[12]);
  654. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  655. }
  656. if (phy->rev >= 2) {
  657. b43_phy_write(dev, 0x0812,
  658. b43_phy_read(dev, 0x0812) & 0xFFCF);
  659. b43_phy_write(dev, 0x0811,
  660. b43_phy_read(dev, 0x0811) & 0xFFCF);
  661. }
  662. b43_radio_write16(dev, 0x007A, backup[0]);
  663. b43_radio_write16(dev, 0x0052, backup[1]);
  664. b43_radio_write16(dev, 0x0043, backup[2]);
  665. b43_write16(dev, 0x03E2, backup[7]);
  666. b43_write16(dev, 0x03E6, backup[8]);
  667. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  668. b43_phy_write(dev, 0x0015, backup[3]);
  669. b43_phy_write(dev, 0x005A, backup[4]);
  670. b43_phy_write(dev, 0x0059, backup[5]);
  671. b43_phy_write(dev, 0x0058, backup[6]);
  672. b43_synth_pu_workaround(dev, phy->channel);
  673. b43_phy_write(dev, 0x0802,
  674. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  675. b43_set_original_gains(dev);
  676. b43_phy_write(dev, B43_PHY_G_CRS,
  677. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  678. if (phy->rev >= 3) {
  679. b43_phy_write(dev, 0x0801, backup[14]);
  680. b43_phy_write(dev, 0x0060, backup[15]);
  681. b43_phy_write(dev, 0x0014, backup[16]);
  682. b43_phy_write(dev, 0x0478, backup[17]);
  683. }
  684. b43_nrssi_mem_update(dev);
  685. b43_calc_nrssi_threshold(dev);
  686. }
  687. static void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  688. {
  689. struct b43_phy *phy = &dev->phy;
  690. struct b43_phy_g *gphy = phy->g;
  691. s32 a, b;
  692. s16 tmp16;
  693. u16 tmp_u16;
  694. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  695. if (!phy->gmode ||
  696. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  697. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  698. if (tmp16 >= 0x20)
  699. tmp16 -= 0x40;
  700. if (tmp16 < 3) {
  701. b43_phy_write(dev, 0x048A,
  702. (b43_phy_read(dev, 0x048A)
  703. & 0xF000) | 0x09EB);
  704. } else {
  705. b43_phy_write(dev, 0x048A,
  706. (b43_phy_read(dev, 0x048A)
  707. & 0xF000) | 0x0AED);
  708. }
  709. } else {
  710. if (gphy->interfmode == B43_INTERFMODE_NONWLAN) {
  711. a = 0xE;
  712. b = 0xA;
  713. } else if (!gphy->aci_wlan_automatic && gphy->aci_enable) {
  714. a = 0x13;
  715. b = 0x12;
  716. } else {
  717. a = 0xE;
  718. b = 0x11;
  719. }
  720. a = a * (gphy->nrssi[1] - gphy->nrssi[0]);
  721. a += (gphy->nrssi[0] << 6);
  722. if (a < 32)
  723. a += 31;
  724. else
  725. a += 32;
  726. a = a >> 6;
  727. a = clamp_val(a, -31, 31);
  728. b = b * (gphy->nrssi[1] - gphy->nrssi[0]);
  729. b += (gphy->nrssi[0] << 6);
  730. if (b < 32)
  731. b += 31;
  732. else
  733. b += 32;
  734. b = b >> 6;
  735. b = clamp_val(b, -31, 31);
  736. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  737. tmp_u16 |= ((u32) b & 0x0000003F);
  738. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  739. b43_phy_write(dev, 0x048A, tmp_u16);
  740. }
  741. }
  742. /* Stack implementation to save/restore values from the
  743. * interference mitigation code.
  744. * It is save to restore values in random order.
  745. */
  746. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  747. u8 id, u16 offset, u16 value)
  748. {
  749. u32 *stackptr = &(_stackptr[*stackidx]);
  750. B43_WARN_ON(offset & 0xF000);
  751. B43_WARN_ON(id & 0xF0);
  752. *stackptr = offset;
  753. *stackptr |= ((u32) id) << 12;
  754. *stackptr |= ((u32) value) << 16;
  755. (*stackidx)++;
  756. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  757. }
  758. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  759. {
  760. size_t i;
  761. B43_WARN_ON(offset & 0xF000);
  762. B43_WARN_ON(id & 0xF0);
  763. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  764. if ((*stackptr & 0x00000FFF) != offset)
  765. continue;
  766. if (((*stackptr & 0x0000F000) >> 12) != id)
  767. continue;
  768. return ((*stackptr & 0xFFFF0000) >> 16);
  769. }
  770. B43_WARN_ON(1);
  771. return 0;
  772. }
  773. #define phy_stacksave(offset) \
  774. do { \
  775. _stack_save(stack, &stackidx, 0x1, (offset), \
  776. b43_phy_read(dev, (offset))); \
  777. } while (0)
  778. #define phy_stackrestore(offset) \
  779. do { \
  780. b43_phy_write(dev, (offset), \
  781. _stack_restore(stack, 0x1, \
  782. (offset))); \
  783. } while (0)
  784. #define radio_stacksave(offset) \
  785. do { \
  786. _stack_save(stack, &stackidx, 0x2, (offset), \
  787. b43_radio_read16(dev, (offset))); \
  788. } while (0)
  789. #define radio_stackrestore(offset) \
  790. do { \
  791. b43_radio_write16(dev, (offset), \
  792. _stack_restore(stack, 0x2, \
  793. (offset))); \
  794. } while (0)
  795. #define ofdmtab_stacksave(table, offset) \
  796. do { \
  797. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  798. b43_ofdmtab_read16(dev, (table), (offset))); \
  799. } while (0)
  800. #define ofdmtab_stackrestore(table, offset) \
  801. do { \
  802. b43_ofdmtab_write16(dev, (table), (offset), \
  803. _stack_restore(stack, 0x3, \
  804. (offset)|(table))); \
  805. } while (0)
  806. static void
  807. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  808. {
  809. struct b43_phy *phy = &dev->phy;
  810. struct b43_phy_g *gphy = phy->g;
  811. u16 tmp, flipped;
  812. size_t stackidx = 0;
  813. u32 *stack = gphy->interfstack;
  814. switch (mode) {
  815. case B43_INTERFMODE_NONWLAN:
  816. if (phy->rev != 1) {
  817. b43_phy_write(dev, 0x042B,
  818. b43_phy_read(dev, 0x042B) | 0x0800);
  819. b43_phy_write(dev, B43_PHY_G_CRS,
  820. b43_phy_read(dev,
  821. B43_PHY_G_CRS) & ~0x4000);
  822. break;
  823. }
  824. radio_stacksave(0x0078);
  825. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  826. B43_WARN_ON(tmp > 15);
  827. flipped = bitrev4(tmp);
  828. if (flipped < 10 && flipped >= 8)
  829. flipped = 7;
  830. else if (flipped >= 10)
  831. flipped -= 3;
  832. flipped = (bitrev4(flipped) << 1) | 0x0020;
  833. b43_radio_write16(dev, 0x0078, flipped);
  834. b43_calc_nrssi_threshold(dev);
  835. phy_stacksave(0x0406);
  836. b43_phy_write(dev, 0x0406, 0x7E28);
  837. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  838. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  839. b43_phy_read(dev,
  840. B43_PHY_RADIO_BITFIELD) | 0x1000);
  841. phy_stacksave(0x04A0);
  842. b43_phy_write(dev, 0x04A0,
  843. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  844. phy_stacksave(0x04A1);
  845. b43_phy_write(dev, 0x04A1,
  846. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  847. phy_stacksave(0x04A2);
  848. b43_phy_write(dev, 0x04A2,
  849. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  850. phy_stacksave(0x04A8);
  851. b43_phy_write(dev, 0x04A8,
  852. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  853. phy_stacksave(0x04AB);
  854. b43_phy_write(dev, 0x04AB,
  855. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  856. phy_stacksave(0x04A7);
  857. b43_phy_write(dev, 0x04A7, 0x0002);
  858. phy_stacksave(0x04A3);
  859. b43_phy_write(dev, 0x04A3, 0x287A);
  860. phy_stacksave(0x04A9);
  861. b43_phy_write(dev, 0x04A9, 0x2027);
  862. phy_stacksave(0x0493);
  863. b43_phy_write(dev, 0x0493, 0x32F5);
  864. phy_stacksave(0x04AA);
  865. b43_phy_write(dev, 0x04AA, 0x2027);
  866. phy_stacksave(0x04AC);
  867. b43_phy_write(dev, 0x04AC, 0x32F5);
  868. break;
  869. case B43_INTERFMODE_MANUALWLAN:
  870. if (b43_phy_read(dev, 0x0033) & 0x0800)
  871. break;
  872. gphy->aci_enable = 1;
  873. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  874. phy_stacksave(B43_PHY_G_CRS);
  875. if (phy->rev < 2) {
  876. phy_stacksave(0x0406);
  877. } else {
  878. phy_stacksave(0x04C0);
  879. phy_stacksave(0x04C1);
  880. }
  881. phy_stacksave(0x0033);
  882. phy_stacksave(0x04A7);
  883. phy_stacksave(0x04A3);
  884. phy_stacksave(0x04A9);
  885. phy_stacksave(0x04AA);
  886. phy_stacksave(0x04AC);
  887. phy_stacksave(0x0493);
  888. phy_stacksave(0x04A1);
  889. phy_stacksave(0x04A0);
  890. phy_stacksave(0x04A2);
  891. phy_stacksave(0x048A);
  892. phy_stacksave(0x04A8);
  893. phy_stacksave(0x04AB);
  894. if (phy->rev == 2) {
  895. phy_stacksave(0x04AD);
  896. phy_stacksave(0x04AE);
  897. } else if (phy->rev >= 3) {
  898. phy_stacksave(0x04AD);
  899. phy_stacksave(0x0415);
  900. phy_stacksave(0x0416);
  901. phy_stacksave(0x0417);
  902. ofdmtab_stacksave(0x1A00, 0x2);
  903. ofdmtab_stacksave(0x1A00, 0x3);
  904. }
  905. phy_stacksave(0x042B);
  906. phy_stacksave(0x048C);
  907. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  908. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  909. & ~0x1000);
  910. b43_phy_write(dev, B43_PHY_G_CRS,
  911. (b43_phy_read(dev, B43_PHY_G_CRS)
  912. & 0xFFFC) | 0x0002);
  913. b43_phy_write(dev, 0x0033, 0x0800);
  914. b43_phy_write(dev, 0x04A3, 0x2027);
  915. b43_phy_write(dev, 0x04A9, 0x1CA8);
  916. b43_phy_write(dev, 0x0493, 0x287A);
  917. b43_phy_write(dev, 0x04AA, 0x1CA8);
  918. b43_phy_write(dev, 0x04AC, 0x287A);
  919. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  920. & 0xFFC0) | 0x001A);
  921. b43_phy_write(dev, 0x04A7, 0x000D);
  922. if (phy->rev < 2) {
  923. b43_phy_write(dev, 0x0406, 0xFF0D);
  924. } else if (phy->rev == 2) {
  925. b43_phy_write(dev, 0x04C0, 0xFFFF);
  926. b43_phy_write(dev, 0x04C1, 0x00A9);
  927. } else {
  928. b43_phy_write(dev, 0x04C0, 0x00C1);
  929. b43_phy_write(dev, 0x04C1, 0x0059);
  930. }
  931. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  932. & 0xC0FF) | 0x1800);
  933. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  934. & 0xFFC0) | 0x0015);
  935. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  936. & 0xCFFF) | 0x1000);
  937. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  938. & 0xF0FF) | 0x0A00);
  939. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  940. & 0xCFFF) | 0x1000);
  941. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  942. & 0xF0FF) | 0x0800);
  943. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  944. & 0xFFCF) | 0x0010);
  945. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  946. & 0xFFF0) | 0x0005);
  947. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  948. & 0xFFCF) | 0x0010);
  949. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  950. & 0xFFF0) | 0x0006);
  951. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  952. & 0xF0FF) | 0x0800);
  953. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  954. & 0xF0FF) | 0x0500);
  955. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  956. & 0xFFF0) | 0x000B);
  957. if (phy->rev >= 3) {
  958. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  959. & ~0x8000);
  960. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  961. & 0x8000) | 0x36D8);
  962. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  963. & 0x8000) | 0x36D8);
  964. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  965. & 0xFE00) | 0x016D);
  966. } else {
  967. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  968. | 0x1000);
  969. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  970. & 0x9FFF) | 0x2000);
  971. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  972. }
  973. if (phy->rev >= 2) {
  974. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  975. | 0x0800);
  976. }
  977. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  978. & 0xF0FF) | 0x0200);
  979. if (phy->rev == 2) {
  980. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  981. & 0xFF00) | 0x007F);
  982. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  983. & 0x00FF) | 0x1300);
  984. } else if (phy->rev >= 6) {
  985. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  986. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  987. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  988. & 0x00FF);
  989. }
  990. b43_calc_nrssi_slope(dev);
  991. break;
  992. default:
  993. B43_WARN_ON(1);
  994. }
  995. }
  996. static void
  997. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  998. {
  999. struct b43_phy *phy = &dev->phy;
  1000. struct b43_phy_g *gphy = phy->g;
  1001. u32 *stack = gphy->interfstack;
  1002. switch (mode) {
  1003. case B43_INTERFMODE_NONWLAN:
  1004. if (phy->rev != 1) {
  1005. b43_phy_write(dev, 0x042B,
  1006. b43_phy_read(dev, 0x042B) & ~0x0800);
  1007. b43_phy_write(dev, B43_PHY_G_CRS,
  1008. b43_phy_read(dev,
  1009. B43_PHY_G_CRS) | 0x4000);
  1010. break;
  1011. }
  1012. radio_stackrestore(0x0078);
  1013. b43_calc_nrssi_threshold(dev);
  1014. phy_stackrestore(0x0406);
  1015. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  1016. if (!dev->bad_frames_preempt) {
  1017. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1018. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  1019. & ~(1 << 11));
  1020. }
  1021. b43_phy_write(dev, B43_PHY_G_CRS,
  1022. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  1023. phy_stackrestore(0x04A0);
  1024. phy_stackrestore(0x04A1);
  1025. phy_stackrestore(0x04A2);
  1026. phy_stackrestore(0x04A8);
  1027. phy_stackrestore(0x04AB);
  1028. phy_stackrestore(0x04A7);
  1029. phy_stackrestore(0x04A3);
  1030. phy_stackrestore(0x04A9);
  1031. phy_stackrestore(0x0493);
  1032. phy_stackrestore(0x04AA);
  1033. phy_stackrestore(0x04AC);
  1034. break;
  1035. case B43_INTERFMODE_MANUALWLAN:
  1036. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  1037. break;
  1038. gphy->aci_enable = 0;
  1039. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  1040. phy_stackrestore(B43_PHY_G_CRS);
  1041. phy_stackrestore(0x0033);
  1042. phy_stackrestore(0x04A3);
  1043. phy_stackrestore(0x04A9);
  1044. phy_stackrestore(0x0493);
  1045. phy_stackrestore(0x04AA);
  1046. phy_stackrestore(0x04AC);
  1047. phy_stackrestore(0x04A0);
  1048. phy_stackrestore(0x04A7);
  1049. if (phy->rev >= 2) {
  1050. phy_stackrestore(0x04C0);
  1051. phy_stackrestore(0x04C1);
  1052. } else
  1053. phy_stackrestore(0x0406);
  1054. phy_stackrestore(0x04A1);
  1055. phy_stackrestore(0x04AB);
  1056. phy_stackrestore(0x04A8);
  1057. if (phy->rev == 2) {
  1058. phy_stackrestore(0x04AD);
  1059. phy_stackrestore(0x04AE);
  1060. } else if (phy->rev >= 3) {
  1061. phy_stackrestore(0x04AD);
  1062. phy_stackrestore(0x0415);
  1063. phy_stackrestore(0x0416);
  1064. phy_stackrestore(0x0417);
  1065. ofdmtab_stackrestore(0x1A00, 0x2);
  1066. ofdmtab_stackrestore(0x1A00, 0x3);
  1067. }
  1068. phy_stackrestore(0x04A2);
  1069. phy_stackrestore(0x048A);
  1070. phy_stackrestore(0x042B);
  1071. phy_stackrestore(0x048C);
  1072. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  1073. b43_calc_nrssi_slope(dev);
  1074. break;
  1075. default:
  1076. B43_WARN_ON(1);
  1077. }
  1078. }
  1079. #undef phy_stacksave
  1080. #undef phy_stackrestore
  1081. #undef radio_stacksave
  1082. #undef radio_stackrestore
  1083. #undef ofdmtab_stacksave
  1084. #undef ofdmtab_stackrestore
  1085. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  1086. {
  1087. u16 reg, index, ret;
  1088. static const u8 rcc_table[] = {
  1089. 0x02, 0x03, 0x01, 0x0F,
  1090. 0x06, 0x07, 0x05, 0x0F,
  1091. 0x0A, 0x0B, 0x09, 0x0F,
  1092. 0x0E, 0x0F, 0x0D, 0x0F,
  1093. };
  1094. reg = b43_radio_read16(dev, 0x60);
  1095. index = (reg & 0x001E) >> 1;
  1096. ret = rcc_table[index] << 1;
  1097. ret |= (reg & 0x0001);
  1098. ret |= 0x0020;
  1099. return ret;
  1100. }
  1101. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  1102. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  1103. u16 phy_register, unsigned int lpd)
  1104. {
  1105. struct b43_phy *phy = &dev->phy;
  1106. struct b43_phy_g *gphy = phy->g;
  1107. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  1108. if (!phy->gmode)
  1109. return 0;
  1110. if (has_loopback_gain(phy)) {
  1111. int max_lb_gain = gphy->max_lb_gain;
  1112. u16 extlna;
  1113. u16 i;
  1114. if (phy->radio_rev == 8)
  1115. max_lb_gain += 0x3E;
  1116. else
  1117. max_lb_gain += 0x26;
  1118. if (max_lb_gain >= 0x46) {
  1119. extlna = 0x3000;
  1120. max_lb_gain -= 0x46;
  1121. } else if (max_lb_gain >= 0x3A) {
  1122. extlna = 0x1000;
  1123. max_lb_gain -= 0x3A;
  1124. } else if (max_lb_gain >= 0x2E) {
  1125. extlna = 0x2000;
  1126. max_lb_gain -= 0x2E;
  1127. } else {
  1128. extlna = 0;
  1129. max_lb_gain -= 0x10;
  1130. }
  1131. for (i = 0; i < 16; i++) {
  1132. max_lb_gain -= (i * 6);
  1133. if (max_lb_gain < 6)
  1134. break;
  1135. }
  1136. if ((phy->rev < 7) ||
  1137. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1138. if (phy_register == B43_PHY_RFOVER) {
  1139. return 0x1B3;
  1140. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1141. extlna |= (i << 8);
  1142. switch (lpd) {
  1143. case LPD(0, 1, 1):
  1144. return 0x0F92;
  1145. case LPD(0, 0, 1):
  1146. case LPD(1, 0, 1):
  1147. return (0x0092 | extlna);
  1148. case LPD(1, 0, 0):
  1149. return (0x0093 | extlna);
  1150. }
  1151. B43_WARN_ON(1);
  1152. }
  1153. B43_WARN_ON(1);
  1154. } else {
  1155. if (phy_register == B43_PHY_RFOVER) {
  1156. return 0x9B3;
  1157. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1158. if (extlna)
  1159. extlna |= 0x8000;
  1160. extlna |= (i << 8);
  1161. switch (lpd) {
  1162. case LPD(0, 1, 1):
  1163. return 0x8F92;
  1164. case LPD(0, 0, 1):
  1165. return (0x8092 | extlna);
  1166. case LPD(1, 0, 1):
  1167. return (0x2092 | extlna);
  1168. case LPD(1, 0, 0):
  1169. return (0x2093 | extlna);
  1170. }
  1171. B43_WARN_ON(1);
  1172. }
  1173. B43_WARN_ON(1);
  1174. }
  1175. } else {
  1176. if ((phy->rev < 7) ||
  1177. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1178. if (phy_register == B43_PHY_RFOVER) {
  1179. return 0x1B3;
  1180. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1181. switch (lpd) {
  1182. case LPD(0, 1, 1):
  1183. return 0x0FB2;
  1184. case LPD(0, 0, 1):
  1185. return 0x00B2;
  1186. case LPD(1, 0, 1):
  1187. return 0x30B2;
  1188. case LPD(1, 0, 0):
  1189. return 0x30B3;
  1190. }
  1191. B43_WARN_ON(1);
  1192. }
  1193. B43_WARN_ON(1);
  1194. } else {
  1195. if (phy_register == B43_PHY_RFOVER) {
  1196. return 0x9B3;
  1197. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1198. switch (lpd) {
  1199. case LPD(0, 1, 1):
  1200. return 0x8FB2;
  1201. case LPD(0, 0, 1):
  1202. return 0x80B2;
  1203. case LPD(1, 0, 1):
  1204. return 0x20B2;
  1205. case LPD(1, 0, 0):
  1206. return 0x20B3;
  1207. }
  1208. B43_WARN_ON(1);
  1209. }
  1210. B43_WARN_ON(1);
  1211. }
  1212. }
  1213. return 0;
  1214. }
  1215. struct init2050_saved_values {
  1216. /* Core registers */
  1217. u16 reg_3EC;
  1218. u16 reg_3E6;
  1219. u16 reg_3F4;
  1220. /* Radio registers */
  1221. u16 radio_43;
  1222. u16 radio_51;
  1223. u16 radio_52;
  1224. /* PHY registers */
  1225. u16 phy_pgactl;
  1226. u16 phy_cck_5A;
  1227. u16 phy_cck_59;
  1228. u16 phy_cck_58;
  1229. u16 phy_cck_30;
  1230. u16 phy_rfover;
  1231. u16 phy_rfoverval;
  1232. u16 phy_analogover;
  1233. u16 phy_analogoverval;
  1234. u16 phy_crs0;
  1235. u16 phy_classctl;
  1236. u16 phy_lo_mask;
  1237. u16 phy_lo_ctl;
  1238. u16 phy_syncctl;
  1239. };
  1240. u16 b43_radio_init2050(struct b43_wldev *dev)
  1241. {
  1242. struct b43_phy *phy = &dev->phy;
  1243. struct init2050_saved_values sav;
  1244. u16 rcc;
  1245. u16 radio78;
  1246. u16 ret;
  1247. u16 i, j;
  1248. u32 tmp1 = 0, tmp2 = 0;
  1249. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  1250. sav.radio_43 = b43_radio_read16(dev, 0x43);
  1251. sav.radio_51 = b43_radio_read16(dev, 0x51);
  1252. sav.radio_52 = b43_radio_read16(dev, 0x52);
  1253. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  1254. sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1255. sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1256. sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1257. if (phy->type == B43_PHYTYPE_B) {
  1258. sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
  1259. sav.reg_3EC = b43_read16(dev, 0x3EC);
  1260. b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
  1261. b43_write16(dev, 0x3EC, 0x3F3F);
  1262. } else if (phy->gmode || phy->rev >= 2) {
  1263. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  1264. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1265. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1266. sav.phy_analogoverval =
  1267. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1268. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  1269. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  1270. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1271. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  1272. | 0x0003);
  1273. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1274. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  1275. & 0xFFFC);
  1276. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1277. & 0x7FFF);
  1278. b43_phy_write(dev, B43_PHY_CLASSCTL,
  1279. b43_phy_read(dev, B43_PHY_CLASSCTL)
  1280. & 0xFFFC);
  1281. if (has_loopback_gain(phy)) {
  1282. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  1283. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  1284. if (phy->rev >= 3)
  1285. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1286. else
  1287. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1288. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1289. }
  1290. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1291. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1292. LPD(0, 1, 1)));
  1293. b43_phy_write(dev, B43_PHY_RFOVER,
  1294. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  1295. }
  1296. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  1297. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  1298. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  1299. & 0xFF7F);
  1300. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  1301. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  1302. if (phy->analog == 0) {
  1303. b43_write16(dev, 0x03E6, 0x0122);
  1304. } else {
  1305. if (phy->analog >= 2) {
  1306. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1307. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1308. & 0xFFBF) | 0x40);
  1309. }
  1310. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  1311. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  1312. }
  1313. rcc = b43_radio_core_calibration_value(dev);
  1314. if (phy->type == B43_PHYTYPE_B)
  1315. b43_radio_write16(dev, 0x78, 0x26);
  1316. if (phy->gmode || phy->rev >= 2) {
  1317. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1318. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1319. LPD(0, 1, 1)));
  1320. }
  1321. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  1322. b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
  1323. if (phy->gmode || phy->rev >= 2) {
  1324. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1325. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1326. LPD(0, 0, 1)));
  1327. }
  1328. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  1329. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  1330. | 0x0004);
  1331. if (phy->radio_rev == 8) {
  1332. b43_radio_write16(dev, 0x43, 0x1F);
  1333. } else {
  1334. b43_radio_write16(dev, 0x52, 0);
  1335. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1336. & 0xFFF0) | 0x0009);
  1337. }
  1338. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1339. for (i = 0; i < 16; i++) {
  1340. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
  1341. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1342. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1343. if (phy->gmode || phy->rev >= 2) {
  1344. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1345. radio2050_rfover_val(dev,
  1346. B43_PHY_RFOVERVAL,
  1347. LPD(1, 0, 1)));
  1348. }
  1349. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1350. udelay(10);
  1351. if (phy->gmode || phy->rev >= 2) {
  1352. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1353. radio2050_rfover_val(dev,
  1354. B43_PHY_RFOVERVAL,
  1355. LPD(1, 0, 1)));
  1356. }
  1357. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1358. udelay(10);
  1359. if (phy->gmode || phy->rev >= 2) {
  1360. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1361. radio2050_rfover_val(dev,
  1362. B43_PHY_RFOVERVAL,
  1363. LPD(1, 0, 0)));
  1364. }
  1365. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1366. udelay(20);
  1367. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1368. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1369. if (phy->gmode || phy->rev >= 2) {
  1370. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1371. radio2050_rfover_val(dev,
  1372. B43_PHY_RFOVERVAL,
  1373. LPD(1, 0, 1)));
  1374. }
  1375. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1376. }
  1377. udelay(10);
  1378. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1379. tmp1++;
  1380. tmp1 >>= 9;
  1381. for (i = 0; i < 16; i++) {
  1382. radio78 = (bitrev4(i) << 1) | 0x0020;
  1383. b43_radio_write16(dev, 0x78, radio78);
  1384. udelay(10);
  1385. for (j = 0; j < 16; j++) {
  1386. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
  1387. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1388. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1389. if (phy->gmode || phy->rev >= 2) {
  1390. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1391. radio2050_rfover_val(dev,
  1392. B43_PHY_RFOVERVAL,
  1393. LPD(1, 0,
  1394. 1)));
  1395. }
  1396. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1397. udelay(10);
  1398. if (phy->gmode || phy->rev >= 2) {
  1399. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1400. radio2050_rfover_val(dev,
  1401. B43_PHY_RFOVERVAL,
  1402. LPD(1, 0,
  1403. 1)));
  1404. }
  1405. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1406. udelay(10);
  1407. if (phy->gmode || phy->rev >= 2) {
  1408. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1409. radio2050_rfover_val(dev,
  1410. B43_PHY_RFOVERVAL,
  1411. LPD(1, 0,
  1412. 0)));
  1413. }
  1414. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1415. udelay(10);
  1416. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1417. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1418. if (phy->gmode || phy->rev >= 2) {
  1419. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1420. radio2050_rfover_val(dev,
  1421. B43_PHY_RFOVERVAL,
  1422. LPD(1, 0,
  1423. 1)));
  1424. }
  1425. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1426. }
  1427. tmp2++;
  1428. tmp2 >>= 8;
  1429. if (tmp1 < tmp2)
  1430. break;
  1431. }
  1432. /* Restore the registers */
  1433. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  1434. b43_radio_write16(dev, 0x51, sav.radio_51);
  1435. b43_radio_write16(dev, 0x52, sav.radio_52);
  1436. b43_radio_write16(dev, 0x43, sav.radio_43);
  1437. b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
  1438. b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
  1439. b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
  1440. b43_write16(dev, 0x3E6, sav.reg_3E6);
  1441. if (phy->analog != 0)
  1442. b43_write16(dev, 0x3F4, sav.reg_3F4);
  1443. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  1444. b43_synth_pu_workaround(dev, phy->channel);
  1445. if (phy->type == B43_PHYTYPE_B) {
  1446. b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
  1447. b43_write16(dev, 0x3EC, sav.reg_3EC);
  1448. } else if (phy->gmode) {
  1449. b43_write16(dev, B43_MMIO_PHY_RADIO,
  1450. b43_read16(dev, B43_MMIO_PHY_RADIO)
  1451. & 0x7FFF);
  1452. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  1453. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  1454. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  1455. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1456. sav.phy_analogoverval);
  1457. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  1458. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  1459. if (has_loopback_gain(phy)) {
  1460. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  1461. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  1462. }
  1463. }
  1464. if (i > 15)
  1465. ret = radio78;
  1466. else
  1467. ret = rcc;
  1468. return ret;
  1469. }
  1470. static void b43_phy_initb5(struct b43_wldev *dev)
  1471. {
  1472. struct ssb_bus *bus = dev->dev->bus;
  1473. struct b43_phy *phy = &dev->phy;
  1474. struct b43_phy_g *gphy = phy->g;
  1475. u16 offset, value;
  1476. u8 old_channel;
  1477. if (phy->analog == 1) {
  1478. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  1479. | 0x0050);
  1480. }
  1481. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  1482. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  1483. value = 0x2120;
  1484. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  1485. b43_phy_write(dev, offset, value);
  1486. value += 0x202;
  1487. }
  1488. }
  1489. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  1490. | 0x0700);
  1491. if (phy->radio_ver == 0x2050)
  1492. b43_phy_write(dev, 0x0038, 0x0667);
  1493. if (phy->gmode || phy->rev >= 2) {
  1494. if (phy->radio_ver == 0x2050) {
  1495. b43_radio_write16(dev, 0x007A,
  1496. b43_radio_read16(dev, 0x007A)
  1497. | 0x0020);
  1498. b43_radio_write16(dev, 0x0051,
  1499. b43_radio_read16(dev, 0x0051)
  1500. | 0x0004);
  1501. }
  1502. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  1503. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1504. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1505. b43_phy_write(dev, 0x001C, 0x186A);
  1506. b43_phy_write(dev, 0x0013,
  1507. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  1508. b43_phy_write(dev, 0x0035,
  1509. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  1510. b43_phy_write(dev, 0x005D,
  1511. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  1512. }
  1513. if (dev->bad_frames_preempt) {
  1514. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1515. b43_phy_read(dev,
  1516. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  1517. }
  1518. if (phy->analog == 1) {
  1519. b43_phy_write(dev, 0x0026, 0xCE00);
  1520. b43_phy_write(dev, 0x0021, 0x3763);
  1521. b43_phy_write(dev, 0x0022, 0x1BC3);
  1522. b43_phy_write(dev, 0x0023, 0x06F9);
  1523. b43_phy_write(dev, 0x0024, 0x037E);
  1524. } else
  1525. b43_phy_write(dev, 0x0026, 0xCC00);
  1526. b43_phy_write(dev, 0x0030, 0x00C6);
  1527. b43_write16(dev, 0x03EC, 0x3F22);
  1528. if (phy->analog == 1)
  1529. b43_phy_write(dev, 0x0020, 0x3E1C);
  1530. else
  1531. b43_phy_write(dev, 0x0020, 0x301C);
  1532. if (phy->analog == 0)
  1533. b43_write16(dev, 0x03E4, 0x3000);
  1534. old_channel = phy->channel;
  1535. /* Force to channel 7, even if not supported. */
  1536. b43_gphy_channel_switch(dev, 7, 0);
  1537. if (phy->radio_ver != 0x2050) {
  1538. b43_radio_write16(dev, 0x0075, 0x0080);
  1539. b43_radio_write16(dev, 0x0079, 0x0081);
  1540. }
  1541. b43_radio_write16(dev, 0x0050, 0x0020);
  1542. b43_radio_write16(dev, 0x0050, 0x0023);
  1543. if (phy->radio_ver == 0x2050) {
  1544. b43_radio_write16(dev, 0x0050, 0x0020);
  1545. b43_radio_write16(dev, 0x005A, 0x0070);
  1546. }
  1547. b43_radio_write16(dev, 0x005B, 0x007B);
  1548. b43_radio_write16(dev, 0x005C, 0x00B0);
  1549. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  1550. b43_gphy_channel_switch(dev, old_channel, 0);
  1551. b43_phy_write(dev, 0x0014, 0x0080);
  1552. b43_phy_write(dev, 0x0032, 0x00CA);
  1553. b43_phy_write(dev, 0x002A, 0x88A3);
  1554. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1555. if (phy->radio_ver == 0x2050)
  1556. b43_radio_write16(dev, 0x005D, 0x000D);
  1557. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1558. }
  1559. static void b43_phy_initb6(struct b43_wldev *dev)
  1560. {
  1561. struct b43_phy *phy = &dev->phy;
  1562. struct b43_phy_g *gphy = phy->g;
  1563. u16 offset, val;
  1564. u8 old_channel;
  1565. b43_phy_write(dev, 0x003E, 0x817A);
  1566. b43_radio_write16(dev, 0x007A,
  1567. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1568. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1569. b43_radio_write16(dev, 0x51, 0x37);
  1570. b43_radio_write16(dev, 0x52, 0x70);
  1571. b43_radio_write16(dev, 0x53, 0xB3);
  1572. b43_radio_write16(dev, 0x54, 0x9B);
  1573. b43_radio_write16(dev, 0x5A, 0x88);
  1574. b43_radio_write16(dev, 0x5B, 0x88);
  1575. b43_radio_write16(dev, 0x5D, 0x88);
  1576. b43_radio_write16(dev, 0x5E, 0x88);
  1577. b43_radio_write16(dev, 0x7D, 0x88);
  1578. b43_hf_write(dev, b43_hf_read(dev)
  1579. | B43_HF_TSSIRPSMW);
  1580. }
  1581. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1582. if (phy->radio_rev == 8) {
  1583. b43_radio_write16(dev, 0x51, 0);
  1584. b43_radio_write16(dev, 0x52, 0x40);
  1585. b43_radio_write16(dev, 0x53, 0xB7);
  1586. b43_radio_write16(dev, 0x54, 0x98);
  1587. b43_radio_write16(dev, 0x5A, 0x88);
  1588. b43_radio_write16(dev, 0x5B, 0x6B);
  1589. b43_radio_write16(dev, 0x5C, 0x0F);
  1590. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  1591. b43_radio_write16(dev, 0x5D, 0xFA);
  1592. b43_radio_write16(dev, 0x5E, 0xD8);
  1593. } else {
  1594. b43_radio_write16(dev, 0x5D, 0xF5);
  1595. b43_radio_write16(dev, 0x5E, 0xB8);
  1596. }
  1597. b43_radio_write16(dev, 0x0073, 0x0003);
  1598. b43_radio_write16(dev, 0x007D, 0x00A8);
  1599. b43_radio_write16(dev, 0x007C, 0x0001);
  1600. b43_radio_write16(dev, 0x007E, 0x0008);
  1601. }
  1602. val = 0x1E1F;
  1603. for (offset = 0x0088; offset < 0x0098; offset++) {
  1604. b43_phy_write(dev, offset, val);
  1605. val -= 0x0202;
  1606. }
  1607. val = 0x3E3F;
  1608. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1609. b43_phy_write(dev, offset, val);
  1610. val -= 0x0202;
  1611. }
  1612. val = 0x2120;
  1613. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1614. b43_phy_write(dev, offset, (val & 0x3F3F));
  1615. val += 0x0202;
  1616. }
  1617. if (phy->type == B43_PHYTYPE_G) {
  1618. b43_radio_write16(dev, 0x007A,
  1619. b43_radio_read16(dev, 0x007A) | 0x0020);
  1620. b43_radio_write16(dev, 0x0051,
  1621. b43_radio_read16(dev, 0x0051) | 0x0004);
  1622. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1623. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1624. b43_phy_write(dev, 0x5B, 0);
  1625. b43_phy_write(dev, 0x5C, 0);
  1626. }
  1627. old_channel = phy->channel;
  1628. if (old_channel >= 8)
  1629. b43_gphy_channel_switch(dev, 1, 0);
  1630. else
  1631. b43_gphy_channel_switch(dev, 13, 0);
  1632. b43_radio_write16(dev, 0x0050, 0x0020);
  1633. b43_radio_write16(dev, 0x0050, 0x0023);
  1634. udelay(40);
  1635. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1636. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1637. | 0x0002));
  1638. b43_radio_write16(dev, 0x50, 0x20);
  1639. }
  1640. if (phy->radio_rev <= 2) {
  1641. b43_radio_write16(dev, 0x7C, 0x20);
  1642. b43_radio_write16(dev, 0x5A, 0x70);
  1643. b43_radio_write16(dev, 0x5B, 0x7B);
  1644. b43_radio_write16(dev, 0x5C, 0xB0);
  1645. }
  1646. b43_radio_write16(dev, 0x007A,
  1647. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1648. b43_gphy_channel_switch(dev, old_channel, 0);
  1649. b43_phy_write(dev, 0x0014, 0x0200);
  1650. if (phy->radio_rev >= 6)
  1651. b43_phy_write(dev, 0x2A, 0x88C2);
  1652. else
  1653. b43_phy_write(dev, 0x2A, 0x8AC0);
  1654. b43_phy_write(dev, 0x0038, 0x0668);
  1655. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1656. if (phy->radio_rev <= 5) {
  1657. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1658. & 0xFF80) | 0x0003);
  1659. }
  1660. if (phy->radio_rev <= 2)
  1661. b43_radio_write16(dev, 0x005D, 0x000D);
  1662. if (phy->analog == 4) {
  1663. b43_write16(dev, 0x3E4, 9);
  1664. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1665. & 0x0FFF);
  1666. } else {
  1667. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1668. | 0x0004);
  1669. }
  1670. if (phy->type == B43_PHYTYPE_B)
  1671. B43_WARN_ON(1);
  1672. else if (phy->type == B43_PHYTYPE_G)
  1673. b43_write16(dev, 0x03E6, 0x0);
  1674. }
  1675. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1676. {
  1677. struct b43_phy *phy = &dev->phy;
  1678. struct b43_phy_g *gphy = phy->g;
  1679. u16 backup_phy[16] = { 0 };
  1680. u16 backup_radio[3];
  1681. u16 backup_bband;
  1682. u16 i, j, loop_i_max;
  1683. u16 trsw_rx;
  1684. u16 loop1_outer_done, loop1_inner_done;
  1685. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1686. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1687. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1688. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1689. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1690. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1691. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1692. }
  1693. backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1694. backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1695. backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1696. backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
  1697. backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
  1698. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1699. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1700. backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
  1701. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1702. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1703. backup_bband = gphy->bbatt.att;
  1704. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1705. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1706. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1707. b43_phy_write(dev, B43_PHY_CRS0,
  1708. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1709. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1710. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1711. b43_phy_write(dev, B43_PHY_RFOVER,
  1712. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1713. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1714. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1715. b43_phy_write(dev, B43_PHY_RFOVER,
  1716. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1717. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1718. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1719. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1720. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1721. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1722. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1723. b43_phy_read(dev,
  1724. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1725. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1726. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1727. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1728. b43_phy_read(dev,
  1729. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1730. }
  1731. b43_phy_write(dev, B43_PHY_RFOVER,
  1732. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1733. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1734. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1735. b43_phy_write(dev, B43_PHY_RFOVER,
  1736. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1737. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1738. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1739. & 0xFFCF) | 0x10);
  1740. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
  1741. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1742. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1743. b43_phy_write(dev, B43_PHY_CCK(0x0A),
  1744. b43_phy_read(dev, B43_PHY_CCK(0x0A)) | 0x2000);
  1745. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1746. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1747. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1748. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1749. b43_phy_read(dev,
  1750. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1751. }
  1752. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1753. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1754. & 0xFF9F) | 0x40);
  1755. if (phy->radio_rev == 8) {
  1756. b43_radio_write16(dev, 0x43, 0x000F);
  1757. } else {
  1758. b43_radio_write16(dev, 0x52, 0);
  1759. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1760. & 0xFFF0) | 0x9);
  1761. }
  1762. b43_gphy_set_baseband_attenuation(dev, 11);
  1763. if (phy->rev >= 3)
  1764. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1765. else
  1766. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1767. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1768. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1769. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1770. & 0xFFC0) | 0x01);
  1771. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1772. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1773. & 0xC0FF) | 0x800);
  1774. b43_phy_write(dev, B43_PHY_RFOVER,
  1775. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1776. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1777. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1778. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1779. if (phy->rev >= 7) {
  1780. b43_phy_write(dev, B43_PHY_RFOVER,
  1781. b43_phy_read(dev, B43_PHY_RFOVER)
  1782. | 0x0800);
  1783. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1784. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1785. | 0x8000);
  1786. }
  1787. }
  1788. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1789. & 0x00F7);
  1790. j = 0;
  1791. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1792. for (i = 0; i < loop_i_max; i++) {
  1793. for (j = 0; j < 16; j++) {
  1794. b43_radio_write16(dev, 0x43, i);
  1795. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1796. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1797. & 0xF0FF) | (j << 8));
  1798. b43_phy_write(dev, B43_PHY_PGACTL,
  1799. (b43_phy_read(dev, B43_PHY_PGACTL)
  1800. & 0x0FFF) | 0xA000);
  1801. b43_phy_write(dev, B43_PHY_PGACTL,
  1802. b43_phy_read(dev, B43_PHY_PGACTL)
  1803. | 0xF000);
  1804. udelay(20);
  1805. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1806. goto exit_loop1;
  1807. }
  1808. }
  1809. exit_loop1:
  1810. loop1_outer_done = i;
  1811. loop1_inner_done = j;
  1812. if (j >= 8) {
  1813. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1814. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1815. | 0x30);
  1816. trsw_rx = 0x1B;
  1817. for (j = j - 8; j < 16; j++) {
  1818. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1819. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1820. & 0xF0FF) | (j << 8));
  1821. b43_phy_write(dev, B43_PHY_PGACTL,
  1822. (b43_phy_read(dev, B43_PHY_PGACTL)
  1823. & 0x0FFF) | 0xA000);
  1824. b43_phy_write(dev, B43_PHY_PGACTL,
  1825. b43_phy_read(dev, B43_PHY_PGACTL)
  1826. | 0xF000);
  1827. udelay(20);
  1828. trsw_rx -= 3;
  1829. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1830. goto exit_loop2;
  1831. }
  1832. } else
  1833. trsw_rx = 0x18;
  1834. exit_loop2:
  1835. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1836. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1837. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1838. }
  1839. b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
  1840. b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
  1841. b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
  1842. b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
  1843. b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
  1844. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1845. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1846. b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
  1847. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1848. b43_gphy_set_baseband_attenuation(dev, backup_bband);
  1849. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1850. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1851. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1852. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1853. udelay(10);
  1854. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1855. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1856. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1857. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1858. gphy->max_lb_gain =
  1859. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1860. gphy->trsw_rx_gain = trsw_rx * 2;
  1861. }
  1862. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  1863. {
  1864. struct b43_phy *phy = &dev->phy;
  1865. if (!b43_has_hardware_pctl(dev)) {
  1866. b43_phy_write(dev, 0x047A, 0xC111);
  1867. return;
  1868. }
  1869. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  1870. b43_phy_write(dev, 0x002F, 0x0202);
  1871. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  1872. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  1873. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  1874. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  1875. & 0xFF0F) | 0x0010);
  1876. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  1877. | 0x8000);
  1878. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  1879. & 0xFFC0) | 0x0010);
  1880. b43_phy_write(dev, 0x002E, 0xC07F);
  1881. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1882. | 0x0400);
  1883. } else {
  1884. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1885. | 0x0200);
  1886. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  1887. | 0x0400);
  1888. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  1889. & 0x7FFF);
  1890. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  1891. & 0xFFFE);
  1892. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  1893. & 0xFFC0) | 0x0010);
  1894. b43_phy_write(dev, 0x002E, 0xC07F);
  1895. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  1896. & 0xFF0F) | 0x0010);
  1897. }
  1898. }
  1899. /* Hardware power control for G-PHY */
  1900. static void b43_hardware_pctl_init_gphy(struct b43_wldev *dev)
  1901. {
  1902. struct b43_phy *phy = &dev->phy;
  1903. struct b43_phy_g *gphy = phy->g;
  1904. if (!b43_has_hardware_pctl(dev)) {
  1905. /* No hardware power control */
  1906. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  1907. return;
  1908. }
  1909. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  1910. | (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1911. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  1912. | (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1913. b43_gphy_tssi_power_lt_init(dev);
  1914. b43_gphy_gain_lt_init(dev);
  1915. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  1916. b43_phy_write(dev, 0x0014, 0x0000);
  1917. B43_WARN_ON(phy->rev < 6);
  1918. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  1919. | 0x0800);
  1920. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  1921. & 0xFEFF);
  1922. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  1923. & 0xFFBF);
  1924. b43_gphy_dc_lt_init(dev, 1);
  1925. /* Enable hardware pctl in firmware. */
  1926. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  1927. }
  1928. /* Intialize B/G PHY power control */
  1929. static void b43_phy_init_pctl(struct b43_wldev *dev)
  1930. {
  1931. struct ssb_bus *bus = dev->dev->bus;
  1932. struct b43_phy *phy = &dev->phy;
  1933. struct b43_phy_g *gphy = phy->g;
  1934. struct b43_rfatt old_rfatt;
  1935. struct b43_bbatt old_bbatt;
  1936. u8 old_tx_control = 0;
  1937. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  1938. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1939. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1940. return;
  1941. b43_phy_write(dev, 0x0028, 0x8018);
  1942. /* This does something with the Analog... */
  1943. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  1944. & 0xFFDF);
  1945. if (!phy->gmode)
  1946. return;
  1947. b43_hardware_pctl_early_init(dev);
  1948. if (gphy->cur_idle_tssi == 0) {
  1949. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1950. b43_radio_write16(dev, 0x0076,
  1951. (b43_radio_read16(dev, 0x0076)
  1952. & 0x00F7) | 0x0084);
  1953. } else {
  1954. struct b43_rfatt rfatt;
  1955. struct b43_bbatt bbatt;
  1956. memcpy(&old_rfatt, &gphy->rfatt, sizeof(old_rfatt));
  1957. memcpy(&old_bbatt, &gphy->bbatt, sizeof(old_bbatt));
  1958. old_tx_control = gphy->tx_control;
  1959. bbatt.att = 11;
  1960. if (phy->radio_rev == 8) {
  1961. rfatt.att = 15;
  1962. rfatt.with_padmix = 1;
  1963. } else {
  1964. rfatt.att = 9;
  1965. rfatt.with_padmix = 0;
  1966. }
  1967. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  1968. }
  1969. b43_dummy_transmission(dev);
  1970. gphy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  1971. if (B43_DEBUG) {
  1972. /* Current-Idle-TSSI sanity check. */
  1973. if (abs(gphy->cur_idle_tssi - gphy->tgt_idle_tssi) >= 20) {
  1974. b43dbg(dev->wl,
  1975. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  1976. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  1977. "adjustment.\n", gphy->cur_idle_tssi,
  1978. gphy->tgt_idle_tssi);
  1979. gphy->cur_idle_tssi = 0;
  1980. }
  1981. }
  1982. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1983. b43_radio_write16(dev, 0x0076,
  1984. b43_radio_read16(dev, 0x0076)
  1985. & 0xFF7B);
  1986. } else {
  1987. b43_set_txpower_g(dev, &old_bbatt,
  1988. &old_rfatt, old_tx_control);
  1989. }
  1990. }
  1991. b43_hardware_pctl_init_gphy(dev);
  1992. b43_shm_clear_tssi(dev);
  1993. }
  1994. static void b43_phy_initg(struct b43_wldev *dev)
  1995. {
  1996. struct b43_phy *phy = &dev->phy;
  1997. struct b43_phy_g *gphy = phy->g;
  1998. u16 tmp;
  1999. if (phy->rev == 1)
  2000. b43_phy_initb5(dev);
  2001. else
  2002. b43_phy_initb6(dev);
  2003. if (phy->rev >= 2 || phy->gmode)
  2004. b43_phy_inita(dev);
  2005. if (phy->rev >= 2) {
  2006. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  2007. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  2008. }
  2009. if (phy->rev == 2) {
  2010. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  2011. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  2012. }
  2013. if (phy->rev > 5) {
  2014. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  2015. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  2016. }
  2017. if (phy->gmode || phy->rev >= 2) {
  2018. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  2019. tmp &= B43_PHYVER_VERSION;
  2020. if (tmp == 3 || tmp == 5) {
  2021. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  2022. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  2023. }
  2024. if (tmp == 5) {
  2025. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  2026. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  2027. & 0x00FF) | 0x1F00);
  2028. }
  2029. }
  2030. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  2031. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  2032. if (phy->radio_rev == 8) {
  2033. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  2034. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  2035. | 0x80);
  2036. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  2037. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  2038. | 0x4);
  2039. }
  2040. if (has_loopback_gain(phy))
  2041. b43_calc_loopback_gain(dev);
  2042. if (phy->radio_rev != 8) {
  2043. if (gphy->initval == 0xFFFF)
  2044. gphy->initval = b43_radio_init2050(dev);
  2045. else
  2046. b43_radio_write16(dev, 0x0078, gphy->initval);
  2047. }
  2048. b43_lo_g_init(dev);
  2049. if (has_tx_magnification(phy)) {
  2050. b43_radio_write16(dev, 0x52,
  2051. (b43_radio_read16(dev, 0x52) & 0xFF00)
  2052. | gphy->lo_control->tx_bias | gphy->
  2053. lo_control->tx_magn);
  2054. } else {
  2055. b43_radio_write16(dev, 0x52,
  2056. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  2057. | gphy->lo_control->tx_bias);
  2058. }
  2059. if (phy->rev >= 6) {
  2060. b43_phy_write(dev, B43_PHY_CCK(0x36),
  2061. (b43_phy_read(dev, B43_PHY_CCK(0x36))
  2062. & 0x0FFF) | (gphy->lo_control->
  2063. tx_bias << 12));
  2064. }
  2065. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  2066. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
  2067. else
  2068. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
  2069. if (phy->rev < 2)
  2070. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
  2071. else
  2072. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
  2073. if (phy->gmode || phy->rev >= 2) {
  2074. b43_lo_g_adjust(dev);
  2075. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  2076. }
  2077. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  2078. /* The specs state to update the NRSSI LT with
  2079. * the value 0x7FFFFFFF here. I think that is some weird
  2080. * compiler optimization in the original driver.
  2081. * Essentially, what we do here is resetting all NRSSI LT
  2082. * entries to -32 (see the clamp_val() in nrssi_hw_update())
  2083. */
  2084. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  2085. b43_calc_nrssi_threshold(dev);
  2086. } else if (phy->gmode || phy->rev >= 2) {
  2087. if (gphy->nrssi[0] == -1000) {
  2088. B43_WARN_ON(gphy->nrssi[1] != -1000);
  2089. b43_calc_nrssi_slope(dev);
  2090. } else
  2091. b43_calc_nrssi_threshold(dev);
  2092. }
  2093. if (phy->radio_rev == 8)
  2094. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  2095. b43_phy_init_pctl(dev);
  2096. /* FIXME: The spec says in the following if, the 0 should be replaced
  2097. 'if OFDM may not be used in the current locale'
  2098. but OFDM is legal everywhere */
  2099. if ((dev->dev->bus->chip_id == 0x4306
  2100. && dev->dev->bus->chip_package == 2) || 0) {
  2101. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  2102. & 0xBFFF);
  2103. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  2104. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  2105. & 0x7FFF);
  2106. }
  2107. }
  2108. void b43_gphy_channel_switch(struct b43_wldev *dev,
  2109. unsigned int channel,
  2110. bool synthetic_pu_workaround)
  2111. {
  2112. if (synthetic_pu_workaround)
  2113. b43_synth_pu_workaround(dev, channel);
  2114. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2115. if (channel == 14) {
  2116. if (dev->dev->bus->sprom.country_code ==
  2117. SSB_SPROM1CCODE_JAPAN)
  2118. b43_hf_write(dev,
  2119. b43_hf_read(dev) & ~B43_HF_ACPR);
  2120. else
  2121. b43_hf_write(dev,
  2122. b43_hf_read(dev) | B43_HF_ACPR);
  2123. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2124. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2125. | (1 << 11));
  2126. } else {
  2127. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2128. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2129. & 0xF7BF);
  2130. }
  2131. }
  2132. static void default_baseband_attenuation(struct b43_wldev *dev,
  2133. struct b43_bbatt *bb)
  2134. {
  2135. struct b43_phy *phy = &dev->phy;
  2136. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  2137. bb->att = 0;
  2138. else
  2139. bb->att = 2;
  2140. }
  2141. static void default_radio_attenuation(struct b43_wldev *dev,
  2142. struct b43_rfatt *rf)
  2143. {
  2144. struct ssb_bus *bus = dev->dev->bus;
  2145. struct b43_phy *phy = &dev->phy;
  2146. rf->with_padmix = 0;
  2147. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  2148. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  2149. if (bus->boardinfo.rev < 0x43) {
  2150. rf->att = 2;
  2151. return;
  2152. } else if (bus->boardinfo.rev < 0x51) {
  2153. rf->att = 3;
  2154. return;
  2155. }
  2156. }
  2157. if (phy->type == B43_PHYTYPE_A) {
  2158. rf->att = 0x60;
  2159. return;
  2160. }
  2161. switch (phy->radio_ver) {
  2162. case 0x2053:
  2163. switch (phy->radio_rev) {
  2164. case 1:
  2165. rf->att = 6;
  2166. return;
  2167. }
  2168. break;
  2169. case 0x2050:
  2170. switch (phy->radio_rev) {
  2171. case 0:
  2172. rf->att = 5;
  2173. return;
  2174. case 1:
  2175. if (phy->type == B43_PHYTYPE_G) {
  2176. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2177. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2178. && bus->boardinfo.rev >= 30)
  2179. rf->att = 3;
  2180. else if (bus->boardinfo.vendor ==
  2181. SSB_BOARDVENDOR_BCM
  2182. && bus->boardinfo.type ==
  2183. SSB_BOARD_BU4306)
  2184. rf->att = 3;
  2185. else
  2186. rf->att = 1;
  2187. } else {
  2188. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2189. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2190. && bus->boardinfo.rev >= 30)
  2191. rf->att = 7;
  2192. else
  2193. rf->att = 6;
  2194. }
  2195. return;
  2196. case 2:
  2197. if (phy->type == B43_PHYTYPE_G) {
  2198. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  2199. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2200. && bus->boardinfo.rev >= 30)
  2201. rf->att = 3;
  2202. else if (bus->boardinfo.vendor ==
  2203. SSB_BOARDVENDOR_BCM
  2204. && bus->boardinfo.type ==
  2205. SSB_BOARD_BU4306)
  2206. rf->att = 5;
  2207. else if (bus->chip_id == 0x4320)
  2208. rf->att = 4;
  2209. else
  2210. rf->att = 3;
  2211. } else
  2212. rf->att = 6;
  2213. return;
  2214. case 3:
  2215. rf->att = 5;
  2216. return;
  2217. case 4:
  2218. case 5:
  2219. rf->att = 1;
  2220. return;
  2221. case 6:
  2222. case 7:
  2223. rf->att = 5;
  2224. return;
  2225. case 8:
  2226. rf->att = 0xA;
  2227. rf->with_padmix = 1;
  2228. return;
  2229. case 9:
  2230. default:
  2231. rf->att = 5;
  2232. return;
  2233. }
  2234. }
  2235. rf->att = 5;
  2236. }
  2237. static u16 default_tx_control(struct b43_wldev *dev)
  2238. {
  2239. struct b43_phy *phy = &dev->phy;
  2240. if (phy->radio_ver != 0x2050)
  2241. return 0;
  2242. if (phy->radio_rev == 1)
  2243. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  2244. if (phy->radio_rev < 6)
  2245. return B43_TXCTL_PA2DB;
  2246. if (phy->radio_rev == 8)
  2247. return B43_TXCTL_TXMIX;
  2248. return 0;
  2249. }
  2250. static u8 b43_gphy_aci_detect(struct b43_wldev *dev, u8 channel)
  2251. {
  2252. struct b43_phy *phy = &dev->phy;
  2253. struct b43_phy_g *gphy = phy->g;
  2254. u8 ret = 0;
  2255. u16 saved, rssi, temp;
  2256. int i, j = 0;
  2257. saved = b43_phy_read(dev, 0x0403);
  2258. b43_switch_channel(dev, channel);
  2259. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2260. if (gphy->aci_hw_rssi)
  2261. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2262. else
  2263. rssi = saved & 0x3F;
  2264. /* clamp temp to signed 5bit */
  2265. if (rssi > 32)
  2266. rssi -= 64;
  2267. for (i = 0; i < 100; i++) {
  2268. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2269. if (temp > 32)
  2270. temp -= 64;
  2271. if (temp < rssi)
  2272. j++;
  2273. if (j >= 20)
  2274. ret = 1;
  2275. }
  2276. b43_phy_write(dev, 0x0403, saved);
  2277. return ret;
  2278. }
  2279. static u8 b43_gphy_aci_scan(struct b43_wldev *dev)
  2280. {
  2281. struct b43_phy *phy = &dev->phy;
  2282. u8 ret[13];
  2283. unsigned int channel = phy->channel;
  2284. unsigned int i, j, start, end;
  2285. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2286. return 0;
  2287. b43_phy_lock(dev);
  2288. b43_radio_lock(dev);
  2289. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2290. b43_phy_write(dev, B43_PHY_G_CRS,
  2291. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2292. b43_set_all_gains(dev, 3, 8, 1);
  2293. start = (channel - 5 > 0) ? channel - 5 : 1;
  2294. end = (channel + 5 < 14) ? channel + 5 : 13;
  2295. for (i = start; i <= end; i++) {
  2296. if (abs(channel - i) > 2)
  2297. ret[i - 1] = b43_gphy_aci_detect(dev, i);
  2298. }
  2299. b43_switch_channel(dev, channel);
  2300. b43_phy_write(dev, 0x0802,
  2301. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2302. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2303. b43_phy_write(dev, B43_PHY_G_CRS,
  2304. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2305. b43_set_original_gains(dev);
  2306. for (i = 0; i < 13; i++) {
  2307. if (!ret[i])
  2308. continue;
  2309. end = (i + 5 < 13) ? i + 5 : 13;
  2310. for (j = i; j < end; j++)
  2311. ret[j] = 1;
  2312. }
  2313. b43_radio_unlock(dev);
  2314. b43_phy_unlock(dev);
  2315. return ret[channel - 1];
  2316. }
  2317. static s32 b43_tssi2dbm_ad(s32 num, s32 den)
  2318. {
  2319. if (num < 0)
  2320. return num / den;
  2321. else
  2322. return (num + den / 2) / den;
  2323. }
  2324. static s8 b43_tssi2dbm_entry(s8 entry[], u8 index,
  2325. s16 pab0, s16 pab1, s16 pab2)
  2326. {
  2327. s32 m1, m2, f = 256, q, delta;
  2328. s8 i = 0;
  2329. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  2330. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  2331. do {
  2332. if (i > 15)
  2333. return -EINVAL;
  2334. q = b43_tssi2dbm_ad(f * 4096 -
  2335. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  2336. delta = abs(q - f);
  2337. f = q;
  2338. i++;
  2339. } while (delta >= 2);
  2340. entry[index] = clamp_val(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  2341. return 0;
  2342. }
  2343. u8 * b43_generate_dyn_tssi2dbm_tab(struct b43_wldev *dev,
  2344. s16 pab0, s16 pab1, s16 pab2)
  2345. {
  2346. unsigned int i;
  2347. u8 *tab;
  2348. int err;
  2349. tab = kmalloc(64, GFP_KERNEL);
  2350. if (!tab) {
  2351. b43err(dev->wl, "Could not allocate memory "
  2352. "for tssi2dbm table\n");
  2353. return NULL;
  2354. }
  2355. for (i = 0; i < 64; i++) {
  2356. err = b43_tssi2dbm_entry(tab, i, pab0, pab1, pab2);
  2357. if (err) {
  2358. b43err(dev->wl, "Could not generate "
  2359. "tssi2dBm table\n");
  2360. kfree(tab);
  2361. return NULL;
  2362. }
  2363. }
  2364. return tab;
  2365. }
  2366. /* Initialise the TSSI->dBm lookup table */
  2367. static int b43_gphy_init_tssi2dbm_table(struct b43_wldev *dev)
  2368. {
  2369. struct b43_phy *phy = &dev->phy;
  2370. struct b43_phy_g *gphy = phy->g;
  2371. s16 pab0, pab1, pab2;
  2372. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  2373. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  2374. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  2375. B43_WARN_ON((dev->dev->bus->chip_id == 0x4301) &&
  2376. (phy->radio_ver != 0x2050)); /* Not supported anymore */
  2377. gphy->dyn_tssi_tbl = 0;
  2378. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  2379. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  2380. /* The pabX values are set in SPROM. Use them. */
  2381. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  2382. (s8) dev->dev->bus->sprom.itssi_bg != -1) {
  2383. gphy->tgt_idle_tssi =
  2384. (s8) (dev->dev->bus->sprom.itssi_bg);
  2385. } else
  2386. gphy->tgt_idle_tssi = 62;
  2387. gphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
  2388. pab1, pab2);
  2389. if (!gphy->tssi2dbm)
  2390. return -ENOMEM;
  2391. gphy->dyn_tssi_tbl = 1;
  2392. } else {
  2393. /* pabX values not set in SPROM. */
  2394. gphy->tgt_idle_tssi = 52;
  2395. gphy->tssi2dbm = b43_tssi2dbm_g_table;
  2396. }
  2397. return 0;
  2398. }
  2399. static int b43_gphy_op_allocate(struct b43_wldev *dev)
  2400. {
  2401. struct b43_phy_g *gphy;
  2402. struct b43_txpower_lo_control *lo;
  2403. int err, i;
  2404. gphy = kzalloc(sizeof(*gphy), GFP_KERNEL);
  2405. if (!gphy) {
  2406. err = -ENOMEM;
  2407. goto error;
  2408. }
  2409. dev->phy.g = gphy;
  2410. memset(gphy->minlowsig, 0xFF, sizeof(gphy->minlowsig));
  2411. /* NRSSI */
  2412. for (i = 0; i < ARRAY_SIZE(gphy->nrssi); i++)
  2413. gphy->nrssi[i] = -1000;
  2414. for (i = 0; i < ARRAY_SIZE(gphy->nrssi_lt); i++)
  2415. gphy->nrssi_lt[i] = i;
  2416. gphy->lofcal = 0xFFFF;
  2417. gphy->initval = 0xFFFF;
  2418. gphy->interfmode = B43_INTERFMODE_NONE;
  2419. /* OFDM-table address caching. */
  2420. gphy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2421. gphy->average_tssi = 0xFF;
  2422. lo = kzalloc(sizeof(*lo), GFP_KERNEL);
  2423. if (!lo) {
  2424. err = -ENOMEM;
  2425. goto err_free_gphy;
  2426. }
  2427. gphy->lo_control = lo;
  2428. lo->tx_bias = 0xFF;
  2429. INIT_LIST_HEAD(&lo->calib_list);
  2430. err = b43_gphy_init_tssi2dbm_table(dev);
  2431. if (err)
  2432. goto err_free_lo;
  2433. return 0;
  2434. err_free_lo:
  2435. kfree(lo);
  2436. err_free_gphy:
  2437. kfree(gphy);
  2438. error:
  2439. return err;
  2440. }
  2441. static int b43_gphy_op_prepare(struct b43_wldev *dev)
  2442. {
  2443. struct b43_phy *phy = &dev->phy;
  2444. struct b43_phy_g *gphy = phy->g;
  2445. struct b43_txpower_lo_control *lo = gphy->lo_control;
  2446. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2447. default_baseband_attenuation(dev, &gphy->bbatt);
  2448. default_radio_attenuation(dev, &gphy->rfatt);
  2449. gphy->tx_control = (default_tx_control(dev) << 4);
  2450. generate_rfatt_list(dev, &lo->rfatt_list);
  2451. generate_bbatt_list(dev, &lo->bbatt_list);
  2452. /* Commit previous writes */
  2453. b43_read32(dev, B43_MMIO_MACCTL);
  2454. if (phy->rev == 1) {
  2455. /* Workaround: Temporarly disable gmode through the early init
  2456. * phase, as the gmode stuff is not needed for phy rev 1 */
  2457. phy->gmode = 0;
  2458. b43_wireless_core_reset(dev, 0);
  2459. b43_phy_initg(dev);
  2460. phy->gmode = 1;
  2461. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  2462. }
  2463. return 0;
  2464. }
  2465. static int b43_gphy_op_init(struct b43_wldev *dev)
  2466. {
  2467. struct b43_phy_g *gphy = dev->phy.g;
  2468. b43_phy_initg(dev);
  2469. gphy->initialised = 1;
  2470. return 0;
  2471. }
  2472. static void b43_gphy_op_exit(struct b43_wldev *dev)
  2473. {
  2474. struct b43_phy_g *gphy = dev->phy.g;
  2475. if (gphy->initialised) {
  2476. //TODO
  2477. gphy->initialised = 0;
  2478. }
  2479. b43_lo_g_cleanup(dev);
  2480. kfree(gphy->lo_control);
  2481. if (gphy->dyn_tssi_tbl)
  2482. kfree(gphy->tssi2dbm);
  2483. kfree(gphy);
  2484. dev->phy.g = NULL;
  2485. }
  2486. static u16 b43_gphy_op_read(struct b43_wldev *dev, u16 reg)
  2487. {
  2488. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2489. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2490. }
  2491. static void b43_gphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2492. {
  2493. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2494. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2495. }
  2496. static u16 b43_gphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2497. {
  2498. /* Register 1 is a 32-bit register. */
  2499. B43_WARN_ON(reg == 1);
  2500. /* G-PHY needs 0x80 for read access. */
  2501. reg |= 0x80;
  2502. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2503. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2504. }
  2505. static void b43_gphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2506. {
  2507. /* Register 1 is a 32-bit register. */
  2508. B43_WARN_ON(reg == 1);
  2509. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2510. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2511. }
  2512. static bool b43_gphy_op_supports_hwpctl(struct b43_wldev *dev)
  2513. {
  2514. return (dev->phy.rev >= 6);
  2515. }
  2516. static void b43_gphy_op_software_rfkill(struct b43_wldev *dev,
  2517. enum rfkill_state state)
  2518. {
  2519. struct b43_phy *phy = &dev->phy;
  2520. struct b43_phy_g *gphy = phy->g;
  2521. unsigned int channel;
  2522. might_sleep();
  2523. if (state == RFKILL_STATE_UNBLOCKED) {
  2524. /* Turn radio ON */
  2525. if (phy->radio_on)
  2526. return;
  2527. b43_phy_write(dev, 0x0015, 0x8000);
  2528. b43_phy_write(dev, 0x0015, 0xCC00);
  2529. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  2530. if (gphy->radio_off_context.valid) {
  2531. /* Restore the RFover values. */
  2532. b43_phy_write(dev, B43_PHY_RFOVER,
  2533. gphy->radio_off_context.rfover);
  2534. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  2535. gphy->radio_off_context.rfoverval);
  2536. gphy->radio_off_context.valid = 0;
  2537. }
  2538. channel = phy->channel;
  2539. b43_gphy_channel_switch(dev, 6, 1);
  2540. b43_gphy_channel_switch(dev, channel, 0);
  2541. } else {
  2542. /* Turn radio OFF */
  2543. u16 rfover, rfoverval;
  2544. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  2545. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  2546. gphy->radio_off_context.rfover = rfover;
  2547. gphy->radio_off_context.rfoverval = rfoverval;
  2548. gphy->radio_off_context.valid = 1;
  2549. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  2550. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  2551. }
  2552. }
  2553. static int b43_gphy_op_switch_channel(struct b43_wldev *dev,
  2554. unsigned int new_channel)
  2555. {
  2556. if ((new_channel < 1) || (new_channel > 14))
  2557. return -EINVAL;
  2558. b43_gphy_channel_switch(dev, new_channel, 0);
  2559. return 0;
  2560. }
  2561. static unsigned int b43_gphy_op_get_default_chan(struct b43_wldev *dev)
  2562. {
  2563. return 1; /* Default to channel 1 */
  2564. }
  2565. static void b43_gphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  2566. {
  2567. struct b43_phy *phy = &dev->phy;
  2568. u64 hf;
  2569. u16 tmp;
  2570. int autodiv = 0;
  2571. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  2572. autodiv = 1;
  2573. hf = b43_hf_read(dev);
  2574. hf &= ~B43_HF_ANTDIVHELP;
  2575. b43_hf_write(dev, hf);
  2576. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  2577. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2578. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2579. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2580. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  2581. if (autodiv) {
  2582. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2583. if (antenna == B43_ANTENNA_AUTO0)
  2584. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  2585. else
  2586. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  2587. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2588. }
  2589. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  2590. if (autodiv)
  2591. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  2592. else
  2593. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  2594. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  2595. if (phy->rev >= 2) {
  2596. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2597. tmp |= B43_PHY_OFDM61_10;
  2598. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2599. tmp =
  2600. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  2601. tmp = (tmp & 0xFF00) | 0x15;
  2602. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  2603. tmp);
  2604. if (phy->rev == 2) {
  2605. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2606. 8);
  2607. } else {
  2608. tmp =
  2609. b43_phy_read(dev,
  2610. B43_PHY_ADIVRELATED);
  2611. tmp = (tmp & 0xFF00) | 8;
  2612. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2613. tmp);
  2614. }
  2615. }
  2616. if (phy->rev >= 6)
  2617. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  2618. hf |= B43_HF_ANTDIVHELP;
  2619. b43_hf_write(dev, hf);
  2620. }
  2621. static int b43_gphy_op_interf_mitigation(struct b43_wldev *dev,
  2622. enum b43_interference_mitigation mode)
  2623. {
  2624. struct b43_phy *phy = &dev->phy;
  2625. struct b43_phy_g *gphy = phy->g;
  2626. int currentmode;
  2627. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2628. if ((phy->rev == 0) || (!phy->gmode))
  2629. return -ENODEV;
  2630. gphy->aci_wlan_automatic = 0;
  2631. switch (mode) {
  2632. case B43_INTERFMODE_AUTOWLAN:
  2633. gphy->aci_wlan_automatic = 1;
  2634. if (gphy->aci_enable)
  2635. mode = B43_INTERFMODE_MANUALWLAN;
  2636. else
  2637. mode = B43_INTERFMODE_NONE;
  2638. break;
  2639. case B43_INTERFMODE_NONE:
  2640. case B43_INTERFMODE_NONWLAN:
  2641. case B43_INTERFMODE_MANUALWLAN:
  2642. break;
  2643. default:
  2644. return -EINVAL;
  2645. }
  2646. currentmode = gphy->interfmode;
  2647. if (currentmode == mode)
  2648. return 0;
  2649. if (currentmode != B43_INTERFMODE_NONE)
  2650. b43_radio_interference_mitigation_disable(dev, currentmode);
  2651. if (mode == B43_INTERFMODE_NONE) {
  2652. gphy->aci_enable = 0;
  2653. gphy->aci_hw_rssi = 0;
  2654. } else
  2655. b43_radio_interference_mitigation_enable(dev, mode);
  2656. gphy->interfmode = mode;
  2657. return 0;
  2658. }
  2659. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  2660. * This function converts a TSSI value to dBm in Q5.2
  2661. */
  2662. static s8 b43_gphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  2663. {
  2664. struct b43_phy_g *gphy = dev->phy.g;
  2665. s8 dbm;
  2666. s32 tmp;
  2667. tmp = (gphy->tgt_idle_tssi - gphy->cur_idle_tssi + tssi);
  2668. tmp = clamp_val(tmp, 0x00, 0x3F);
  2669. dbm = gphy->tssi2dbm[tmp];
  2670. return dbm;
  2671. }
  2672. static void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  2673. int *_bbatt, int *_rfatt)
  2674. {
  2675. int rfatt = *_rfatt;
  2676. int bbatt = *_bbatt;
  2677. struct b43_txpower_lo_control *lo = dev->phy.g->lo_control;
  2678. /* Get baseband and radio attenuation values into their permitted ranges.
  2679. * Radio attenuation affects power level 4 times as much as baseband. */
  2680. /* Range constants */
  2681. const int rf_min = lo->rfatt_list.min_val;
  2682. const int rf_max = lo->rfatt_list.max_val;
  2683. const int bb_min = lo->bbatt_list.min_val;
  2684. const int bb_max = lo->bbatt_list.max_val;
  2685. while (1) {
  2686. if (rfatt > rf_max && bbatt > bb_max - 4)
  2687. break; /* Can not get it into ranges */
  2688. if (rfatt < rf_min && bbatt < bb_min + 4)
  2689. break; /* Can not get it into ranges */
  2690. if (bbatt > bb_max && rfatt > rf_max - 1)
  2691. break; /* Can not get it into ranges */
  2692. if (bbatt < bb_min && rfatt < rf_min + 1)
  2693. break; /* Can not get it into ranges */
  2694. if (bbatt > bb_max) {
  2695. bbatt -= 4;
  2696. rfatt += 1;
  2697. continue;
  2698. }
  2699. if (bbatt < bb_min) {
  2700. bbatt += 4;
  2701. rfatt -= 1;
  2702. continue;
  2703. }
  2704. if (rfatt > rf_max) {
  2705. rfatt -= 1;
  2706. bbatt += 4;
  2707. continue;
  2708. }
  2709. if (rfatt < rf_min) {
  2710. rfatt += 1;
  2711. bbatt -= 4;
  2712. continue;
  2713. }
  2714. break;
  2715. }
  2716. *_rfatt = clamp_val(rfatt, rf_min, rf_max);
  2717. *_bbatt = clamp_val(bbatt, bb_min, bb_max);
  2718. }
  2719. static void b43_gphy_op_adjust_txpower(struct b43_wldev *dev)
  2720. {
  2721. struct b43_phy *phy = &dev->phy;
  2722. struct b43_phy_g *gphy = phy->g;
  2723. int rfatt, bbatt;
  2724. u8 tx_control;
  2725. spin_lock_irq(&dev->wl->irq_lock);
  2726. /* Calculate the new attenuation values. */
  2727. bbatt = gphy->bbatt.att;
  2728. bbatt += gphy->bbatt_delta;
  2729. rfatt = gphy->rfatt.att;
  2730. rfatt += gphy->rfatt_delta;
  2731. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2732. tx_control = gphy->tx_control;
  2733. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  2734. if (rfatt <= 1) {
  2735. if (tx_control == 0) {
  2736. tx_control =
  2737. B43_TXCTL_PA2DB |
  2738. B43_TXCTL_TXMIX;
  2739. rfatt += 2;
  2740. bbatt += 2;
  2741. } else if (dev->dev->bus->sprom.
  2742. boardflags_lo &
  2743. B43_BFL_PACTRL) {
  2744. bbatt += 4 * (rfatt - 2);
  2745. rfatt = 2;
  2746. }
  2747. } else if (rfatt > 4 && tx_control) {
  2748. tx_control = 0;
  2749. if (bbatt < 3) {
  2750. rfatt -= 3;
  2751. bbatt += 2;
  2752. } else {
  2753. rfatt -= 2;
  2754. bbatt -= 2;
  2755. }
  2756. }
  2757. }
  2758. /* Save the control values */
  2759. gphy->tx_control = tx_control;
  2760. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2761. gphy->rfatt.att = rfatt;
  2762. gphy->bbatt.att = bbatt;
  2763. /* We drop the lock early, so we can sleep during hardware
  2764. * adjustment. Possible races with op_recalc_txpower are harmless,
  2765. * as we will be called once again in case we raced. */
  2766. spin_unlock_irq(&dev->wl->irq_lock);
  2767. if (b43_debug(dev, B43_DBG_XMITPOWER))
  2768. b43dbg(dev->wl, "Adjusting TX power\n");
  2769. /* Adjust the hardware */
  2770. b43_phy_lock(dev);
  2771. b43_radio_lock(dev);
  2772. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt,
  2773. gphy->tx_control);
  2774. b43_radio_unlock(dev);
  2775. b43_phy_unlock(dev);
  2776. }
  2777. static enum b43_txpwr_result b43_gphy_op_recalc_txpower(struct b43_wldev *dev,
  2778. bool ignore_tssi)
  2779. {
  2780. struct b43_phy *phy = &dev->phy;
  2781. struct b43_phy_g *gphy = phy->g;
  2782. unsigned int average_tssi;
  2783. int cck_result, ofdm_result;
  2784. int estimated_pwr, desired_pwr, pwr_adjust;
  2785. int rfatt_delta, bbatt_delta;
  2786. unsigned int max_pwr;
  2787. /* First get the average TSSI */
  2788. cck_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_CCK);
  2789. ofdm_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_OFDM_G);
  2790. if ((cck_result < 0) && (ofdm_result < 0)) {
  2791. /* No TSSI information available */
  2792. if (!ignore_tssi)
  2793. goto no_adjustment_needed;
  2794. cck_result = 0;
  2795. ofdm_result = 0;
  2796. }
  2797. if (cck_result < 0)
  2798. average_tssi = ofdm_result;
  2799. else if (ofdm_result < 0)
  2800. average_tssi = cck_result;
  2801. else
  2802. average_tssi = (cck_result + ofdm_result) / 2;
  2803. /* Merge the average with the stored value. */
  2804. if (likely(gphy->average_tssi != 0xFF))
  2805. average_tssi = (average_tssi + gphy->average_tssi) / 2;
  2806. gphy->average_tssi = average_tssi;
  2807. B43_WARN_ON(average_tssi >= B43_TSSI_MAX);
  2808. /* Estimate the TX power emission based on the TSSI */
  2809. estimated_pwr = b43_gphy_estimate_power_out(dev, average_tssi);
  2810. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2811. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  2812. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  2813. max_pwr -= 3; /* minus 0.75 */
  2814. if (unlikely(max_pwr >= INT_TO_Q52(30/*dBm*/))) {
  2815. b43warn(dev->wl,
  2816. "Invalid max-TX-power value in SPROM.\n");
  2817. max_pwr = INT_TO_Q52(20); /* fake it */
  2818. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  2819. }
  2820. /* Get desired power (in Q5.2) */
  2821. if (phy->desired_txpower < 0)
  2822. desired_pwr = INT_TO_Q52(0);
  2823. else
  2824. desired_pwr = INT_TO_Q52(phy->desired_txpower);
  2825. /* And limit it. max_pwr already is Q5.2 */
  2826. desired_pwr = clamp_val(desired_pwr, 0, max_pwr);
  2827. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2828. b43dbg(dev->wl,
  2829. "[TX power] current = " Q52_FMT
  2830. " dBm, desired = " Q52_FMT
  2831. " dBm, max = " Q52_FMT "\n",
  2832. Q52_ARG(estimated_pwr),
  2833. Q52_ARG(desired_pwr),
  2834. Q52_ARG(max_pwr));
  2835. }
  2836. /* Calculate the adjustment delta. */
  2837. pwr_adjust = desired_pwr - estimated_pwr;
  2838. if (pwr_adjust == 0)
  2839. goto no_adjustment_needed;
  2840. /* RF attenuation delta. */
  2841. rfatt_delta = ((pwr_adjust + 7) / 8);
  2842. /* Lower attenuation => Bigger power output. Negate it. */
  2843. rfatt_delta = -rfatt_delta;
  2844. /* Baseband attenuation delta. */
  2845. bbatt_delta = pwr_adjust / 2;
  2846. /* Lower attenuation => Bigger power output. Negate it. */
  2847. bbatt_delta = -bbatt_delta;
  2848. /* RF att affects power level 4 times as much as
  2849. * Baseband attennuation. Subtract it. */
  2850. bbatt_delta -= 4 * rfatt_delta;
  2851. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2852. int dbm = pwr_adjust < 0 ? -pwr_adjust : pwr_adjust;
  2853. b43dbg(dev->wl,
  2854. "[TX power deltas] %s" Q52_FMT " dBm => "
  2855. "bbatt-delta = %d, rfatt-delta = %d\n",
  2856. (pwr_adjust < 0 ? "-" : ""), Q52_ARG(dbm),
  2857. bbatt_delta, rfatt_delta);
  2858. }
  2859. /* So do we finally need to adjust something in hardware? */
  2860. if ((rfatt_delta == 0) && (bbatt_delta == 0))
  2861. goto no_adjustment_needed;
  2862. /* Save the deltas for later when we adjust the power. */
  2863. gphy->bbatt_delta = bbatt_delta;
  2864. gphy->rfatt_delta = rfatt_delta;
  2865. /* We need to adjust the TX power on the device. */
  2866. return B43_TXPWR_RES_NEED_ADJUST;
  2867. no_adjustment_needed:
  2868. return B43_TXPWR_RES_DONE;
  2869. }
  2870. static void b43_gphy_op_pwork_15sec(struct b43_wldev *dev)
  2871. {
  2872. struct b43_phy *phy = &dev->phy;
  2873. struct b43_phy_g *gphy = phy->g;
  2874. //TODO: update_aci_moving_average
  2875. if (gphy->aci_enable && gphy->aci_wlan_automatic) {
  2876. b43_mac_suspend(dev);
  2877. if (!gphy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2878. if (0 /*TODO: bunch of conditions */ ) {
  2879. phy->ops->interf_mitigation(dev,
  2880. B43_INTERFMODE_MANUALWLAN);
  2881. }
  2882. } else if (0 /*TODO*/) {
  2883. if (/*(aci_average > 1000) &&*/ !b43_gphy_aci_scan(dev))
  2884. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2885. }
  2886. b43_mac_enable(dev);
  2887. } else if (gphy->interfmode == B43_INTERFMODE_NONWLAN &&
  2888. phy->rev == 1) {
  2889. //TODO: implement rev1 workaround
  2890. }
  2891. b43_lo_g_maintanance_work(dev);
  2892. }
  2893. static void b43_gphy_op_pwork_60sec(struct b43_wldev *dev)
  2894. {
  2895. struct b43_phy *phy = &dev->phy;
  2896. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI))
  2897. return;
  2898. b43_mac_suspend(dev);
  2899. b43_calc_nrssi_slope(dev);
  2900. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2901. u8 old_chan = phy->channel;
  2902. /* VCO Calibration */
  2903. if (old_chan >= 8)
  2904. b43_switch_channel(dev, 1);
  2905. else
  2906. b43_switch_channel(dev, 13);
  2907. b43_switch_channel(dev, old_chan);
  2908. }
  2909. b43_mac_enable(dev);
  2910. }
  2911. const struct b43_phy_operations b43_phyops_g = {
  2912. .allocate = b43_gphy_op_allocate,
  2913. .prepare = b43_gphy_op_prepare,
  2914. .init = b43_gphy_op_init,
  2915. .exit = b43_gphy_op_exit,
  2916. .phy_read = b43_gphy_op_read,
  2917. .phy_write = b43_gphy_op_write,
  2918. .radio_read = b43_gphy_op_radio_read,
  2919. .radio_write = b43_gphy_op_radio_write,
  2920. .supports_hwpctl = b43_gphy_op_supports_hwpctl,
  2921. .software_rfkill = b43_gphy_op_software_rfkill,
  2922. .switch_channel = b43_gphy_op_switch_channel,
  2923. .get_default_chan = b43_gphy_op_get_default_chan,
  2924. .set_rx_antenna = b43_gphy_op_set_rx_antenna,
  2925. .interf_mitigation = b43_gphy_op_interf_mitigation,
  2926. .recalc_txpower = b43_gphy_op_recalc_txpower,
  2927. .adjust_txpower = b43_gphy_op_adjust_txpower,
  2928. .pwork_15sec = b43_gphy_op_pwork_15sec,
  2929. .pwork_60sec = b43_gphy_op_pwork_60sec,
  2930. };