fsi.c 21 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/list.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/io.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/initval.h>
  24. #include <sound/soc.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/sh_fsi.h>
  27. #include <asm/atomic.h>
  28. #define DO_FMT 0x0000
  29. #define DOFF_CTL 0x0004
  30. #define DOFF_ST 0x0008
  31. #define DI_FMT 0x000C
  32. #define DIFF_CTL 0x0010
  33. #define DIFF_ST 0x0014
  34. #define CKG1 0x0018
  35. #define CKG2 0x001C
  36. #define DIDT 0x0020
  37. #define DODT 0x0024
  38. #define MUTE_ST 0x0028
  39. #define REG_END MUTE_ST
  40. #define INT_ST 0x0200
  41. #define IEMSK 0x0204
  42. #define IMSK 0x0208
  43. #define MUTE 0x020C
  44. #define CLK_RST 0x0210
  45. #define SOFT_RST 0x0214
  46. #define MREG_START INT_ST
  47. #define MREG_END SOFT_RST
  48. /* DO_FMT */
  49. /* DI_FMT */
  50. #define CR_FMT(param) ((param) << 4)
  51. # define CR_MONO 0x0
  52. # define CR_MONO_D 0x1
  53. # define CR_PCM 0x2
  54. # define CR_I2S 0x3
  55. # define CR_TDM 0x4
  56. # define CR_TDM_D 0x5
  57. /* DOFF_CTL */
  58. /* DIFF_CTL */
  59. #define IRQ_HALF 0x00100000
  60. #define FIFO_CLR 0x00000001
  61. /* DOFF_ST */
  62. #define ERR_OVER 0x00000010
  63. #define ERR_UNDER 0x00000001
  64. /* CLK_RST */
  65. #define B_CLK 0x00000010
  66. #define A_CLK 0x00000001
  67. /* INT_ST */
  68. #define INT_B_IN (1 << 12)
  69. #define INT_B_OUT (1 << 8)
  70. #define INT_A_IN (1 << 4)
  71. #define INT_A_OUT (1 << 0)
  72. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  73. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  74. /************************************************************************
  75. struct
  76. ************************************************************************/
  77. struct fsi_priv {
  78. void __iomem *base;
  79. struct snd_pcm_substream *substream;
  80. struct fsi_master *master;
  81. int fifo_max;
  82. int chan;
  83. int byte_offset;
  84. int period_len;
  85. int buffer_len;
  86. int periods;
  87. };
  88. struct fsi_master {
  89. void __iomem *base;
  90. int irq;
  91. struct fsi_priv fsia;
  92. struct fsi_priv fsib;
  93. struct sh_fsi_platform_info *info;
  94. };
  95. /************************************************************************
  96. basic read write function
  97. ************************************************************************/
  98. static int __fsi_reg_write(u32 reg, u32 data)
  99. {
  100. /* valid data area is 24bit */
  101. data &= 0x00ffffff;
  102. return ctrl_outl(data, reg);
  103. }
  104. static u32 __fsi_reg_read(u32 reg)
  105. {
  106. return ctrl_inl(reg);
  107. }
  108. static int __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  109. {
  110. u32 val = __fsi_reg_read(reg);
  111. val &= ~mask;
  112. val |= data & mask;
  113. return __fsi_reg_write(reg, val);
  114. }
  115. static int fsi_reg_write(struct fsi_priv *fsi, u32 reg, u32 data)
  116. {
  117. if (reg > REG_END)
  118. return -1;
  119. return __fsi_reg_write((u32)(fsi->base + reg), data);
  120. }
  121. static u32 fsi_reg_read(struct fsi_priv *fsi, u32 reg)
  122. {
  123. if (reg > REG_END)
  124. return 0;
  125. return __fsi_reg_read((u32)(fsi->base + reg));
  126. }
  127. static int fsi_reg_mask_set(struct fsi_priv *fsi, u32 reg, u32 mask, u32 data)
  128. {
  129. if (reg > REG_END)
  130. return -1;
  131. return __fsi_reg_mask_set((u32)(fsi->base + reg), mask, data);
  132. }
  133. static int fsi_master_write(struct fsi_master *master, u32 reg, u32 data)
  134. {
  135. if ((reg < MREG_START) ||
  136. (reg > MREG_END))
  137. return -1;
  138. return __fsi_reg_write((u32)(master->base + reg), data);
  139. }
  140. static u32 fsi_master_read(struct fsi_master *master, u32 reg)
  141. {
  142. if ((reg < MREG_START) ||
  143. (reg > MREG_END))
  144. return 0;
  145. return __fsi_reg_read((u32)(master->base + reg));
  146. }
  147. static int fsi_master_mask_set(struct fsi_master *master,
  148. u32 reg, u32 mask, u32 data)
  149. {
  150. if ((reg < MREG_START) ||
  151. (reg > MREG_END))
  152. return -1;
  153. return __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  154. }
  155. /************************************************************************
  156. basic function
  157. ************************************************************************/
  158. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  159. {
  160. return fsi->master;
  161. }
  162. static int fsi_is_port_a(struct fsi_priv *fsi)
  163. {
  164. return fsi->master->base == fsi->base;
  165. }
  166. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  167. {
  168. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  169. struct snd_soc_dai_link *machine = rtd->dai;
  170. return machine->cpu_dai;
  171. }
  172. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  173. {
  174. struct snd_soc_dai *dai = fsi_get_dai(substream);
  175. return dai->private_data;
  176. }
  177. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  178. {
  179. int is_porta = fsi_is_port_a(fsi);
  180. struct fsi_master *master = fsi_get_master(fsi);
  181. return is_porta ? master->info->porta_flags :
  182. master->info->portb_flags;
  183. }
  184. static int fsi_is_master_mode(struct fsi_priv *fsi, int is_play)
  185. {
  186. u32 mode;
  187. u32 flags = fsi_get_info_flags(fsi);
  188. mode = is_play ? SH_FSI_OUT_SLAVE_MODE : SH_FSI_IN_SLAVE_MODE;
  189. /* return
  190. * 1 : master mode
  191. * 0 : slave mode
  192. */
  193. return (mode & flags) != mode;
  194. }
  195. static u32 fsi_port_ab_io_bit(struct fsi_priv *fsi, int is_play)
  196. {
  197. int is_porta = fsi_is_port_a(fsi);
  198. u32 data;
  199. if (is_porta)
  200. data = is_play ? (1 << 0) : (1 << 4);
  201. else
  202. data = is_play ? (1 << 8) : (1 << 12);
  203. return data;
  204. }
  205. static void fsi_stream_push(struct fsi_priv *fsi,
  206. struct snd_pcm_substream *substream,
  207. u32 buffer_len,
  208. u32 period_len)
  209. {
  210. fsi->substream = substream;
  211. fsi->buffer_len = buffer_len;
  212. fsi->period_len = period_len;
  213. fsi->byte_offset = 0;
  214. fsi->periods = 0;
  215. }
  216. static void fsi_stream_pop(struct fsi_priv *fsi)
  217. {
  218. fsi->substream = NULL;
  219. fsi->buffer_len = 0;
  220. fsi->period_len = 0;
  221. fsi->byte_offset = 0;
  222. fsi->periods = 0;
  223. }
  224. static int fsi_get_fifo_residue(struct fsi_priv *fsi, int is_play)
  225. {
  226. u32 status;
  227. u32 reg = is_play ? DOFF_ST : DIFF_ST;
  228. int residue;
  229. status = fsi_reg_read(fsi, reg);
  230. residue = 0x1ff & (status >> 8);
  231. residue *= fsi->chan;
  232. return residue;
  233. }
  234. /************************************************************************
  235. ctrl function
  236. ************************************************************************/
  237. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  238. {
  239. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  240. struct fsi_master *master = fsi_get_master(fsi);
  241. fsi_master_mask_set(master, IMSK, data, data);
  242. fsi_master_mask_set(master, IEMSK, data, data);
  243. }
  244. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  245. {
  246. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  247. struct fsi_master *master = fsi_get_master(fsi);
  248. fsi_master_mask_set(master, IMSK, data, 0);
  249. fsi_master_mask_set(master, IEMSK, data, 0);
  250. }
  251. static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
  252. {
  253. u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
  254. struct fsi_master *master = fsi_get_master(fsi);
  255. if (enable)
  256. fsi_master_mask_set(master, CLK_RST, val, val);
  257. else
  258. fsi_master_mask_set(master, CLK_RST, val, 0);
  259. }
  260. static void fsi_irq_init(struct fsi_priv *fsi, int is_play)
  261. {
  262. u32 data;
  263. u32 ctrl;
  264. data = fsi_port_ab_io_bit(fsi, is_play);
  265. ctrl = is_play ? DOFF_CTL : DIFF_CTL;
  266. /* set IMSK */
  267. fsi_irq_disable(fsi, is_play);
  268. /* set interrupt generation factor */
  269. fsi_reg_write(fsi, ctrl, IRQ_HALF);
  270. /* clear FIFO */
  271. fsi_reg_mask_set(fsi, ctrl, FIFO_CLR, FIFO_CLR);
  272. /* clear interrupt factor */
  273. fsi_master_mask_set(fsi_get_master(fsi), INT_ST, data, 0);
  274. }
  275. static void fsi_soft_all_reset(struct fsi_master *master)
  276. {
  277. u32 status = fsi_master_read(master, SOFT_RST);
  278. /* port AB reset */
  279. status &= 0x000000ff;
  280. fsi_master_write(master, SOFT_RST, status);
  281. mdelay(10);
  282. /* soft reset */
  283. status &= 0x000000f0;
  284. fsi_master_write(master, SOFT_RST, status);
  285. status |= 0x00000001;
  286. fsi_master_write(master, SOFT_RST, status);
  287. mdelay(10);
  288. }
  289. /* playback interrupt */
  290. static int fsi_data_push(struct fsi_priv *fsi)
  291. {
  292. struct snd_pcm_runtime *runtime;
  293. struct snd_pcm_substream *substream = NULL;
  294. int send;
  295. int fifo_free;
  296. int width;
  297. u8 *start;
  298. int i, over_period;
  299. if (!fsi ||
  300. !fsi->substream ||
  301. !fsi->substream->runtime)
  302. return -EINVAL;
  303. over_period = 0;
  304. substream = fsi->substream;
  305. runtime = substream->runtime;
  306. /* FSI FIFO has limit.
  307. * So, this driver can not send periods data at a time
  308. */
  309. if (fsi->byte_offset >=
  310. fsi->period_len * (fsi->periods + 1)) {
  311. over_period = 1;
  312. fsi->periods = (fsi->periods + 1) % runtime->periods;
  313. if (0 == fsi->periods)
  314. fsi->byte_offset = 0;
  315. }
  316. /* get 1 channel data width */
  317. width = frames_to_bytes(runtime, 1) / fsi->chan;
  318. /* get send size for alsa */
  319. send = (fsi->buffer_len - fsi->byte_offset) / width;
  320. /* get FIFO free size */
  321. fifo_free = (fsi->fifo_max * fsi->chan) - fsi_get_fifo_residue(fsi, 1);
  322. /* size check */
  323. if (fifo_free < send)
  324. send = fifo_free;
  325. start = runtime->dma_area;
  326. start += fsi->byte_offset;
  327. switch (width) {
  328. case 2:
  329. for (i = 0; i < send; i++)
  330. fsi_reg_write(fsi, DODT,
  331. ((u32)*((u16 *)start + i) << 8));
  332. break;
  333. case 4:
  334. for (i = 0; i < send; i++)
  335. fsi_reg_write(fsi, DODT, *((u32 *)start + i));
  336. break;
  337. default:
  338. return -EINVAL;
  339. }
  340. fsi->byte_offset += send * width;
  341. fsi_irq_enable(fsi, 1);
  342. if (over_period)
  343. snd_pcm_period_elapsed(substream);
  344. return 0;
  345. }
  346. static int fsi_data_pop(struct fsi_priv *fsi)
  347. {
  348. struct snd_pcm_runtime *runtime;
  349. struct snd_pcm_substream *substream = NULL;
  350. int free;
  351. int fifo_fill;
  352. int width;
  353. u8 *start;
  354. int i, over_period;
  355. if (!fsi ||
  356. !fsi->substream ||
  357. !fsi->substream->runtime)
  358. return -EINVAL;
  359. over_period = 0;
  360. substream = fsi->substream;
  361. runtime = substream->runtime;
  362. /* FSI FIFO has limit.
  363. * So, this driver can not send periods data at a time
  364. */
  365. if (fsi->byte_offset >=
  366. fsi->period_len * (fsi->periods + 1)) {
  367. over_period = 1;
  368. fsi->periods = (fsi->periods + 1) % runtime->periods;
  369. if (0 == fsi->periods)
  370. fsi->byte_offset = 0;
  371. }
  372. /* get 1 channel data width */
  373. width = frames_to_bytes(runtime, 1) / fsi->chan;
  374. /* get free space for alsa */
  375. free = (fsi->buffer_len - fsi->byte_offset) / width;
  376. /* get recv size */
  377. fifo_fill = fsi_get_fifo_residue(fsi, 0);
  378. if (free < fifo_fill)
  379. fifo_fill = free;
  380. start = runtime->dma_area;
  381. start += fsi->byte_offset;
  382. switch (width) {
  383. case 2:
  384. for (i = 0; i < fifo_fill; i++)
  385. *((u16 *)start + i) =
  386. (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  387. break;
  388. case 4:
  389. for (i = 0; i < fifo_fill; i++)
  390. *((u32 *)start + i) = fsi_reg_read(fsi, DIDT);
  391. break;
  392. default:
  393. return -EINVAL;
  394. }
  395. fsi->byte_offset += fifo_fill * width;
  396. fsi_irq_enable(fsi, 0);
  397. if (over_period)
  398. snd_pcm_period_elapsed(substream);
  399. return 0;
  400. }
  401. static irqreturn_t fsi_interrupt(int irq, void *data)
  402. {
  403. struct fsi_master *master = data;
  404. u32 status = fsi_master_read(master, SOFT_RST) & ~0x00000010;
  405. u32 int_st = fsi_master_read(master, INT_ST);
  406. /* clear irq status */
  407. fsi_master_write(master, SOFT_RST, status);
  408. fsi_master_write(master, SOFT_RST, status | 0x00000010);
  409. if (int_st & INT_A_OUT)
  410. fsi_data_push(&master->fsia);
  411. if (int_st & INT_B_OUT)
  412. fsi_data_push(&master->fsib);
  413. if (int_st & INT_A_IN)
  414. fsi_data_pop(&master->fsia);
  415. if (int_st & INT_B_IN)
  416. fsi_data_pop(&master->fsib);
  417. fsi_master_write(master, INT_ST, 0x0000000);
  418. return IRQ_HANDLED;
  419. }
  420. /************************************************************************
  421. dai ops
  422. ************************************************************************/
  423. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  424. struct snd_soc_dai *dai)
  425. {
  426. struct fsi_priv *fsi = fsi_get_priv(substream);
  427. const char *msg;
  428. u32 flags = fsi_get_info_flags(fsi);
  429. u32 fmt;
  430. u32 reg;
  431. u32 data;
  432. int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  433. int is_master;
  434. int ret = 0;
  435. pm_runtime_get_sync(dai->dev);
  436. /* CKG1 */
  437. data = is_play ? (1 << 0) : (1 << 4);
  438. is_master = fsi_is_master_mode(fsi, is_play);
  439. if (is_master)
  440. fsi_reg_mask_set(fsi, CKG1, data, data);
  441. else
  442. fsi_reg_mask_set(fsi, CKG1, data, 0);
  443. /* clock inversion (CKG2) */
  444. data = 0;
  445. switch (SH_FSI_INVERSION_MASK & flags) {
  446. case SH_FSI_LRM_INV:
  447. data = 1 << 12;
  448. break;
  449. case SH_FSI_BRM_INV:
  450. data = 1 << 8;
  451. break;
  452. case SH_FSI_LRS_INV:
  453. data = 1 << 4;
  454. break;
  455. case SH_FSI_BRS_INV:
  456. data = 1 << 0;
  457. break;
  458. }
  459. fsi_reg_write(fsi, CKG2, data);
  460. /* do fmt, di fmt */
  461. data = 0;
  462. reg = is_play ? DO_FMT : DI_FMT;
  463. fmt = is_play ? SH_FSI_GET_OFMT(flags) : SH_FSI_GET_IFMT(flags);
  464. switch (fmt) {
  465. case SH_FSI_FMT_MONO:
  466. msg = "MONO";
  467. data = CR_FMT(CR_MONO);
  468. fsi->chan = 1;
  469. break;
  470. case SH_FSI_FMT_MONO_DELAY:
  471. msg = "MONO Delay";
  472. data = CR_FMT(CR_MONO_D);
  473. fsi->chan = 1;
  474. break;
  475. case SH_FSI_FMT_PCM:
  476. msg = "PCM";
  477. data = CR_FMT(CR_PCM);
  478. fsi->chan = 2;
  479. break;
  480. case SH_FSI_FMT_I2S:
  481. msg = "I2S";
  482. data = CR_FMT(CR_I2S);
  483. fsi->chan = 2;
  484. break;
  485. case SH_FSI_FMT_TDM:
  486. msg = "TDM";
  487. data = CR_FMT(CR_TDM) | (fsi->chan - 1);
  488. fsi->chan = is_play ?
  489. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  490. break;
  491. case SH_FSI_FMT_TDM_DELAY:
  492. msg = "TDM Delay";
  493. data = CR_FMT(CR_TDM_D) | (fsi->chan - 1);
  494. fsi->chan = is_play ?
  495. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  496. break;
  497. default:
  498. dev_err(dai->dev, "unknown format.\n");
  499. return -EINVAL;
  500. }
  501. switch (fsi->chan) {
  502. case 1:
  503. fsi->fifo_max = 256;
  504. break;
  505. case 2:
  506. fsi->fifo_max = 128;
  507. break;
  508. case 3:
  509. case 4:
  510. fsi->fifo_max = 64;
  511. break;
  512. case 5:
  513. case 6:
  514. case 7:
  515. case 8:
  516. fsi->fifo_max = 32;
  517. break;
  518. default:
  519. dev_err(dai->dev, "channel size error.\n");
  520. return -EINVAL;
  521. }
  522. fsi_reg_write(fsi, reg, data);
  523. /*
  524. * clear clk reset if master mode
  525. */
  526. if (is_master)
  527. fsi_clk_ctrl(fsi, 1);
  528. /* irq setting */
  529. fsi_irq_init(fsi, is_play);
  530. return ret;
  531. }
  532. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  533. struct snd_soc_dai *dai)
  534. {
  535. struct fsi_priv *fsi = fsi_get_priv(substream);
  536. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  537. fsi_irq_disable(fsi, is_play);
  538. fsi_clk_ctrl(fsi, 0);
  539. pm_runtime_put_sync(dai->dev);
  540. }
  541. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  542. struct snd_soc_dai *dai)
  543. {
  544. struct fsi_priv *fsi = fsi_get_priv(substream);
  545. struct snd_pcm_runtime *runtime = substream->runtime;
  546. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  547. int ret = 0;
  548. switch (cmd) {
  549. case SNDRV_PCM_TRIGGER_START:
  550. fsi_stream_push(fsi, substream,
  551. frames_to_bytes(runtime, runtime->buffer_size),
  552. frames_to_bytes(runtime, runtime->period_size));
  553. ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
  554. break;
  555. case SNDRV_PCM_TRIGGER_STOP:
  556. fsi_irq_disable(fsi, is_play);
  557. fsi_stream_pop(fsi);
  558. break;
  559. }
  560. return ret;
  561. }
  562. static struct snd_soc_dai_ops fsi_dai_ops = {
  563. .startup = fsi_dai_startup,
  564. .shutdown = fsi_dai_shutdown,
  565. .trigger = fsi_dai_trigger,
  566. };
  567. /************************************************************************
  568. pcm ops
  569. ************************************************************************/
  570. static struct snd_pcm_hardware fsi_pcm_hardware = {
  571. .info = SNDRV_PCM_INFO_INTERLEAVED |
  572. SNDRV_PCM_INFO_MMAP |
  573. SNDRV_PCM_INFO_MMAP_VALID |
  574. SNDRV_PCM_INFO_PAUSE,
  575. .formats = FSI_FMTS,
  576. .rates = FSI_RATES,
  577. .rate_min = 8000,
  578. .rate_max = 192000,
  579. .channels_min = 1,
  580. .channels_max = 2,
  581. .buffer_bytes_max = 64 * 1024,
  582. .period_bytes_min = 32,
  583. .period_bytes_max = 8192,
  584. .periods_min = 1,
  585. .periods_max = 32,
  586. .fifo_size = 256,
  587. };
  588. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  589. {
  590. struct snd_pcm_runtime *runtime = substream->runtime;
  591. int ret = 0;
  592. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  593. ret = snd_pcm_hw_constraint_integer(runtime,
  594. SNDRV_PCM_HW_PARAM_PERIODS);
  595. return ret;
  596. }
  597. static int fsi_hw_params(struct snd_pcm_substream *substream,
  598. struct snd_pcm_hw_params *hw_params)
  599. {
  600. return snd_pcm_lib_malloc_pages(substream,
  601. params_buffer_bytes(hw_params));
  602. }
  603. static int fsi_hw_free(struct snd_pcm_substream *substream)
  604. {
  605. return snd_pcm_lib_free_pages(substream);
  606. }
  607. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  608. {
  609. struct snd_pcm_runtime *runtime = substream->runtime;
  610. struct fsi_priv *fsi = fsi_get_priv(substream);
  611. long location;
  612. location = (fsi->byte_offset - 1);
  613. if (location < 0)
  614. location = 0;
  615. return bytes_to_frames(runtime, location);
  616. }
  617. static struct snd_pcm_ops fsi_pcm_ops = {
  618. .open = fsi_pcm_open,
  619. .ioctl = snd_pcm_lib_ioctl,
  620. .hw_params = fsi_hw_params,
  621. .hw_free = fsi_hw_free,
  622. .pointer = fsi_pointer,
  623. };
  624. /************************************************************************
  625. snd_soc_platform
  626. ************************************************************************/
  627. #define PREALLOC_BUFFER (32 * 1024)
  628. #define PREALLOC_BUFFER_MAX (32 * 1024)
  629. static void fsi_pcm_free(struct snd_pcm *pcm)
  630. {
  631. snd_pcm_lib_preallocate_free_for_all(pcm);
  632. }
  633. static int fsi_pcm_new(struct snd_card *card,
  634. struct snd_soc_dai *dai,
  635. struct snd_pcm *pcm)
  636. {
  637. /*
  638. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  639. * in MMAP mode (i.e. aplay -M)
  640. */
  641. return snd_pcm_lib_preallocate_pages_for_all(
  642. pcm,
  643. SNDRV_DMA_TYPE_CONTINUOUS,
  644. snd_dma_continuous_data(GFP_KERNEL),
  645. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  646. }
  647. /************************************************************************
  648. alsa struct
  649. ************************************************************************/
  650. struct snd_soc_dai fsi_soc_dai[] = {
  651. {
  652. .name = "FSIA",
  653. .id = 0,
  654. .playback = {
  655. .rates = FSI_RATES,
  656. .formats = FSI_FMTS,
  657. .channels_min = 1,
  658. .channels_max = 8,
  659. },
  660. .capture = {
  661. .rates = FSI_RATES,
  662. .formats = FSI_FMTS,
  663. .channels_min = 1,
  664. .channels_max = 8,
  665. },
  666. .ops = &fsi_dai_ops,
  667. },
  668. {
  669. .name = "FSIB",
  670. .id = 1,
  671. .playback = {
  672. .rates = FSI_RATES,
  673. .formats = FSI_FMTS,
  674. .channels_min = 1,
  675. .channels_max = 8,
  676. },
  677. .capture = {
  678. .rates = FSI_RATES,
  679. .formats = FSI_FMTS,
  680. .channels_min = 1,
  681. .channels_max = 8,
  682. },
  683. .ops = &fsi_dai_ops,
  684. },
  685. };
  686. EXPORT_SYMBOL_GPL(fsi_soc_dai);
  687. struct snd_soc_platform fsi_soc_platform = {
  688. .name = "fsi-pcm",
  689. .pcm_ops = &fsi_pcm_ops,
  690. .pcm_new = fsi_pcm_new,
  691. .pcm_free = fsi_pcm_free,
  692. };
  693. EXPORT_SYMBOL_GPL(fsi_soc_platform);
  694. /************************************************************************
  695. platform function
  696. ************************************************************************/
  697. static int fsi_probe(struct platform_device *pdev)
  698. {
  699. struct fsi_master *master;
  700. struct resource *res;
  701. unsigned int irq;
  702. int ret;
  703. if (0 != pdev->id) {
  704. dev_err(&pdev->dev, "current fsi support id 0 only now\n");
  705. return -ENODEV;
  706. }
  707. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  708. irq = platform_get_irq(pdev, 0);
  709. if (!res || !irq) {
  710. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  711. ret = -ENODEV;
  712. goto exit;
  713. }
  714. master = kzalloc(sizeof(*master), GFP_KERNEL);
  715. if (!master) {
  716. dev_err(&pdev->dev, "Could not allocate master\n");
  717. ret = -ENOMEM;
  718. goto exit;
  719. }
  720. master->base = ioremap_nocache(res->start, resource_size(res));
  721. if (!master->base) {
  722. ret = -ENXIO;
  723. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  724. goto exit_kfree;
  725. }
  726. master->irq = irq;
  727. master->info = pdev->dev.platform_data;
  728. master->fsia.base = master->base;
  729. master->fsia.master = master;
  730. master->fsib.base = master->base + 0x40;
  731. master->fsib.master = master;
  732. pm_runtime_enable(&pdev->dev);
  733. pm_runtime_resume(&pdev->dev);
  734. fsi_soc_dai[0].dev = &pdev->dev;
  735. fsi_soc_dai[0].private_data = &master->fsia;
  736. fsi_soc_dai[1].dev = &pdev->dev;
  737. fsi_soc_dai[1].private_data = &master->fsib;
  738. fsi_soft_all_reset(master);
  739. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED, "fsi", master);
  740. if (ret) {
  741. dev_err(&pdev->dev, "irq request err\n");
  742. goto exit_iounmap;
  743. }
  744. ret = snd_soc_register_platform(&fsi_soc_platform);
  745. if (ret < 0) {
  746. dev_err(&pdev->dev, "cannot snd soc register\n");
  747. goto exit_free_irq;
  748. }
  749. return snd_soc_register_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  750. exit_free_irq:
  751. free_irq(irq, master);
  752. exit_iounmap:
  753. iounmap(master->base);
  754. pm_runtime_disable(&pdev->dev);
  755. exit_kfree:
  756. kfree(master);
  757. master = NULL;
  758. exit:
  759. return ret;
  760. }
  761. static int fsi_remove(struct platform_device *pdev)
  762. {
  763. struct fsi_master *master;
  764. master = fsi_get_master(fsi_soc_dai[0].private_data);
  765. snd_soc_unregister_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  766. snd_soc_unregister_platform(&fsi_soc_platform);
  767. pm_runtime_disable(&pdev->dev);
  768. free_irq(master->irq, master);
  769. iounmap(master->base);
  770. kfree(master);
  771. fsi_soc_dai[0].dev = NULL;
  772. fsi_soc_dai[0].private_data = NULL;
  773. fsi_soc_dai[1].dev = NULL;
  774. fsi_soc_dai[1].private_data = NULL;
  775. return 0;
  776. }
  777. static int fsi_runtime_nop(struct device *dev)
  778. {
  779. /* Runtime PM callback shared between ->runtime_suspend()
  780. * and ->runtime_resume(). Simply returns success.
  781. *
  782. * This driver re-initializes all registers after
  783. * pm_runtime_get_sync() anyway so there is no need
  784. * to save and restore registers here.
  785. */
  786. return 0;
  787. }
  788. static struct dev_pm_ops fsi_pm_ops = {
  789. .runtime_suspend = fsi_runtime_nop,
  790. .runtime_resume = fsi_runtime_nop,
  791. };
  792. static struct platform_driver fsi_driver = {
  793. .driver = {
  794. .name = "sh_fsi",
  795. .pm = &fsi_pm_ops,
  796. },
  797. .probe = fsi_probe,
  798. .remove = fsi_remove,
  799. };
  800. static int __init fsi_mobile_init(void)
  801. {
  802. return platform_driver_register(&fsi_driver);
  803. }
  804. static void __exit fsi_mobile_exit(void)
  805. {
  806. platform_driver_unregister(&fsi_driver);
  807. }
  808. module_init(fsi_mobile_init);
  809. module_exit(fsi_mobile_exit);
  810. MODULE_LICENSE("GPL");
  811. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  812. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");