i915_irq.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. static void ibx_hpd_irq_setup(struct drm_device *dev);
  83. static void i915_hpd_irq_setup(struct drm_device *dev);
  84. /* For display hotplug interrupt */
  85. static void
  86. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. if ((dev_priv->irq_mask & mask) != 0) {
  89. dev_priv->irq_mask &= ~mask;
  90. I915_WRITE(DEIMR, dev_priv->irq_mask);
  91. POSTING_READ(DEIMR);
  92. }
  93. }
  94. static void
  95. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  96. {
  97. if ((dev_priv->irq_mask & mask) != mask) {
  98. dev_priv->irq_mask |= mask;
  99. I915_WRITE(DEIMR, dev_priv->irq_mask);
  100. POSTING_READ(DEIMR);
  101. }
  102. }
  103. static bool ivb_can_enable_err_int(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. struct intel_crtc *crtc;
  107. enum pipe pipe;
  108. for_each_pipe(pipe) {
  109. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  110. if (crtc->cpu_fifo_underrun_disabled)
  111. return false;
  112. }
  113. return true;
  114. }
  115. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  116. {
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. enum pipe pipe;
  119. struct intel_crtc *crtc;
  120. for_each_pipe(pipe) {
  121. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  122. if (crtc->pch_fifo_underrun_disabled)
  123. return false;
  124. }
  125. return true;
  126. }
  127. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  128. enum pipe pipe, bool enable)
  129. {
  130. struct drm_i915_private *dev_priv = dev->dev_private;
  131. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  132. DE_PIPEB_FIFO_UNDERRUN;
  133. if (enable)
  134. ironlake_enable_display_irq(dev_priv, bit);
  135. else
  136. ironlake_disable_display_irq(dev_priv, bit);
  137. }
  138. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  139. bool enable)
  140. {
  141. struct drm_i915_private *dev_priv = dev->dev_private;
  142. if (enable) {
  143. if (!ivb_can_enable_err_int(dev))
  144. return;
  145. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
  146. ERR_INT_FIFO_UNDERRUN_B |
  147. ERR_INT_FIFO_UNDERRUN_C);
  148. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  149. } else {
  150. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  151. }
  152. }
  153. static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
  154. bool enable)
  155. {
  156. struct drm_device *dev = crtc->base.dev;
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
  159. SDE_TRANSB_FIFO_UNDER;
  160. if (enable)
  161. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
  162. else
  163. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
  164. POSTING_READ(SDEIMR);
  165. }
  166. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  167. enum transcoder pch_transcoder,
  168. bool enable)
  169. {
  170. struct drm_i915_private *dev_priv = dev->dev_private;
  171. if (enable) {
  172. if (!cpt_can_enable_serr_int(dev))
  173. return;
  174. I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
  175. SERR_INT_TRANS_B_FIFO_UNDERRUN |
  176. SERR_INT_TRANS_C_FIFO_UNDERRUN);
  177. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
  178. } else {
  179. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
  180. }
  181. POSTING_READ(SDEIMR);
  182. }
  183. /**
  184. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  185. * @dev: drm device
  186. * @pipe: pipe
  187. * @enable: true if we want to report FIFO underrun errors, false otherwise
  188. *
  189. * This function makes us disable or enable CPU fifo underruns for a specific
  190. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  191. * reporting for one pipe may also disable all the other CPU error interruts for
  192. * the other pipes, due to the fact that there's just one interrupt mask/enable
  193. * bit for all the pipes.
  194. *
  195. * Returns the previous state of underrun reporting.
  196. */
  197. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  198. enum pipe pipe, bool enable)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  202. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  203. unsigned long flags;
  204. bool ret;
  205. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  206. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  207. if (enable == ret)
  208. goto done;
  209. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  210. if (IS_GEN5(dev) || IS_GEN6(dev))
  211. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  212. else if (IS_GEN7(dev))
  213. ivybridge_set_fifo_underrun_reporting(dev, enable);
  214. done:
  215. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  216. return ret;
  217. }
  218. /**
  219. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  220. * @dev: drm device
  221. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  222. * @enable: true if we want to report FIFO underrun errors, false otherwise
  223. *
  224. * This function makes us disable or enable PCH fifo underruns for a specific
  225. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  226. * underrun reporting for one transcoder may also disable all the other PCH
  227. * error interruts for the other transcoders, due to the fact that there's just
  228. * one interrupt mask/enable bit for all the transcoders.
  229. *
  230. * Returns the previous state of underrun reporting.
  231. */
  232. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  233. enum transcoder pch_transcoder,
  234. bool enable)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. enum pipe p;
  238. struct drm_crtc *crtc;
  239. struct intel_crtc *intel_crtc;
  240. unsigned long flags;
  241. bool ret;
  242. if (HAS_PCH_LPT(dev)) {
  243. crtc = NULL;
  244. for_each_pipe(p) {
  245. struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
  246. if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
  247. crtc = c;
  248. break;
  249. }
  250. }
  251. if (!crtc) {
  252. DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
  253. return false;
  254. }
  255. } else {
  256. crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  257. }
  258. intel_crtc = to_intel_crtc(crtc);
  259. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  260. ret = !intel_crtc->pch_fifo_underrun_disabled;
  261. if (enable == ret)
  262. goto done;
  263. intel_crtc->pch_fifo_underrun_disabled = !enable;
  264. if (HAS_PCH_IBX(dev))
  265. ibx_set_fifo_underrun_reporting(intel_crtc, enable);
  266. else
  267. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  268. done:
  269. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  270. return ret;
  271. }
  272. void
  273. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  274. {
  275. u32 reg = PIPESTAT(pipe);
  276. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  277. if ((pipestat & mask) == mask)
  278. return;
  279. /* Enable the interrupt, clear any pending status */
  280. pipestat |= mask | (mask >> 16);
  281. I915_WRITE(reg, pipestat);
  282. POSTING_READ(reg);
  283. }
  284. void
  285. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  286. {
  287. u32 reg = PIPESTAT(pipe);
  288. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  289. if ((pipestat & mask) == 0)
  290. return;
  291. pipestat &= ~mask;
  292. I915_WRITE(reg, pipestat);
  293. POSTING_READ(reg);
  294. }
  295. /**
  296. * intel_enable_asle - enable ASLE interrupt for OpRegion
  297. */
  298. void intel_enable_asle(struct drm_device *dev)
  299. {
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. unsigned long irqflags;
  302. /* FIXME: opregion/asle for VLV */
  303. if (IS_VALLEYVIEW(dev))
  304. return;
  305. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  306. if (HAS_PCH_SPLIT(dev))
  307. ironlake_enable_display_irq(dev_priv, DE_GSE);
  308. else {
  309. i915_enable_pipestat(dev_priv, 1,
  310. PIPE_LEGACY_BLC_EVENT_ENABLE);
  311. if (INTEL_INFO(dev)->gen >= 4)
  312. i915_enable_pipestat(dev_priv, 0,
  313. PIPE_LEGACY_BLC_EVENT_ENABLE);
  314. }
  315. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  316. }
  317. /**
  318. * i915_pipe_enabled - check if a pipe is enabled
  319. * @dev: DRM device
  320. * @pipe: pipe to check
  321. *
  322. * Reading certain registers when the pipe is disabled can hang the chip.
  323. * Use this routine to make sure the PLL is running and the pipe is active
  324. * before reading such registers if unsure.
  325. */
  326. static int
  327. i915_pipe_enabled(struct drm_device *dev, int pipe)
  328. {
  329. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  330. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  331. pipe);
  332. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  333. }
  334. /* Called from drm generic code, passed a 'crtc', which
  335. * we use as a pipe index
  336. */
  337. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  338. {
  339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  340. unsigned long high_frame;
  341. unsigned long low_frame;
  342. u32 high1, high2, low;
  343. if (!i915_pipe_enabled(dev, pipe)) {
  344. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  345. "pipe %c\n", pipe_name(pipe));
  346. return 0;
  347. }
  348. high_frame = PIPEFRAME(pipe);
  349. low_frame = PIPEFRAMEPIXEL(pipe);
  350. /*
  351. * High & low register fields aren't synchronized, so make sure
  352. * we get a low value that's stable across two reads of the high
  353. * register.
  354. */
  355. do {
  356. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  357. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  358. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  359. } while (high1 != high2);
  360. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  361. low >>= PIPE_FRAME_LOW_SHIFT;
  362. return (high1 << 8) | low;
  363. }
  364. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  365. {
  366. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  367. int reg = PIPE_FRMCOUNT_GM45(pipe);
  368. if (!i915_pipe_enabled(dev, pipe)) {
  369. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  370. "pipe %c\n", pipe_name(pipe));
  371. return 0;
  372. }
  373. return I915_READ(reg);
  374. }
  375. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  376. int *vpos, int *hpos)
  377. {
  378. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  379. u32 vbl = 0, position = 0;
  380. int vbl_start, vbl_end, htotal, vtotal;
  381. bool in_vbl = true;
  382. int ret = 0;
  383. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  384. pipe);
  385. if (!i915_pipe_enabled(dev, pipe)) {
  386. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  387. "pipe %c\n", pipe_name(pipe));
  388. return 0;
  389. }
  390. /* Get vtotal. */
  391. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  392. if (INTEL_INFO(dev)->gen >= 4) {
  393. /* No obvious pixelcount register. Only query vertical
  394. * scanout position from Display scan line register.
  395. */
  396. position = I915_READ(PIPEDSL(pipe));
  397. /* Decode into vertical scanout position. Don't have
  398. * horizontal scanout position.
  399. */
  400. *vpos = position & 0x1fff;
  401. *hpos = 0;
  402. } else {
  403. /* Have access to pixelcount since start of frame.
  404. * We can split this into vertical and horizontal
  405. * scanout position.
  406. */
  407. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  408. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  409. *vpos = position / htotal;
  410. *hpos = position - (*vpos * htotal);
  411. }
  412. /* Query vblank area. */
  413. vbl = I915_READ(VBLANK(cpu_transcoder));
  414. /* Test position against vblank region. */
  415. vbl_start = vbl & 0x1fff;
  416. vbl_end = (vbl >> 16) & 0x1fff;
  417. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  418. in_vbl = false;
  419. /* Inside "upper part" of vblank area? Apply corrective offset: */
  420. if (in_vbl && (*vpos >= vbl_start))
  421. *vpos = *vpos - vtotal;
  422. /* Readouts valid? */
  423. if (vbl > 0)
  424. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  425. /* In vblank? */
  426. if (in_vbl)
  427. ret |= DRM_SCANOUTPOS_INVBL;
  428. return ret;
  429. }
  430. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  431. int *max_error,
  432. struct timeval *vblank_time,
  433. unsigned flags)
  434. {
  435. struct drm_crtc *crtc;
  436. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  437. DRM_ERROR("Invalid crtc %d\n", pipe);
  438. return -EINVAL;
  439. }
  440. /* Get drm_crtc to timestamp: */
  441. crtc = intel_get_crtc_for_pipe(dev, pipe);
  442. if (crtc == NULL) {
  443. DRM_ERROR("Invalid crtc %d\n", pipe);
  444. return -EINVAL;
  445. }
  446. if (!crtc->enabled) {
  447. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  448. return -EBUSY;
  449. }
  450. /* Helper routine in DRM core does all the work: */
  451. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  452. vblank_time, flags,
  453. crtc);
  454. }
  455. /*
  456. * Handle hotplug events outside the interrupt handler proper.
  457. */
  458. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  459. static void i915_hotplug_work_func(struct work_struct *work)
  460. {
  461. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  462. hotplug_work);
  463. struct drm_device *dev = dev_priv->dev;
  464. struct drm_mode_config *mode_config = &dev->mode_config;
  465. struct intel_connector *intel_connector;
  466. struct intel_encoder *intel_encoder;
  467. struct drm_connector *connector;
  468. unsigned long irqflags;
  469. bool hpd_disabled = false;
  470. u32 hpd_event_bits;
  471. /* HPD irq before everything is fully set up. */
  472. if (!dev_priv->enable_hotplug_processing)
  473. return;
  474. mutex_lock(&mode_config->mutex);
  475. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  476. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  477. hpd_event_bits = dev_priv->hpd_event_bits;
  478. dev_priv->hpd_event_bits = 0;
  479. list_for_each_entry(connector, &mode_config->connector_list, head) {
  480. intel_connector = to_intel_connector(connector);
  481. intel_encoder = intel_connector->encoder;
  482. if (intel_encoder->hpd_pin > HPD_NONE &&
  483. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  484. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  485. DRM_INFO("HPD interrupt storm detected on connector %s: "
  486. "switching from hotplug detection to polling\n",
  487. drm_get_connector_name(connector));
  488. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  489. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  490. | DRM_CONNECTOR_POLL_DISCONNECT;
  491. hpd_disabled = true;
  492. }
  493. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  494. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  495. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  496. }
  497. }
  498. /* if there were no outputs to poll, poll was disabled,
  499. * therefore make sure it's enabled when disabling HPD on
  500. * some connectors */
  501. if (hpd_disabled) {
  502. drm_kms_helper_poll_enable(dev);
  503. mod_timer(&dev_priv->hotplug_reenable_timer,
  504. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  505. }
  506. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  507. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  508. if (intel_encoder->hot_plug)
  509. intel_encoder->hot_plug(intel_encoder);
  510. mutex_unlock(&mode_config->mutex);
  511. /* Just fire off a uevent and let userspace tell us what to do */
  512. drm_helper_hpd_irq_event(dev);
  513. }
  514. static void ironlake_handle_rps_change(struct drm_device *dev)
  515. {
  516. drm_i915_private_t *dev_priv = dev->dev_private;
  517. u32 busy_up, busy_down, max_avg, min_avg;
  518. u8 new_delay;
  519. unsigned long flags;
  520. spin_lock_irqsave(&mchdev_lock, flags);
  521. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  522. new_delay = dev_priv->ips.cur_delay;
  523. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  524. busy_up = I915_READ(RCPREVBSYTUPAVG);
  525. busy_down = I915_READ(RCPREVBSYTDNAVG);
  526. max_avg = I915_READ(RCBMAXAVG);
  527. min_avg = I915_READ(RCBMINAVG);
  528. /* Handle RCS change request from hw */
  529. if (busy_up > max_avg) {
  530. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  531. new_delay = dev_priv->ips.cur_delay - 1;
  532. if (new_delay < dev_priv->ips.max_delay)
  533. new_delay = dev_priv->ips.max_delay;
  534. } else if (busy_down < min_avg) {
  535. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  536. new_delay = dev_priv->ips.cur_delay + 1;
  537. if (new_delay > dev_priv->ips.min_delay)
  538. new_delay = dev_priv->ips.min_delay;
  539. }
  540. if (ironlake_set_drps(dev, new_delay))
  541. dev_priv->ips.cur_delay = new_delay;
  542. spin_unlock_irqrestore(&mchdev_lock, flags);
  543. return;
  544. }
  545. static void notify_ring(struct drm_device *dev,
  546. struct intel_ring_buffer *ring)
  547. {
  548. struct drm_i915_private *dev_priv = dev->dev_private;
  549. if (ring->obj == NULL)
  550. return;
  551. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  552. wake_up_all(&ring->irq_queue);
  553. if (i915_enable_hangcheck) {
  554. dev_priv->gpu_error.hangcheck_count = 0;
  555. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  556. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  557. }
  558. }
  559. static void gen6_pm_rps_work(struct work_struct *work)
  560. {
  561. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  562. rps.work);
  563. u32 pm_iir, pm_imr;
  564. u8 new_delay;
  565. spin_lock_irq(&dev_priv->rps.lock);
  566. pm_iir = dev_priv->rps.pm_iir;
  567. dev_priv->rps.pm_iir = 0;
  568. pm_imr = I915_READ(GEN6_PMIMR);
  569. I915_WRITE(GEN6_PMIMR, 0);
  570. spin_unlock_irq(&dev_priv->rps.lock);
  571. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  572. return;
  573. mutex_lock(&dev_priv->rps.hw_lock);
  574. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  575. new_delay = dev_priv->rps.cur_delay + 1;
  576. else
  577. new_delay = dev_priv->rps.cur_delay - 1;
  578. /* sysfs frequency interfaces may have snuck in while servicing the
  579. * interrupt
  580. */
  581. if (!(new_delay > dev_priv->rps.max_delay ||
  582. new_delay < dev_priv->rps.min_delay)) {
  583. if (IS_VALLEYVIEW(dev_priv->dev))
  584. valleyview_set_rps(dev_priv->dev, new_delay);
  585. else
  586. gen6_set_rps(dev_priv->dev, new_delay);
  587. }
  588. mutex_unlock(&dev_priv->rps.hw_lock);
  589. }
  590. /**
  591. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  592. * occurred.
  593. * @work: workqueue struct
  594. *
  595. * Doesn't actually do anything except notify userspace. As a consequence of
  596. * this event, userspace should try to remap the bad rows since statistically
  597. * it is likely the same row is more likely to go bad again.
  598. */
  599. static void ivybridge_parity_work(struct work_struct *work)
  600. {
  601. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  602. l3_parity.error_work);
  603. u32 error_status, row, bank, subbank;
  604. char *parity_event[5];
  605. uint32_t misccpctl;
  606. unsigned long flags;
  607. /* We must turn off DOP level clock gating to access the L3 registers.
  608. * In order to prevent a get/put style interface, acquire struct mutex
  609. * any time we access those registers.
  610. */
  611. mutex_lock(&dev_priv->dev->struct_mutex);
  612. misccpctl = I915_READ(GEN7_MISCCPCTL);
  613. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  614. POSTING_READ(GEN7_MISCCPCTL);
  615. error_status = I915_READ(GEN7_L3CDERRST1);
  616. row = GEN7_PARITY_ERROR_ROW(error_status);
  617. bank = GEN7_PARITY_ERROR_BANK(error_status);
  618. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  619. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  620. GEN7_L3CDERRST1_ENABLE);
  621. POSTING_READ(GEN7_L3CDERRST1);
  622. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  623. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  624. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  625. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  626. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  627. mutex_unlock(&dev_priv->dev->struct_mutex);
  628. parity_event[0] = "L3_PARITY_ERROR=1";
  629. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  630. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  631. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  632. parity_event[4] = NULL;
  633. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  634. KOBJ_CHANGE, parity_event);
  635. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  636. row, bank, subbank);
  637. kfree(parity_event[3]);
  638. kfree(parity_event[2]);
  639. kfree(parity_event[1]);
  640. }
  641. static void ivybridge_handle_parity_error(struct drm_device *dev)
  642. {
  643. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  644. unsigned long flags;
  645. if (!HAS_L3_GPU_CACHE(dev))
  646. return;
  647. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  648. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  649. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  650. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  651. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  652. }
  653. static void snb_gt_irq_handler(struct drm_device *dev,
  654. struct drm_i915_private *dev_priv,
  655. u32 gt_iir)
  656. {
  657. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  658. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  659. notify_ring(dev, &dev_priv->ring[RCS]);
  660. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  661. notify_ring(dev, &dev_priv->ring[VCS]);
  662. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  663. notify_ring(dev, &dev_priv->ring[BCS]);
  664. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  665. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  666. GT_RENDER_CS_ERROR_INTERRUPT)) {
  667. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  668. i915_handle_error(dev, false);
  669. }
  670. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  671. ivybridge_handle_parity_error(dev);
  672. }
  673. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  674. u32 pm_iir)
  675. {
  676. unsigned long flags;
  677. /*
  678. * IIR bits should never already be set because IMR should
  679. * prevent an interrupt from being shown in IIR. The warning
  680. * displays a case where we've unsafely cleared
  681. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  682. * type is not a problem, it displays a problem in the logic.
  683. *
  684. * The mask bit in IMR is cleared by dev_priv->rps.work.
  685. */
  686. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  687. dev_priv->rps.pm_iir |= pm_iir;
  688. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  689. POSTING_READ(GEN6_PMIMR);
  690. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  691. queue_work(dev_priv->wq, &dev_priv->rps.work);
  692. }
  693. #define HPD_STORM_DETECT_PERIOD 1000
  694. #define HPD_STORM_THRESHOLD 5
  695. static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
  696. u32 hotplug_trigger,
  697. const u32 *hpd)
  698. {
  699. drm_i915_private_t *dev_priv = dev->dev_private;
  700. unsigned long irqflags;
  701. int i;
  702. bool ret = false;
  703. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  704. for (i = 1; i < HPD_NUM_PINS; i++) {
  705. if (!(hpd[i] & hotplug_trigger) ||
  706. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  707. dev_priv->hpd_event_bits |= (1 << i);
  708. continue;
  709. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  710. dev_priv->hpd_stats[i].hpd_last_jiffies
  711. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  712. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  713. dev_priv->hpd_stats[i].hpd_cnt = 0;
  714. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  715. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  716. dev_priv->hpd_event_bits &= ~(1 << i);
  717. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  718. ret = true;
  719. } else {
  720. dev_priv->hpd_stats[i].hpd_cnt++;
  721. }
  722. }
  723. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  724. return ret;
  725. }
  726. static void gmbus_irq_handler(struct drm_device *dev)
  727. {
  728. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  729. wake_up_all(&dev_priv->gmbus_wait_queue);
  730. }
  731. static void dp_aux_irq_handler(struct drm_device *dev)
  732. {
  733. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  734. wake_up_all(&dev_priv->gmbus_wait_queue);
  735. }
  736. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  737. {
  738. struct drm_device *dev = (struct drm_device *) arg;
  739. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  740. u32 iir, gt_iir, pm_iir;
  741. irqreturn_t ret = IRQ_NONE;
  742. unsigned long irqflags;
  743. int pipe;
  744. u32 pipe_stats[I915_MAX_PIPES];
  745. atomic_inc(&dev_priv->irq_received);
  746. while (true) {
  747. iir = I915_READ(VLV_IIR);
  748. gt_iir = I915_READ(GTIIR);
  749. pm_iir = I915_READ(GEN6_PMIIR);
  750. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  751. goto out;
  752. ret = IRQ_HANDLED;
  753. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  754. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  755. for_each_pipe(pipe) {
  756. int reg = PIPESTAT(pipe);
  757. pipe_stats[pipe] = I915_READ(reg);
  758. /*
  759. * Clear the PIPE*STAT regs before the IIR
  760. */
  761. if (pipe_stats[pipe] & 0x8000ffff) {
  762. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  763. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  764. pipe_name(pipe));
  765. I915_WRITE(reg, pipe_stats[pipe]);
  766. }
  767. }
  768. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  769. for_each_pipe(pipe) {
  770. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  771. drm_handle_vblank(dev, pipe);
  772. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  773. intel_prepare_page_flip(dev, pipe);
  774. intel_finish_page_flip(dev, pipe);
  775. }
  776. }
  777. /* Consume port. Then clear IIR or we'll miss events */
  778. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  779. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  780. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  781. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  782. hotplug_status);
  783. if (hotplug_trigger) {
  784. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  785. i915_hpd_irq_setup(dev);
  786. queue_work(dev_priv->wq,
  787. &dev_priv->hotplug_work);
  788. }
  789. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  790. I915_READ(PORT_HOTPLUG_STAT);
  791. }
  792. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  793. gmbus_irq_handler(dev);
  794. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  795. gen6_queue_rps_work(dev_priv, pm_iir);
  796. I915_WRITE(GTIIR, gt_iir);
  797. I915_WRITE(GEN6_PMIIR, pm_iir);
  798. I915_WRITE(VLV_IIR, iir);
  799. }
  800. out:
  801. return ret;
  802. }
  803. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  804. {
  805. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  806. int pipe;
  807. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  808. if (hotplug_trigger) {
  809. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
  810. ibx_hpd_irq_setup(dev);
  811. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  812. }
  813. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  814. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  815. SDE_AUDIO_POWER_SHIFT);
  816. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  817. port_name(port));
  818. }
  819. if (pch_iir & SDE_AUX_MASK)
  820. dp_aux_irq_handler(dev);
  821. if (pch_iir & SDE_GMBUS)
  822. gmbus_irq_handler(dev);
  823. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  824. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  825. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  826. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  827. if (pch_iir & SDE_POISON)
  828. DRM_ERROR("PCH poison interrupt\n");
  829. if (pch_iir & SDE_FDI_MASK)
  830. for_each_pipe(pipe)
  831. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  832. pipe_name(pipe),
  833. I915_READ(FDI_RX_IIR(pipe)));
  834. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  835. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  836. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  837. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  838. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  839. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  840. false))
  841. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  842. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  843. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  844. false))
  845. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  846. }
  847. static void ivb_err_int_handler(struct drm_device *dev)
  848. {
  849. struct drm_i915_private *dev_priv = dev->dev_private;
  850. u32 err_int = I915_READ(GEN7_ERR_INT);
  851. if (err_int & ERR_INT_POISON)
  852. DRM_ERROR("Poison interrupt\n");
  853. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  854. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  855. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  856. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  857. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  858. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  859. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  860. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  861. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  862. I915_WRITE(GEN7_ERR_INT, err_int);
  863. }
  864. static void cpt_serr_int_handler(struct drm_device *dev)
  865. {
  866. struct drm_i915_private *dev_priv = dev->dev_private;
  867. u32 serr_int = I915_READ(SERR_INT);
  868. if (serr_int & SERR_INT_POISON)
  869. DRM_ERROR("PCH poison interrupt\n");
  870. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  871. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  872. false))
  873. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  874. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  875. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  876. false))
  877. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  878. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  879. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  880. false))
  881. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  882. I915_WRITE(SERR_INT, serr_int);
  883. }
  884. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  885. {
  886. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  887. int pipe;
  888. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  889. if (hotplug_trigger) {
  890. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
  891. ibx_hpd_irq_setup(dev);
  892. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  893. }
  894. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  895. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  896. SDE_AUDIO_POWER_SHIFT_CPT);
  897. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  898. port_name(port));
  899. }
  900. if (pch_iir & SDE_AUX_MASK_CPT)
  901. dp_aux_irq_handler(dev);
  902. if (pch_iir & SDE_GMBUS_CPT)
  903. gmbus_irq_handler(dev);
  904. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  905. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  906. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  907. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  908. if (pch_iir & SDE_FDI_MASK_CPT)
  909. for_each_pipe(pipe)
  910. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  911. pipe_name(pipe),
  912. I915_READ(FDI_RX_IIR(pipe)));
  913. if (pch_iir & SDE_ERROR_CPT)
  914. cpt_serr_int_handler(dev);
  915. }
  916. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  917. {
  918. struct drm_device *dev = (struct drm_device *) arg;
  919. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  920. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  921. irqreturn_t ret = IRQ_NONE;
  922. int i;
  923. atomic_inc(&dev_priv->irq_received);
  924. /* We get interrupts on unclaimed registers, so check for this before we
  925. * do any I915_{READ,WRITE}. */
  926. if (IS_HASWELL(dev) &&
  927. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  928. DRM_ERROR("Unclaimed register before interrupt\n");
  929. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  930. }
  931. /* disable master interrupt before clearing iir */
  932. de_ier = I915_READ(DEIER);
  933. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  934. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  935. * interrupts will will be stored on its back queue, and then we'll be
  936. * able to process them after we restore SDEIER (as soon as we restore
  937. * it, we'll get an interrupt if SDEIIR still has something to process
  938. * due to its back queue). */
  939. if (!HAS_PCH_NOP(dev)) {
  940. sde_ier = I915_READ(SDEIER);
  941. I915_WRITE(SDEIER, 0);
  942. POSTING_READ(SDEIER);
  943. }
  944. /* On Haswell, also mask ERR_INT because we don't want to risk
  945. * generating "unclaimed register" interrupts from inside the interrupt
  946. * handler. */
  947. if (IS_HASWELL(dev))
  948. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  949. gt_iir = I915_READ(GTIIR);
  950. if (gt_iir) {
  951. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  952. I915_WRITE(GTIIR, gt_iir);
  953. ret = IRQ_HANDLED;
  954. }
  955. de_iir = I915_READ(DEIIR);
  956. if (de_iir) {
  957. if (de_iir & DE_ERR_INT_IVB)
  958. ivb_err_int_handler(dev);
  959. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  960. dp_aux_irq_handler(dev);
  961. if (de_iir & DE_GSE_IVB)
  962. intel_opregion_gse_intr(dev);
  963. for (i = 0; i < 3; i++) {
  964. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  965. drm_handle_vblank(dev, i);
  966. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  967. intel_prepare_page_flip(dev, i);
  968. intel_finish_page_flip_plane(dev, i);
  969. }
  970. }
  971. /* check event from PCH */
  972. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  973. u32 pch_iir = I915_READ(SDEIIR);
  974. cpt_irq_handler(dev, pch_iir);
  975. /* clear PCH hotplug event before clear CPU irq */
  976. I915_WRITE(SDEIIR, pch_iir);
  977. }
  978. I915_WRITE(DEIIR, de_iir);
  979. ret = IRQ_HANDLED;
  980. }
  981. pm_iir = I915_READ(GEN6_PMIIR);
  982. if (pm_iir) {
  983. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  984. gen6_queue_rps_work(dev_priv, pm_iir);
  985. I915_WRITE(GEN6_PMIIR, pm_iir);
  986. ret = IRQ_HANDLED;
  987. }
  988. if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
  989. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  990. I915_WRITE(DEIER, de_ier);
  991. POSTING_READ(DEIER);
  992. if (!HAS_PCH_NOP(dev)) {
  993. I915_WRITE(SDEIER, sde_ier);
  994. POSTING_READ(SDEIER);
  995. }
  996. return ret;
  997. }
  998. static void ilk_gt_irq_handler(struct drm_device *dev,
  999. struct drm_i915_private *dev_priv,
  1000. u32 gt_iir)
  1001. {
  1002. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  1003. notify_ring(dev, &dev_priv->ring[RCS]);
  1004. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1005. notify_ring(dev, &dev_priv->ring[VCS]);
  1006. }
  1007. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1008. {
  1009. struct drm_device *dev = (struct drm_device *) arg;
  1010. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1011. int ret = IRQ_NONE;
  1012. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1013. atomic_inc(&dev_priv->irq_received);
  1014. /* disable master interrupt before clearing iir */
  1015. de_ier = I915_READ(DEIER);
  1016. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1017. POSTING_READ(DEIER);
  1018. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1019. * interrupts will will be stored on its back queue, and then we'll be
  1020. * able to process them after we restore SDEIER (as soon as we restore
  1021. * it, we'll get an interrupt if SDEIIR still has something to process
  1022. * due to its back queue). */
  1023. sde_ier = I915_READ(SDEIER);
  1024. I915_WRITE(SDEIER, 0);
  1025. POSTING_READ(SDEIER);
  1026. de_iir = I915_READ(DEIIR);
  1027. gt_iir = I915_READ(GTIIR);
  1028. pm_iir = I915_READ(GEN6_PMIIR);
  1029. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1030. goto done;
  1031. ret = IRQ_HANDLED;
  1032. if (IS_GEN5(dev))
  1033. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1034. else
  1035. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1036. if (de_iir & DE_AUX_CHANNEL_A)
  1037. dp_aux_irq_handler(dev);
  1038. if (de_iir & DE_GSE)
  1039. intel_opregion_gse_intr(dev);
  1040. if (de_iir & DE_PIPEA_VBLANK)
  1041. drm_handle_vblank(dev, 0);
  1042. if (de_iir & DE_PIPEB_VBLANK)
  1043. drm_handle_vblank(dev, 1);
  1044. if (de_iir & DE_POISON)
  1045. DRM_ERROR("Poison interrupt\n");
  1046. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1047. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1048. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1049. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1050. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1051. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1052. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1053. intel_prepare_page_flip(dev, 0);
  1054. intel_finish_page_flip_plane(dev, 0);
  1055. }
  1056. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1057. intel_prepare_page_flip(dev, 1);
  1058. intel_finish_page_flip_plane(dev, 1);
  1059. }
  1060. /* check event from PCH */
  1061. if (de_iir & DE_PCH_EVENT) {
  1062. u32 pch_iir = I915_READ(SDEIIR);
  1063. if (HAS_PCH_CPT(dev))
  1064. cpt_irq_handler(dev, pch_iir);
  1065. else
  1066. ibx_irq_handler(dev, pch_iir);
  1067. /* should clear PCH hotplug event before clear CPU irq */
  1068. I915_WRITE(SDEIIR, pch_iir);
  1069. }
  1070. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1071. ironlake_handle_rps_change(dev);
  1072. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  1073. gen6_queue_rps_work(dev_priv, pm_iir);
  1074. I915_WRITE(GTIIR, gt_iir);
  1075. I915_WRITE(DEIIR, de_iir);
  1076. I915_WRITE(GEN6_PMIIR, pm_iir);
  1077. done:
  1078. I915_WRITE(DEIER, de_ier);
  1079. POSTING_READ(DEIER);
  1080. I915_WRITE(SDEIER, sde_ier);
  1081. POSTING_READ(SDEIER);
  1082. return ret;
  1083. }
  1084. /**
  1085. * i915_error_work_func - do process context error handling work
  1086. * @work: work struct
  1087. *
  1088. * Fire an error uevent so userspace can see that a hang or error
  1089. * was detected.
  1090. */
  1091. static void i915_error_work_func(struct work_struct *work)
  1092. {
  1093. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1094. work);
  1095. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1096. gpu_error);
  1097. struct drm_device *dev = dev_priv->dev;
  1098. struct intel_ring_buffer *ring;
  1099. char *error_event[] = { "ERROR=1", NULL };
  1100. char *reset_event[] = { "RESET=1", NULL };
  1101. char *reset_done_event[] = { "ERROR=0", NULL };
  1102. int i, ret;
  1103. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1104. /*
  1105. * Note that there's only one work item which does gpu resets, so we
  1106. * need not worry about concurrent gpu resets potentially incrementing
  1107. * error->reset_counter twice. We only need to take care of another
  1108. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1109. * quick check for that is good enough: schedule_work ensures the
  1110. * correct ordering between hang detection and this work item, and since
  1111. * the reset in-progress bit is only ever set by code outside of this
  1112. * work we don't need to worry about any other races.
  1113. */
  1114. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1115. DRM_DEBUG_DRIVER("resetting chip\n");
  1116. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1117. reset_event);
  1118. ret = i915_reset(dev);
  1119. if (ret == 0) {
  1120. /*
  1121. * After all the gem state is reset, increment the reset
  1122. * counter and wake up everyone waiting for the reset to
  1123. * complete.
  1124. *
  1125. * Since unlock operations are a one-sided barrier only,
  1126. * we need to insert a barrier here to order any seqno
  1127. * updates before
  1128. * the counter increment.
  1129. */
  1130. smp_mb__before_atomic_inc();
  1131. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1132. kobject_uevent_env(&dev->primary->kdev.kobj,
  1133. KOBJ_CHANGE, reset_done_event);
  1134. } else {
  1135. atomic_set(&error->reset_counter, I915_WEDGED);
  1136. }
  1137. for_each_ring(ring, dev_priv, i)
  1138. wake_up_all(&ring->irq_queue);
  1139. intel_display_handle_reset(dev);
  1140. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1141. }
  1142. }
  1143. /* NB: please notice the memset */
  1144. static void i915_get_extra_instdone(struct drm_device *dev,
  1145. uint32_t *instdone)
  1146. {
  1147. struct drm_i915_private *dev_priv = dev->dev_private;
  1148. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1149. switch(INTEL_INFO(dev)->gen) {
  1150. case 2:
  1151. case 3:
  1152. instdone[0] = I915_READ(INSTDONE);
  1153. break;
  1154. case 4:
  1155. case 5:
  1156. case 6:
  1157. instdone[0] = I915_READ(INSTDONE_I965);
  1158. instdone[1] = I915_READ(INSTDONE1);
  1159. break;
  1160. default:
  1161. WARN_ONCE(1, "Unsupported platform\n");
  1162. case 7:
  1163. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1164. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1165. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1166. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1167. break;
  1168. }
  1169. }
  1170. #ifdef CONFIG_DEBUG_FS
  1171. static struct drm_i915_error_object *
  1172. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1173. struct drm_i915_gem_object *src,
  1174. const int num_pages)
  1175. {
  1176. struct drm_i915_error_object *dst;
  1177. int i;
  1178. u32 reloc_offset;
  1179. if (src == NULL || src->pages == NULL)
  1180. return NULL;
  1181. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1182. if (dst == NULL)
  1183. return NULL;
  1184. reloc_offset = src->gtt_offset;
  1185. for (i = 0; i < num_pages; i++) {
  1186. unsigned long flags;
  1187. void *d;
  1188. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1189. if (d == NULL)
  1190. goto unwind;
  1191. local_irq_save(flags);
  1192. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1193. src->has_global_gtt_mapping) {
  1194. void __iomem *s;
  1195. /* Simply ignore tiling or any overlapping fence.
  1196. * It's part of the error state, and this hopefully
  1197. * captures what the GPU read.
  1198. */
  1199. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1200. reloc_offset);
  1201. memcpy_fromio(d, s, PAGE_SIZE);
  1202. io_mapping_unmap_atomic(s);
  1203. } else if (src->stolen) {
  1204. unsigned long offset;
  1205. offset = dev_priv->mm.stolen_base;
  1206. offset += src->stolen->start;
  1207. offset += i << PAGE_SHIFT;
  1208. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1209. } else {
  1210. struct page *page;
  1211. void *s;
  1212. page = i915_gem_object_get_page(src, i);
  1213. drm_clflush_pages(&page, 1);
  1214. s = kmap_atomic(page);
  1215. memcpy(d, s, PAGE_SIZE);
  1216. kunmap_atomic(s);
  1217. drm_clflush_pages(&page, 1);
  1218. }
  1219. local_irq_restore(flags);
  1220. dst->pages[i] = d;
  1221. reloc_offset += PAGE_SIZE;
  1222. }
  1223. dst->page_count = num_pages;
  1224. dst->gtt_offset = src->gtt_offset;
  1225. return dst;
  1226. unwind:
  1227. while (i--)
  1228. kfree(dst->pages[i]);
  1229. kfree(dst);
  1230. return NULL;
  1231. }
  1232. #define i915_error_object_create(dev_priv, src) \
  1233. i915_error_object_create_sized((dev_priv), (src), \
  1234. (src)->base.size>>PAGE_SHIFT)
  1235. static void
  1236. i915_error_object_free(struct drm_i915_error_object *obj)
  1237. {
  1238. int page;
  1239. if (obj == NULL)
  1240. return;
  1241. for (page = 0; page < obj->page_count; page++)
  1242. kfree(obj->pages[page]);
  1243. kfree(obj);
  1244. }
  1245. void
  1246. i915_error_state_free(struct kref *error_ref)
  1247. {
  1248. struct drm_i915_error_state *error = container_of(error_ref,
  1249. typeof(*error), ref);
  1250. int i;
  1251. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1252. i915_error_object_free(error->ring[i].batchbuffer);
  1253. i915_error_object_free(error->ring[i].ringbuffer);
  1254. kfree(error->ring[i].requests);
  1255. }
  1256. kfree(error->active_bo);
  1257. kfree(error->overlay);
  1258. kfree(error);
  1259. }
  1260. static void capture_bo(struct drm_i915_error_buffer *err,
  1261. struct drm_i915_gem_object *obj)
  1262. {
  1263. err->size = obj->base.size;
  1264. err->name = obj->base.name;
  1265. err->rseqno = obj->last_read_seqno;
  1266. err->wseqno = obj->last_write_seqno;
  1267. err->gtt_offset = obj->gtt_offset;
  1268. err->read_domains = obj->base.read_domains;
  1269. err->write_domain = obj->base.write_domain;
  1270. err->fence_reg = obj->fence_reg;
  1271. err->pinned = 0;
  1272. if (obj->pin_count > 0)
  1273. err->pinned = 1;
  1274. if (obj->user_pin_count > 0)
  1275. err->pinned = -1;
  1276. err->tiling = obj->tiling_mode;
  1277. err->dirty = obj->dirty;
  1278. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1279. err->ring = obj->ring ? obj->ring->id : -1;
  1280. err->cache_level = obj->cache_level;
  1281. }
  1282. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1283. int count, struct list_head *head)
  1284. {
  1285. struct drm_i915_gem_object *obj;
  1286. int i = 0;
  1287. list_for_each_entry(obj, head, mm_list) {
  1288. capture_bo(err++, obj);
  1289. if (++i == count)
  1290. break;
  1291. }
  1292. return i;
  1293. }
  1294. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1295. int count, struct list_head *head)
  1296. {
  1297. struct drm_i915_gem_object *obj;
  1298. int i = 0;
  1299. list_for_each_entry(obj, head, gtt_list) {
  1300. if (obj->pin_count == 0)
  1301. continue;
  1302. capture_bo(err++, obj);
  1303. if (++i == count)
  1304. break;
  1305. }
  1306. return i;
  1307. }
  1308. static void i915_gem_record_fences(struct drm_device *dev,
  1309. struct drm_i915_error_state *error)
  1310. {
  1311. struct drm_i915_private *dev_priv = dev->dev_private;
  1312. int i;
  1313. /* Fences */
  1314. switch (INTEL_INFO(dev)->gen) {
  1315. case 7:
  1316. case 6:
  1317. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1318. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1319. break;
  1320. case 5:
  1321. case 4:
  1322. for (i = 0; i < 16; i++)
  1323. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1324. break;
  1325. case 3:
  1326. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1327. for (i = 0; i < 8; i++)
  1328. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1329. case 2:
  1330. for (i = 0; i < 8; i++)
  1331. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1332. break;
  1333. default:
  1334. BUG();
  1335. }
  1336. }
  1337. static struct drm_i915_error_object *
  1338. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1339. struct intel_ring_buffer *ring)
  1340. {
  1341. struct drm_i915_gem_object *obj;
  1342. u32 seqno;
  1343. if (!ring->get_seqno)
  1344. return NULL;
  1345. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1346. u32 acthd = I915_READ(ACTHD);
  1347. if (WARN_ON(ring->id != RCS))
  1348. return NULL;
  1349. obj = ring->private;
  1350. if (acthd >= obj->gtt_offset &&
  1351. acthd < obj->gtt_offset + obj->base.size)
  1352. return i915_error_object_create(dev_priv, obj);
  1353. }
  1354. seqno = ring->get_seqno(ring, false);
  1355. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1356. if (obj->ring != ring)
  1357. continue;
  1358. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1359. continue;
  1360. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1361. continue;
  1362. /* We need to copy these to an anonymous buffer as the simplest
  1363. * method to avoid being overwritten by userspace.
  1364. */
  1365. return i915_error_object_create(dev_priv, obj);
  1366. }
  1367. return NULL;
  1368. }
  1369. static void i915_record_ring_state(struct drm_device *dev,
  1370. struct drm_i915_error_state *error,
  1371. struct intel_ring_buffer *ring)
  1372. {
  1373. struct drm_i915_private *dev_priv = dev->dev_private;
  1374. if (INTEL_INFO(dev)->gen >= 6) {
  1375. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1376. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1377. error->semaphore_mboxes[ring->id][0]
  1378. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1379. error->semaphore_mboxes[ring->id][1]
  1380. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1381. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1382. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1383. }
  1384. if (INTEL_INFO(dev)->gen >= 4) {
  1385. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1386. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1387. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1388. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1389. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1390. if (ring->id == RCS)
  1391. error->bbaddr = I915_READ64(BB_ADDR);
  1392. } else {
  1393. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1394. error->ipeir[ring->id] = I915_READ(IPEIR);
  1395. error->ipehr[ring->id] = I915_READ(IPEHR);
  1396. error->instdone[ring->id] = I915_READ(INSTDONE);
  1397. }
  1398. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1399. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1400. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1401. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1402. error->head[ring->id] = I915_READ_HEAD(ring);
  1403. error->tail[ring->id] = I915_READ_TAIL(ring);
  1404. error->ctl[ring->id] = I915_READ_CTL(ring);
  1405. error->cpu_ring_head[ring->id] = ring->head;
  1406. error->cpu_ring_tail[ring->id] = ring->tail;
  1407. }
  1408. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1409. struct drm_i915_error_state *error,
  1410. struct drm_i915_error_ring *ering)
  1411. {
  1412. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1413. struct drm_i915_gem_object *obj;
  1414. /* Currently render ring is the only HW context user */
  1415. if (ring->id != RCS || !error->ccid)
  1416. return;
  1417. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1418. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1419. ering->ctx = i915_error_object_create_sized(dev_priv,
  1420. obj, 1);
  1421. }
  1422. }
  1423. }
  1424. static void i915_gem_record_rings(struct drm_device *dev,
  1425. struct drm_i915_error_state *error)
  1426. {
  1427. struct drm_i915_private *dev_priv = dev->dev_private;
  1428. struct intel_ring_buffer *ring;
  1429. struct drm_i915_gem_request *request;
  1430. int i, count;
  1431. for_each_ring(ring, dev_priv, i) {
  1432. i915_record_ring_state(dev, error, ring);
  1433. error->ring[i].batchbuffer =
  1434. i915_error_first_batchbuffer(dev_priv, ring);
  1435. error->ring[i].ringbuffer =
  1436. i915_error_object_create(dev_priv, ring->obj);
  1437. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1438. count = 0;
  1439. list_for_each_entry(request, &ring->request_list, list)
  1440. count++;
  1441. error->ring[i].num_requests = count;
  1442. error->ring[i].requests =
  1443. kmalloc(count*sizeof(struct drm_i915_error_request),
  1444. GFP_ATOMIC);
  1445. if (error->ring[i].requests == NULL) {
  1446. error->ring[i].num_requests = 0;
  1447. continue;
  1448. }
  1449. count = 0;
  1450. list_for_each_entry(request, &ring->request_list, list) {
  1451. struct drm_i915_error_request *erq;
  1452. erq = &error->ring[i].requests[count++];
  1453. erq->seqno = request->seqno;
  1454. erq->jiffies = request->emitted_jiffies;
  1455. erq->tail = request->tail;
  1456. }
  1457. }
  1458. }
  1459. /**
  1460. * i915_capture_error_state - capture an error record for later analysis
  1461. * @dev: drm device
  1462. *
  1463. * Should be called when an error is detected (either a hang or an error
  1464. * interrupt) to capture error state from the time of the error. Fills
  1465. * out a structure which becomes available in debugfs for user level tools
  1466. * to pick up.
  1467. */
  1468. static void i915_capture_error_state(struct drm_device *dev)
  1469. {
  1470. struct drm_i915_private *dev_priv = dev->dev_private;
  1471. struct drm_i915_gem_object *obj;
  1472. struct drm_i915_error_state *error;
  1473. unsigned long flags;
  1474. int i, pipe;
  1475. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1476. error = dev_priv->gpu_error.first_error;
  1477. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1478. if (error)
  1479. return;
  1480. /* Account for pipe specific data like PIPE*STAT */
  1481. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1482. if (!error) {
  1483. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1484. return;
  1485. }
  1486. DRM_INFO("capturing error event; look for more information in "
  1487. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1488. dev->primary->index);
  1489. kref_init(&error->ref);
  1490. error->eir = I915_READ(EIR);
  1491. error->pgtbl_er = I915_READ(PGTBL_ER);
  1492. if (HAS_HW_CONTEXTS(dev))
  1493. error->ccid = I915_READ(CCID);
  1494. if (HAS_PCH_SPLIT(dev))
  1495. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1496. else if (IS_VALLEYVIEW(dev))
  1497. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1498. else if (IS_GEN2(dev))
  1499. error->ier = I915_READ16(IER);
  1500. else
  1501. error->ier = I915_READ(IER);
  1502. if (INTEL_INFO(dev)->gen >= 6)
  1503. error->derrmr = I915_READ(DERRMR);
  1504. if (IS_VALLEYVIEW(dev))
  1505. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1506. else if (INTEL_INFO(dev)->gen >= 7)
  1507. error->forcewake = I915_READ(FORCEWAKE_MT);
  1508. else if (INTEL_INFO(dev)->gen == 6)
  1509. error->forcewake = I915_READ(FORCEWAKE);
  1510. if (!HAS_PCH_SPLIT(dev))
  1511. for_each_pipe(pipe)
  1512. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1513. if (INTEL_INFO(dev)->gen >= 6) {
  1514. error->error = I915_READ(ERROR_GEN6);
  1515. error->done_reg = I915_READ(DONE_REG);
  1516. }
  1517. if (INTEL_INFO(dev)->gen == 7)
  1518. error->err_int = I915_READ(GEN7_ERR_INT);
  1519. i915_get_extra_instdone(dev, error->extra_instdone);
  1520. i915_gem_record_fences(dev, error);
  1521. i915_gem_record_rings(dev, error);
  1522. /* Record buffers on the active and pinned lists. */
  1523. error->active_bo = NULL;
  1524. error->pinned_bo = NULL;
  1525. i = 0;
  1526. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1527. i++;
  1528. error->active_bo_count = i;
  1529. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1530. if (obj->pin_count)
  1531. i++;
  1532. error->pinned_bo_count = i - error->active_bo_count;
  1533. error->active_bo = NULL;
  1534. error->pinned_bo = NULL;
  1535. if (i) {
  1536. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1537. GFP_ATOMIC);
  1538. if (error->active_bo)
  1539. error->pinned_bo =
  1540. error->active_bo + error->active_bo_count;
  1541. }
  1542. if (error->active_bo)
  1543. error->active_bo_count =
  1544. capture_active_bo(error->active_bo,
  1545. error->active_bo_count,
  1546. &dev_priv->mm.active_list);
  1547. if (error->pinned_bo)
  1548. error->pinned_bo_count =
  1549. capture_pinned_bo(error->pinned_bo,
  1550. error->pinned_bo_count,
  1551. &dev_priv->mm.bound_list);
  1552. do_gettimeofday(&error->time);
  1553. error->overlay = intel_overlay_capture_error_state(dev);
  1554. error->display = intel_display_capture_error_state(dev);
  1555. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1556. if (dev_priv->gpu_error.first_error == NULL) {
  1557. dev_priv->gpu_error.first_error = error;
  1558. error = NULL;
  1559. }
  1560. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1561. if (error)
  1562. i915_error_state_free(&error->ref);
  1563. }
  1564. void i915_destroy_error_state(struct drm_device *dev)
  1565. {
  1566. struct drm_i915_private *dev_priv = dev->dev_private;
  1567. struct drm_i915_error_state *error;
  1568. unsigned long flags;
  1569. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1570. error = dev_priv->gpu_error.first_error;
  1571. dev_priv->gpu_error.first_error = NULL;
  1572. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1573. if (error)
  1574. kref_put(&error->ref, i915_error_state_free);
  1575. }
  1576. #else
  1577. #define i915_capture_error_state(x)
  1578. #endif
  1579. static void i915_report_and_clear_eir(struct drm_device *dev)
  1580. {
  1581. struct drm_i915_private *dev_priv = dev->dev_private;
  1582. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1583. u32 eir = I915_READ(EIR);
  1584. int pipe, i;
  1585. if (!eir)
  1586. return;
  1587. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1588. i915_get_extra_instdone(dev, instdone);
  1589. if (IS_G4X(dev)) {
  1590. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1591. u32 ipeir = I915_READ(IPEIR_I965);
  1592. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1593. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1594. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1595. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1596. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1597. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1598. I915_WRITE(IPEIR_I965, ipeir);
  1599. POSTING_READ(IPEIR_I965);
  1600. }
  1601. if (eir & GM45_ERROR_PAGE_TABLE) {
  1602. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1603. pr_err("page table error\n");
  1604. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1605. I915_WRITE(PGTBL_ER, pgtbl_err);
  1606. POSTING_READ(PGTBL_ER);
  1607. }
  1608. }
  1609. if (!IS_GEN2(dev)) {
  1610. if (eir & I915_ERROR_PAGE_TABLE) {
  1611. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1612. pr_err("page table error\n");
  1613. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1614. I915_WRITE(PGTBL_ER, pgtbl_err);
  1615. POSTING_READ(PGTBL_ER);
  1616. }
  1617. }
  1618. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1619. pr_err("memory refresh error:\n");
  1620. for_each_pipe(pipe)
  1621. pr_err("pipe %c stat: 0x%08x\n",
  1622. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1623. /* pipestat has already been acked */
  1624. }
  1625. if (eir & I915_ERROR_INSTRUCTION) {
  1626. pr_err("instruction error\n");
  1627. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1628. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1629. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1630. if (INTEL_INFO(dev)->gen < 4) {
  1631. u32 ipeir = I915_READ(IPEIR);
  1632. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1633. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1634. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1635. I915_WRITE(IPEIR, ipeir);
  1636. POSTING_READ(IPEIR);
  1637. } else {
  1638. u32 ipeir = I915_READ(IPEIR_I965);
  1639. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1640. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1641. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1642. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1643. I915_WRITE(IPEIR_I965, ipeir);
  1644. POSTING_READ(IPEIR_I965);
  1645. }
  1646. }
  1647. I915_WRITE(EIR, eir);
  1648. POSTING_READ(EIR);
  1649. eir = I915_READ(EIR);
  1650. if (eir) {
  1651. /*
  1652. * some errors might have become stuck,
  1653. * mask them.
  1654. */
  1655. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1656. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1657. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1658. }
  1659. }
  1660. /**
  1661. * i915_handle_error - handle an error interrupt
  1662. * @dev: drm device
  1663. *
  1664. * Do some basic checking of regsiter state at error interrupt time and
  1665. * dump it to the syslog. Also call i915_capture_error_state() to make
  1666. * sure we get a record and make it available in debugfs. Fire a uevent
  1667. * so userspace knows something bad happened (should trigger collection
  1668. * of a ring dump etc.).
  1669. */
  1670. void i915_handle_error(struct drm_device *dev, bool wedged)
  1671. {
  1672. struct drm_i915_private *dev_priv = dev->dev_private;
  1673. struct intel_ring_buffer *ring;
  1674. int i;
  1675. i915_capture_error_state(dev);
  1676. i915_report_and_clear_eir(dev);
  1677. if (wedged) {
  1678. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1679. &dev_priv->gpu_error.reset_counter);
  1680. /*
  1681. * Wakeup waiting processes so that the reset work item
  1682. * doesn't deadlock trying to grab various locks.
  1683. */
  1684. for_each_ring(ring, dev_priv, i)
  1685. wake_up_all(&ring->irq_queue);
  1686. }
  1687. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1688. }
  1689. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1690. {
  1691. drm_i915_private_t *dev_priv = dev->dev_private;
  1692. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1693. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1694. struct drm_i915_gem_object *obj;
  1695. struct intel_unpin_work *work;
  1696. unsigned long flags;
  1697. bool stall_detected;
  1698. /* Ignore early vblank irqs */
  1699. if (intel_crtc == NULL)
  1700. return;
  1701. spin_lock_irqsave(&dev->event_lock, flags);
  1702. work = intel_crtc->unpin_work;
  1703. if (work == NULL ||
  1704. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1705. !work->enable_stall_check) {
  1706. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1707. spin_unlock_irqrestore(&dev->event_lock, flags);
  1708. return;
  1709. }
  1710. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1711. obj = work->pending_flip_obj;
  1712. if (INTEL_INFO(dev)->gen >= 4) {
  1713. int dspsurf = DSPSURF(intel_crtc->plane);
  1714. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1715. obj->gtt_offset;
  1716. } else {
  1717. int dspaddr = DSPADDR(intel_crtc->plane);
  1718. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1719. crtc->y * crtc->fb->pitches[0] +
  1720. crtc->x * crtc->fb->bits_per_pixel/8);
  1721. }
  1722. spin_unlock_irqrestore(&dev->event_lock, flags);
  1723. if (stall_detected) {
  1724. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1725. intel_prepare_page_flip(dev, intel_crtc->plane);
  1726. }
  1727. }
  1728. /* Called from drm generic code, passed 'crtc' which
  1729. * we use as a pipe index
  1730. */
  1731. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1732. {
  1733. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1734. unsigned long irqflags;
  1735. if (!i915_pipe_enabled(dev, pipe))
  1736. return -EINVAL;
  1737. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1738. if (INTEL_INFO(dev)->gen >= 4)
  1739. i915_enable_pipestat(dev_priv, pipe,
  1740. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1741. else
  1742. i915_enable_pipestat(dev_priv, pipe,
  1743. PIPE_VBLANK_INTERRUPT_ENABLE);
  1744. /* maintain vblank delivery even in deep C-states */
  1745. if (dev_priv->info->gen == 3)
  1746. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1747. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1748. return 0;
  1749. }
  1750. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1751. {
  1752. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1753. unsigned long irqflags;
  1754. if (!i915_pipe_enabled(dev, pipe))
  1755. return -EINVAL;
  1756. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1757. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1758. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1759. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1760. return 0;
  1761. }
  1762. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1763. {
  1764. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1765. unsigned long irqflags;
  1766. if (!i915_pipe_enabled(dev, pipe))
  1767. return -EINVAL;
  1768. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1769. ironlake_enable_display_irq(dev_priv,
  1770. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1771. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1772. return 0;
  1773. }
  1774. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1775. {
  1776. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1777. unsigned long irqflags;
  1778. u32 imr;
  1779. if (!i915_pipe_enabled(dev, pipe))
  1780. return -EINVAL;
  1781. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1782. imr = I915_READ(VLV_IMR);
  1783. if (pipe == 0)
  1784. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1785. else
  1786. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1787. I915_WRITE(VLV_IMR, imr);
  1788. i915_enable_pipestat(dev_priv, pipe,
  1789. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1790. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1791. return 0;
  1792. }
  1793. /* Called from drm generic code, passed 'crtc' which
  1794. * we use as a pipe index
  1795. */
  1796. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1797. {
  1798. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1799. unsigned long irqflags;
  1800. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1801. if (dev_priv->info->gen == 3)
  1802. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1803. i915_disable_pipestat(dev_priv, pipe,
  1804. PIPE_VBLANK_INTERRUPT_ENABLE |
  1805. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1806. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1807. }
  1808. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1809. {
  1810. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1811. unsigned long irqflags;
  1812. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1813. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1814. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1815. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1816. }
  1817. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1818. {
  1819. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1820. unsigned long irqflags;
  1821. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1822. ironlake_disable_display_irq(dev_priv,
  1823. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1824. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1825. }
  1826. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1827. {
  1828. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1829. unsigned long irqflags;
  1830. u32 imr;
  1831. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1832. i915_disable_pipestat(dev_priv, pipe,
  1833. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1834. imr = I915_READ(VLV_IMR);
  1835. if (pipe == 0)
  1836. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1837. else
  1838. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1839. I915_WRITE(VLV_IMR, imr);
  1840. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1841. }
  1842. static u32
  1843. ring_last_seqno(struct intel_ring_buffer *ring)
  1844. {
  1845. return list_entry(ring->request_list.prev,
  1846. struct drm_i915_gem_request, list)->seqno;
  1847. }
  1848. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1849. {
  1850. if (list_empty(&ring->request_list) ||
  1851. i915_seqno_passed(ring->get_seqno(ring, false),
  1852. ring_last_seqno(ring))) {
  1853. /* Issue a wake-up to catch stuck h/w. */
  1854. if (waitqueue_active(&ring->irq_queue)) {
  1855. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1856. ring->name);
  1857. wake_up_all(&ring->irq_queue);
  1858. *err = true;
  1859. }
  1860. return true;
  1861. }
  1862. return false;
  1863. }
  1864. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1865. {
  1866. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1867. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1868. struct intel_ring_buffer *signaller;
  1869. u32 cmd, ipehr, acthd_min;
  1870. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1871. if ((ipehr & ~(0x3 << 16)) !=
  1872. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1873. return false;
  1874. /* ACTHD is likely pointing to the dword after the actual command,
  1875. * so scan backwards until we find the MBOX.
  1876. */
  1877. acthd_min = max((int)acthd - 3 * 4, 0);
  1878. do {
  1879. cmd = ioread32(ring->virtual_start + acthd);
  1880. if (cmd == ipehr)
  1881. break;
  1882. acthd -= 4;
  1883. if (acthd < acthd_min)
  1884. return false;
  1885. } while (1);
  1886. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1887. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1888. ioread32(ring->virtual_start+acthd+4)+1);
  1889. }
  1890. static bool kick_ring(struct intel_ring_buffer *ring)
  1891. {
  1892. struct drm_device *dev = ring->dev;
  1893. struct drm_i915_private *dev_priv = dev->dev_private;
  1894. u32 tmp = I915_READ_CTL(ring);
  1895. if (tmp & RING_WAIT) {
  1896. DRM_ERROR("Kicking stuck wait on %s\n",
  1897. ring->name);
  1898. I915_WRITE_CTL(ring, tmp);
  1899. return true;
  1900. }
  1901. if (INTEL_INFO(dev)->gen >= 6 &&
  1902. tmp & RING_WAIT_SEMAPHORE &&
  1903. semaphore_passed(ring)) {
  1904. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1905. ring->name);
  1906. I915_WRITE_CTL(ring, tmp);
  1907. return true;
  1908. }
  1909. return false;
  1910. }
  1911. static bool i915_hangcheck_hung(struct drm_device *dev)
  1912. {
  1913. drm_i915_private_t *dev_priv = dev->dev_private;
  1914. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1915. bool hung = true;
  1916. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1917. i915_handle_error(dev, true);
  1918. if (!IS_GEN2(dev)) {
  1919. struct intel_ring_buffer *ring;
  1920. int i;
  1921. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1922. * If so we can simply poke the RB_WAIT bit
  1923. * and break the hang. This should work on
  1924. * all but the second generation chipsets.
  1925. */
  1926. for_each_ring(ring, dev_priv, i)
  1927. hung &= !kick_ring(ring);
  1928. }
  1929. return hung;
  1930. }
  1931. return false;
  1932. }
  1933. /**
  1934. * This is called when the chip hasn't reported back with completed
  1935. * batchbuffers in a long time. The first time this is called we simply record
  1936. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1937. * again, we assume the chip is wedged and try to fix it.
  1938. */
  1939. void i915_hangcheck_elapsed(unsigned long data)
  1940. {
  1941. struct drm_device *dev = (struct drm_device *)data;
  1942. drm_i915_private_t *dev_priv = dev->dev_private;
  1943. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1944. struct intel_ring_buffer *ring;
  1945. bool err = false, idle;
  1946. int i;
  1947. if (!i915_enable_hangcheck)
  1948. return;
  1949. memset(acthd, 0, sizeof(acthd));
  1950. idle = true;
  1951. for_each_ring(ring, dev_priv, i) {
  1952. idle &= i915_hangcheck_ring_idle(ring, &err);
  1953. acthd[i] = intel_ring_get_active_head(ring);
  1954. }
  1955. /* If all work is done then ACTHD clearly hasn't advanced. */
  1956. if (idle) {
  1957. if (err) {
  1958. if (i915_hangcheck_hung(dev))
  1959. return;
  1960. goto repeat;
  1961. }
  1962. dev_priv->gpu_error.hangcheck_count = 0;
  1963. return;
  1964. }
  1965. i915_get_extra_instdone(dev, instdone);
  1966. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1967. sizeof(acthd)) == 0 &&
  1968. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1969. sizeof(instdone)) == 0) {
  1970. if (i915_hangcheck_hung(dev))
  1971. return;
  1972. } else {
  1973. dev_priv->gpu_error.hangcheck_count = 0;
  1974. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1975. sizeof(acthd));
  1976. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1977. sizeof(instdone));
  1978. }
  1979. repeat:
  1980. /* Reset timer case chip hangs without another request being added */
  1981. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1982. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1983. }
  1984. /* drm_dma.h hooks
  1985. */
  1986. static void ironlake_irq_preinstall(struct drm_device *dev)
  1987. {
  1988. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1989. atomic_set(&dev_priv->irq_received, 0);
  1990. I915_WRITE(HWSTAM, 0xeffe);
  1991. /* XXX hotplug from PCH */
  1992. I915_WRITE(DEIMR, 0xffffffff);
  1993. I915_WRITE(DEIER, 0x0);
  1994. POSTING_READ(DEIER);
  1995. /* and GT */
  1996. I915_WRITE(GTIMR, 0xffffffff);
  1997. I915_WRITE(GTIER, 0x0);
  1998. POSTING_READ(GTIER);
  1999. if (HAS_PCH_NOP(dev))
  2000. return;
  2001. /* south display irq */
  2002. I915_WRITE(SDEIMR, 0xffffffff);
  2003. /*
  2004. * SDEIER is also touched by the interrupt handler to work around missed
  2005. * PCH interrupts. Hence we can't update it after the interrupt handler
  2006. * is enabled - instead we unconditionally enable all PCH interrupt
  2007. * sources here, but then only unmask them as needed with SDEIMR.
  2008. */
  2009. I915_WRITE(SDEIER, 0xffffffff);
  2010. POSTING_READ(SDEIER);
  2011. }
  2012. static void valleyview_irq_preinstall(struct drm_device *dev)
  2013. {
  2014. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2015. int pipe;
  2016. atomic_set(&dev_priv->irq_received, 0);
  2017. /* VLV magic */
  2018. I915_WRITE(VLV_IMR, 0);
  2019. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2020. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2021. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2022. /* and GT */
  2023. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2024. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2025. I915_WRITE(GTIMR, 0xffffffff);
  2026. I915_WRITE(GTIER, 0x0);
  2027. POSTING_READ(GTIER);
  2028. I915_WRITE(DPINVGTT, 0xff);
  2029. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2030. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2031. for_each_pipe(pipe)
  2032. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2033. I915_WRITE(VLV_IIR, 0xffffffff);
  2034. I915_WRITE(VLV_IMR, 0xffffffff);
  2035. I915_WRITE(VLV_IER, 0x0);
  2036. POSTING_READ(VLV_IER);
  2037. }
  2038. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2039. {
  2040. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2041. struct drm_mode_config *mode_config = &dev->mode_config;
  2042. struct intel_encoder *intel_encoder;
  2043. u32 mask = ~I915_READ(SDEIMR);
  2044. u32 hotplug;
  2045. if (HAS_PCH_IBX(dev)) {
  2046. mask &= ~SDE_HOTPLUG_MASK;
  2047. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2048. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2049. mask |= hpd_ibx[intel_encoder->hpd_pin];
  2050. } else {
  2051. mask &= ~SDE_HOTPLUG_MASK_CPT;
  2052. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2053. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2054. mask |= hpd_cpt[intel_encoder->hpd_pin];
  2055. }
  2056. I915_WRITE(SDEIMR, ~mask);
  2057. /*
  2058. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2059. * duration to 2ms (which is the minimum in the Display Port spec)
  2060. *
  2061. * This register is the same on all known PCH chips.
  2062. */
  2063. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2064. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2065. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2066. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2067. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2068. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2069. }
  2070. static void ibx_irq_postinstall(struct drm_device *dev)
  2071. {
  2072. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2073. u32 mask;
  2074. if (HAS_PCH_IBX(dev)) {
  2075. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2076. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2077. } else {
  2078. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2079. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2080. }
  2081. if (HAS_PCH_NOP(dev))
  2082. return;
  2083. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2084. I915_WRITE(SDEIMR, ~mask);
  2085. }
  2086. static int ironlake_irq_postinstall(struct drm_device *dev)
  2087. {
  2088. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2089. /* enable kind of interrupts always enabled */
  2090. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2091. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2092. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2093. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2094. u32 render_irqs;
  2095. dev_priv->irq_mask = ~display_mask;
  2096. /* should always can generate irq */
  2097. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2098. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2099. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  2100. POSTING_READ(DEIER);
  2101. dev_priv->gt_irq_mask = ~0;
  2102. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2103. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2104. if (IS_GEN6(dev))
  2105. render_irqs =
  2106. GT_USER_INTERRUPT |
  2107. GEN6_BSD_USER_INTERRUPT |
  2108. GEN6_BLITTER_USER_INTERRUPT;
  2109. else
  2110. render_irqs =
  2111. GT_USER_INTERRUPT |
  2112. GT_PIPE_NOTIFY |
  2113. GT_BSD_USER_INTERRUPT;
  2114. I915_WRITE(GTIER, render_irqs);
  2115. POSTING_READ(GTIER);
  2116. ibx_irq_postinstall(dev);
  2117. if (IS_IRONLAKE_M(dev)) {
  2118. /* Clear & enable PCU event interrupts */
  2119. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2120. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  2121. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2122. }
  2123. return 0;
  2124. }
  2125. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2126. {
  2127. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2128. /* enable kind of interrupts always enabled */
  2129. u32 display_mask =
  2130. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2131. DE_PLANEC_FLIP_DONE_IVB |
  2132. DE_PLANEB_FLIP_DONE_IVB |
  2133. DE_PLANEA_FLIP_DONE_IVB |
  2134. DE_AUX_CHANNEL_A_IVB |
  2135. DE_ERR_INT_IVB;
  2136. u32 render_irqs;
  2137. dev_priv->irq_mask = ~display_mask;
  2138. /* should always can generate irq */
  2139. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2140. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2141. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2142. I915_WRITE(DEIER,
  2143. display_mask |
  2144. DE_PIPEC_VBLANK_IVB |
  2145. DE_PIPEB_VBLANK_IVB |
  2146. DE_PIPEA_VBLANK_IVB);
  2147. POSTING_READ(DEIER);
  2148. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  2149. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2150. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2151. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  2152. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  2153. I915_WRITE(GTIER, render_irqs);
  2154. POSTING_READ(GTIER);
  2155. ibx_irq_postinstall(dev);
  2156. return 0;
  2157. }
  2158. static int valleyview_irq_postinstall(struct drm_device *dev)
  2159. {
  2160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2161. u32 enable_mask;
  2162. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2163. u32 render_irqs;
  2164. u16 msid;
  2165. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2166. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2167. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2168. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2169. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2170. /*
  2171. *Leave vblank interrupts masked initially. enable/disable will
  2172. * toggle them based on usage.
  2173. */
  2174. dev_priv->irq_mask = (~enable_mask) |
  2175. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2176. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2177. /* Hack for broken MSIs on VLV */
  2178. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  2179. pci_read_config_word(dev->pdev, 0x98, &msid);
  2180. msid &= 0xff; /* mask out delivery bits */
  2181. msid |= (1<<14);
  2182. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  2183. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2184. POSTING_READ(PORT_HOTPLUG_EN);
  2185. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2186. I915_WRITE(VLV_IER, enable_mask);
  2187. I915_WRITE(VLV_IIR, 0xffffffff);
  2188. I915_WRITE(PIPESTAT(0), 0xffff);
  2189. I915_WRITE(PIPESTAT(1), 0xffff);
  2190. POSTING_READ(VLV_IER);
  2191. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2192. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2193. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2194. I915_WRITE(VLV_IIR, 0xffffffff);
  2195. I915_WRITE(VLV_IIR, 0xffffffff);
  2196. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2197. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2198. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  2199. GEN6_BLITTER_USER_INTERRUPT;
  2200. I915_WRITE(GTIER, render_irqs);
  2201. POSTING_READ(GTIER);
  2202. /* ack & enable invalid PTE error interrupts */
  2203. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2204. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2205. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2206. #endif
  2207. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2208. return 0;
  2209. }
  2210. static void valleyview_irq_uninstall(struct drm_device *dev)
  2211. {
  2212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2213. int pipe;
  2214. if (!dev_priv)
  2215. return;
  2216. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2217. for_each_pipe(pipe)
  2218. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2219. I915_WRITE(HWSTAM, 0xffffffff);
  2220. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2221. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2222. for_each_pipe(pipe)
  2223. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2224. I915_WRITE(VLV_IIR, 0xffffffff);
  2225. I915_WRITE(VLV_IMR, 0xffffffff);
  2226. I915_WRITE(VLV_IER, 0x0);
  2227. POSTING_READ(VLV_IER);
  2228. }
  2229. static void ironlake_irq_uninstall(struct drm_device *dev)
  2230. {
  2231. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2232. if (!dev_priv)
  2233. return;
  2234. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2235. I915_WRITE(HWSTAM, 0xffffffff);
  2236. I915_WRITE(DEIMR, 0xffffffff);
  2237. I915_WRITE(DEIER, 0x0);
  2238. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2239. if (IS_GEN7(dev))
  2240. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2241. I915_WRITE(GTIMR, 0xffffffff);
  2242. I915_WRITE(GTIER, 0x0);
  2243. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2244. if (HAS_PCH_NOP(dev))
  2245. return;
  2246. I915_WRITE(SDEIMR, 0xffffffff);
  2247. I915_WRITE(SDEIER, 0x0);
  2248. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2249. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2250. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2251. }
  2252. static void i8xx_irq_preinstall(struct drm_device * dev)
  2253. {
  2254. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2255. int pipe;
  2256. atomic_set(&dev_priv->irq_received, 0);
  2257. for_each_pipe(pipe)
  2258. I915_WRITE(PIPESTAT(pipe), 0);
  2259. I915_WRITE16(IMR, 0xffff);
  2260. I915_WRITE16(IER, 0x0);
  2261. POSTING_READ16(IER);
  2262. }
  2263. static int i8xx_irq_postinstall(struct drm_device *dev)
  2264. {
  2265. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2266. I915_WRITE16(EMR,
  2267. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2268. /* Unmask the interrupts that we always want on. */
  2269. dev_priv->irq_mask =
  2270. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2271. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2272. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2273. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2274. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2275. I915_WRITE16(IMR, dev_priv->irq_mask);
  2276. I915_WRITE16(IER,
  2277. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2278. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2279. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2280. I915_USER_INTERRUPT);
  2281. POSTING_READ16(IER);
  2282. return 0;
  2283. }
  2284. /*
  2285. * Returns true when a page flip has completed.
  2286. */
  2287. static bool i8xx_handle_vblank(struct drm_device *dev,
  2288. int pipe, u16 iir)
  2289. {
  2290. drm_i915_private_t *dev_priv = dev->dev_private;
  2291. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2292. if (!drm_handle_vblank(dev, pipe))
  2293. return false;
  2294. if ((iir & flip_pending) == 0)
  2295. return false;
  2296. intel_prepare_page_flip(dev, pipe);
  2297. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2298. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2299. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2300. * the flip is completed (no longer pending). Since this doesn't raise
  2301. * an interrupt per se, we watch for the change at vblank.
  2302. */
  2303. if (I915_READ16(ISR) & flip_pending)
  2304. return false;
  2305. intel_finish_page_flip(dev, pipe);
  2306. return true;
  2307. }
  2308. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2309. {
  2310. struct drm_device *dev = (struct drm_device *) arg;
  2311. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2312. u16 iir, new_iir;
  2313. u32 pipe_stats[2];
  2314. unsigned long irqflags;
  2315. int irq_received;
  2316. int pipe;
  2317. u16 flip_mask =
  2318. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2319. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2320. atomic_inc(&dev_priv->irq_received);
  2321. iir = I915_READ16(IIR);
  2322. if (iir == 0)
  2323. return IRQ_NONE;
  2324. while (iir & ~flip_mask) {
  2325. /* Can't rely on pipestat interrupt bit in iir as it might
  2326. * have been cleared after the pipestat interrupt was received.
  2327. * It doesn't set the bit in iir again, but it still produces
  2328. * interrupts (for non-MSI).
  2329. */
  2330. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2331. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2332. i915_handle_error(dev, false);
  2333. for_each_pipe(pipe) {
  2334. int reg = PIPESTAT(pipe);
  2335. pipe_stats[pipe] = I915_READ(reg);
  2336. /*
  2337. * Clear the PIPE*STAT regs before the IIR
  2338. */
  2339. if (pipe_stats[pipe] & 0x8000ffff) {
  2340. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2341. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2342. pipe_name(pipe));
  2343. I915_WRITE(reg, pipe_stats[pipe]);
  2344. irq_received = 1;
  2345. }
  2346. }
  2347. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2348. I915_WRITE16(IIR, iir & ~flip_mask);
  2349. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2350. i915_update_dri1_breadcrumb(dev);
  2351. if (iir & I915_USER_INTERRUPT)
  2352. notify_ring(dev, &dev_priv->ring[RCS]);
  2353. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2354. i8xx_handle_vblank(dev, 0, iir))
  2355. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2356. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2357. i8xx_handle_vblank(dev, 1, iir))
  2358. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2359. iir = new_iir;
  2360. }
  2361. return IRQ_HANDLED;
  2362. }
  2363. static void i8xx_irq_uninstall(struct drm_device * dev)
  2364. {
  2365. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2366. int pipe;
  2367. for_each_pipe(pipe) {
  2368. /* Clear enable bits; then clear status bits */
  2369. I915_WRITE(PIPESTAT(pipe), 0);
  2370. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2371. }
  2372. I915_WRITE16(IMR, 0xffff);
  2373. I915_WRITE16(IER, 0x0);
  2374. I915_WRITE16(IIR, I915_READ16(IIR));
  2375. }
  2376. static void i915_irq_preinstall(struct drm_device * dev)
  2377. {
  2378. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2379. int pipe;
  2380. atomic_set(&dev_priv->irq_received, 0);
  2381. if (I915_HAS_HOTPLUG(dev)) {
  2382. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2383. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2384. }
  2385. I915_WRITE16(HWSTAM, 0xeffe);
  2386. for_each_pipe(pipe)
  2387. I915_WRITE(PIPESTAT(pipe), 0);
  2388. I915_WRITE(IMR, 0xffffffff);
  2389. I915_WRITE(IER, 0x0);
  2390. POSTING_READ(IER);
  2391. }
  2392. static int i915_irq_postinstall(struct drm_device *dev)
  2393. {
  2394. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2395. u32 enable_mask;
  2396. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2397. /* Unmask the interrupts that we always want on. */
  2398. dev_priv->irq_mask =
  2399. ~(I915_ASLE_INTERRUPT |
  2400. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2401. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2402. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2403. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2404. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2405. enable_mask =
  2406. I915_ASLE_INTERRUPT |
  2407. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2408. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2409. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2410. I915_USER_INTERRUPT;
  2411. if (I915_HAS_HOTPLUG(dev)) {
  2412. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2413. POSTING_READ(PORT_HOTPLUG_EN);
  2414. /* Enable in IER... */
  2415. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2416. /* and unmask in IMR */
  2417. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2418. }
  2419. I915_WRITE(IMR, dev_priv->irq_mask);
  2420. I915_WRITE(IER, enable_mask);
  2421. POSTING_READ(IER);
  2422. intel_opregion_enable_asle(dev);
  2423. return 0;
  2424. }
  2425. /*
  2426. * Returns true when a page flip has completed.
  2427. */
  2428. static bool i915_handle_vblank(struct drm_device *dev,
  2429. int plane, int pipe, u32 iir)
  2430. {
  2431. drm_i915_private_t *dev_priv = dev->dev_private;
  2432. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2433. if (!drm_handle_vblank(dev, pipe))
  2434. return false;
  2435. if ((iir & flip_pending) == 0)
  2436. return false;
  2437. intel_prepare_page_flip(dev, plane);
  2438. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2439. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2440. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2441. * the flip is completed (no longer pending). Since this doesn't raise
  2442. * an interrupt per se, we watch for the change at vblank.
  2443. */
  2444. if (I915_READ(ISR) & flip_pending)
  2445. return false;
  2446. intel_finish_page_flip(dev, pipe);
  2447. return true;
  2448. }
  2449. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2450. {
  2451. struct drm_device *dev = (struct drm_device *) arg;
  2452. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2453. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2454. unsigned long irqflags;
  2455. u32 flip_mask =
  2456. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2457. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2458. int pipe, ret = IRQ_NONE;
  2459. atomic_inc(&dev_priv->irq_received);
  2460. iir = I915_READ(IIR);
  2461. do {
  2462. bool irq_received = (iir & ~flip_mask) != 0;
  2463. bool blc_event = false;
  2464. /* Can't rely on pipestat interrupt bit in iir as it might
  2465. * have been cleared after the pipestat interrupt was received.
  2466. * It doesn't set the bit in iir again, but it still produces
  2467. * interrupts (for non-MSI).
  2468. */
  2469. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2470. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2471. i915_handle_error(dev, false);
  2472. for_each_pipe(pipe) {
  2473. int reg = PIPESTAT(pipe);
  2474. pipe_stats[pipe] = I915_READ(reg);
  2475. /* Clear the PIPE*STAT regs before the IIR */
  2476. if (pipe_stats[pipe] & 0x8000ffff) {
  2477. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2478. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2479. pipe_name(pipe));
  2480. I915_WRITE(reg, pipe_stats[pipe]);
  2481. irq_received = true;
  2482. }
  2483. }
  2484. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2485. if (!irq_received)
  2486. break;
  2487. /* Consume port. Then clear IIR or we'll miss events */
  2488. if ((I915_HAS_HOTPLUG(dev)) &&
  2489. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2490. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2491. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2492. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2493. hotplug_status);
  2494. if (hotplug_trigger) {
  2495. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  2496. i915_hpd_irq_setup(dev);
  2497. queue_work(dev_priv->wq,
  2498. &dev_priv->hotplug_work);
  2499. }
  2500. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2501. POSTING_READ(PORT_HOTPLUG_STAT);
  2502. }
  2503. I915_WRITE(IIR, iir & ~flip_mask);
  2504. new_iir = I915_READ(IIR); /* Flush posted writes */
  2505. if (iir & I915_USER_INTERRUPT)
  2506. notify_ring(dev, &dev_priv->ring[RCS]);
  2507. for_each_pipe(pipe) {
  2508. int plane = pipe;
  2509. if (IS_MOBILE(dev))
  2510. plane = !plane;
  2511. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2512. i915_handle_vblank(dev, plane, pipe, iir))
  2513. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2514. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2515. blc_event = true;
  2516. }
  2517. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2518. intel_opregion_asle_intr(dev);
  2519. /* With MSI, interrupts are only generated when iir
  2520. * transitions from zero to nonzero. If another bit got
  2521. * set while we were handling the existing iir bits, then
  2522. * we would never get another interrupt.
  2523. *
  2524. * This is fine on non-MSI as well, as if we hit this path
  2525. * we avoid exiting the interrupt handler only to generate
  2526. * another one.
  2527. *
  2528. * Note that for MSI this could cause a stray interrupt report
  2529. * if an interrupt landed in the time between writing IIR and
  2530. * the posting read. This should be rare enough to never
  2531. * trigger the 99% of 100,000 interrupts test for disabling
  2532. * stray interrupts.
  2533. */
  2534. ret = IRQ_HANDLED;
  2535. iir = new_iir;
  2536. } while (iir & ~flip_mask);
  2537. i915_update_dri1_breadcrumb(dev);
  2538. return ret;
  2539. }
  2540. static void i915_irq_uninstall(struct drm_device * dev)
  2541. {
  2542. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2543. int pipe;
  2544. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2545. if (I915_HAS_HOTPLUG(dev)) {
  2546. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2547. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2548. }
  2549. I915_WRITE16(HWSTAM, 0xffff);
  2550. for_each_pipe(pipe) {
  2551. /* Clear enable bits; then clear status bits */
  2552. I915_WRITE(PIPESTAT(pipe), 0);
  2553. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2554. }
  2555. I915_WRITE(IMR, 0xffffffff);
  2556. I915_WRITE(IER, 0x0);
  2557. I915_WRITE(IIR, I915_READ(IIR));
  2558. }
  2559. static void i965_irq_preinstall(struct drm_device * dev)
  2560. {
  2561. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2562. int pipe;
  2563. atomic_set(&dev_priv->irq_received, 0);
  2564. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2565. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2566. I915_WRITE(HWSTAM, 0xeffe);
  2567. for_each_pipe(pipe)
  2568. I915_WRITE(PIPESTAT(pipe), 0);
  2569. I915_WRITE(IMR, 0xffffffff);
  2570. I915_WRITE(IER, 0x0);
  2571. POSTING_READ(IER);
  2572. }
  2573. static int i965_irq_postinstall(struct drm_device *dev)
  2574. {
  2575. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2576. u32 enable_mask;
  2577. u32 error_mask;
  2578. /* Unmask the interrupts that we always want on. */
  2579. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2580. I915_DISPLAY_PORT_INTERRUPT |
  2581. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2582. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2583. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2584. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2585. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2586. enable_mask = ~dev_priv->irq_mask;
  2587. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2588. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2589. enable_mask |= I915_USER_INTERRUPT;
  2590. if (IS_G4X(dev))
  2591. enable_mask |= I915_BSD_USER_INTERRUPT;
  2592. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2593. /*
  2594. * Enable some error detection, note the instruction error mask
  2595. * bit is reserved, so we leave it masked.
  2596. */
  2597. if (IS_G4X(dev)) {
  2598. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2599. GM45_ERROR_MEM_PRIV |
  2600. GM45_ERROR_CP_PRIV |
  2601. I915_ERROR_MEMORY_REFRESH);
  2602. } else {
  2603. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2604. I915_ERROR_MEMORY_REFRESH);
  2605. }
  2606. I915_WRITE(EMR, error_mask);
  2607. I915_WRITE(IMR, dev_priv->irq_mask);
  2608. I915_WRITE(IER, enable_mask);
  2609. POSTING_READ(IER);
  2610. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2611. POSTING_READ(PORT_HOTPLUG_EN);
  2612. intel_opregion_enable_asle(dev);
  2613. return 0;
  2614. }
  2615. static void i915_hpd_irq_setup(struct drm_device *dev)
  2616. {
  2617. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2618. struct drm_mode_config *mode_config = &dev->mode_config;
  2619. struct intel_encoder *intel_encoder;
  2620. u32 hotplug_en;
  2621. if (I915_HAS_HOTPLUG(dev)) {
  2622. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2623. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2624. /* Note HDMI and DP share hotplug bits */
  2625. /* enable bits are the same for all generations */
  2626. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2627. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2628. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2629. /* Programming the CRT detection parameters tends
  2630. to generate a spurious hotplug event about three
  2631. seconds later. So just do it once.
  2632. */
  2633. if (IS_G4X(dev))
  2634. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2635. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2636. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2637. /* Ignore TV since it's buggy */
  2638. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2639. }
  2640. }
  2641. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2642. {
  2643. struct drm_device *dev = (struct drm_device *) arg;
  2644. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2645. u32 iir, new_iir;
  2646. u32 pipe_stats[I915_MAX_PIPES];
  2647. unsigned long irqflags;
  2648. int irq_received;
  2649. int ret = IRQ_NONE, pipe;
  2650. u32 flip_mask =
  2651. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2652. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2653. atomic_inc(&dev_priv->irq_received);
  2654. iir = I915_READ(IIR);
  2655. for (;;) {
  2656. bool blc_event = false;
  2657. irq_received = (iir & ~flip_mask) != 0;
  2658. /* Can't rely on pipestat interrupt bit in iir as it might
  2659. * have been cleared after the pipestat interrupt was received.
  2660. * It doesn't set the bit in iir again, but it still produces
  2661. * interrupts (for non-MSI).
  2662. */
  2663. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2664. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2665. i915_handle_error(dev, false);
  2666. for_each_pipe(pipe) {
  2667. int reg = PIPESTAT(pipe);
  2668. pipe_stats[pipe] = I915_READ(reg);
  2669. /*
  2670. * Clear the PIPE*STAT regs before the IIR
  2671. */
  2672. if (pipe_stats[pipe] & 0x8000ffff) {
  2673. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2674. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2675. pipe_name(pipe));
  2676. I915_WRITE(reg, pipe_stats[pipe]);
  2677. irq_received = 1;
  2678. }
  2679. }
  2680. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2681. if (!irq_received)
  2682. break;
  2683. ret = IRQ_HANDLED;
  2684. /* Consume port. Then clear IIR or we'll miss events */
  2685. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2686. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2687. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2688. HOTPLUG_INT_STATUS_G4X :
  2689. HOTPLUG_INT_STATUS_I965);
  2690. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2691. hotplug_status);
  2692. if (hotplug_trigger) {
  2693. if (hotplug_irq_storm_detect(dev, hotplug_trigger,
  2694. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
  2695. i915_hpd_irq_setup(dev);
  2696. queue_work(dev_priv->wq,
  2697. &dev_priv->hotplug_work);
  2698. }
  2699. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2700. I915_READ(PORT_HOTPLUG_STAT);
  2701. }
  2702. I915_WRITE(IIR, iir & ~flip_mask);
  2703. new_iir = I915_READ(IIR); /* Flush posted writes */
  2704. if (iir & I915_USER_INTERRUPT)
  2705. notify_ring(dev, &dev_priv->ring[RCS]);
  2706. if (iir & I915_BSD_USER_INTERRUPT)
  2707. notify_ring(dev, &dev_priv->ring[VCS]);
  2708. for_each_pipe(pipe) {
  2709. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2710. i915_handle_vblank(dev, pipe, pipe, iir))
  2711. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2712. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2713. blc_event = true;
  2714. }
  2715. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2716. intel_opregion_asle_intr(dev);
  2717. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2718. gmbus_irq_handler(dev);
  2719. /* With MSI, interrupts are only generated when iir
  2720. * transitions from zero to nonzero. If another bit got
  2721. * set while we were handling the existing iir bits, then
  2722. * we would never get another interrupt.
  2723. *
  2724. * This is fine on non-MSI as well, as if we hit this path
  2725. * we avoid exiting the interrupt handler only to generate
  2726. * another one.
  2727. *
  2728. * Note that for MSI this could cause a stray interrupt report
  2729. * if an interrupt landed in the time between writing IIR and
  2730. * the posting read. This should be rare enough to never
  2731. * trigger the 99% of 100,000 interrupts test for disabling
  2732. * stray interrupts.
  2733. */
  2734. iir = new_iir;
  2735. }
  2736. i915_update_dri1_breadcrumb(dev);
  2737. return ret;
  2738. }
  2739. static void i965_irq_uninstall(struct drm_device * dev)
  2740. {
  2741. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2742. int pipe;
  2743. if (!dev_priv)
  2744. return;
  2745. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2746. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2747. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2748. I915_WRITE(HWSTAM, 0xffffffff);
  2749. for_each_pipe(pipe)
  2750. I915_WRITE(PIPESTAT(pipe), 0);
  2751. I915_WRITE(IMR, 0xffffffff);
  2752. I915_WRITE(IER, 0x0);
  2753. for_each_pipe(pipe)
  2754. I915_WRITE(PIPESTAT(pipe),
  2755. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2756. I915_WRITE(IIR, I915_READ(IIR));
  2757. }
  2758. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2759. {
  2760. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2761. struct drm_device *dev = dev_priv->dev;
  2762. struct drm_mode_config *mode_config = &dev->mode_config;
  2763. unsigned long irqflags;
  2764. int i;
  2765. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2766. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2767. struct drm_connector *connector;
  2768. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2769. continue;
  2770. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2771. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2772. struct intel_connector *intel_connector = to_intel_connector(connector);
  2773. if (intel_connector->encoder->hpd_pin == i) {
  2774. if (connector->polled != intel_connector->polled)
  2775. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2776. drm_get_connector_name(connector));
  2777. connector->polled = intel_connector->polled;
  2778. if (!connector->polled)
  2779. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2780. }
  2781. }
  2782. }
  2783. if (dev_priv->display.hpd_irq_setup)
  2784. dev_priv->display.hpd_irq_setup(dev);
  2785. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2786. }
  2787. void intel_irq_init(struct drm_device *dev)
  2788. {
  2789. struct drm_i915_private *dev_priv = dev->dev_private;
  2790. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2791. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2792. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2793. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2794. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2795. i915_hangcheck_elapsed,
  2796. (unsigned long) dev);
  2797. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2798. (unsigned long) dev_priv);
  2799. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2800. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2801. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2802. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2803. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2804. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2805. }
  2806. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2807. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2808. else
  2809. dev->driver->get_vblank_timestamp = NULL;
  2810. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2811. if (IS_VALLEYVIEW(dev)) {
  2812. dev->driver->irq_handler = valleyview_irq_handler;
  2813. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2814. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2815. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2816. dev->driver->enable_vblank = valleyview_enable_vblank;
  2817. dev->driver->disable_vblank = valleyview_disable_vblank;
  2818. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2819. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2820. /* Share pre & uninstall handlers with ILK/SNB */
  2821. dev->driver->irq_handler = ivybridge_irq_handler;
  2822. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2823. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2824. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2825. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2826. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2827. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2828. } else if (HAS_PCH_SPLIT(dev)) {
  2829. dev->driver->irq_handler = ironlake_irq_handler;
  2830. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2831. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2832. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2833. dev->driver->enable_vblank = ironlake_enable_vblank;
  2834. dev->driver->disable_vblank = ironlake_disable_vblank;
  2835. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2836. } else {
  2837. if (INTEL_INFO(dev)->gen == 2) {
  2838. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2839. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2840. dev->driver->irq_handler = i8xx_irq_handler;
  2841. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2842. } else if (INTEL_INFO(dev)->gen == 3) {
  2843. dev->driver->irq_preinstall = i915_irq_preinstall;
  2844. dev->driver->irq_postinstall = i915_irq_postinstall;
  2845. dev->driver->irq_uninstall = i915_irq_uninstall;
  2846. dev->driver->irq_handler = i915_irq_handler;
  2847. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2848. } else {
  2849. dev->driver->irq_preinstall = i965_irq_preinstall;
  2850. dev->driver->irq_postinstall = i965_irq_postinstall;
  2851. dev->driver->irq_uninstall = i965_irq_uninstall;
  2852. dev->driver->irq_handler = i965_irq_handler;
  2853. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2854. }
  2855. dev->driver->enable_vblank = i915_enable_vblank;
  2856. dev->driver->disable_vblank = i915_disable_vblank;
  2857. }
  2858. }
  2859. void intel_hpd_init(struct drm_device *dev)
  2860. {
  2861. struct drm_i915_private *dev_priv = dev->dev_private;
  2862. struct drm_mode_config *mode_config = &dev->mode_config;
  2863. struct drm_connector *connector;
  2864. int i;
  2865. for (i = 1; i < HPD_NUM_PINS; i++) {
  2866. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2867. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2868. }
  2869. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2870. struct intel_connector *intel_connector = to_intel_connector(connector);
  2871. connector->polled = intel_connector->polled;
  2872. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2873. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2874. }
  2875. if (dev_priv->display.hpd_irq_setup)
  2876. dev_priv->display.hpd_irq_setup(dev);
  2877. }